src/cpu/x86/vm/c1_LIRAssembler_x86.cpp

Sat, 01 Sep 2012 13:25:18 -0400

author
coleenp
date
Sat, 01 Sep 2012 13:25:18 -0400
changeset 4037
da91efe96a93
parent 3969
1d7922586cf6
child 4051
8a02ca5e5576
permissions
-rw-r--r--

6964458: Reimplement class meta-data storage to use native memory
Summary: Remove PermGen, allocate meta-data in metaspace linked to class loaders, rewrite GC walking, rewrite and rename metadata to be C++ classes
Reviewed-by: jmasa, stefank, never, coleenp, kvn, brutisso, mgerdin, dholmes, jrose, twisti, roland
Contributed-by: jmasa <jon.masamitsu@oracle.com>, stefank <stefan.karlsson@oracle.com>, mgerdin <mikael.gerdin@oracle.com>, never <tom.rodriguez@oracle.com>

duke@435 1 /*
kvn@3760 2 * Copyright (c) 2000, 2012, Oracle and/or its affiliates. All rights reserved.
duke@435 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
duke@435 4 *
duke@435 5 * This code is free software; you can redistribute it and/or modify it
duke@435 6 * under the terms of the GNU General Public License version 2 only, as
duke@435 7 * published by the Free Software Foundation.
duke@435 8 *
duke@435 9 * This code is distributed in the hope that it will be useful, but WITHOUT
duke@435 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
duke@435 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
duke@435 12 * version 2 for more details (a copy is included in the LICENSE file that
duke@435 13 * accompanied this code).
duke@435 14 *
duke@435 15 * You should have received a copy of the GNU General Public License version
duke@435 16 * 2 along with this work; if not, write to the Free Software Foundation,
duke@435 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
duke@435 18 *
trims@1907 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
trims@1907 20 * or visit www.oracle.com if you need additional information or have any
trims@1907 21 * questions.
duke@435 22 *
duke@435 23 */
duke@435 24
stefank@2314 25 #include "precompiled.hpp"
twisti@2697 26 #include "asm/assembler.hpp"
stefank@2314 27 #include "c1/c1_Compilation.hpp"
stefank@2314 28 #include "c1/c1_LIRAssembler.hpp"
stefank@2314 29 #include "c1/c1_MacroAssembler.hpp"
stefank@2314 30 #include "c1/c1_Runtime1.hpp"
stefank@2314 31 #include "c1/c1_ValueStack.hpp"
stefank@2314 32 #include "ci/ciArrayKlass.hpp"
stefank@2314 33 #include "ci/ciInstance.hpp"
stefank@2314 34 #include "gc_interface/collectedHeap.hpp"
stefank@2314 35 #include "memory/barrierSet.hpp"
stefank@2314 36 #include "memory/cardTableModRefBS.hpp"
stefank@2314 37 #include "nativeInst_x86.hpp"
stefank@2314 38 #include "oops/objArrayKlass.hpp"
stefank@2314 39 #include "runtime/sharedRuntime.hpp"
duke@435 40
duke@435 41
duke@435 42 // These masks are used to provide 128-bit aligned bitmasks to the XMM
duke@435 43 // instructions, to allow sign-masking or sign-bit flipping. They allow
duke@435 44 // fast versions of NegF/NegD and AbsF/AbsD.
duke@435 45
duke@435 46 // Note: 'double' and 'long long' have 32-bits alignment on x86.
duke@435 47 static jlong* double_quadword(jlong *adr, jlong lo, jlong hi) {
duke@435 48 // Use the expression (adr)&(~0xF) to provide 128-bits aligned address
duke@435 49 // of 128-bits operands for SSE instructions.
iveresov@2932 50 jlong *operand = (jlong*)(((intptr_t)adr) & ((intptr_t)(~0xF)));
duke@435 51 // Store the value to a 128-bits operand.
duke@435 52 operand[0] = lo;
duke@435 53 operand[1] = hi;
duke@435 54 return operand;
duke@435 55 }
duke@435 56
duke@435 57 // Buffer for 128-bits masks used by SSE instructions.
duke@435 58 static jlong fp_signmask_pool[(4+1)*2]; // 4*128bits(data) + 128bits(alignment)
duke@435 59
duke@435 60 // Static initialization during VM startup.
duke@435 61 static jlong *float_signmask_pool = double_quadword(&fp_signmask_pool[1*2], CONST64(0x7FFFFFFF7FFFFFFF), CONST64(0x7FFFFFFF7FFFFFFF));
duke@435 62 static jlong *double_signmask_pool = double_quadword(&fp_signmask_pool[2*2], CONST64(0x7FFFFFFFFFFFFFFF), CONST64(0x7FFFFFFFFFFFFFFF));
duke@435 63 static jlong *float_signflip_pool = double_quadword(&fp_signmask_pool[3*2], CONST64(0x8000000080000000), CONST64(0x8000000080000000));
duke@435 64 static jlong *double_signflip_pool = double_quadword(&fp_signmask_pool[4*2], CONST64(0x8000000000000000), CONST64(0x8000000000000000));
duke@435 65
duke@435 66
duke@435 67
duke@435 68 NEEDS_CLEANUP // remove this definitions ?
duke@435 69 const Register IC_Klass = rax; // where the IC klass is cached
duke@435 70 const Register SYNC_header = rax; // synchronization header
duke@435 71 const Register SHIFT_count = rcx; // where count for shift operations must be
duke@435 72
duke@435 73 #define __ _masm->
duke@435 74
duke@435 75
duke@435 76 static void select_different_registers(Register preserve,
duke@435 77 Register extra,
duke@435 78 Register &tmp1,
duke@435 79 Register &tmp2) {
duke@435 80 if (tmp1 == preserve) {
duke@435 81 assert_different_registers(tmp1, tmp2, extra);
duke@435 82 tmp1 = extra;
duke@435 83 } else if (tmp2 == preserve) {
duke@435 84 assert_different_registers(tmp1, tmp2, extra);
duke@435 85 tmp2 = extra;
duke@435 86 }
duke@435 87 assert_different_registers(preserve, tmp1, tmp2);
duke@435 88 }
duke@435 89
duke@435 90
duke@435 91
duke@435 92 static void select_different_registers(Register preserve,
duke@435 93 Register extra,
duke@435 94 Register &tmp1,
duke@435 95 Register &tmp2,
duke@435 96 Register &tmp3) {
duke@435 97 if (tmp1 == preserve) {
duke@435 98 assert_different_registers(tmp1, tmp2, tmp3, extra);
duke@435 99 tmp1 = extra;
duke@435 100 } else if (tmp2 == preserve) {
duke@435 101 assert_different_registers(tmp1, tmp2, tmp3, extra);
duke@435 102 tmp2 = extra;
duke@435 103 } else if (tmp3 == preserve) {
duke@435 104 assert_different_registers(tmp1, tmp2, tmp3, extra);
duke@435 105 tmp3 = extra;
duke@435 106 }
duke@435 107 assert_different_registers(preserve, tmp1, tmp2, tmp3);
duke@435 108 }
duke@435 109
duke@435 110
duke@435 111
duke@435 112 bool LIR_Assembler::is_small_constant(LIR_Opr opr) {
duke@435 113 if (opr->is_constant()) {
duke@435 114 LIR_Const* constant = opr->as_constant_ptr();
duke@435 115 switch (constant->type()) {
duke@435 116 case T_INT: {
duke@435 117 return true;
duke@435 118 }
duke@435 119
duke@435 120 default:
duke@435 121 return false;
duke@435 122 }
duke@435 123 }
duke@435 124 return false;
duke@435 125 }
duke@435 126
duke@435 127
duke@435 128 LIR_Opr LIR_Assembler::receiverOpr() {
never@739 129 return FrameMap::receiver_opr;
duke@435 130 }
duke@435 131
duke@435 132 LIR_Opr LIR_Assembler::osrBufferPointer() {
never@739 133 return FrameMap::as_pointer_opr(receiverOpr()->as_register());
duke@435 134 }
duke@435 135
duke@435 136 //--------------fpu register translations-----------------------
duke@435 137
duke@435 138
duke@435 139 address LIR_Assembler::float_constant(float f) {
duke@435 140 address const_addr = __ float_constant(f);
duke@435 141 if (const_addr == NULL) {
duke@435 142 bailout("const section overflow");
duke@435 143 return __ code()->consts()->start();
duke@435 144 } else {
duke@435 145 return const_addr;
duke@435 146 }
duke@435 147 }
duke@435 148
duke@435 149
duke@435 150 address LIR_Assembler::double_constant(double d) {
duke@435 151 address const_addr = __ double_constant(d);
duke@435 152 if (const_addr == NULL) {
duke@435 153 bailout("const section overflow");
duke@435 154 return __ code()->consts()->start();
duke@435 155 } else {
duke@435 156 return const_addr;
duke@435 157 }
duke@435 158 }
duke@435 159
duke@435 160
duke@435 161 void LIR_Assembler::set_24bit_FPU() {
duke@435 162 __ fldcw(ExternalAddress(StubRoutines::addr_fpu_cntrl_wrd_24()));
duke@435 163 }
duke@435 164
duke@435 165 void LIR_Assembler::reset_FPU() {
duke@435 166 __ fldcw(ExternalAddress(StubRoutines::addr_fpu_cntrl_wrd_std()));
duke@435 167 }
duke@435 168
duke@435 169 void LIR_Assembler::fpop() {
duke@435 170 __ fpop();
duke@435 171 }
duke@435 172
duke@435 173 void LIR_Assembler::fxch(int i) {
duke@435 174 __ fxch(i);
duke@435 175 }
duke@435 176
duke@435 177 void LIR_Assembler::fld(int i) {
duke@435 178 __ fld_s(i);
duke@435 179 }
duke@435 180
duke@435 181 void LIR_Assembler::ffree(int i) {
duke@435 182 __ ffree(i);
duke@435 183 }
duke@435 184
duke@435 185 void LIR_Assembler::breakpoint() {
duke@435 186 __ int3();
duke@435 187 }
duke@435 188
duke@435 189 void LIR_Assembler::push(LIR_Opr opr) {
duke@435 190 if (opr->is_single_cpu()) {
duke@435 191 __ push_reg(opr->as_register());
duke@435 192 } else if (opr->is_double_cpu()) {
never@739 193 NOT_LP64(__ push_reg(opr->as_register_hi()));
duke@435 194 __ push_reg(opr->as_register_lo());
duke@435 195 } else if (opr->is_stack()) {
duke@435 196 __ push_addr(frame_map()->address_for_slot(opr->single_stack_ix()));
duke@435 197 } else if (opr->is_constant()) {
duke@435 198 LIR_Const* const_opr = opr->as_constant_ptr();
duke@435 199 if (const_opr->type() == T_OBJECT) {
duke@435 200 __ push_oop(const_opr->as_jobject());
duke@435 201 } else if (const_opr->type() == T_INT) {
duke@435 202 __ push_jint(const_opr->as_jint());
duke@435 203 } else {
duke@435 204 ShouldNotReachHere();
duke@435 205 }
duke@435 206
duke@435 207 } else {
duke@435 208 ShouldNotReachHere();
duke@435 209 }
duke@435 210 }
duke@435 211
duke@435 212 void LIR_Assembler::pop(LIR_Opr opr) {
duke@435 213 if (opr->is_single_cpu()) {
never@739 214 __ pop_reg(opr->as_register());
duke@435 215 } else {
duke@435 216 ShouldNotReachHere();
duke@435 217 }
duke@435 218 }
duke@435 219
never@739 220 bool LIR_Assembler::is_literal_address(LIR_Address* addr) {
never@739 221 return addr->base()->is_illegal() && addr->index()->is_illegal();
never@739 222 }
never@739 223
duke@435 224 //-------------------------------------------
never@739 225
duke@435 226 Address LIR_Assembler::as_Address(LIR_Address* addr) {
never@739 227 return as_Address(addr, rscratch1);
never@739 228 }
never@739 229
never@739 230 Address LIR_Assembler::as_Address(LIR_Address* addr, Register tmp) {
duke@435 231 if (addr->base()->is_illegal()) {
duke@435 232 assert(addr->index()->is_illegal(), "must be illegal too");
never@739 233 AddressLiteral laddr((address)addr->disp(), relocInfo::none);
never@739 234 if (! __ reachable(laddr)) {
never@739 235 __ movptr(tmp, laddr.addr());
never@739 236 Address res(tmp, 0);
never@739 237 return res;
never@739 238 } else {
never@739 239 return __ as_Address(laddr);
never@739 240 }
duke@435 241 }
duke@435 242
never@739 243 Register base = addr->base()->as_pointer_register();
duke@435 244
duke@435 245 if (addr->index()->is_illegal()) {
duke@435 246 return Address( base, addr->disp());
never@739 247 } else if (addr->index()->is_cpu_register()) {
never@739 248 Register index = addr->index()->as_pointer_register();
duke@435 249 return Address(base, index, (Address::ScaleFactor) addr->scale(), addr->disp());
duke@435 250 } else if (addr->index()->is_constant()) {
never@739 251 intptr_t addr_offset = (addr->index()->as_constant_ptr()->as_jint() << addr->scale()) + addr->disp();
never@739 252 assert(Assembler::is_simm32(addr_offset), "must be");
duke@435 253
duke@435 254 return Address(base, addr_offset);
duke@435 255 } else {
duke@435 256 Unimplemented();
duke@435 257 return Address();
duke@435 258 }
duke@435 259 }
duke@435 260
duke@435 261
duke@435 262 Address LIR_Assembler::as_Address_hi(LIR_Address* addr) {
duke@435 263 Address base = as_Address(addr);
duke@435 264 return Address(base._base, base._index, base._scale, base._disp + BytesPerWord);
duke@435 265 }
duke@435 266
duke@435 267
duke@435 268 Address LIR_Assembler::as_Address_lo(LIR_Address* addr) {
duke@435 269 return as_Address(addr);
duke@435 270 }
duke@435 271
duke@435 272
duke@435 273 void LIR_Assembler::osr_entry() {
duke@435 274 offsets()->set_value(CodeOffsets::OSR_Entry, code_offset());
duke@435 275 BlockBegin* osr_entry = compilation()->hir()->osr_entry();
duke@435 276 ValueStack* entry_state = osr_entry->state();
duke@435 277 int number_of_locks = entry_state->locks_size();
duke@435 278
duke@435 279 // we jump here if osr happens with the interpreter
duke@435 280 // state set up to continue at the beginning of the
duke@435 281 // loop that triggered osr - in particular, we have
duke@435 282 // the following registers setup:
duke@435 283 //
duke@435 284 // rcx: osr buffer
duke@435 285 //
duke@435 286
duke@435 287 // build frame
duke@435 288 ciMethod* m = compilation()->method();
duke@435 289 __ build_frame(initial_frame_size_in_bytes());
duke@435 290
duke@435 291 // OSR buffer is
duke@435 292 //
duke@435 293 // locals[nlocals-1..0]
duke@435 294 // monitors[0..number_of_locks]
duke@435 295 //
duke@435 296 // locals is a direct copy of the interpreter frame so in the osr buffer
duke@435 297 // so first slot in the local array is the last local from the interpreter
duke@435 298 // and last slot is local[0] (receiver) from the interpreter
duke@435 299 //
duke@435 300 // Similarly with locks. The first lock slot in the osr buffer is the nth lock
duke@435 301 // from the interpreter frame, the nth lock slot in the osr buffer is 0th lock
duke@435 302 // in the interpreter frame (the method lock if a sync method)
duke@435 303
duke@435 304 // Initialize monitors in the compiled activation.
duke@435 305 // rcx: pointer to osr buffer
duke@435 306 //
duke@435 307 // All other registers are dead at this point and the locals will be
duke@435 308 // copied into place by code emitted in the IR.
duke@435 309
never@739 310 Register OSR_buf = osrBufferPointer()->as_pointer_register();
duke@435 311 { assert(frame::interpreter_frame_monitor_size() == BasicObjectLock::size(), "adjust code below");
duke@435 312 int monitor_offset = BytesPerWord * method()->max_locals() +
roland@1495 313 (2 * BytesPerWord) * (number_of_locks - 1);
roland@1495 314 // SharedRuntime::OSR_migration_begin() packs BasicObjectLocks in
roland@1495 315 // the OSR buffer using 2 word entries: first the lock and then
roland@1495 316 // the oop.
duke@435 317 for (int i = 0; i < number_of_locks; i++) {
roland@1495 318 int slot_offset = monitor_offset - ((i * 2) * BytesPerWord);
duke@435 319 #ifdef ASSERT
duke@435 320 // verify the interpreter's monitor has a non-null object
duke@435 321 {
duke@435 322 Label L;
roland@1495 323 __ cmpptr(Address(OSR_buf, slot_offset + 1*BytesPerWord), (int32_t)NULL_WORD);
duke@435 324 __ jcc(Assembler::notZero, L);
duke@435 325 __ stop("locked object is NULL");
duke@435 326 __ bind(L);
duke@435 327 }
duke@435 328 #endif
roland@1495 329 __ movptr(rbx, Address(OSR_buf, slot_offset + 0));
never@739 330 __ movptr(frame_map()->address_for_monitor_lock(i), rbx);
roland@1495 331 __ movptr(rbx, Address(OSR_buf, slot_offset + 1*BytesPerWord));
never@739 332 __ movptr(frame_map()->address_for_monitor_object(i), rbx);
duke@435 333 }
duke@435 334 }
duke@435 335 }
duke@435 336
duke@435 337
duke@435 338 // inline cache check; done before the frame is built.
duke@435 339 int LIR_Assembler::check_icache() {
duke@435 340 Register receiver = FrameMap::receiver_opr->as_register();
duke@435 341 Register ic_klass = IC_Klass;
never@739 342 const int ic_cmp_size = LP64_ONLY(10) NOT_LP64(9);
iveresov@2344 343 const bool do_post_padding = VerifyOops || UseCompressedOops;
iveresov@2344 344 if (!do_post_padding) {
duke@435 345 // insert some nops so that the verified entry point is aligned on CodeEntryAlignment
never@739 346 while ((__ offset() + ic_cmp_size) % CodeEntryAlignment != 0) {
duke@435 347 __ nop();
duke@435 348 }
duke@435 349 }
duke@435 350 int offset = __ offset();
duke@435 351 __ inline_cache_check(receiver, IC_Klass);
iveresov@2344 352 assert(__ offset() % CodeEntryAlignment == 0 || do_post_padding, "alignment must be correct");
iveresov@2344 353 if (do_post_padding) {
duke@435 354 // force alignment after the cache check.
duke@435 355 // It's been verified to be aligned if !VerifyOops
duke@435 356 __ align(CodeEntryAlignment);
duke@435 357 }
duke@435 358 return offset;
duke@435 359 }
duke@435 360
duke@435 361
duke@435 362 void LIR_Assembler::jobject2reg_with_patching(Register reg, CodeEmitInfo* info) {
duke@435 363 jobject o = NULL;
coleenp@4037 364 PatchingStub* patch = new PatchingStub(_masm, PatchingStub::load_mirror_id);
duke@435 365 __ movoop(reg, o);
duke@435 366 patching_epilog(patch, lir_patch_normal, reg, info);
duke@435 367 }
duke@435 368
coleenp@4037 369 void LIR_Assembler::klass2reg_with_patching(Register reg, CodeEmitInfo* info) {
coleenp@4037 370 Metadata* o = NULL;
coleenp@4037 371 PatchingStub* patch = new PatchingStub(_masm, PatchingStub::load_klass_id);
coleenp@4037 372 __ mov_metadata(reg, o);
coleenp@4037 373 patching_epilog(patch, lir_patch_normal, reg, info);
coleenp@4037 374 }
duke@435 375
duke@435 376 // This specifies the rsp decrement needed to build the frame
duke@435 377 int LIR_Assembler::initial_frame_size_in_bytes() {
duke@435 378 // if rounding, must let FrameMap know!
never@739 379
never@739 380 // The frame_map records size in slots (32bit word)
never@739 381
never@739 382 // subtract two words to account for return address and link
never@739 383 return (frame_map()->framesize() - (2*VMRegImpl::slots_per_word)) * VMRegImpl::stack_slot_size;
duke@435 384 }
duke@435 385
duke@435 386
twisti@1639 387 int LIR_Assembler::emit_exception_handler() {
duke@435 388 // if the last instruction is a call (typically to do a throw which
duke@435 389 // is coming at the end after block reordering) the return address
duke@435 390 // must still point into the code area in order to avoid assertion
duke@435 391 // failures when searching for the corresponding bci => add a nop
duke@435 392 // (was bug 5/14/1999 - gri)
duke@435 393 __ nop();
duke@435 394
duke@435 395 // generate code for exception handler
duke@435 396 address handler_base = __ start_a_stub(exception_handler_size);
duke@435 397 if (handler_base == NULL) {
duke@435 398 // not enough space left for the handler
duke@435 399 bailout("exception handler overflow");
twisti@1639 400 return -1;
duke@435 401 }
twisti@1639 402
duke@435 403 int offset = code_offset();
duke@435 404
twisti@1730 405 // the exception oop and pc are in rax, and rdx
duke@435 406 // no other registers need to be preserved, so invalidate them
twisti@1730 407 __ invalidate_registers(false, true, true, false, true, true);
duke@435 408
duke@435 409 // check that there is really an exception
duke@435 410 __ verify_not_null_oop(rax);
duke@435 411
twisti@1730 412 // search an exception handler (rax: exception oop, rdx: throwing pc)
twisti@2603 413 __ call(RuntimeAddress(Runtime1::entry_for(Runtime1::handle_exception_from_callee_id)));
twisti@2603 414 __ should_not_reach_here();
iveresov@3435 415 guarantee(code_offset() - offset <= exception_handler_size, "overflow");
duke@435 416 __ end_a_stub();
twisti@1639 417
twisti@1639 418 return offset;
duke@435 419 }
duke@435 420
twisti@1639 421
never@1813 422 // Emit the code to remove the frame from the stack in the exception
never@1813 423 // unwind path.
never@1813 424 int LIR_Assembler::emit_unwind_handler() {
never@1813 425 #ifndef PRODUCT
never@1813 426 if (CommentedAssembly) {
never@1813 427 _masm->block_comment("Unwind handler");
never@1813 428 }
never@1813 429 #endif
never@1813 430
never@1813 431 int offset = code_offset();
never@1813 432
never@1813 433 // Fetch the exception from TLS and clear out exception related thread state
never@1813 434 __ get_thread(rsi);
never@1813 435 __ movptr(rax, Address(rsi, JavaThread::exception_oop_offset()));
never@3156 436 __ movptr(Address(rsi, JavaThread::exception_oop_offset()), (intptr_t)NULL_WORD);
never@3156 437 __ movptr(Address(rsi, JavaThread::exception_pc_offset()), (intptr_t)NULL_WORD);
never@1813 438
never@1813 439 __ bind(_unwind_handler_entry);
never@1813 440 __ verify_not_null_oop(rax);
never@1813 441 if (method()->is_synchronized() || compilation()->env()->dtrace_method_probes()) {
never@1813 442 __ mov(rsi, rax); // Preserve the exception
never@1813 443 }
never@1813 444
never@1813 445 // Preform needed unlocking
never@1813 446 MonitorExitStub* stub = NULL;
never@1813 447 if (method()->is_synchronized()) {
never@1813 448 monitor_address(0, FrameMap::rax_opr);
never@1813 449 stub = new MonitorExitStub(FrameMap::rax_opr, true, 0);
never@1813 450 __ unlock_object(rdi, rbx, rax, *stub->entry());
never@1813 451 __ bind(*stub->continuation());
never@1813 452 }
never@1813 453
never@1813 454 if (compilation()->env()->dtrace_method_probes()) {
never@2185 455 __ get_thread(rax);
never@2185 456 __ movptr(Address(rsp, 0), rax);
coleenp@4037 457 __ mov_metadata(Address(rsp, sizeof(void*)), method()->constant_encoding());
never@1813 458 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, SharedRuntime::dtrace_method_exit)));
never@1813 459 }
never@1813 460
never@1813 461 if (method()->is_synchronized() || compilation()->env()->dtrace_method_probes()) {
never@1813 462 __ mov(rax, rsi); // Restore the exception
never@1813 463 }
never@1813 464
never@1813 465 // remove the activation and dispatch to the unwind handler
never@1813 466 __ remove_frame(initial_frame_size_in_bytes());
never@1813 467 __ jump(RuntimeAddress(Runtime1::entry_for(Runtime1::unwind_exception_id)));
never@1813 468
never@1813 469 // Emit the slow path assembly
never@1813 470 if (stub != NULL) {
never@1813 471 stub->emit_code(this);
never@1813 472 }
never@1813 473
never@1813 474 return offset;
never@1813 475 }
never@1813 476
never@1813 477
twisti@1639 478 int LIR_Assembler::emit_deopt_handler() {
duke@435 479 // if the last instruction is a call (typically to do a throw which
duke@435 480 // is coming at the end after block reordering) the return address
duke@435 481 // must still point into the code area in order to avoid assertion
duke@435 482 // failures when searching for the corresponding bci => add a nop
duke@435 483 // (was bug 5/14/1999 - gri)
duke@435 484 __ nop();
duke@435 485
duke@435 486 // generate code for exception handler
duke@435 487 address handler_base = __ start_a_stub(deopt_handler_size);
duke@435 488 if (handler_base == NULL) {
duke@435 489 // not enough space left for the handler
duke@435 490 bailout("deopt handler overflow");
twisti@1639 491 return -1;
duke@435 492 }
twisti@1639 493
duke@435 494 int offset = code_offset();
duke@435 495 InternalAddress here(__ pc());
twisti@1730 496
duke@435 497 __ pushptr(here.addr());
duke@435 498 __ jump(RuntimeAddress(SharedRuntime::deopt_blob()->unpack()));
iveresov@3435 499 guarantee(code_offset() - offset <= deopt_handler_size, "overflow");
duke@435 500 __ end_a_stub();
duke@435 501
twisti@1639 502 return offset;
duke@435 503 }
duke@435 504
duke@435 505
duke@435 506 // This is the fast version of java.lang.String.compare; it has not
duke@435 507 // OSR-entry and therefore, we generate a slow version for OSR's
duke@435 508 void LIR_Assembler::emit_string_compare(LIR_Opr arg0, LIR_Opr arg1, LIR_Opr dst, CodeEmitInfo* info) {
never@739 509 __ movptr (rbx, rcx); // receiver is in rcx
never@739 510 __ movptr (rax, arg1->as_register());
duke@435 511
duke@435 512 // Get addresses of first characters from both Strings
iveresov@2344 513 __ load_heap_oop(rsi, Address(rax, java_lang_String::value_offset_in_bytes()));
kvn@3760 514 if (java_lang_String::has_offset_field()) {
kvn@3760 515 __ movptr (rcx, Address(rax, java_lang_String::offset_offset_in_bytes()));
kvn@3760 516 __ movl (rax, Address(rax, java_lang_String::count_offset_in_bytes()));
kvn@3760 517 __ lea (rsi, Address(rsi, rcx, Address::times_2, arrayOopDesc::base_offset_in_bytes(T_CHAR)));
kvn@3760 518 } else {
kvn@3760 519 __ movl (rax, Address(rsi, arrayOopDesc::length_offset_in_bytes()));
kvn@3760 520 __ lea (rsi, Address(rsi, arrayOopDesc::base_offset_in_bytes(T_CHAR)));
kvn@3760 521 }
duke@435 522
duke@435 523 // rbx, may be NULL
duke@435 524 add_debug_info_for_null_check_here(info);
iveresov@2344 525 __ load_heap_oop(rdi, Address(rbx, java_lang_String::value_offset_in_bytes()));
kvn@3760 526 if (java_lang_String::has_offset_field()) {
kvn@3760 527 __ movptr (rcx, Address(rbx, java_lang_String::offset_offset_in_bytes()));
kvn@3760 528 __ movl (rbx, Address(rbx, java_lang_String::count_offset_in_bytes()));
kvn@3760 529 __ lea (rdi, Address(rdi, rcx, Address::times_2, arrayOopDesc::base_offset_in_bytes(T_CHAR)));
kvn@3760 530 } else {
kvn@3760 531 __ movl (rbx, Address(rdi, arrayOopDesc::length_offset_in_bytes()));
kvn@3760 532 __ lea (rdi, Address(rdi, arrayOopDesc::base_offset_in_bytes(T_CHAR)));
kvn@3760 533 }
duke@435 534
duke@435 535 // compute minimum length (in rax) and difference of lengths (on top of stack)
twisti@2697 536 __ mov (rcx, rbx);
twisti@2697 537 __ subptr(rbx, rax); // subtract lengths
twisti@2697 538 __ push (rbx); // result
twisti@2697 539 __ cmov (Assembler::lessEqual, rax, rcx);
twisti@2697 540
duke@435 541 // is minimum length 0?
duke@435 542 Label noLoop, haveResult;
never@739 543 __ testptr (rax, rax);
duke@435 544 __ jcc (Assembler::zero, noLoop);
duke@435 545
duke@435 546 // compare first characters
jrose@1057 547 __ load_unsigned_short(rcx, Address(rdi, 0));
jrose@1057 548 __ load_unsigned_short(rbx, Address(rsi, 0));
duke@435 549 __ subl(rcx, rbx);
duke@435 550 __ jcc(Assembler::notZero, haveResult);
duke@435 551 // starting loop
duke@435 552 __ decrement(rax); // we already tested index: skip one
duke@435 553 __ jcc(Assembler::zero, noLoop);
duke@435 554
duke@435 555 // set rsi.edi to the end of the arrays (arrays have same length)
duke@435 556 // negate the index
duke@435 557
never@739 558 __ lea(rsi, Address(rsi, rax, Address::times_2, type2aelembytes(T_CHAR)));
never@739 559 __ lea(rdi, Address(rdi, rax, Address::times_2, type2aelembytes(T_CHAR)));
never@739 560 __ negptr(rax);
duke@435 561
duke@435 562 // compare the strings in a loop
duke@435 563
duke@435 564 Label loop;
duke@435 565 __ align(wordSize);
duke@435 566 __ bind(loop);
jrose@1057 567 __ load_unsigned_short(rcx, Address(rdi, rax, Address::times_2, 0));
jrose@1057 568 __ load_unsigned_short(rbx, Address(rsi, rax, Address::times_2, 0));
duke@435 569 __ subl(rcx, rbx);
duke@435 570 __ jcc(Assembler::notZero, haveResult);
duke@435 571 __ increment(rax);
duke@435 572 __ jcc(Assembler::notZero, loop);
duke@435 573
duke@435 574 // strings are equal up to min length
duke@435 575
duke@435 576 __ bind(noLoop);
never@739 577 __ pop(rax);
duke@435 578 return_op(LIR_OprFact::illegalOpr);
duke@435 579
duke@435 580 __ bind(haveResult);
duke@435 581 // leave instruction is going to discard the TOS value
never@739 582 __ mov (rax, rcx); // result of call is in rax,
duke@435 583 }
duke@435 584
duke@435 585
duke@435 586 void LIR_Assembler::return_op(LIR_Opr result) {
duke@435 587 assert(result->is_illegal() || !result->is_single_cpu() || result->as_register() == rax, "word returns are in rax,");
duke@435 588 if (!result->is_illegal() && result->is_float_kind() && !result->is_xmm_register()) {
duke@435 589 assert(result->fpu() == 0, "result must already be on TOS");
duke@435 590 }
duke@435 591
duke@435 592 // Pop the stack before the safepoint code
twisti@1730 593 __ remove_frame(initial_frame_size_in_bytes());
duke@435 594
duke@435 595 bool result_is_oop = result->is_valid() ? result->is_oop() : false;
duke@435 596
duke@435 597 // Note: we do not need to round double result; float result has the right precision
duke@435 598 // the poll sets the condition code, but no data registers
duke@435 599 AddressLiteral polling_page(os::get_polling_page() + (SafepointPollOffset % os::vm_page_size()),
duke@435 600 relocInfo::poll_return_type);
never@739 601
iveresov@2686 602 if (Assembler::is_polling_page_far()) {
iveresov@2686 603 __ lea(rscratch1, polling_page);
iveresov@2686 604 __ relocate(relocInfo::poll_return_type);
iveresov@2686 605 __ testl(rax, Address(rscratch1, 0));
iveresov@2686 606 } else {
iveresov@2686 607 __ testl(rax, polling_page);
iveresov@2686 608 }
duke@435 609 __ ret(0);
duke@435 610 }
duke@435 611
duke@435 612
duke@435 613 int LIR_Assembler::safepoint_poll(LIR_Opr tmp, CodeEmitInfo* info) {
duke@435 614 AddressLiteral polling_page(os::get_polling_page() + (SafepointPollOffset % os::vm_page_size()),
duke@435 615 relocInfo::poll_type);
iveresov@2686 616 guarantee(info != NULL, "Shouldn't be NULL");
iveresov@2686 617 int offset = __ offset();
iveresov@2686 618 if (Assembler::is_polling_page_far()) {
iveresov@2686 619 __ lea(rscratch1, polling_page);
iveresov@2686 620 offset = __ offset();
duke@435 621 add_debug_info_for_branch(info);
iveresov@2686 622 __ testl(rax, Address(rscratch1, 0));
duke@435 623 } else {
iveresov@2686 624 add_debug_info_for_branch(info);
iveresov@2686 625 __ testl(rax, polling_page);
duke@435 626 }
duke@435 627 return offset;
duke@435 628 }
duke@435 629
duke@435 630
duke@435 631 void LIR_Assembler::move_regs(Register from_reg, Register to_reg) {
never@739 632 if (from_reg != to_reg) __ mov(to_reg, from_reg);
duke@435 633 }
duke@435 634
duke@435 635 void LIR_Assembler::swap_reg(Register a, Register b) {
never@739 636 __ xchgptr(a, b);
duke@435 637 }
duke@435 638
duke@435 639
duke@435 640 void LIR_Assembler::const2reg(LIR_Opr src, LIR_Opr dest, LIR_PatchCode patch_code, CodeEmitInfo* info) {
duke@435 641 assert(src->is_constant(), "should not call otherwise");
duke@435 642 assert(dest->is_register(), "should not call otherwise");
duke@435 643 LIR_Const* c = src->as_constant_ptr();
duke@435 644
duke@435 645 switch (c->type()) {
iveresov@2344 646 case T_INT: {
iveresov@2344 647 assert(patch_code == lir_patch_none, "no patching handled here");
iveresov@2344 648 __ movl(dest->as_register(), c->as_jint());
iveresov@2344 649 break;
iveresov@2344 650 }
iveresov@2344 651
roland@1732 652 case T_ADDRESS: {
duke@435 653 assert(patch_code == lir_patch_none, "no patching handled here");
iveresov@2344 654 __ movptr(dest->as_register(), c->as_jint());
duke@435 655 break;
duke@435 656 }
duke@435 657
duke@435 658 case T_LONG: {
duke@435 659 assert(patch_code == lir_patch_none, "no patching handled here");
never@739 660 #ifdef _LP64
never@739 661 __ movptr(dest->as_register_lo(), (intptr_t)c->as_jlong());
never@739 662 #else
never@739 663 __ movptr(dest->as_register_lo(), c->as_jint_lo());
never@739 664 __ movptr(dest->as_register_hi(), c->as_jint_hi());
never@739 665 #endif // _LP64
duke@435 666 break;
duke@435 667 }
duke@435 668
duke@435 669 case T_OBJECT: {
duke@435 670 if (patch_code != lir_patch_none) {
duke@435 671 jobject2reg_with_patching(dest->as_register(), info);
duke@435 672 } else {
duke@435 673 __ movoop(dest->as_register(), c->as_jobject());
duke@435 674 }
duke@435 675 break;
duke@435 676 }
duke@435 677
coleenp@4037 678 case T_METADATA: {
coleenp@4037 679 if (patch_code != lir_patch_none) {
coleenp@4037 680 klass2reg_with_patching(dest->as_register(), info);
coleenp@4037 681 } else {
coleenp@4037 682 __ mov_metadata(dest->as_register(), c->as_metadata());
coleenp@4037 683 }
coleenp@4037 684 break;
coleenp@4037 685 }
coleenp@4037 686
duke@435 687 case T_FLOAT: {
duke@435 688 if (dest->is_single_xmm()) {
duke@435 689 if (c->is_zero_float()) {
duke@435 690 __ xorps(dest->as_xmm_float_reg(), dest->as_xmm_float_reg());
duke@435 691 } else {
duke@435 692 __ movflt(dest->as_xmm_float_reg(),
duke@435 693 InternalAddress(float_constant(c->as_jfloat())));
duke@435 694 }
duke@435 695 } else {
duke@435 696 assert(dest->is_single_fpu(), "must be");
duke@435 697 assert(dest->fpu_regnr() == 0, "dest must be TOS");
duke@435 698 if (c->is_zero_float()) {
duke@435 699 __ fldz();
duke@435 700 } else if (c->is_one_float()) {
duke@435 701 __ fld1();
duke@435 702 } else {
duke@435 703 __ fld_s (InternalAddress(float_constant(c->as_jfloat())));
duke@435 704 }
duke@435 705 }
duke@435 706 break;
duke@435 707 }
duke@435 708
duke@435 709 case T_DOUBLE: {
duke@435 710 if (dest->is_double_xmm()) {
duke@435 711 if (c->is_zero_double()) {
duke@435 712 __ xorpd(dest->as_xmm_double_reg(), dest->as_xmm_double_reg());
duke@435 713 } else {
duke@435 714 __ movdbl(dest->as_xmm_double_reg(),
duke@435 715 InternalAddress(double_constant(c->as_jdouble())));
duke@435 716 }
duke@435 717 } else {
duke@435 718 assert(dest->is_double_fpu(), "must be");
duke@435 719 assert(dest->fpu_regnrLo() == 0, "dest must be TOS");
duke@435 720 if (c->is_zero_double()) {
duke@435 721 __ fldz();
duke@435 722 } else if (c->is_one_double()) {
duke@435 723 __ fld1();
duke@435 724 } else {
duke@435 725 __ fld_d (InternalAddress(double_constant(c->as_jdouble())));
duke@435 726 }
duke@435 727 }
duke@435 728 break;
duke@435 729 }
duke@435 730
duke@435 731 default:
duke@435 732 ShouldNotReachHere();
duke@435 733 }
duke@435 734 }
duke@435 735
duke@435 736 void LIR_Assembler::const2stack(LIR_Opr src, LIR_Opr dest) {
duke@435 737 assert(src->is_constant(), "should not call otherwise");
duke@435 738 assert(dest->is_stack(), "should not call otherwise");
duke@435 739 LIR_Const* c = src->as_constant_ptr();
duke@435 740
duke@435 741 switch (c->type()) {
duke@435 742 case T_INT: // fall through
duke@435 743 case T_FLOAT:
iveresov@2344 744 __ movl(frame_map()->address_for_slot(dest->single_stack_ix()), c->as_jint_bits());
iveresov@2344 745 break;
iveresov@2344 746
roland@1732 747 case T_ADDRESS:
iveresov@2344 748 __ movptr(frame_map()->address_for_slot(dest->single_stack_ix()), c->as_jint_bits());
duke@435 749 break;
duke@435 750
duke@435 751 case T_OBJECT:
duke@435 752 __ movoop(frame_map()->address_for_slot(dest->single_stack_ix()), c->as_jobject());
duke@435 753 break;
duke@435 754
duke@435 755 case T_LONG: // fall through
duke@435 756 case T_DOUBLE:
never@739 757 #ifdef _LP64
never@739 758 __ movptr(frame_map()->address_for_slot(dest->double_stack_ix(),
never@739 759 lo_word_offset_in_bytes), (intptr_t)c->as_jlong_bits());
never@739 760 #else
never@739 761 __ movptr(frame_map()->address_for_slot(dest->double_stack_ix(),
never@739 762 lo_word_offset_in_bytes), c->as_jint_lo_bits());
never@739 763 __ movptr(frame_map()->address_for_slot(dest->double_stack_ix(),
never@739 764 hi_word_offset_in_bytes), c->as_jint_hi_bits());
never@739 765 #endif // _LP64
duke@435 766 break;
duke@435 767
duke@435 768 default:
duke@435 769 ShouldNotReachHere();
duke@435 770 }
duke@435 771 }
duke@435 772
iveresov@2344 773 void LIR_Assembler::const2mem(LIR_Opr src, LIR_Opr dest, BasicType type, CodeEmitInfo* info, bool wide) {
duke@435 774 assert(src->is_constant(), "should not call otherwise");
duke@435 775 assert(dest->is_address(), "should not call otherwise");
duke@435 776 LIR_Const* c = src->as_constant_ptr();
duke@435 777 LIR_Address* addr = dest->as_address_ptr();
duke@435 778
never@739 779 int null_check_here = code_offset();
duke@435 780 switch (type) {
duke@435 781 case T_INT: // fall through
duke@435 782 case T_FLOAT:
iveresov@2344 783 __ movl(as_Address(addr), c->as_jint_bits());
iveresov@2344 784 break;
iveresov@2344 785
roland@1732 786 case T_ADDRESS:
iveresov@2344 787 __ movptr(as_Address(addr), c->as_jint_bits());
duke@435 788 break;
duke@435 789
duke@435 790 case T_OBJECT: // fall through
duke@435 791 case T_ARRAY:
duke@435 792 if (c->as_jobject() == NULL) {
iveresov@2344 793 if (UseCompressedOops && !wide) {
iveresov@2344 794 __ movl(as_Address(addr), (int32_t)NULL_WORD);
iveresov@2344 795 } else {
iveresov@2344 796 __ movptr(as_Address(addr), NULL_WORD);
iveresov@2344 797 }
duke@435 798 } else {
never@739 799 if (is_literal_address(addr)) {
never@739 800 ShouldNotReachHere();
never@739 801 __ movoop(as_Address(addr, noreg), c->as_jobject());
never@739 802 } else {
roland@1495 803 #ifdef _LP64
roland@1495 804 __ movoop(rscratch1, c->as_jobject());
iveresov@2344 805 if (UseCompressedOops && !wide) {
iveresov@2344 806 __ encode_heap_oop(rscratch1);
iveresov@2344 807 null_check_here = code_offset();
iveresov@2344 808 __ movl(as_Address_lo(addr), rscratch1);
iveresov@2344 809 } else {
iveresov@2344 810 null_check_here = code_offset();
iveresov@2344 811 __ movptr(as_Address_lo(addr), rscratch1);
iveresov@2344 812 }
roland@1495 813 #else
never@739 814 __ movoop(as_Address(addr), c->as_jobject());
roland@1495 815 #endif
never@739 816 }
duke@435 817 }
duke@435 818 break;
duke@435 819
duke@435 820 case T_LONG: // fall through
duke@435 821 case T_DOUBLE:
never@739 822 #ifdef _LP64
never@739 823 if (is_literal_address(addr)) {
never@739 824 ShouldNotReachHere();
never@739 825 __ movptr(as_Address(addr, r15_thread), (intptr_t)c->as_jlong_bits());
never@739 826 } else {
never@739 827 __ movptr(r10, (intptr_t)c->as_jlong_bits());
never@739 828 null_check_here = code_offset();
never@739 829 __ movptr(as_Address_lo(addr), r10);
never@739 830 }
never@739 831 #else
never@739 832 // Always reachable in 32bit so this doesn't produce useless move literal
never@739 833 __ movptr(as_Address_hi(addr), c->as_jint_hi_bits());
never@739 834 __ movptr(as_Address_lo(addr), c->as_jint_lo_bits());
never@739 835 #endif // _LP64
duke@435 836 break;
duke@435 837
duke@435 838 case T_BOOLEAN: // fall through
duke@435 839 case T_BYTE:
duke@435 840 __ movb(as_Address(addr), c->as_jint() & 0xFF);
duke@435 841 break;
duke@435 842
duke@435 843 case T_CHAR: // fall through
duke@435 844 case T_SHORT:
duke@435 845 __ movw(as_Address(addr), c->as_jint() & 0xFFFF);
duke@435 846 break;
duke@435 847
duke@435 848 default:
duke@435 849 ShouldNotReachHere();
duke@435 850 };
never@739 851
never@739 852 if (info != NULL) {
never@739 853 add_debug_info_for_null_check(null_check_here, info);
never@739 854 }
duke@435 855 }
duke@435 856
duke@435 857
duke@435 858 void LIR_Assembler::reg2reg(LIR_Opr src, LIR_Opr dest) {
duke@435 859 assert(src->is_register(), "should not call otherwise");
duke@435 860 assert(dest->is_register(), "should not call otherwise");
duke@435 861
duke@435 862 // move between cpu-registers
duke@435 863 if (dest->is_single_cpu()) {
never@739 864 #ifdef _LP64
never@739 865 if (src->type() == T_LONG) {
never@739 866 // Can do LONG -> OBJECT
never@739 867 move_regs(src->as_register_lo(), dest->as_register());
never@739 868 return;
never@739 869 }
never@739 870 #endif
duke@435 871 assert(src->is_single_cpu(), "must match");
duke@435 872 if (src->type() == T_OBJECT) {
duke@435 873 __ verify_oop(src->as_register());
duke@435 874 }
duke@435 875 move_regs(src->as_register(), dest->as_register());
duke@435 876
duke@435 877 } else if (dest->is_double_cpu()) {
never@739 878 #ifdef _LP64
never@739 879 if (src->type() == T_OBJECT || src->type() == T_ARRAY) {
never@739 880 // Surprising to me but we can see move of a long to t_object
never@739 881 __ verify_oop(src->as_register());
never@739 882 move_regs(src->as_register(), dest->as_register_lo());
never@739 883 return;
never@739 884 }
never@739 885 #endif
duke@435 886 assert(src->is_double_cpu(), "must match");
duke@435 887 Register f_lo = src->as_register_lo();
duke@435 888 Register f_hi = src->as_register_hi();
duke@435 889 Register t_lo = dest->as_register_lo();
duke@435 890 Register t_hi = dest->as_register_hi();
never@739 891 #ifdef _LP64
never@739 892 assert(f_hi == f_lo, "must be same");
never@739 893 assert(t_hi == t_lo, "must be same");
never@739 894 move_regs(f_lo, t_lo);
never@739 895 #else
duke@435 896 assert(f_lo != f_hi && t_lo != t_hi, "invalid register allocation");
duke@435 897
never@739 898
duke@435 899 if (f_lo == t_hi && f_hi == t_lo) {
duke@435 900 swap_reg(f_lo, f_hi);
duke@435 901 } else if (f_hi == t_lo) {
duke@435 902 assert(f_lo != t_hi, "overwriting register");
duke@435 903 move_regs(f_hi, t_hi);
duke@435 904 move_regs(f_lo, t_lo);
duke@435 905 } else {
duke@435 906 assert(f_hi != t_lo, "overwriting register");
duke@435 907 move_regs(f_lo, t_lo);
duke@435 908 move_regs(f_hi, t_hi);
duke@435 909 }
never@739 910 #endif // LP64
duke@435 911
duke@435 912 // special moves from fpu-register to xmm-register
duke@435 913 // necessary for method results
duke@435 914 } else if (src->is_single_xmm() && !dest->is_single_xmm()) {
duke@435 915 __ movflt(Address(rsp, 0), src->as_xmm_float_reg());
duke@435 916 __ fld_s(Address(rsp, 0));
duke@435 917 } else if (src->is_double_xmm() && !dest->is_double_xmm()) {
duke@435 918 __ movdbl(Address(rsp, 0), src->as_xmm_double_reg());
duke@435 919 __ fld_d(Address(rsp, 0));
duke@435 920 } else if (dest->is_single_xmm() && !src->is_single_xmm()) {
duke@435 921 __ fstp_s(Address(rsp, 0));
duke@435 922 __ movflt(dest->as_xmm_float_reg(), Address(rsp, 0));
duke@435 923 } else if (dest->is_double_xmm() && !src->is_double_xmm()) {
duke@435 924 __ fstp_d(Address(rsp, 0));
duke@435 925 __ movdbl(dest->as_xmm_double_reg(), Address(rsp, 0));
duke@435 926
duke@435 927 // move between xmm-registers
duke@435 928 } else if (dest->is_single_xmm()) {
duke@435 929 assert(src->is_single_xmm(), "must match");
duke@435 930 __ movflt(dest->as_xmm_float_reg(), src->as_xmm_float_reg());
duke@435 931 } else if (dest->is_double_xmm()) {
duke@435 932 assert(src->is_double_xmm(), "must match");
duke@435 933 __ movdbl(dest->as_xmm_double_reg(), src->as_xmm_double_reg());
duke@435 934
duke@435 935 // move between fpu-registers (no instruction necessary because of fpu-stack)
duke@435 936 } else if (dest->is_single_fpu() || dest->is_double_fpu()) {
duke@435 937 assert(src->is_single_fpu() || src->is_double_fpu(), "must match");
duke@435 938 assert(src->fpu() == dest->fpu(), "currently should be nothing to do");
duke@435 939 } else {
duke@435 940 ShouldNotReachHere();
duke@435 941 }
duke@435 942 }
duke@435 943
duke@435 944 void LIR_Assembler::reg2stack(LIR_Opr src, LIR_Opr dest, BasicType type, bool pop_fpu_stack) {
duke@435 945 assert(src->is_register(), "should not call otherwise");
duke@435 946 assert(dest->is_stack(), "should not call otherwise");
duke@435 947
duke@435 948 if (src->is_single_cpu()) {
duke@435 949 Address dst = frame_map()->address_for_slot(dest->single_stack_ix());
duke@435 950 if (type == T_OBJECT || type == T_ARRAY) {
duke@435 951 __ verify_oop(src->as_register());
never@739 952 __ movptr (dst, src->as_register());
never@739 953 } else {
never@739 954 __ movl (dst, src->as_register());
duke@435 955 }
duke@435 956
duke@435 957 } else if (src->is_double_cpu()) {
duke@435 958 Address dstLO = frame_map()->address_for_slot(dest->double_stack_ix(), lo_word_offset_in_bytes);
duke@435 959 Address dstHI = frame_map()->address_for_slot(dest->double_stack_ix(), hi_word_offset_in_bytes);
never@739 960 __ movptr (dstLO, src->as_register_lo());
never@739 961 NOT_LP64(__ movptr (dstHI, src->as_register_hi()));
duke@435 962
duke@435 963 } else if (src->is_single_xmm()) {
duke@435 964 Address dst_addr = frame_map()->address_for_slot(dest->single_stack_ix());
duke@435 965 __ movflt(dst_addr, src->as_xmm_float_reg());
duke@435 966
duke@435 967 } else if (src->is_double_xmm()) {
duke@435 968 Address dst_addr = frame_map()->address_for_slot(dest->double_stack_ix());
duke@435 969 __ movdbl(dst_addr, src->as_xmm_double_reg());
duke@435 970
duke@435 971 } else if (src->is_single_fpu()) {
duke@435 972 assert(src->fpu_regnr() == 0, "argument must be on TOS");
duke@435 973 Address dst_addr = frame_map()->address_for_slot(dest->single_stack_ix());
duke@435 974 if (pop_fpu_stack) __ fstp_s (dst_addr);
duke@435 975 else __ fst_s (dst_addr);
duke@435 976
duke@435 977 } else if (src->is_double_fpu()) {
duke@435 978 assert(src->fpu_regnrLo() == 0, "argument must be on TOS");
duke@435 979 Address dst_addr = frame_map()->address_for_slot(dest->double_stack_ix());
duke@435 980 if (pop_fpu_stack) __ fstp_d (dst_addr);
duke@435 981 else __ fst_d (dst_addr);
duke@435 982
duke@435 983 } else {
duke@435 984 ShouldNotReachHere();
duke@435 985 }
duke@435 986 }
duke@435 987
duke@435 988
iveresov@2344 989 void LIR_Assembler::reg2mem(LIR_Opr src, LIR_Opr dest, BasicType type, LIR_PatchCode patch_code, CodeEmitInfo* info, bool pop_fpu_stack, bool wide, bool /* unaligned */) {
duke@435 990 LIR_Address* to_addr = dest->as_address_ptr();
duke@435 991 PatchingStub* patch = NULL;
iveresov@2344 992 Register compressed_src = rscratch1;
duke@435 993
duke@435 994 if (type == T_ARRAY || type == T_OBJECT) {
duke@435 995 __ verify_oop(src->as_register());
iveresov@2344 996 #ifdef _LP64
iveresov@2344 997 if (UseCompressedOops && !wide) {
iveresov@2344 998 __ movptr(compressed_src, src->as_register());
iveresov@2344 999 __ encode_heap_oop(compressed_src);
iveresov@2344 1000 }
iveresov@2344 1001 #endif
duke@435 1002 }
iveresov@2344 1003
duke@435 1004 if (patch_code != lir_patch_none) {
duke@435 1005 patch = new PatchingStub(_masm, PatchingStub::access_field_id);
never@739 1006 Address toa = as_Address(to_addr);
never@739 1007 assert(toa.disp() != 0, "must have");
duke@435 1008 }
iveresov@2344 1009
iveresov@2344 1010 int null_check_here = code_offset();
duke@435 1011 switch (type) {
duke@435 1012 case T_FLOAT: {
duke@435 1013 if (src->is_single_xmm()) {
duke@435 1014 __ movflt(as_Address(to_addr), src->as_xmm_float_reg());
duke@435 1015 } else {
duke@435 1016 assert(src->is_single_fpu(), "must be");
duke@435 1017 assert(src->fpu_regnr() == 0, "argument must be on TOS");
duke@435 1018 if (pop_fpu_stack) __ fstp_s(as_Address(to_addr));
duke@435 1019 else __ fst_s (as_Address(to_addr));
duke@435 1020 }
duke@435 1021 break;
duke@435 1022 }
duke@435 1023
duke@435 1024 case T_DOUBLE: {
duke@435 1025 if (src->is_double_xmm()) {
duke@435 1026 __ movdbl(as_Address(to_addr), src->as_xmm_double_reg());
duke@435 1027 } else {
duke@435 1028 assert(src->is_double_fpu(), "must be");
duke@435 1029 assert(src->fpu_regnrLo() == 0, "argument must be on TOS");
duke@435 1030 if (pop_fpu_stack) __ fstp_d(as_Address(to_addr));
duke@435 1031 else __ fst_d (as_Address(to_addr));
duke@435 1032 }
duke@435 1033 break;
duke@435 1034 }
duke@435 1035
duke@435 1036 case T_ARRAY: // fall through
duke@435 1037 case T_OBJECT: // fall through
iveresov@2344 1038 if (UseCompressedOops && !wide) {
iveresov@2344 1039 __ movl(as_Address(to_addr), compressed_src);
iveresov@2344 1040 } else {
iveresov@2344 1041 __ movptr(as_Address(to_addr), src->as_register());
iveresov@2344 1042 }
iveresov@2344 1043 break;
iveresov@2344 1044 case T_ADDRESS:
never@739 1045 __ movptr(as_Address(to_addr), src->as_register());
never@739 1046 break;
duke@435 1047 case T_INT:
duke@435 1048 __ movl(as_Address(to_addr), src->as_register());
duke@435 1049 break;
duke@435 1050
duke@435 1051 case T_LONG: {
duke@435 1052 Register from_lo = src->as_register_lo();
duke@435 1053 Register from_hi = src->as_register_hi();
never@739 1054 #ifdef _LP64
never@739 1055 __ movptr(as_Address_lo(to_addr), from_lo);
never@739 1056 #else
duke@435 1057 Register base = to_addr->base()->as_register();
duke@435 1058 Register index = noreg;
duke@435 1059 if (to_addr->index()->is_register()) {
duke@435 1060 index = to_addr->index()->as_register();
duke@435 1061 }
duke@435 1062 if (base == from_lo || index == from_lo) {
duke@435 1063 assert(base != from_hi, "can't be");
duke@435 1064 assert(index == noreg || (index != base && index != from_hi), "can't handle this");
duke@435 1065 __ movl(as_Address_hi(to_addr), from_hi);
duke@435 1066 if (patch != NULL) {
duke@435 1067 patching_epilog(patch, lir_patch_high, base, info);
duke@435 1068 patch = new PatchingStub(_masm, PatchingStub::access_field_id);
duke@435 1069 patch_code = lir_patch_low;
duke@435 1070 }
duke@435 1071 __ movl(as_Address_lo(to_addr), from_lo);
duke@435 1072 } else {
duke@435 1073 assert(index == noreg || (index != base && index != from_lo), "can't handle this");
duke@435 1074 __ movl(as_Address_lo(to_addr), from_lo);
duke@435 1075 if (patch != NULL) {
duke@435 1076 patching_epilog(patch, lir_patch_low, base, info);
duke@435 1077 patch = new PatchingStub(_masm, PatchingStub::access_field_id);
duke@435 1078 patch_code = lir_patch_high;
duke@435 1079 }
duke@435 1080 __ movl(as_Address_hi(to_addr), from_hi);
duke@435 1081 }
never@739 1082 #endif // _LP64
duke@435 1083 break;
duke@435 1084 }
duke@435 1085
duke@435 1086 case T_BYTE: // fall through
duke@435 1087 case T_BOOLEAN: {
duke@435 1088 Register src_reg = src->as_register();
duke@435 1089 Address dst_addr = as_Address(to_addr);
duke@435 1090 assert(VM_Version::is_P6() || src_reg->has_byte_register(), "must use byte registers if not P6");
duke@435 1091 __ movb(dst_addr, src_reg);
duke@435 1092 break;
duke@435 1093 }
duke@435 1094
duke@435 1095 case T_CHAR: // fall through
duke@435 1096 case T_SHORT:
duke@435 1097 __ movw(as_Address(to_addr), src->as_register());
duke@435 1098 break;
duke@435 1099
duke@435 1100 default:
duke@435 1101 ShouldNotReachHere();
duke@435 1102 }
iveresov@2344 1103 if (info != NULL) {
iveresov@2344 1104 add_debug_info_for_null_check(null_check_here, info);
iveresov@2344 1105 }
duke@435 1106
duke@435 1107 if (patch_code != lir_patch_none) {
duke@435 1108 patching_epilog(patch, patch_code, to_addr->base()->as_register(), info);
duke@435 1109 }
duke@435 1110 }
duke@435 1111
duke@435 1112
duke@435 1113 void LIR_Assembler::stack2reg(LIR_Opr src, LIR_Opr dest, BasicType type) {
duke@435 1114 assert(src->is_stack(), "should not call otherwise");
duke@435 1115 assert(dest->is_register(), "should not call otherwise");
duke@435 1116
duke@435 1117 if (dest->is_single_cpu()) {
duke@435 1118 if (type == T_ARRAY || type == T_OBJECT) {
never@739 1119 __ movptr(dest->as_register(), frame_map()->address_for_slot(src->single_stack_ix()));
duke@435 1120 __ verify_oop(dest->as_register());
never@739 1121 } else {
never@739 1122 __ movl(dest->as_register(), frame_map()->address_for_slot(src->single_stack_ix()));
duke@435 1123 }
duke@435 1124
duke@435 1125 } else if (dest->is_double_cpu()) {
duke@435 1126 Address src_addr_LO = frame_map()->address_for_slot(src->double_stack_ix(), lo_word_offset_in_bytes);
duke@435 1127 Address src_addr_HI = frame_map()->address_for_slot(src->double_stack_ix(), hi_word_offset_in_bytes);
never@739 1128 __ movptr(dest->as_register_lo(), src_addr_LO);
never@739 1129 NOT_LP64(__ movptr(dest->as_register_hi(), src_addr_HI));
duke@435 1130
duke@435 1131 } else if (dest->is_single_xmm()) {
duke@435 1132 Address src_addr = frame_map()->address_for_slot(src->single_stack_ix());
duke@435 1133 __ movflt(dest->as_xmm_float_reg(), src_addr);
duke@435 1134
duke@435 1135 } else if (dest->is_double_xmm()) {
duke@435 1136 Address src_addr = frame_map()->address_for_slot(src->double_stack_ix());
duke@435 1137 __ movdbl(dest->as_xmm_double_reg(), src_addr);
duke@435 1138
duke@435 1139 } else if (dest->is_single_fpu()) {
duke@435 1140 assert(dest->fpu_regnr() == 0, "dest must be TOS");
duke@435 1141 Address src_addr = frame_map()->address_for_slot(src->single_stack_ix());
duke@435 1142 __ fld_s(src_addr);
duke@435 1143
duke@435 1144 } else if (dest->is_double_fpu()) {
duke@435 1145 assert(dest->fpu_regnrLo() == 0, "dest must be TOS");
duke@435 1146 Address src_addr = frame_map()->address_for_slot(src->double_stack_ix());
duke@435 1147 __ fld_d(src_addr);
duke@435 1148
duke@435 1149 } else {
duke@435 1150 ShouldNotReachHere();
duke@435 1151 }
duke@435 1152 }
duke@435 1153
duke@435 1154
duke@435 1155 void LIR_Assembler::stack2stack(LIR_Opr src, LIR_Opr dest, BasicType type) {
duke@435 1156 if (src->is_single_stack()) {
never@739 1157 if (type == T_OBJECT || type == T_ARRAY) {
never@739 1158 __ pushptr(frame_map()->address_for_slot(src ->single_stack_ix()));
never@739 1159 __ popptr (frame_map()->address_for_slot(dest->single_stack_ix()));
never@739 1160 } else {
roland@1495 1161 #ifndef _LP64
never@739 1162 __ pushl(frame_map()->address_for_slot(src ->single_stack_ix()));
never@739 1163 __ popl (frame_map()->address_for_slot(dest->single_stack_ix()));
roland@1495 1164 #else
roland@1495 1165 //no pushl on 64bits
roland@1495 1166 __ movl(rscratch1, frame_map()->address_for_slot(src ->single_stack_ix()));
roland@1495 1167 __ movl(frame_map()->address_for_slot(dest->single_stack_ix()), rscratch1);
roland@1495 1168 #endif
never@739 1169 }
duke@435 1170
duke@435 1171 } else if (src->is_double_stack()) {
never@739 1172 #ifdef _LP64
never@739 1173 __ pushptr(frame_map()->address_for_slot(src ->double_stack_ix()));
never@739 1174 __ popptr (frame_map()->address_for_slot(dest->double_stack_ix()));
never@739 1175 #else
duke@435 1176 __ pushl(frame_map()->address_for_slot(src ->double_stack_ix(), 0));
never@739 1177 // push and pop the part at src + wordSize, adding wordSize for the previous push
never@756 1178 __ pushl(frame_map()->address_for_slot(src ->double_stack_ix(), 2 * wordSize));
never@756 1179 __ popl (frame_map()->address_for_slot(dest->double_stack_ix(), 2 * wordSize));
duke@435 1180 __ popl (frame_map()->address_for_slot(dest->double_stack_ix(), 0));
never@739 1181 #endif // _LP64
duke@435 1182
duke@435 1183 } else {
duke@435 1184 ShouldNotReachHere();
duke@435 1185 }
duke@435 1186 }
duke@435 1187
duke@435 1188
iveresov@2344 1189 void LIR_Assembler::mem2reg(LIR_Opr src, LIR_Opr dest, BasicType type, LIR_PatchCode patch_code, CodeEmitInfo* info, bool wide, bool /* unaligned */) {
duke@435 1190 assert(src->is_address(), "should not call otherwise");
duke@435 1191 assert(dest->is_register(), "should not call otherwise");
duke@435 1192
duke@435 1193 LIR_Address* addr = src->as_address_ptr();
duke@435 1194 Address from_addr = as_Address(addr);
duke@435 1195
duke@435 1196 switch (type) {
duke@435 1197 case T_BOOLEAN: // fall through
duke@435 1198 case T_BYTE: // fall through
duke@435 1199 case T_CHAR: // fall through
duke@435 1200 case T_SHORT:
duke@435 1201 if (!VM_Version::is_P6() && !from_addr.uses(dest->as_register())) {
duke@435 1202 // on pre P6 processors we may get partial register stalls
duke@435 1203 // so blow away the value of to_rinfo before loading a
duke@435 1204 // partial word into it. Do it here so that it precedes
duke@435 1205 // the potential patch point below.
never@739 1206 __ xorptr(dest->as_register(), dest->as_register());
duke@435 1207 }
duke@435 1208 break;
duke@435 1209 }
duke@435 1210
duke@435 1211 PatchingStub* patch = NULL;
duke@435 1212 if (patch_code != lir_patch_none) {
duke@435 1213 patch = new PatchingStub(_masm, PatchingStub::access_field_id);
never@739 1214 assert(from_addr.disp() != 0, "must have");
duke@435 1215 }
duke@435 1216 if (info != NULL) {
duke@435 1217 add_debug_info_for_null_check_here(info);
duke@435 1218 }
duke@435 1219
duke@435 1220 switch (type) {
duke@435 1221 case T_FLOAT: {
duke@435 1222 if (dest->is_single_xmm()) {
duke@435 1223 __ movflt(dest->as_xmm_float_reg(), from_addr);
duke@435 1224 } else {
duke@435 1225 assert(dest->is_single_fpu(), "must be");
duke@435 1226 assert(dest->fpu_regnr() == 0, "dest must be TOS");
duke@435 1227 __ fld_s(from_addr);
duke@435 1228 }
duke@435 1229 break;
duke@435 1230 }
duke@435 1231
duke@435 1232 case T_DOUBLE: {
duke@435 1233 if (dest->is_double_xmm()) {
duke@435 1234 __ movdbl(dest->as_xmm_double_reg(), from_addr);
duke@435 1235 } else {
duke@435 1236 assert(dest->is_double_fpu(), "must be");
duke@435 1237 assert(dest->fpu_regnrLo() == 0, "dest must be TOS");
duke@435 1238 __ fld_d(from_addr);
duke@435 1239 }
duke@435 1240 break;
duke@435 1241 }
duke@435 1242
duke@435 1243 case T_OBJECT: // fall through
duke@435 1244 case T_ARRAY: // fall through
iveresov@2344 1245 if (UseCompressedOops && !wide) {
iveresov@2344 1246 __ movl(dest->as_register(), from_addr);
iveresov@2344 1247 } else {
iveresov@2344 1248 __ movptr(dest->as_register(), from_addr);
iveresov@2344 1249 }
iveresov@2344 1250 break;
iveresov@2344 1251
iveresov@2344 1252 case T_ADDRESS:
never@739 1253 __ movptr(dest->as_register(), from_addr);
never@739 1254 break;
duke@435 1255 case T_INT:
iveresov@1833 1256 __ movl(dest->as_register(), from_addr);
duke@435 1257 break;
duke@435 1258
duke@435 1259 case T_LONG: {
duke@435 1260 Register to_lo = dest->as_register_lo();
duke@435 1261 Register to_hi = dest->as_register_hi();
never@739 1262 #ifdef _LP64
never@739 1263 __ movptr(to_lo, as_Address_lo(addr));
never@739 1264 #else
duke@435 1265 Register base = addr->base()->as_register();
duke@435 1266 Register index = noreg;
duke@435 1267 if (addr->index()->is_register()) {
duke@435 1268 index = addr->index()->as_register();
duke@435 1269 }
duke@435 1270 if ((base == to_lo && index == to_hi) ||
duke@435 1271 (base == to_hi && index == to_lo)) {
duke@435 1272 // addresses with 2 registers are only formed as a result of
duke@435 1273 // array access so this code will never have to deal with
duke@435 1274 // patches or null checks.
duke@435 1275 assert(info == NULL && patch == NULL, "must be");
never@739 1276 __ lea(to_hi, as_Address(addr));
duke@435 1277 __ movl(to_lo, Address(to_hi, 0));
duke@435 1278 __ movl(to_hi, Address(to_hi, BytesPerWord));
duke@435 1279 } else if (base == to_lo || index == to_lo) {
duke@435 1280 assert(base != to_hi, "can't be");
duke@435 1281 assert(index == noreg || (index != base && index != to_hi), "can't handle this");
duke@435 1282 __ movl(to_hi, as_Address_hi(addr));
duke@435 1283 if (patch != NULL) {
duke@435 1284 patching_epilog(patch, lir_patch_high, base, info);
duke@435 1285 patch = new PatchingStub(_masm, PatchingStub::access_field_id);
duke@435 1286 patch_code = lir_patch_low;
duke@435 1287 }
duke@435 1288 __ movl(to_lo, as_Address_lo(addr));
duke@435 1289 } else {
duke@435 1290 assert(index == noreg || (index != base && index != to_lo), "can't handle this");
duke@435 1291 __ movl(to_lo, as_Address_lo(addr));
duke@435 1292 if (patch != NULL) {
duke@435 1293 patching_epilog(patch, lir_patch_low, base, info);
duke@435 1294 patch = new PatchingStub(_masm, PatchingStub::access_field_id);
duke@435 1295 patch_code = lir_patch_high;
duke@435 1296 }
duke@435 1297 __ movl(to_hi, as_Address_hi(addr));
duke@435 1298 }
never@739 1299 #endif // _LP64
duke@435 1300 break;
duke@435 1301 }
duke@435 1302
duke@435 1303 case T_BOOLEAN: // fall through
duke@435 1304 case T_BYTE: {
duke@435 1305 Register dest_reg = dest->as_register();
duke@435 1306 assert(VM_Version::is_P6() || dest_reg->has_byte_register(), "must use byte registers if not P6");
duke@435 1307 if (VM_Version::is_P6() || from_addr.uses(dest_reg)) {
never@739 1308 __ movsbl(dest_reg, from_addr);
duke@435 1309 } else {
duke@435 1310 __ movb(dest_reg, from_addr);
duke@435 1311 __ shll(dest_reg, 24);
duke@435 1312 __ sarl(dest_reg, 24);
duke@435 1313 }
duke@435 1314 break;
duke@435 1315 }
duke@435 1316
duke@435 1317 case T_CHAR: {
duke@435 1318 Register dest_reg = dest->as_register();
duke@435 1319 assert(VM_Version::is_P6() || dest_reg->has_byte_register(), "must use byte registers if not P6");
duke@435 1320 if (VM_Version::is_P6() || from_addr.uses(dest_reg)) {
never@739 1321 __ movzwl(dest_reg, from_addr);
duke@435 1322 } else {
duke@435 1323 __ movw(dest_reg, from_addr);
duke@435 1324 }
duke@435 1325 break;
duke@435 1326 }
duke@435 1327
duke@435 1328 case T_SHORT: {
duke@435 1329 Register dest_reg = dest->as_register();
duke@435 1330 if (VM_Version::is_P6() || from_addr.uses(dest_reg)) {
never@739 1331 __ movswl(dest_reg, from_addr);
duke@435 1332 } else {
duke@435 1333 __ movw(dest_reg, from_addr);
duke@435 1334 __ shll(dest_reg, 16);
duke@435 1335 __ sarl(dest_reg, 16);
duke@435 1336 }
duke@435 1337 break;
duke@435 1338 }
duke@435 1339
duke@435 1340 default:
duke@435 1341 ShouldNotReachHere();
duke@435 1342 }
duke@435 1343
duke@435 1344 if (patch != NULL) {
duke@435 1345 patching_epilog(patch, patch_code, addr->base()->as_register(), info);
duke@435 1346 }
duke@435 1347
duke@435 1348 if (type == T_ARRAY || type == T_OBJECT) {
iveresov@2344 1349 #ifdef _LP64
iveresov@2344 1350 if (UseCompressedOops && !wide) {
iveresov@2344 1351 __ decode_heap_oop(dest->as_register());
iveresov@2344 1352 }
iveresov@2344 1353 #endif
duke@435 1354 __ verify_oop(dest->as_register());
duke@435 1355 }
duke@435 1356 }
duke@435 1357
duke@435 1358
duke@435 1359 void LIR_Assembler::prefetchr(LIR_Opr src) {
duke@435 1360 LIR_Address* addr = src->as_address_ptr();
duke@435 1361 Address from_addr = as_Address(addr);
duke@435 1362
duke@435 1363 if (VM_Version::supports_sse()) {
duke@435 1364 switch (ReadPrefetchInstr) {
duke@435 1365 case 0:
duke@435 1366 __ prefetchnta(from_addr); break;
duke@435 1367 case 1:
duke@435 1368 __ prefetcht0(from_addr); break;
duke@435 1369 case 2:
duke@435 1370 __ prefetcht2(from_addr); break;
duke@435 1371 default:
duke@435 1372 ShouldNotReachHere(); break;
duke@435 1373 }
kvn@2761 1374 } else if (VM_Version::supports_3dnow_prefetch()) {
duke@435 1375 __ prefetchr(from_addr);
duke@435 1376 }
duke@435 1377 }
duke@435 1378
duke@435 1379
duke@435 1380 void LIR_Assembler::prefetchw(LIR_Opr src) {
duke@435 1381 LIR_Address* addr = src->as_address_ptr();
duke@435 1382 Address from_addr = as_Address(addr);
duke@435 1383
duke@435 1384 if (VM_Version::supports_sse()) {
duke@435 1385 switch (AllocatePrefetchInstr) {
duke@435 1386 case 0:
duke@435 1387 __ prefetchnta(from_addr); break;
duke@435 1388 case 1:
duke@435 1389 __ prefetcht0(from_addr); break;
duke@435 1390 case 2:
duke@435 1391 __ prefetcht2(from_addr); break;
duke@435 1392 case 3:
duke@435 1393 __ prefetchw(from_addr); break;
duke@435 1394 default:
duke@435 1395 ShouldNotReachHere(); break;
duke@435 1396 }
kvn@2761 1397 } else if (VM_Version::supports_3dnow_prefetch()) {
duke@435 1398 __ prefetchw(from_addr);
duke@435 1399 }
duke@435 1400 }
duke@435 1401
duke@435 1402
duke@435 1403 NEEDS_CLEANUP; // This could be static?
duke@435 1404 Address::ScaleFactor LIR_Assembler::array_element_size(BasicType type) const {
kvn@464 1405 int elem_size = type2aelembytes(type);
duke@435 1406 switch (elem_size) {
duke@435 1407 case 1: return Address::times_1;
duke@435 1408 case 2: return Address::times_2;
duke@435 1409 case 4: return Address::times_4;
duke@435 1410 case 8: return Address::times_8;
duke@435 1411 }
duke@435 1412 ShouldNotReachHere();
duke@435 1413 return Address::no_scale;
duke@435 1414 }
duke@435 1415
duke@435 1416
duke@435 1417 void LIR_Assembler::emit_op3(LIR_Op3* op) {
duke@435 1418 switch (op->code()) {
duke@435 1419 case lir_idiv:
duke@435 1420 case lir_irem:
duke@435 1421 arithmetic_idiv(op->code(),
duke@435 1422 op->in_opr1(),
duke@435 1423 op->in_opr2(),
duke@435 1424 op->in_opr3(),
duke@435 1425 op->result_opr(),
duke@435 1426 op->info());
duke@435 1427 break;
duke@435 1428 default: ShouldNotReachHere(); break;
duke@435 1429 }
duke@435 1430 }
duke@435 1431
duke@435 1432 void LIR_Assembler::emit_opBranch(LIR_OpBranch* op) {
duke@435 1433 #ifdef ASSERT
duke@435 1434 assert(op->block() == NULL || op->block()->label() == op->label(), "wrong label");
duke@435 1435 if (op->block() != NULL) _branch_target_blocks.append(op->block());
duke@435 1436 if (op->ublock() != NULL) _branch_target_blocks.append(op->ublock());
duke@435 1437 #endif
duke@435 1438
duke@435 1439 if (op->cond() == lir_cond_always) {
duke@435 1440 if (op->info() != NULL) add_debug_info_for_branch(op->info());
duke@435 1441 __ jmp (*(op->label()));
duke@435 1442 } else {
duke@435 1443 Assembler::Condition acond = Assembler::zero;
duke@435 1444 if (op->code() == lir_cond_float_branch) {
duke@435 1445 assert(op->ublock() != NULL, "must have unordered successor");
duke@435 1446 __ jcc(Assembler::parity, *(op->ublock()->label()));
duke@435 1447 switch(op->cond()) {
duke@435 1448 case lir_cond_equal: acond = Assembler::equal; break;
duke@435 1449 case lir_cond_notEqual: acond = Assembler::notEqual; break;
duke@435 1450 case lir_cond_less: acond = Assembler::below; break;
duke@435 1451 case lir_cond_lessEqual: acond = Assembler::belowEqual; break;
duke@435 1452 case lir_cond_greaterEqual: acond = Assembler::aboveEqual; break;
duke@435 1453 case lir_cond_greater: acond = Assembler::above; break;
duke@435 1454 default: ShouldNotReachHere();
duke@435 1455 }
duke@435 1456 } else {
duke@435 1457 switch (op->cond()) {
duke@435 1458 case lir_cond_equal: acond = Assembler::equal; break;
duke@435 1459 case lir_cond_notEqual: acond = Assembler::notEqual; break;
duke@435 1460 case lir_cond_less: acond = Assembler::less; break;
duke@435 1461 case lir_cond_lessEqual: acond = Assembler::lessEqual; break;
duke@435 1462 case lir_cond_greaterEqual: acond = Assembler::greaterEqual;break;
duke@435 1463 case lir_cond_greater: acond = Assembler::greater; break;
duke@435 1464 case lir_cond_belowEqual: acond = Assembler::belowEqual; break;
duke@435 1465 case lir_cond_aboveEqual: acond = Assembler::aboveEqual; break;
duke@435 1466 default: ShouldNotReachHere();
duke@435 1467 }
duke@435 1468 }
duke@435 1469 __ jcc(acond,*(op->label()));
duke@435 1470 }
duke@435 1471 }
duke@435 1472
duke@435 1473 void LIR_Assembler::emit_opConvert(LIR_OpConvert* op) {
duke@435 1474 LIR_Opr src = op->in_opr();
duke@435 1475 LIR_Opr dest = op->result_opr();
duke@435 1476
duke@435 1477 switch (op->bytecode()) {
duke@435 1478 case Bytecodes::_i2l:
never@739 1479 #ifdef _LP64
never@739 1480 __ movl2ptr(dest->as_register_lo(), src->as_register());
never@739 1481 #else
duke@435 1482 move_regs(src->as_register(), dest->as_register_lo());
duke@435 1483 move_regs(src->as_register(), dest->as_register_hi());
duke@435 1484 __ sarl(dest->as_register_hi(), 31);
never@739 1485 #endif // LP64
duke@435 1486 break;
duke@435 1487
duke@435 1488 case Bytecodes::_l2i:
iveresov@3744 1489 #ifdef _LP64
iveresov@3744 1490 __ movl(dest->as_register(), src->as_register_lo());
iveresov@3744 1491 #else
duke@435 1492 move_regs(src->as_register_lo(), dest->as_register());
iveresov@3744 1493 #endif
duke@435 1494 break;
duke@435 1495
duke@435 1496 case Bytecodes::_i2b:
duke@435 1497 move_regs(src->as_register(), dest->as_register());
duke@435 1498 __ sign_extend_byte(dest->as_register());
duke@435 1499 break;
duke@435 1500
duke@435 1501 case Bytecodes::_i2c:
duke@435 1502 move_regs(src->as_register(), dest->as_register());
duke@435 1503 __ andl(dest->as_register(), 0xFFFF);
duke@435 1504 break;
duke@435 1505
duke@435 1506 case Bytecodes::_i2s:
duke@435 1507 move_regs(src->as_register(), dest->as_register());
duke@435 1508 __ sign_extend_short(dest->as_register());
duke@435 1509 break;
duke@435 1510
duke@435 1511
duke@435 1512 case Bytecodes::_f2d:
duke@435 1513 case Bytecodes::_d2f:
duke@435 1514 if (dest->is_single_xmm()) {
duke@435 1515 __ cvtsd2ss(dest->as_xmm_float_reg(), src->as_xmm_double_reg());
duke@435 1516 } else if (dest->is_double_xmm()) {
duke@435 1517 __ cvtss2sd(dest->as_xmm_double_reg(), src->as_xmm_float_reg());
duke@435 1518 } else {
duke@435 1519 assert(src->fpu() == dest->fpu(), "register must be equal");
duke@435 1520 // do nothing (float result is rounded later through spilling)
duke@435 1521 }
duke@435 1522 break;
duke@435 1523
duke@435 1524 case Bytecodes::_i2f:
duke@435 1525 case Bytecodes::_i2d:
duke@435 1526 if (dest->is_single_xmm()) {
never@739 1527 __ cvtsi2ssl(dest->as_xmm_float_reg(), src->as_register());
duke@435 1528 } else if (dest->is_double_xmm()) {
never@739 1529 __ cvtsi2sdl(dest->as_xmm_double_reg(), src->as_register());
duke@435 1530 } else {
duke@435 1531 assert(dest->fpu() == 0, "result must be on TOS");
duke@435 1532 __ movl(Address(rsp, 0), src->as_register());
duke@435 1533 __ fild_s(Address(rsp, 0));
duke@435 1534 }
duke@435 1535 break;
duke@435 1536
duke@435 1537 case Bytecodes::_f2i:
duke@435 1538 case Bytecodes::_d2i:
duke@435 1539 if (src->is_single_xmm()) {
never@739 1540 __ cvttss2sil(dest->as_register(), src->as_xmm_float_reg());
duke@435 1541 } else if (src->is_double_xmm()) {
never@739 1542 __ cvttsd2sil(dest->as_register(), src->as_xmm_double_reg());
duke@435 1543 } else {
duke@435 1544 assert(src->fpu() == 0, "input must be on TOS");
duke@435 1545 __ fldcw(ExternalAddress(StubRoutines::addr_fpu_cntrl_wrd_trunc()));
duke@435 1546 __ fist_s(Address(rsp, 0));
duke@435 1547 __ movl(dest->as_register(), Address(rsp, 0));
duke@435 1548 __ fldcw(ExternalAddress(StubRoutines::addr_fpu_cntrl_wrd_std()));
duke@435 1549 }
duke@435 1550
duke@435 1551 // IA32 conversion instructions do not match JLS for overflow, underflow and NaN -> fixup in stub
duke@435 1552 assert(op->stub() != NULL, "stub required");
duke@435 1553 __ cmpl(dest->as_register(), 0x80000000);
duke@435 1554 __ jcc(Assembler::equal, *op->stub()->entry());
duke@435 1555 __ bind(*op->stub()->continuation());
duke@435 1556 break;
duke@435 1557
duke@435 1558 case Bytecodes::_l2f:
duke@435 1559 case Bytecodes::_l2d:
duke@435 1560 assert(!dest->is_xmm_register(), "result in xmm register not supported (no SSE instruction present)");
duke@435 1561 assert(dest->fpu() == 0, "result must be on TOS");
duke@435 1562
never@739 1563 __ movptr(Address(rsp, 0), src->as_register_lo());
never@739 1564 NOT_LP64(__ movl(Address(rsp, BytesPerWord), src->as_register_hi()));
duke@435 1565 __ fild_d(Address(rsp, 0));
duke@435 1566 // float result is rounded later through spilling
duke@435 1567 break;
duke@435 1568
duke@435 1569 case Bytecodes::_f2l:
duke@435 1570 case Bytecodes::_d2l:
duke@435 1571 assert(!src->is_xmm_register(), "input in xmm register not supported (no SSE instruction present)");
duke@435 1572 assert(src->fpu() == 0, "input must be on TOS");
never@739 1573 assert(dest == FrameMap::long0_opr, "runtime stub places result in these registers");
duke@435 1574
duke@435 1575 // instruction sequence too long to inline it here
duke@435 1576 {
duke@435 1577 __ call(RuntimeAddress(Runtime1::entry_for(Runtime1::fpu2long_stub_id)));
duke@435 1578 }
duke@435 1579 break;
duke@435 1580
duke@435 1581 default: ShouldNotReachHere();
duke@435 1582 }
duke@435 1583 }
duke@435 1584
duke@435 1585 void LIR_Assembler::emit_alloc_obj(LIR_OpAllocObj* op) {
duke@435 1586 if (op->init_check()) {
coleenp@3368 1587 __ cmpb(Address(op->klass()->as_register(),
coleenp@4037 1588 InstanceKlass::init_state_offset()),
coleenp@4037 1589 InstanceKlass::fully_initialized);
duke@435 1590 add_debug_info_for_null_check_here(op->stub()->info());
duke@435 1591 __ jcc(Assembler::notEqual, *op->stub()->entry());
duke@435 1592 }
duke@435 1593 __ allocate_object(op->obj()->as_register(),
duke@435 1594 op->tmp1()->as_register(),
duke@435 1595 op->tmp2()->as_register(),
duke@435 1596 op->header_size(),
duke@435 1597 op->object_size(),
duke@435 1598 op->klass()->as_register(),
duke@435 1599 *op->stub()->entry());
duke@435 1600 __ bind(*op->stub()->continuation());
duke@435 1601 }
duke@435 1602
duke@435 1603 void LIR_Assembler::emit_alloc_array(LIR_OpAllocArray* op) {
iveresov@2432 1604 Register len = op->len()->as_register();
iveresov@2432 1605 LP64_ONLY( __ movslq(len, len); )
iveresov@2432 1606
duke@435 1607 if (UseSlowPath ||
duke@435 1608 (!UseFastNewObjectArray && (op->type() == T_OBJECT || op->type() == T_ARRAY)) ||
duke@435 1609 (!UseFastNewTypeArray && (op->type() != T_OBJECT && op->type() != T_ARRAY))) {
duke@435 1610 __ jmp(*op->stub()->entry());
duke@435 1611 } else {
duke@435 1612 Register tmp1 = op->tmp1()->as_register();
duke@435 1613 Register tmp2 = op->tmp2()->as_register();
duke@435 1614 Register tmp3 = op->tmp3()->as_register();
duke@435 1615 if (len == tmp1) {
duke@435 1616 tmp1 = tmp3;
duke@435 1617 } else if (len == tmp2) {
duke@435 1618 tmp2 = tmp3;
duke@435 1619 } else if (len == tmp3) {
duke@435 1620 // everything is ok
duke@435 1621 } else {
never@739 1622 __ mov(tmp3, len);
duke@435 1623 }
duke@435 1624 __ allocate_array(op->obj()->as_register(),
duke@435 1625 len,
duke@435 1626 tmp1,
duke@435 1627 tmp2,
duke@435 1628 arrayOopDesc::header_size(op->type()),
duke@435 1629 array_element_size(op->type()),
duke@435 1630 op->klass()->as_register(),
duke@435 1631 *op->stub()->entry());
duke@435 1632 }
duke@435 1633 __ bind(*op->stub()->continuation());
duke@435 1634 }
duke@435 1635
iveresov@2138 1636 void LIR_Assembler::type_profile_helper(Register mdo,
iveresov@2138 1637 ciMethodData *md, ciProfileData *data,
iveresov@2138 1638 Register recv, Label* update_done) {
iveresov@2163 1639 for (uint i = 0; i < ReceiverTypeData::row_limit(); i++) {
iveresov@2138 1640 Label next_test;
iveresov@2138 1641 // See if the receiver is receiver[n].
iveresov@2138 1642 __ cmpptr(recv, Address(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_offset(i))));
iveresov@2138 1643 __ jccb(Assembler::notEqual, next_test);
iveresov@2138 1644 Address data_addr(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_count_offset(i)));
iveresov@2138 1645 __ addptr(data_addr, DataLayout::counter_increment);
iveresov@2146 1646 __ jmp(*update_done);
iveresov@2138 1647 __ bind(next_test);
iveresov@2138 1648 }
iveresov@2138 1649
iveresov@2138 1650 // Didn't find receiver; find next empty slot and fill it in
iveresov@2163 1651 for (uint i = 0; i < ReceiverTypeData::row_limit(); i++) {
iveresov@2138 1652 Label next_test;
iveresov@2138 1653 Address recv_addr(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_offset(i)));
iveresov@2138 1654 __ cmpptr(recv_addr, (intptr_t)NULL_WORD);
iveresov@2138 1655 __ jccb(Assembler::notEqual, next_test);
iveresov@2138 1656 __ movptr(recv_addr, recv);
iveresov@2138 1657 __ movptr(Address(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_count_offset(i))), DataLayout::counter_increment);
iveresov@2146 1658 __ jmp(*update_done);
iveresov@2138 1659 __ bind(next_test);
iveresov@2138 1660 }
iveresov@2138 1661 }
iveresov@2138 1662
iveresov@2146 1663 void LIR_Assembler::emit_typecheck_helper(LIR_OpTypeCheck *op, Label* success, Label* failure, Label* obj_is_null) {
iveresov@2138 1664 // we always need a stub for the failure case.
iveresov@2138 1665 CodeStub* stub = op->stub();
iveresov@2138 1666 Register obj = op->object()->as_register();
iveresov@2138 1667 Register k_RInfo = op->tmp1()->as_register();
iveresov@2138 1668 Register klass_RInfo = op->tmp2()->as_register();
iveresov@2138 1669 Register dst = op->result_opr()->as_register();
iveresov@2138 1670 ciKlass* k = op->klass();
iveresov@2138 1671 Register Rtmp1 = noreg;
iveresov@2138 1672
iveresov@2138 1673 // check if it needs to be profiled
iveresov@2138 1674 ciMethodData* md;
iveresov@2138 1675 ciProfileData* data;
iveresov@2138 1676
iveresov@2138 1677 if (op->should_profile()) {
iveresov@2138 1678 ciMethod* method = op->profiled_method();
iveresov@2138 1679 assert(method != NULL, "Should have method");
iveresov@2138 1680 int bci = op->profiled_bci();
iveresov@2349 1681 md = method->method_data_or_null();
iveresov@2349 1682 assert(md != NULL, "Sanity");
iveresov@2138 1683 data = md->bci_to_data(bci);
iveresov@2146 1684 assert(data != NULL, "need data for type check");
iveresov@2146 1685 assert(data->is_ReceiverTypeData(), "need ReceiverTypeData for type check");
iveresov@2138 1686 }
iveresov@2146 1687 Label profile_cast_success, profile_cast_failure;
iveresov@2146 1688 Label *success_target = op->should_profile() ? &profile_cast_success : success;
iveresov@2146 1689 Label *failure_target = op->should_profile() ? &profile_cast_failure : failure;
iveresov@2138 1690
iveresov@2138 1691 if (obj == k_RInfo) {
iveresov@2138 1692 k_RInfo = dst;
iveresov@2138 1693 } else if (obj == klass_RInfo) {
iveresov@2138 1694 klass_RInfo = dst;
iveresov@2138 1695 }
iveresov@2344 1696 if (k->is_loaded() && !UseCompressedOops) {
iveresov@2138 1697 select_different_registers(obj, dst, k_RInfo, klass_RInfo);
iveresov@2138 1698 } else {
iveresov@2138 1699 Rtmp1 = op->tmp3()->as_register();
iveresov@2138 1700 select_different_registers(obj, dst, k_RInfo, klass_RInfo, Rtmp1);
iveresov@2138 1701 }
iveresov@2138 1702
iveresov@2138 1703 assert_different_registers(obj, k_RInfo, klass_RInfo);
iveresov@2138 1704 if (!k->is_loaded()) {
coleenp@4037 1705 klass2reg_with_patching(k_RInfo, op->info_for_patch());
iveresov@2138 1706 } else {
iveresov@2138 1707 #ifdef _LP64
coleenp@4037 1708 __ mov_metadata(k_RInfo, k->constant_encoding());
iveresov@2138 1709 #endif // _LP64
iveresov@2138 1710 }
iveresov@2138 1711 assert(obj != k_RInfo, "must be different");
iveresov@2138 1712
iveresov@2138 1713 __ cmpptr(obj, (int32_t)NULL_WORD);
iveresov@2138 1714 if (op->should_profile()) {
iveresov@2146 1715 Label not_null;
iveresov@2146 1716 __ jccb(Assembler::notEqual, not_null);
iveresov@2146 1717 // Object is null; update MDO and exit
iveresov@2138 1718 Register mdo = klass_RInfo;
coleenp@4037 1719 __ mov_metadata(mdo, md->constant_encoding());
iveresov@2138 1720 Address data_addr(mdo, md->byte_offset_of_slot(data, DataLayout::header_offset()));
iveresov@2138 1721 int header_bits = DataLayout::flag_mask_to_header_mask(BitData::null_seen_byte_constant());
iveresov@2138 1722 __ orl(data_addr, header_bits);
iveresov@2146 1723 __ jmp(*obj_is_null);
iveresov@2146 1724 __ bind(not_null);
iveresov@2138 1725 } else {
iveresov@2146 1726 __ jcc(Assembler::equal, *obj_is_null);
iveresov@2138 1727 }
iveresov@2138 1728 __ verify_oop(obj);
iveresov@2138 1729
iveresov@2138 1730 if (op->fast_check()) {
iveresov@2146 1731 // get object class
iveresov@2138 1732 // not a safepoint as obj null check happens earlier
iveresov@2138 1733 #ifdef _LP64
coleenp@4037 1734 if (UseCompressedKlassPointers) {
iveresov@2344 1735 __ load_klass(Rtmp1, obj);
iveresov@2344 1736 __ cmpptr(k_RInfo, Rtmp1);
iveresov@2138 1737 } else {
iveresov@2138 1738 __ cmpptr(k_RInfo, Address(obj, oopDesc::klass_offset_in_bytes()));
iveresov@2138 1739 }
iveresov@2344 1740 #else
iveresov@2344 1741 if (k->is_loaded()) {
coleenp@4037 1742 __ cmpklass(Address(obj, oopDesc::klass_offset_in_bytes()), k->constant_encoding());
iveresov@2344 1743 } else {
iveresov@2344 1744 __ cmpptr(k_RInfo, Address(obj, oopDesc::klass_offset_in_bytes()));
iveresov@2344 1745 }
iveresov@2344 1746 #endif
iveresov@2138 1747 __ jcc(Assembler::notEqual, *failure_target);
iveresov@2146 1748 // successful cast, fall through to profile or jump
iveresov@2138 1749 } else {
iveresov@2138 1750 // get object class
iveresov@2138 1751 // not a safepoint as obj null check happens earlier
iveresov@2344 1752 __ load_klass(klass_RInfo, obj);
iveresov@2138 1753 if (k->is_loaded()) {
iveresov@2138 1754 // See if we get an immediate positive hit
iveresov@2138 1755 #ifdef _LP64
iveresov@2138 1756 __ cmpptr(k_RInfo, Address(klass_RInfo, k->super_check_offset()));
iveresov@2138 1757 #else
coleenp@4037 1758 __ cmpklass(Address(klass_RInfo, k->super_check_offset()), k->constant_encoding());
iveresov@2138 1759 #endif // _LP64
stefank@3391 1760 if ((juint)in_bytes(Klass::secondary_super_cache_offset()) != k->super_check_offset()) {
iveresov@2138 1761 __ jcc(Assembler::notEqual, *failure_target);
iveresov@2146 1762 // successful cast, fall through to profile or jump
iveresov@2138 1763 } else {
iveresov@2138 1764 // See if we get an immediate positive hit
iveresov@2146 1765 __ jcc(Assembler::equal, *success_target);
iveresov@2138 1766 // check for self
iveresov@2138 1767 #ifdef _LP64
iveresov@2138 1768 __ cmpptr(klass_RInfo, k_RInfo);
iveresov@2138 1769 #else
coleenp@4037 1770 __ cmpklass(klass_RInfo, k->constant_encoding());
iveresov@2138 1771 #endif // _LP64
iveresov@2146 1772 __ jcc(Assembler::equal, *success_target);
iveresov@2138 1773
iveresov@2138 1774 __ push(klass_RInfo);
iveresov@2138 1775 #ifdef _LP64
iveresov@2138 1776 __ push(k_RInfo);
iveresov@2138 1777 #else
coleenp@4037 1778 __ pushklass(k->constant_encoding());
iveresov@2138 1779 #endif // _LP64
iveresov@2138 1780 __ call(RuntimeAddress(Runtime1::entry_for(Runtime1::slow_subtype_check_id)));
iveresov@2138 1781 __ pop(klass_RInfo);
iveresov@2138 1782 __ pop(klass_RInfo);
iveresov@2138 1783 // result is a boolean
iveresov@2138 1784 __ cmpl(klass_RInfo, 0);
iveresov@2138 1785 __ jcc(Assembler::equal, *failure_target);
iveresov@2146 1786 // successful cast, fall through to profile or jump
iveresov@2138 1787 }
iveresov@2138 1788 } else {
iveresov@2138 1789 // perform the fast part of the checking logic
iveresov@2146 1790 __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, Rtmp1, success_target, failure_target, NULL);
iveresov@2138 1791 // call out-of-line instance of __ check_klass_subtype_slow_path(...):
iveresov@2138 1792 __ push(klass_RInfo);
iveresov@2138 1793 __ push(k_RInfo);
iveresov@2138 1794 __ call(RuntimeAddress(Runtime1::entry_for(Runtime1::slow_subtype_check_id)));
iveresov@2138 1795 __ pop(klass_RInfo);
iveresov@2138 1796 __ pop(k_RInfo);
iveresov@2138 1797 // result is a boolean
iveresov@2138 1798 __ cmpl(k_RInfo, 0);
iveresov@2138 1799 __ jcc(Assembler::equal, *failure_target);
iveresov@2146 1800 // successful cast, fall through to profile or jump
iveresov@2138 1801 }
iveresov@2138 1802 }
iveresov@2138 1803 if (op->should_profile()) {
iveresov@2138 1804 Register mdo = klass_RInfo, recv = k_RInfo;
iveresov@2146 1805 __ bind(profile_cast_success);
coleenp@4037 1806 __ mov_metadata(mdo, md->constant_encoding());
iveresov@2344 1807 __ load_klass(recv, obj);
iveresov@2138 1808 Label update_done;
iveresov@2146 1809 type_profile_helper(mdo, md, data, recv, success);
iveresov@2146 1810 __ jmp(*success);
iveresov@2138 1811
iveresov@2138 1812 __ bind(profile_cast_failure);
coleenp@4037 1813 __ mov_metadata(mdo, md->constant_encoding());
iveresov@2138 1814 Address counter_addr(mdo, md->byte_offset_of_slot(data, CounterData::count_offset()));
iveresov@2138 1815 __ subptr(counter_addr, DataLayout::counter_increment);
iveresov@2146 1816 __ jmp(*failure);
iveresov@2138 1817 }
iveresov@2146 1818 __ jmp(*success);
iveresov@2138 1819 }
duke@435 1820
iveresov@2146 1821
duke@435 1822 void LIR_Assembler::emit_opTypeCheck(LIR_OpTypeCheck* op) {
duke@435 1823 LIR_Code code = op->code();
duke@435 1824 if (code == lir_store_check) {
duke@435 1825 Register value = op->object()->as_register();
duke@435 1826 Register array = op->array()->as_register();
duke@435 1827 Register k_RInfo = op->tmp1()->as_register();
duke@435 1828 Register klass_RInfo = op->tmp2()->as_register();
duke@435 1829 Register Rtmp1 = op->tmp3()->as_register();
duke@435 1830
duke@435 1831 CodeStub* stub = op->stub();
iveresov@2146 1832
iveresov@2146 1833 // check if it needs to be profiled
iveresov@2146 1834 ciMethodData* md;
iveresov@2146 1835 ciProfileData* data;
iveresov@2146 1836
iveresov@2146 1837 if (op->should_profile()) {
iveresov@2146 1838 ciMethod* method = op->profiled_method();
iveresov@2146 1839 assert(method != NULL, "Should have method");
iveresov@2146 1840 int bci = op->profiled_bci();
iveresov@2349 1841 md = method->method_data_or_null();
iveresov@2349 1842 assert(md != NULL, "Sanity");
iveresov@2146 1843 data = md->bci_to_data(bci);
iveresov@2146 1844 assert(data != NULL, "need data for type check");
iveresov@2146 1845 assert(data->is_ReceiverTypeData(), "need ReceiverTypeData for type check");
iveresov@2146 1846 }
iveresov@2146 1847 Label profile_cast_success, profile_cast_failure, done;
iveresov@2146 1848 Label *success_target = op->should_profile() ? &profile_cast_success : &done;
iveresov@2146 1849 Label *failure_target = op->should_profile() ? &profile_cast_failure : stub->entry();
iveresov@2146 1850
never@739 1851 __ cmpptr(value, (int32_t)NULL_WORD);
iveresov@2146 1852 if (op->should_profile()) {
iveresov@2146 1853 Label not_null;
iveresov@2146 1854 __ jccb(Assembler::notEqual, not_null);
iveresov@2146 1855 // Object is null; update MDO and exit
iveresov@2146 1856 Register mdo = klass_RInfo;
coleenp@4037 1857 __ mov_metadata(mdo, md->constant_encoding());
iveresov@2146 1858 Address data_addr(mdo, md->byte_offset_of_slot(data, DataLayout::header_offset()));
iveresov@2146 1859 int header_bits = DataLayout::flag_mask_to_header_mask(BitData::null_seen_byte_constant());
iveresov@2146 1860 __ orl(data_addr, header_bits);
iveresov@2146 1861 __ jmp(done);
iveresov@2146 1862 __ bind(not_null);
iveresov@2146 1863 } else {
iveresov@2146 1864 __ jcc(Assembler::equal, done);
iveresov@2146 1865 }
iveresov@2146 1866
duke@435 1867 add_debug_info_for_null_check_here(op->info_for_exception());
iveresov@2344 1868 __ load_klass(k_RInfo, array);
iveresov@2344 1869 __ load_klass(klass_RInfo, value);
iveresov@2344 1870
iveresov@2344 1871 // get instance klass (it's already uncompressed)
stefank@3391 1872 __ movptr(k_RInfo, Address(k_RInfo, objArrayKlass::element_klass_offset()));
jrose@1079 1873 // perform the fast part of the checking logic
iveresov@2146 1874 __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, Rtmp1, success_target, failure_target, NULL);
jrose@1079 1875 // call out-of-line instance of __ check_klass_subtype_slow_path(...):
never@739 1876 __ push(klass_RInfo);
never@739 1877 __ push(k_RInfo);
duke@435 1878 __ call(RuntimeAddress(Runtime1::entry_for(Runtime1::slow_subtype_check_id)));
never@739 1879 __ pop(klass_RInfo);
never@739 1880 __ pop(k_RInfo);
never@739 1881 // result is a boolean
duke@435 1882 __ cmpl(k_RInfo, 0);
iveresov@2146 1883 __ jcc(Assembler::equal, *failure_target);
iveresov@2146 1884 // fall through to the success case
iveresov@2146 1885
iveresov@2146 1886 if (op->should_profile()) {
iveresov@2146 1887 Register mdo = klass_RInfo, recv = k_RInfo;
iveresov@2146 1888 __ bind(profile_cast_success);
coleenp@4037 1889 __ mov_metadata(mdo, md->constant_encoding());
iveresov@2344 1890 __ load_klass(recv, value);
iveresov@2146 1891 Label update_done;
iveresov@2146 1892 type_profile_helper(mdo, md, data, recv, &done);
iveresov@2146 1893 __ jmpb(done);
iveresov@2146 1894
iveresov@2146 1895 __ bind(profile_cast_failure);
coleenp@4037 1896 __ mov_metadata(mdo, md->constant_encoding());
iveresov@2146 1897 Address counter_addr(mdo, md->byte_offset_of_slot(data, CounterData::count_offset()));
iveresov@2146 1898 __ subptr(counter_addr, DataLayout::counter_increment);
iveresov@2146 1899 __ jmp(*stub->entry());
iveresov@2146 1900 }
iveresov@2146 1901
duke@435 1902 __ bind(done);
iveresov@2146 1903 } else
iveresov@2146 1904 if (code == lir_checkcast) {
iveresov@2146 1905 Register obj = op->object()->as_register();
iveresov@2146 1906 Register dst = op->result_opr()->as_register();
iveresov@2146 1907 Label success;
iveresov@2146 1908 emit_typecheck_helper(op, &success, op->stub()->entry(), &success);
iveresov@2146 1909 __ bind(success);
iveresov@2146 1910 if (dst != obj) {
iveresov@2146 1911 __ mov(dst, obj);
iveresov@2146 1912 }
iveresov@2146 1913 } else
iveresov@2146 1914 if (code == lir_instanceof) {
iveresov@2146 1915 Register obj = op->object()->as_register();
iveresov@2146 1916 Register dst = op->result_opr()->as_register();
iveresov@2146 1917 Label success, failure, done;
iveresov@2146 1918 emit_typecheck_helper(op, &success, &failure, &failure);
iveresov@2146 1919 __ bind(failure);
iveresov@2146 1920 __ xorptr(dst, dst);
iveresov@2146 1921 __ jmpb(done);
iveresov@2146 1922 __ bind(success);
iveresov@2146 1923 __ movptr(dst, 1);
iveresov@2146 1924 __ bind(done);
duke@435 1925 } else {
iveresov@2146 1926 ShouldNotReachHere();
duke@435 1927 }
duke@435 1928
duke@435 1929 }
duke@435 1930
duke@435 1931
duke@435 1932 void LIR_Assembler::emit_compare_and_swap(LIR_OpCompareAndSwap* op) {
never@739 1933 if (LP64_ONLY(false &&) op->code() == lir_cas_long && VM_Version::supports_cx8()) {
duke@435 1934 assert(op->cmp_value()->as_register_lo() == rax, "wrong register");
duke@435 1935 assert(op->cmp_value()->as_register_hi() == rdx, "wrong register");
duke@435 1936 assert(op->new_value()->as_register_lo() == rbx, "wrong register");
duke@435 1937 assert(op->new_value()->as_register_hi() == rcx, "wrong register");
duke@435 1938 Register addr = op->addr()->as_register();
duke@435 1939 if (os::is_MP()) {
duke@435 1940 __ lock();
duke@435 1941 }
never@739 1942 NOT_LP64(__ cmpxchg8(Address(addr, 0)));
never@739 1943
never@739 1944 } else if (op->code() == lir_cas_int || op->code() == lir_cas_obj ) {
never@739 1945 NOT_LP64(assert(op->addr()->is_single_cpu(), "must be single");)
never@739 1946 Register addr = (op->addr()->is_single_cpu() ? op->addr()->as_register() : op->addr()->as_register_lo());
duke@435 1947 Register newval = op->new_value()->as_register();
duke@435 1948 Register cmpval = op->cmp_value()->as_register();
duke@435 1949 assert(cmpval == rax, "wrong register");
duke@435 1950 assert(newval != NULL, "new val must be register");
duke@435 1951 assert(cmpval != newval, "cmp and new values must be in different registers");
duke@435 1952 assert(cmpval != addr, "cmp and addr must be in different registers");
duke@435 1953 assert(newval != addr, "new value and addr must be in different registers");
iveresov@2344 1954
never@739 1955 if ( op->code() == lir_cas_obj) {
iveresov@2344 1956 #ifdef _LP64
iveresov@2344 1957 if (UseCompressedOops) {
iveresov@2344 1958 __ encode_heap_oop(cmpval);
iveresov@2355 1959 __ mov(rscratch1, newval);
iveresov@2355 1960 __ encode_heap_oop(rscratch1);
iveresov@2344 1961 if (os::is_MP()) {
iveresov@2344 1962 __ lock();
iveresov@2344 1963 }
iveresov@2355 1964 // cmpval (rax) is implicitly used by this instruction
iveresov@2355 1965 __ cmpxchgl(rscratch1, Address(addr, 0));
iveresov@2344 1966 } else
iveresov@2344 1967 #endif
iveresov@2344 1968 {
iveresov@2344 1969 if (os::is_MP()) {
iveresov@2344 1970 __ lock();
iveresov@2344 1971 }
iveresov@2344 1972 __ cmpxchgptr(newval, Address(addr, 0));
iveresov@2344 1973 }
iveresov@2344 1974 } else {
iveresov@2344 1975 assert(op->code() == lir_cas_int, "lir_cas_int expected");
iveresov@2344 1976 if (os::is_MP()) {
iveresov@2344 1977 __ lock();
iveresov@2344 1978 }
never@739 1979 __ cmpxchgl(newval, Address(addr, 0));
never@739 1980 }
never@739 1981 #ifdef _LP64
never@739 1982 } else if (op->code() == lir_cas_long) {
never@739 1983 Register addr = (op->addr()->is_single_cpu() ? op->addr()->as_register() : op->addr()->as_register_lo());
never@739 1984 Register newval = op->new_value()->as_register_lo();
never@739 1985 Register cmpval = op->cmp_value()->as_register_lo();
never@739 1986 assert(cmpval == rax, "wrong register");
never@739 1987 assert(newval != NULL, "new val must be register");
never@739 1988 assert(cmpval != newval, "cmp and new values must be in different registers");
never@739 1989 assert(cmpval != addr, "cmp and addr must be in different registers");
never@739 1990 assert(newval != addr, "new value and addr must be in different registers");
never@739 1991 if (os::is_MP()) {
never@739 1992 __ lock();
never@739 1993 }
never@739 1994 __ cmpxchgq(newval, Address(addr, 0));
never@739 1995 #endif // _LP64
duke@435 1996 } else {
duke@435 1997 Unimplemented();
duke@435 1998 }
duke@435 1999 }
duke@435 2000
iveresov@2412 2001 void LIR_Assembler::cmove(LIR_Condition condition, LIR_Opr opr1, LIR_Opr opr2, LIR_Opr result, BasicType type) {
duke@435 2002 Assembler::Condition acond, ncond;
duke@435 2003 switch (condition) {
duke@435 2004 case lir_cond_equal: acond = Assembler::equal; ncond = Assembler::notEqual; break;
duke@435 2005 case lir_cond_notEqual: acond = Assembler::notEqual; ncond = Assembler::equal; break;
duke@435 2006 case lir_cond_less: acond = Assembler::less; ncond = Assembler::greaterEqual; break;
duke@435 2007 case lir_cond_lessEqual: acond = Assembler::lessEqual; ncond = Assembler::greater; break;
duke@435 2008 case lir_cond_greaterEqual: acond = Assembler::greaterEqual; ncond = Assembler::less; break;
duke@435 2009 case lir_cond_greater: acond = Assembler::greater; ncond = Assembler::lessEqual; break;
duke@435 2010 case lir_cond_belowEqual: acond = Assembler::belowEqual; ncond = Assembler::above; break;
duke@435 2011 case lir_cond_aboveEqual: acond = Assembler::aboveEqual; ncond = Assembler::below; break;
duke@435 2012 default: ShouldNotReachHere();
duke@435 2013 }
duke@435 2014
duke@435 2015 if (opr1->is_cpu_register()) {
duke@435 2016 reg2reg(opr1, result);
duke@435 2017 } else if (opr1->is_stack()) {
duke@435 2018 stack2reg(opr1, result, result->type());
duke@435 2019 } else if (opr1->is_constant()) {
duke@435 2020 const2reg(opr1, result, lir_patch_none, NULL);
duke@435 2021 } else {
duke@435 2022 ShouldNotReachHere();
duke@435 2023 }
duke@435 2024
duke@435 2025 if (VM_Version::supports_cmov() && !opr2->is_constant()) {
duke@435 2026 // optimized version that does not require a branch
duke@435 2027 if (opr2->is_single_cpu()) {
duke@435 2028 assert(opr2->cpu_regnr() != result->cpu_regnr(), "opr2 already overwritten by previous move");
never@739 2029 __ cmov(ncond, result->as_register(), opr2->as_register());
duke@435 2030 } else if (opr2->is_double_cpu()) {
duke@435 2031 assert(opr2->cpu_regnrLo() != result->cpu_regnrLo() && opr2->cpu_regnrLo() != result->cpu_regnrHi(), "opr2 already overwritten by previous move");
duke@435 2032 assert(opr2->cpu_regnrHi() != result->cpu_regnrLo() && opr2->cpu_regnrHi() != result->cpu_regnrHi(), "opr2 already overwritten by previous move");
never@739 2033 __ cmovptr(ncond, result->as_register_lo(), opr2->as_register_lo());
never@739 2034 NOT_LP64(__ cmovptr(ncond, result->as_register_hi(), opr2->as_register_hi());)
duke@435 2035 } else if (opr2->is_single_stack()) {
duke@435 2036 __ cmovl(ncond, result->as_register(), frame_map()->address_for_slot(opr2->single_stack_ix()));
duke@435 2037 } else if (opr2->is_double_stack()) {
never@739 2038 __ cmovptr(ncond, result->as_register_lo(), frame_map()->address_for_slot(opr2->double_stack_ix(), lo_word_offset_in_bytes));
never@739 2039 NOT_LP64(__ cmovptr(ncond, result->as_register_hi(), frame_map()->address_for_slot(opr2->double_stack_ix(), hi_word_offset_in_bytes));)
duke@435 2040 } else {
duke@435 2041 ShouldNotReachHere();
duke@435 2042 }
duke@435 2043
duke@435 2044 } else {
duke@435 2045 Label skip;
duke@435 2046 __ jcc (acond, skip);
duke@435 2047 if (opr2->is_cpu_register()) {
duke@435 2048 reg2reg(opr2, result);
duke@435 2049 } else if (opr2->is_stack()) {
duke@435 2050 stack2reg(opr2, result, result->type());
duke@435 2051 } else if (opr2->is_constant()) {
duke@435 2052 const2reg(opr2, result, lir_patch_none, NULL);
duke@435 2053 } else {
duke@435 2054 ShouldNotReachHere();
duke@435 2055 }
duke@435 2056 __ bind(skip);
duke@435 2057 }
duke@435 2058 }
duke@435 2059
duke@435 2060
duke@435 2061 void LIR_Assembler::arith_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dest, CodeEmitInfo* info, bool pop_fpu_stack) {
duke@435 2062 assert(info == NULL, "should never be used, idiv/irem and ldiv/lrem not handled by this method");
duke@435 2063
duke@435 2064 if (left->is_single_cpu()) {
duke@435 2065 assert(left == dest, "left and dest must be equal");
duke@435 2066 Register lreg = left->as_register();
duke@435 2067
duke@435 2068 if (right->is_single_cpu()) {
duke@435 2069 // cpu register - cpu register
duke@435 2070 Register rreg = right->as_register();
duke@435 2071 switch (code) {
duke@435 2072 case lir_add: __ addl (lreg, rreg); break;
duke@435 2073 case lir_sub: __ subl (lreg, rreg); break;
duke@435 2074 case lir_mul: __ imull(lreg, rreg); break;
duke@435 2075 default: ShouldNotReachHere();
duke@435 2076 }
duke@435 2077
duke@435 2078 } else if (right->is_stack()) {
duke@435 2079 // cpu register - stack
duke@435 2080 Address raddr = frame_map()->address_for_slot(right->single_stack_ix());
duke@435 2081 switch (code) {
duke@435 2082 case lir_add: __ addl(lreg, raddr); break;
duke@435 2083 case lir_sub: __ subl(lreg, raddr); break;
duke@435 2084 default: ShouldNotReachHere();
duke@435 2085 }
duke@435 2086
duke@435 2087 } else if (right->is_constant()) {
duke@435 2088 // cpu register - constant
duke@435 2089 jint c = right->as_constant_ptr()->as_jint();
duke@435 2090 switch (code) {
duke@435 2091 case lir_add: {
iveresov@2145 2092 __ incrementl(lreg, c);
duke@435 2093 break;
duke@435 2094 }
duke@435 2095 case lir_sub: {
iveresov@2145 2096 __ decrementl(lreg, c);
duke@435 2097 break;
duke@435 2098 }
duke@435 2099 default: ShouldNotReachHere();
duke@435 2100 }
duke@435 2101
duke@435 2102 } else {
duke@435 2103 ShouldNotReachHere();
duke@435 2104 }
duke@435 2105
duke@435 2106 } else if (left->is_double_cpu()) {
duke@435 2107 assert(left == dest, "left and dest must be equal");
duke@435 2108 Register lreg_lo = left->as_register_lo();
duke@435 2109 Register lreg_hi = left->as_register_hi();
duke@435 2110
duke@435 2111 if (right->is_double_cpu()) {
duke@435 2112 // cpu register - cpu register
duke@435 2113 Register rreg_lo = right->as_register_lo();
duke@435 2114 Register rreg_hi = right->as_register_hi();
never@739 2115 NOT_LP64(assert_different_registers(lreg_lo, lreg_hi, rreg_lo, rreg_hi));
never@739 2116 LP64_ONLY(assert_different_registers(lreg_lo, rreg_lo));
duke@435 2117 switch (code) {
duke@435 2118 case lir_add:
never@739 2119 __ addptr(lreg_lo, rreg_lo);
never@739 2120 NOT_LP64(__ adcl(lreg_hi, rreg_hi));
duke@435 2121 break;
duke@435 2122 case lir_sub:
never@739 2123 __ subptr(lreg_lo, rreg_lo);
never@739 2124 NOT_LP64(__ sbbl(lreg_hi, rreg_hi));
duke@435 2125 break;
duke@435 2126 case lir_mul:
never@739 2127 #ifdef _LP64
never@739 2128 __ imulq(lreg_lo, rreg_lo);
never@739 2129 #else
duke@435 2130 assert(lreg_lo == rax && lreg_hi == rdx, "must be");
duke@435 2131 __ imull(lreg_hi, rreg_lo);
duke@435 2132 __ imull(rreg_hi, lreg_lo);
duke@435 2133 __ addl (rreg_hi, lreg_hi);
duke@435 2134 __ mull (rreg_lo);
duke@435 2135 __ addl (lreg_hi, rreg_hi);
never@739 2136 #endif // _LP64
duke@435 2137 break;
duke@435 2138 default:
duke@435 2139 ShouldNotReachHere();
duke@435 2140 }
duke@435 2141
duke@435 2142 } else if (right->is_constant()) {
duke@435 2143 // cpu register - constant
never@739 2144 #ifdef _LP64
never@739 2145 jlong c = right->as_constant_ptr()->as_jlong_bits();
never@739 2146 __ movptr(r10, (intptr_t) c);
never@739 2147 switch (code) {
never@739 2148 case lir_add:
never@739 2149 __ addptr(lreg_lo, r10);
never@739 2150 break;
never@739 2151 case lir_sub:
never@739 2152 __ subptr(lreg_lo, r10);
never@739 2153 break;
never@739 2154 default:
never@739 2155 ShouldNotReachHere();
never@739 2156 }
never@739 2157 #else
duke@435 2158 jint c_lo = right->as_constant_ptr()->as_jint_lo();
duke@435 2159 jint c_hi = right->as_constant_ptr()->as_jint_hi();
duke@435 2160 switch (code) {
duke@435 2161 case lir_add:
never@739 2162 __ addptr(lreg_lo, c_lo);
duke@435 2163 __ adcl(lreg_hi, c_hi);
duke@435 2164 break;
duke@435 2165 case lir_sub:
never@739 2166 __ subptr(lreg_lo, c_lo);
duke@435 2167 __ sbbl(lreg_hi, c_hi);
duke@435 2168 break;
duke@435 2169 default:
duke@435 2170 ShouldNotReachHere();
duke@435 2171 }
never@739 2172 #endif // _LP64
duke@435 2173
duke@435 2174 } else {
duke@435 2175 ShouldNotReachHere();
duke@435 2176 }
duke@435 2177
duke@435 2178 } else if (left->is_single_xmm()) {
duke@435 2179 assert(left == dest, "left and dest must be equal");
duke@435 2180 XMMRegister lreg = left->as_xmm_float_reg();
duke@435 2181
duke@435 2182 if (right->is_single_xmm()) {
duke@435 2183 XMMRegister rreg = right->as_xmm_float_reg();
duke@435 2184 switch (code) {
duke@435 2185 case lir_add: __ addss(lreg, rreg); break;
duke@435 2186 case lir_sub: __ subss(lreg, rreg); break;
duke@435 2187 case lir_mul_strictfp: // fall through
duke@435 2188 case lir_mul: __ mulss(lreg, rreg); break;
duke@435 2189 case lir_div_strictfp: // fall through
duke@435 2190 case lir_div: __ divss(lreg, rreg); break;
duke@435 2191 default: ShouldNotReachHere();
duke@435 2192 }
duke@435 2193 } else {
duke@435 2194 Address raddr;
duke@435 2195 if (right->is_single_stack()) {
duke@435 2196 raddr = frame_map()->address_for_slot(right->single_stack_ix());
duke@435 2197 } else if (right->is_constant()) {
duke@435 2198 // hack for now
duke@435 2199 raddr = __ as_Address(InternalAddress(float_constant(right->as_jfloat())));
duke@435 2200 } else {
duke@435 2201 ShouldNotReachHere();
duke@435 2202 }
duke@435 2203 switch (code) {
duke@435 2204 case lir_add: __ addss(lreg, raddr); break;
duke@435 2205 case lir_sub: __ subss(lreg, raddr); break;
duke@435 2206 case lir_mul_strictfp: // fall through
duke@435 2207 case lir_mul: __ mulss(lreg, raddr); break;
duke@435 2208 case lir_div_strictfp: // fall through
duke@435 2209 case lir_div: __ divss(lreg, raddr); break;
duke@435 2210 default: ShouldNotReachHere();
duke@435 2211 }
duke@435 2212 }
duke@435 2213
duke@435 2214 } else if (left->is_double_xmm()) {
duke@435 2215 assert(left == dest, "left and dest must be equal");
duke@435 2216
duke@435 2217 XMMRegister lreg = left->as_xmm_double_reg();
duke@435 2218 if (right->is_double_xmm()) {
duke@435 2219 XMMRegister rreg = right->as_xmm_double_reg();
duke@435 2220 switch (code) {
duke@435 2221 case lir_add: __ addsd(lreg, rreg); break;
duke@435 2222 case lir_sub: __ subsd(lreg, rreg); break;
duke@435 2223 case lir_mul_strictfp: // fall through
duke@435 2224 case lir_mul: __ mulsd(lreg, rreg); break;
duke@435 2225 case lir_div_strictfp: // fall through
duke@435 2226 case lir_div: __ divsd(lreg, rreg); break;
duke@435 2227 default: ShouldNotReachHere();
duke@435 2228 }
duke@435 2229 } else {
duke@435 2230 Address raddr;
duke@435 2231 if (right->is_double_stack()) {
duke@435 2232 raddr = frame_map()->address_for_slot(right->double_stack_ix());
duke@435 2233 } else if (right->is_constant()) {
duke@435 2234 // hack for now
duke@435 2235 raddr = __ as_Address(InternalAddress(double_constant(right->as_jdouble())));
duke@435 2236 } else {
duke@435 2237 ShouldNotReachHere();
duke@435 2238 }
duke@435 2239 switch (code) {
duke@435 2240 case lir_add: __ addsd(lreg, raddr); break;
duke@435 2241 case lir_sub: __ subsd(lreg, raddr); break;
duke@435 2242 case lir_mul_strictfp: // fall through
duke@435 2243 case lir_mul: __ mulsd(lreg, raddr); break;
duke@435 2244 case lir_div_strictfp: // fall through
duke@435 2245 case lir_div: __ divsd(lreg, raddr); break;
duke@435 2246 default: ShouldNotReachHere();
duke@435 2247 }
duke@435 2248 }
duke@435 2249
duke@435 2250 } else if (left->is_single_fpu()) {
duke@435 2251 assert(dest->is_single_fpu(), "fpu stack allocation required");
duke@435 2252
duke@435 2253 if (right->is_single_fpu()) {
duke@435 2254 arith_fpu_implementation(code, left->fpu_regnr(), right->fpu_regnr(), dest->fpu_regnr(), pop_fpu_stack);
duke@435 2255
duke@435 2256 } else {
duke@435 2257 assert(left->fpu_regnr() == 0, "left must be on TOS");
duke@435 2258 assert(dest->fpu_regnr() == 0, "dest must be on TOS");
duke@435 2259
duke@435 2260 Address raddr;
duke@435 2261 if (right->is_single_stack()) {
duke@435 2262 raddr = frame_map()->address_for_slot(right->single_stack_ix());
duke@435 2263 } else if (right->is_constant()) {
duke@435 2264 address const_addr = float_constant(right->as_jfloat());
duke@435 2265 assert(const_addr != NULL, "incorrect float/double constant maintainance");
duke@435 2266 // hack for now
duke@435 2267 raddr = __ as_Address(InternalAddress(const_addr));
duke@435 2268 } else {
duke@435 2269 ShouldNotReachHere();
duke@435 2270 }
duke@435 2271
duke@435 2272 switch (code) {
duke@435 2273 case lir_add: __ fadd_s(raddr); break;
duke@435 2274 case lir_sub: __ fsub_s(raddr); break;
duke@435 2275 case lir_mul_strictfp: // fall through
duke@435 2276 case lir_mul: __ fmul_s(raddr); break;
duke@435 2277 case lir_div_strictfp: // fall through
duke@435 2278 case lir_div: __ fdiv_s(raddr); break;
duke@435 2279 default: ShouldNotReachHere();
duke@435 2280 }
duke@435 2281 }
duke@435 2282
duke@435 2283 } else if (left->is_double_fpu()) {
duke@435 2284 assert(dest->is_double_fpu(), "fpu stack allocation required");
duke@435 2285
duke@435 2286 if (code == lir_mul_strictfp || code == lir_div_strictfp) {
duke@435 2287 // Double values require special handling for strictfp mul/div on x86
duke@435 2288 __ fld_x(ExternalAddress(StubRoutines::addr_fpu_subnormal_bias1()));
duke@435 2289 __ fmulp(left->fpu_regnrLo() + 1);
duke@435 2290 }
duke@435 2291
duke@435 2292 if (right->is_double_fpu()) {
duke@435 2293 arith_fpu_implementation(code, left->fpu_regnrLo(), right->fpu_regnrLo(), dest->fpu_regnrLo(), pop_fpu_stack);
duke@435 2294
duke@435 2295 } else {
duke@435 2296 assert(left->fpu_regnrLo() == 0, "left must be on TOS");
duke@435 2297 assert(dest->fpu_regnrLo() == 0, "dest must be on TOS");
duke@435 2298
duke@435 2299 Address raddr;
duke@435 2300 if (right->is_double_stack()) {
duke@435 2301 raddr = frame_map()->address_for_slot(right->double_stack_ix());
duke@435 2302 } else if (right->is_constant()) {
duke@435 2303 // hack for now
duke@435 2304 raddr = __ as_Address(InternalAddress(double_constant(right->as_jdouble())));
duke@435 2305 } else {
duke@435 2306 ShouldNotReachHere();
duke@435 2307 }
duke@435 2308
duke@435 2309 switch (code) {
duke@435 2310 case lir_add: __ fadd_d(raddr); break;
duke@435 2311 case lir_sub: __ fsub_d(raddr); break;
duke@435 2312 case lir_mul_strictfp: // fall through
duke@435 2313 case lir_mul: __ fmul_d(raddr); break;
duke@435 2314 case lir_div_strictfp: // fall through
duke@435 2315 case lir_div: __ fdiv_d(raddr); break;
duke@435 2316 default: ShouldNotReachHere();
duke@435 2317 }
duke@435 2318 }
duke@435 2319
duke@435 2320 if (code == lir_mul_strictfp || code == lir_div_strictfp) {
duke@435 2321 // Double values require special handling for strictfp mul/div on x86
duke@435 2322 __ fld_x(ExternalAddress(StubRoutines::addr_fpu_subnormal_bias2()));
duke@435 2323 __ fmulp(dest->fpu_regnrLo() + 1);
duke@435 2324 }
duke@435 2325
duke@435 2326 } else if (left->is_single_stack() || left->is_address()) {
duke@435 2327 assert(left == dest, "left and dest must be equal");
duke@435 2328
duke@435 2329 Address laddr;
duke@435 2330 if (left->is_single_stack()) {
duke@435 2331 laddr = frame_map()->address_for_slot(left->single_stack_ix());
duke@435 2332 } else if (left->is_address()) {
duke@435 2333 laddr = as_Address(left->as_address_ptr());
duke@435 2334 } else {
duke@435 2335 ShouldNotReachHere();
duke@435 2336 }
duke@435 2337
duke@435 2338 if (right->is_single_cpu()) {
duke@435 2339 Register rreg = right->as_register();
duke@435 2340 switch (code) {
duke@435 2341 case lir_add: __ addl(laddr, rreg); break;
duke@435 2342 case lir_sub: __ subl(laddr, rreg); break;
duke@435 2343 default: ShouldNotReachHere();
duke@435 2344 }
duke@435 2345 } else if (right->is_constant()) {
duke@435 2346 jint c = right->as_constant_ptr()->as_jint();
duke@435 2347 switch (code) {
duke@435 2348 case lir_add: {
never@739 2349 __ incrementl(laddr, c);
duke@435 2350 break;
duke@435 2351 }
duke@435 2352 case lir_sub: {
never@739 2353 __ decrementl(laddr, c);
duke@435 2354 break;
duke@435 2355 }
duke@435 2356 default: ShouldNotReachHere();
duke@435 2357 }
duke@435 2358 } else {
duke@435 2359 ShouldNotReachHere();
duke@435 2360 }
duke@435 2361
duke@435 2362 } else {
duke@435 2363 ShouldNotReachHere();
duke@435 2364 }
duke@435 2365 }
duke@435 2366
duke@435 2367 void LIR_Assembler::arith_fpu_implementation(LIR_Code code, int left_index, int right_index, int dest_index, bool pop_fpu_stack) {
duke@435 2368 assert(pop_fpu_stack || (left_index == dest_index || right_index == dest_index), "invalid LIR");
duke@435 2369 assert(!pop_fpu_stack || (left_index - 1 == dest_index || right_index - 1 == dest_index), "invalid LIR");
duke@435 2370 assert(left_index == 0 || right_index == 0, "either must be on top of stack");
duke@435 2371
duke@435 2372 bool left_is_tos = (left_index == 0);
duke@435 2373 bool dest_is_tos = (dest_index == 0);
duke@435 2374 int non_tos_index = (left_is_tos ? right_index : left_index);
duke@435 2375
duke@435 2376 switch (code) {
duke@435 2377 case lir_add:
duke@435 2378 if (pop_fpu_stack) __ faddp(non_tos_index);
duke@435 2379 else if (dest_is_tos) __ fadd (non_tos_index);
duke@435 2380 else __ fadda(non_tos_index);
duke@435 2381 break;
duke@435 2382
duke@435 2383 case lir_sub:
duke@435 2384 if (left_is_tos) {
duke@435 2385 if (pop_fpu_stack) __ fsubrp(non_tos_index);
duke@435 2386 else if (dest_is_tos) __ fsub (non_tos_index);
duke@435 2387 else __ fsubra(non_tos_index);
duke@435 2388 } else {
duke@435 2389 if (pop_fpu_stack) __ fsubp (non_tos_index);
duke@435 2390 else if (dest_is_tos) __ fsubr (non_tos_index);
duke@435 2391 else __ fsuba (non_tos_index);
duke@435 2392 }
duke@435 2393 break;
duke@435 2394
duke@435 2395 case lir_mul_strictfp: // fall through
duke@435 2396 case lir_mul:
duke@435 2397 if (pop_fpu_stack) __ fmulp(non_tos_index);
duke@435 2398 else if (dest_is_tos) __ fmul (non_tos_index);
duke@435 2399 else __ fmula(non_tos_index);
duke@435 2400 break;
duke@435 2401
duke@435 2402 case lir_div_strictfp: // fall through
duke@435 2403 case lir_div:
duke@435 2404 if (left_is_tos) {
duke@435 2405 if (pop_fpu_stack) __ fdivrp(non_tos_index);
duke@435 2406 else if (dest_is_tos) __ fdiv (non_tos_index);
duke@435 2407 else __ fdivra(non_tos_index);
duke@435 2408 } else {
duke@435 2409 if (pop_fpu_stack) __ fdivp (non_tos_index);
duke@435 2410 else if (dest_is_tos) __ fdivr (non_tos_index);
duke@435 2411 else __ fdiva (non_tos_index);
duke@435 2412 }
duke@435 2413 break;
duke@435 2414
duke@435 2415 case lir_rem:
duke@435 2416 assert(left_is_tos && dest_is_tos && right_index == 1, "must be guaranteed by FPU stack allocation");
duke@435 2417 __ fremr(noreg);
duke@435 2418 break;
duke@435 2419
duke@435 2420 default:
duke@435 2421 ShouldNotReachHere();
duke@435 2422 }
duke@435 2423 }
duke@435 2424
duke@435 2425
duke@435 2426 void LIR_Assembler::intrinsic_op(LIR_Code code, LIR_Opr value, LIR_Opr unused, LIR_Opr dest, LIR_Op* op) {
duke@435 2427 if (value->is_double_xmm()) {
duke@435 2428 switch(code) {
duke@435 2429 case lir_abs :
duke@435 2430 {
duke@435 2431 if (dest->as_xmm_double_reg() != value->as_xmm_double_reg()) {
duke@435 2432 __ movdbl(dest->as_xmm_double_reg(), value->as_xmm_double_reg());
duke@435 2433 }
duke@435 2434 __ andpd(dest->as_xmm_double_reg(),
duke@435 2435 ExternalAddress((address)double_signmask_pool));
duke@435 2436 }
duke@435 2437 break;
duke@435 2438
duke@435 2439 case lir_sqrt: __ sqrtsd(dest->as_xmm_double_reg(), value->as_xmm_double_reg()); break;
duke@435 2440 // all other intrinsics are not available in the SSE instruction set, so FPU is used
duke@435 2441 default : ShouldNotReachHere();
duke@435 2442 }
duke@435 2443
duke@435 2444 } else if (value->is_double_fpu()) {
duke@435 2445 assert(value->fpu_regnrLo() == 0 && dest->fpu_regnrLo() == 0, "both must be on TOS");
duke@435 2446 switch(code) {
duke@435 2447 case lir_log : __ flog() ; break;
duke@435 2448 case lir_log10 : __ flog10() ; break;
duke@435 2449 case lir_abs : __ fabs() ; break;
duke@435 2450 case lir_sqrt : __ fsqrt(); break;
duke@435 2451 case lir_sin :
duke@435 2452 // Should consider not saving rbx, if not necessary
duke@435 2453 __ trigfunc('s', op->as_Op2()->fpu_stack_size());
duke@435 2454 break;
duke@435 2455 case lir_cos :
duke@435 2456 // Should consider not saving rbx, if not necessary
duke@435 2457 assert(op->as_Op2()->fpu_stack_size() <= 6, "sin and cos need two free stack slots");
duke@435 2458 __ trigfunc('c', op->as_Op2()->fpu_stack_size());
duke@435 2459 break;
duke@435 2460 case lir_tan :
duke@435 2461 // Should consider not saving rbx, if not necessary
duke@435 2462 __ trigfunc('t', op->as_Op2()->fpu_stack_size());
duke@435 2463 break;
roland@3787 2464 case lir_exp :
roland@3787 2465 __ exp_with_fallback(op->as_Op2()->fpu_stack_size());
roland@3787 2466 break;
roland@3787 2467 case lir_pow :
roland@3787 2468 __ pow_with_fallback(op->as_Op2()->fpu_stack_size());
roland@3787 2469 break;
duke@435 2470 default : ShouldNotReachHere();
duke@435 2471 }
duke@435 2472 } else {
duke@435 2473 Unimplemented();
duke@435 2474 }
duke@435 2475 }
duke@435 2476
duke@435 2477 void LIR_Assembler::logic_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dst) {
duke@435 2478 // assert(left->destroys_register(), "check");
duke@435 2479 if (left->is_single_cpu()) {
duke@435 2480 Register reg = left->as_register();
duke@435 2481 if (right->is_constant()) {
duke@435 2482 int val = right->as_constant_ptr()->as_jint();
duke@435 2483 switch (code) {
duke@435 2484 case lir_logic_and: __ andl (reg, val); break;
duke@435 2485 case lir_logic_or: __ orl (reg, val); break;
duke@435 2486 case lir_logic_xor: __ xorl (reg, val); break;
duke@435 2487 default: ShouldNotReachHere();
duke@435 2488 }
duke@435 2489 } else if (right->is_stack()) {
duke@435 2490 // added support for stack operands
duke@435 2491 Address raddr = frame_map()->address_for_slot(right->single_stack_ix());
duke@435 2492 switch (code) {
duke@435 2493 case lir_logic_and: __ andl (reg, raddr); break;
duke@435 2494 case lir_logic_or: __ orl (reg, raddr); break;
duke@435 2495 case lir_logic_xor: __ xorl (reg, raddr); break;
duke@435 2496 default: ShouldNotReachHere();
duke@435 2497 }
duke@435 2498 } else {
duke@435 2499 Register rright = right->as_register();
duke@435 2500 switch (code) {
never@739 2501 case lir_logic_and: __ andptr (reg, rright); break;
never@739 2502 case lir_logic_or : __ orptr (reg, rright); break;
never@739 2503 case lir_logic_xor: __ xorptr (reg, rright); break;
duke@435 2504 default: ShouldNotReachHere();
duke@435 2505 }
duke@435 2506 }
duke@435 2507 move_regs(reg, dst->as_register());
duke@435 2508 } else {
duke@435 2509 Register l_lo = left->as_register_lo();
duke@435 2510 Register l_hi = left->as_register_hi();
duke@435 2511 if (right->is_constant()) {
never@739 2512 #ifdef _LP64
never@739 2513 __ mov64(rscratch1, right->as_constant_ptr()->as_jlong());
never@739 2514 switch (code) {
never@739 2515 case lir_logic_and:
never@739 2516 __ andq(l_lo, rscratch1);
never@739 2517 break;
never@739 2518 case lir_logic_or:
never@739 2519 __ orq(l_lo, rscratch1);
never@739 2520 break;
never@739 2521 case lir_logic_xor:
never@739 2522 __ xorq(l_lo, rscratch1);
never@739 2523 break;
never@739 2524 default: ShouldNotReachHere();
never@739 2525 }
never@739 2526 #else
duke@435 2527 int r_lo = right->as_constant_ptr()->as_jint_lo();
duke@435 2528 int r_hi = right->as_constant_ptr()->as_jint_hi();
duke@435 2529 switch (code) {
duke@435 2530 case lir_logic_and:
duke@435 2531 __ andl(l_lo, r_lo);
duke@435 2532 __ andl(l_hi, r_hi);
duke@435 2533 break;
duke@435 2534 case lir_logic_or:
duke@435 2535 __ orl(l_lo, r_lo);
duke@435 2536 __ orl(l_hi, r_hi);
duke@435 2537 break;
duke@435 2538 case lir_logic_xor:
duke@435 2539 __ xorl(l_lo, r_lo);
duke@435 2540 __ xorl(l_hi, r_hi);
duke@435 2541 break;
duke@435 2542 default: ShouldNotReachHere();
duke@435 2543 }
never@739 2544 #endif // _LP64
duke@435 2545 } else {
iveresov@1927 2546 #ifdef _LP64
iveresov@1927 2547 Register r_lo;
iveresov@1927 2548 if (right->type() == T_OBJECT || right->type() == T_ARRAY) {
iveresov@1927 2549 r_lo = right->as_register();
iveresov@1927 2550 } else {
iveresov@1927 2551 r_lo = right->as_register_lo();
iveresov@1927 2552 }
iveresov@1927 2553 #else
duke@435 2554 Register r_lo = right->as_register_lo();
duke@435 2555 Register r_hi = right->as_register_hi();
duke@435 2556 assert(l_lo != r_hi, "overwriting registers");
iveresov@1927 2557 #endif
duke@435 2558 switch (code) {
duke@435 2559 case lir_logic_and:
never@739 2560 __ andptr(l_lo, r_lo);
never@739 2561 NOT_LP64(__ andptr(l_hi, r_hi);)
duke@435 2562 break;
duke@435 2563 case lir_logic_or:
never@739 2564 __ orptr(l_lo, r_lo);
never@739 2565 NOT_LP64(__ orptr(l_hi, r_hi);)
duke@435 2566 break;
duke@435 2567 case lir_logic_xor:
never@739 2568 __ xorptr(l_lo, r_lo);
never@739 2569 NOT_LP64(__ xorptr(l_hi, r_hi);)
duke@435 2570 break;
duke@435 2571 default: ShouldNotReachHere();
duke@435 2572 }
duke@435 2573 }
duke@435 2574
duke@435 2575 Register dst_lo = dst->as_register_lo();
duke@435 2576 Register dst_hi = dst->as_register_hi();
duke@435 2577
never@739 2578 #ifdef _LP64
never@739 2579 move_regs(l_lo, dst_lo);
never@739 2580 #else
duke@435 2581 if (dst_lo == l_hi) {
duke@435 2582 assert(dst_hi != l_lo, "overwriting registers");
duke@435 2583 move_regs(l_hi, dst_hi);
duke@435 2584 move_regs(l_lo, dst_lo);
duke@435 2585 } else {
duke@435 2586 assert(dst_lo != l_hi, "overwriting registers");
duke@435 2587 move_regs(l_lo, dst_lo);
duke@435 2588 move_regs(l_hi, dst_hi);
duke@435 2589 }
never@739 2590 #endif // _LP64
duke@435 2591 }
duke@435 2592 }
duke@435 2593
duke@435 2594
duke@435 2595 // we assume that rax, and rdx can be overwritten
duke@435 2596 void LIR_Assembler::arithmetic_idiv(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr temp, LIR_Opr result, CodeEmitInfo* info) {
duke@435 2597
duke@435 2598 assert(left->is_single_cpu(), "left must be register");
duke@435 2599 assert(right->is_single_cpu() || right->is_constant(), "right must be register or constant");
duke@435 2600 assert(result->is_single_cpu(), "result must be register");
duke@435 2601
duke@435 2602 // assert(left->destroys_register(), "check");
duke@435 2603 // assert(right->destroys_register(), "check");
duke@435 2604
duke@435 2605 Register lreg = left->as_register();
duke@435 2606 Register dreg = result->as_register();
duke@435 2607
duke@435 2608 if (right->is_constant()) {
duke@435 2609 int divisor = right->as_constant_ptr()->as_jint();
duke@435 2610 assert(divisor > 0 && is_power_of_2(divisor), "must be");
duke@435 2611 if (code == lir_idiv) {
duke@435 2612 assert(lreg == rax, "must be rax,");
duke@435 2613 assert(temp->as_register() == rdx, "tmp register must be rdx");
duke@435 2614 __ cdql(); // sign extend into rdx:rax
duke@435 2615 if (divisor == 2) {
duke@435 2616 __ subl(lreg, rdx);
duke@435 2617 } else {
duke@435 2618 __ andl(rdx, divisor - 1);
duke@435 2619 __ addl(lreg, rdx);
duke@435 2620 }
duke@435 2621 __ sarl(lreg, log2_intptr(divisor));
duke@435 2622 move_regs(lreg, dreg);
duke@435 2623 } else if (code == lir_irem) {
duke@435 2624 Label done;
never@739 2625 __ mov(dreg, lreg);
duke@435 2626 __ andl(dreg, 0x80000000 | (divisor - 1));
duke@435 2627 __ jcc(Assembler::positive, done);
duke@435 2628 __ decrement(dreg);
duke@435 2629 __ orl(dreg, ~(divisor - 1));
duke@435 2630 __ increment(dreg);
duke@435 2631 __ bind(done);
duke@435 2632 } else {
duke@435 2633 ShouldNotReachHere();
duke@435 2634 }
duke@435 2635 } else {
duke@435 2636 Register rreg = right->as_register();
duke@435 2637 assert(lreg == rax, "left register must be rax,");
duke@435 2638 assert(rreg != rdx, "right register must not be rdx");
duke@435 2639 assert(temp->as_register() == rdx, "tmp register must be rdx");
duke@435 2640
duke@435 2641 move_regs(lreg, rax);
duke@435 2642
duke@435 2643 int idivl_offset = __ corrected_idivl(rreg);
duke@435 2644 add_debug_info_for_div0(idivl_offset, info);
duke@435 2645 if (code == lir_irem) {
duke@435 2646 move_regs(rdx, dreg); // result is in rdx
duke@435 2647 } else {
duke@435 2648 move_regs(rax, dreg);
duke@435 2649 }
duke@435 2650 }
duke@435 2651 }
duke@435 2652
duke@435 2653
duke@435 2654 void LIR_Assembler::comp_op(LIR_Condition condition, LIR_Opr opr1, LIR_Opr opr2, LIR_Op2* op) {
duke@435 2655 if (opr1->is_single_cpu()) {
duke@435 2656 Register reg1 = opr1->as_register();
duke@435 2657 if (opr2->is_single_cpu()) {
duke@435 2658 // cpu register - cpu register
never@739 2659 if (opr1->type() == T_OBJECT || opr1->type() == T_ARRAY) {
never@739 2660 __ cmpptr(reg1, opr2->as_register());
never@739 2661 } else {
never@739 2662 assert(opr2->type() != T_OBJECT && opr2->type() != T_ARRAY, "cmp int, oop?");
never@739 2663 __ cmpl(reg1, opr2->as_register());
never@739 2664 }
duke@435 2665 } else if (opr2->is_stack()) {
duke@435 2666 // cpu register - stack
never@739 2667 if (opr1->type() == T_OBJECT || opr1->type() == T_ARRAY) {
never@739 2668 __ cmpptr(reg1, frame_map()->address_for_slot(opr2->single_stack_ix()));
never@739 2669 } else {
never@739 2670 __ cmpl(reg1, frame_map()->address_for_slot(opr2->single_stack_ix()));
never@739 2671 }
duke@435 2672 } else if (opr2->is_constant()) {
duke@435 2673 // cpu register - constant
duke@435 2674 LIR_Const* c = opr2->as_constant_ptr();
duke@435 2675 if (c->type() == T_INT) {
duke@435 2676 __ cmpl(reg1, c->as_jint());
never@739 2677 } else if (c->type() == T_OBJECT || c->type() == T_ARRAY) {
never@739 2678 // In 64bit oops are single register
duke@435 2679 jobject o = c->as_jobject();
duke@435 2680 if (o == NULL) {
never@739 2681 __ cmpptr(reg1, (int32_t)NULL_WORD);
duke@435 2682 } else {
never@739 2683 #ifdef _LP64
never@739 2684 __ movoop(rscratch1, o);
never@739 2685 __ cmpptr(reg1, rscratch1);
never@739 2686 #else
duke@435 2687 __ cmpoop(reg1, c->as_jobject());
never@739 2688 #endif // _LP64
duke@435 2689 }
duke@435 2690 } else {
twisti@3848 2691 fatal(err_msg("unexpected type: %s", basictype_to_str(c->type())));
duke@435 2692 }
duke@435 2693 // cpu register - address
duke@435 2694 } else if (opr2->is_address()) {
duke@435 2695 if (op->info() != NULL) {
duke@435 2696 add_debug_info_for_null_check_here(op->info());
duke@435 2697 }
duke@435 2698 __ cmpl(reg1, as_Address(opr2->as_address_ptr()));
duke@435 2699 } else {
duke@435 2700 ShouldNotReachHere();
duke@435 2701 }
duke@435 2702
duke@435 2703 } else if(opr1->is_double_cpu()) {
duke@435 2704 Register xlo = opr1->as_register_lo();
duke@435 2705 Register xhi = opr1->as_register_hi();
duke@435 2706 if (opr2->is_double_cpu()) {
never@739 2707 #ifdef _LP64
never@739 2708 __ cmpptr(xlo, opr2->as_register_lo());
never@739 2709 #else
duke@435 2710 // cpu register - cpu register
duke@435 2711 Register ylo = opr2->as_register_lo();
duke@435 2712 Register yhi = opr2->as_register_hi();
duke@435 2713 __ subl(xlo, ylo);
duke@435 2714 __ sbbl(xhi, yhi);
duke@435 2715 if (condition == lir_cond_equal || condition == lir_cond_notEqual) {
duke@435 2716 __ orl(xhi, xlo);
duke@435 2717 }
never@739 2718 #endif // _LP64
duke@435 2719 } else if (opr2->is_constant()) {
duke@435 2720 // cpu register - constant 0
duke@435 2721 assert(opr2->as_jlong() == (jlong)0, "only handles zero");
never@739 2722 #ifdef _LP64
never@739 2723 __ cmpptr(xlo, (int32_t)opr2->as_jlong());
never@739 2724 #else
duke@435 2725 assert(condition == lir_cond_equal || condition == lir_cond_notEqual, "only handles equals case");
duke@435 2726 __ orl(xhi, xlo);
never@739 2727 #endif // _LP64
duke@435 2728 } else {
duke@435 2729 ShouldNotReachHere();
duke@435 2730 }
duke@435 2731
duke@435 2732 } else if (opr1->is_single_xmm()) {
duke@435 2733 XMMRegister reg1 = opr1->as_xmm_float_reg();
duke@435 2734 if (opr2->is_single_xmm()) {
duke@435 2735 // xmm register - xmm register
duke@435 2736 __ ucomiss(reg1, opr2->as_xmm_float_reg());
duke@435 2737 } else if (opr2->is_stack()) {
duke@435 2738 // xmm register - stack
duke@435 2739 __ ucomiss(reg1, frame_map()->address_for_slot(opr2->single_stack_ix()));
duke@435 2740 } else if (opr2->is_constant()) {
duke@435 2741 // xmm register - constant
duke@435 2742 __ ucomiss(reg1, InternalAddress(float_constant(opr2->as_jfloat())));
duke@435 2743 } else if (opr2->is_address()) {
duke@435 2744 // xmm register - address
duke@435 2745 if (op->info() != NULL) {
duke@435 2746 add_debug_info_for_null_check_here(op->info());
duke@435 2747 }
duke@435 2748 __ ucomiss(reg1, as_Address(opr2->as_address_ptr()));
duke@435 2749 } else {
duke@435 2750 ShouldNotReachHere();
duke@435 2751 }
duke@435 2752
duke@435 2753 } else if (opr1->is_double_xmm()) {
duke@435 2754 XMMRegister reg1 = opr1->as_xmm_double_reg();
duke@435 2755 if (opr2->is_double_xmm()) {
duke@435 2756 // xmm register - xmm register
duke@435 2757 __ ucomisd(reg1, opr2->as_xmm_double_reg());
duke@435 2758 } else if (opr2->is_stack()) {
duke@435 2759 // xmm register - stack
duke@435 2760 __ ucomisd(reg1, frame_map()->address_for_slot(opr2->double_stack_ix()));
duke@435 2761 } else if (opr2->is_constant()) {
duke@435 2762 // xmm register - constant
duke@435 2763 __ ucomisd(reg1, InternalAddress(double_constant(opr2->as_jdouble())));
duke@435 2764 } else if (opr2->is_address()) {
duke@435 2765 // xmm register - address
duke@435 2766 if (op->info() != NULL) {
duke@435 2767 add_debug_info_for_null_check_here(op->info());
duke@435 2768 }
duke@435 2769 __ ucomisd(reg1, as_Address(opr2->pointer()->as_address()));
duke@435 2770 } else {
duke@435 2771 ShouldNotReachHere();
duke@435 2772 }
duke@435 2773
duke@435 2774 } else if(opr1->is_single_fpu() || opr1->is_double_fpu()) {
duke@435 2775 assert(opr1->is_fpu_register() && opr1->fpu() == 0, "currently left-hand side must be on TOS (relax this restriction)");
duke@435 2776 assert(opr2->is_fpu_register(), "both must be registers");
duke@435 2777 __ fcmp(noreg, opr2->fpu(), op->fpu_pop_count() > 0, op->fpu_pop_count() > 1);
duke@435 2778
duke@435 2779 } else if (opr1->is_address() && opr2->is_constant()) {
never@739 2780 LIR_Const* c = opr2->as_constant_ptr();
never@739 2781 #ifdef _LP64
never@739 2782 if (c->type() == T_OBJECT || c->type() == T_ARRAY) {
never@739 2783 assert(condition == lir_cond_equal || condition == lir_cond_notEqual, "need to reverse");
never@739 2784 __ movoop(rscratch1, c->as_jobject());
never@739 2785 }
never@739 2786 #endif // LP64
duke@435 2787 if (op->info() != NULL) {
duke@435 2788 add_debug_info_for_null_check_here(op->info());
duke@435 2789 }
duke@435 2790 // special case: address - constant
duke@435 2791 LIR_Address* addr = opr1->as_address_ptr();
duke@435 2792 if (c->type() == T_INT) {
duke@435 2793 __ cmpl(as_Address(addr), c->as_jint());
never@739 2794 } else if (c->type() == T_OBJECT || c->type() == T_ARRAY) {
never@739 2795 #ifdef _LP64
never@739 2796 // %%% Make this explode if addr isn't reachable until we figure out a
never@739 2797 // better strategy by giving noreg as the temp for as_Address
never@739 2798 __ cmpptr(rscratch1, as_Address(addr, noreg));
never@739 2799 #else
duke@435 2800 __ cmpoop(as_Address(addr), c->as_jobject());
never@739 2801 #endif // _LP64
duke@435 2802 } else {
duke@435 2803 ShouldNotReachHere();
duke@435 2804 }
duke@435 2805
duke@435 2806 } else {
duke@435 2807 ShouldNotReachHere();
duke@435 2808 }
duke@435 2809 }
duke@435 2810
duke@435 2811 void LIR_Assembler::comp_fl2i(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dst, LIR_Op2* op) {
duke@435 2812 if (code == lir_cmp_fd2i || code == lir_ucmp_fd2i) {
duke@435 2813 if (left->is_single_xmm()) {
duke@435 2814 assert(right->is_single_xmm(), "must match");
duke@435 2815 __ cmpss2int(left->as_xmm_float_reg(), right->as_xmm_float_reg(), dst->as_register(), code == lir_ucmp_fd2i);
duke@435 2816 } else if (left->is_double_xmm()) {
duke@435 2817 assert(right->is_double_xmm(), "must match");
duke@435 2818 __ cmpsd2int(left->as_xmm_double_reg(), right->as_xmm_double_reg(), dst->as_register(), code == lir_ucmp_fd2i);
duke@435 2819
duke@435 2820 } else {
duke@435 2821 assert(left->is_single_fpu() || left->is_double_fpu(), "must be");
duke@435 2822 assert(right->is_single_fpu() || right->is_double_fpu(), "must match");
duke@435 2823
duke@435 2824 assert(left->fpu() == 0, "left must be on TOS");
duke@435 2825 __ fcmp2int(dst->as_register(), code == lir_ucmp_fd2i, right->fpu(),
duke@435 2826 op->fpu_pop_count() > 0, op->fpu_pop_count() > 1);
duke@435 2827 }
duke@435 2828 } else {
duke@435 2829 assert(code == lir_cmp_l2i, "check");
never@739 2830 #ifdef _LP64
iveresov@1804 2831 Label done;
iveresov@1804 2832 Register dest = dst->as_register();
iveresov@1804 2833 __ cmpptr(left->as_register_lo(), right->as_register_lo());
iveresov@1804 2834 __ movl(dest, -1);
iveresov@1804 2835 __ jccb(Assembler::less, done);
iveresov@1804 2836 __ set_byte_if_not_zero(dest);
iveresov@1804 2837 __ movzbl(dest, dest);
iveresov@1804 2838 __ bind(done);
never@739 2839 #else
duke@435 2840 __ lcmp2int(left->as_register_hi(),
duke@435 2841 left->as_register_lo(),
duke@435 2842 right->as_register_hi(),
duke@435 2843 right->as_register_lo());
duke@435 2844 move_regs(left->as_register_hi(), dst->as_register());
never@739 2845 #endif // _LP64
duke@435 2846 }
duke@435 2847 }
duke@435 2848
duke@435 2849
duke@435 2850 void LIR_Assembler::align_call(LIR_Code code) {
duke@435 2851 if (os::is_MP()) {
duke@435 2852 // make sure that the displacement word of the call ends up word aligned
duke@435 2853 int offset = __ offset();
duke@435 2854 switch (code) {
duke@435 2855 case lir_static_call:
duke@435 2856 case lir_optvirtual_call:
twisti@1730 2857 case lir_dynamic_call:
duke@435 2858 offset += NativeCall::displacement_offset;
duke@435 2859 break;
duke@435 2860 case lir_icvirtual_call:
duke@435 2861 offset += NativeCall::displacement_offset + NativeMovConstReg::instruction_size;
duke@435 2862 break;
duke@435 2863 case lir_virtual_call: // currently, sparc-specific for niagara
duke@435 2864 default: ShouldNotReachHere();
duke@435 2865 }
duke@435 2866 while (offset++ % BytesPerWord != 0) {
duke@435 2867 __ nop();
duke@435 2868 }
duke@435 2869 }
duke@435 2870 }
duke@435 2871
duke@435 2872
twisti@1730 2873 void LIR_Assembler::call(LIR_OpJavaCall* op, relocInfo::relocType rtype) {
duke@435 2874 assert(!os::is_MP() || (__ offset() + NativeCall::displacement_offset) % BytesPerWord == 0,
duke@435 2875 "must be aligned");
twisti@1730 2876 __ call(AddressLiteral(op->addr(), rtype));
twisti@1919 2877 add_call_info(code_offset(), op->info());
duke@435 2878 }
duke@435 2879
duke@435 2880
twisti@1730 2881 void LIR_Assembler::ic_call(LIR_OpJavaCall* op) {
coleenp@4037 2882 __ ic_call(op->addr());
coleenp@4037 2883 add_call_info(code_offset(), op->info());
duke@435 2884 assert(!os::is_MP() ||
coleenp@4037 2885 (__ offset() - NativeCall::instruction_size + NativeCall::displacement_offset) % BytesPerWord == 0,
duke@435 2886 "must be aligned");
duke@435 2887 }
duke@435 2888
duke@435 2889
duke@435 2890 /* Currently, vtable-dispatch is only enabled for sparc platforms */
twisti@1730 2891 void LIR_Assembler::vtable_call(LIR_OpJavaCall* op) {
duke@435 2892 ShouldNotReachHere();
duke@435 2893 }
duke@435 2894
twisti@1730 2895
duke@435 2896 void LIR_Assembler::emit_static_call_stub() {
duke@435 2897 address call_pc = __ pc();
duke@435 2898 address stub = __ start_a_stub(call_stub_size);
duke@435 2899 if (stub == NULL) {
duke@435 2900 bailout("static call stub overflow");
duke@435 2901 return;
duke@435 2902 }
duke@435 2903
duke@435 2904 int start = __ offset();
duke@435 2905 if (os::is_MP()) {
duke@435 2906 // make sure that the displacement word of the call ends up word aligned
duke@435 2907 int offset = __ offset() + NativeMovConstReg::instruction_size + NativeCall::displacement_offset;
duke@435 2908 while (offset++ % BytesPerWord != 0) {
duke@435 2909 __ nop();
duke@435 2910 }
duke@435 2911 }
duke@435 2912 __ relocate(static_stub_Relocation::spec(call_pc));
coleenp@4037 2913 __ mov_metadata(rbx, (Metadata*)NULL);
duke@435 2914 // must be set to -1 at code generation time
duke@435 2915 assert(!os::is_MP() || ((__ offset() + 1) % BytesPerWord) == 0, "must be aligned on MP");
never@739 2916 // On 64bit this will die since it will take a movq & jmp, must be only a jmp
never@739 2917 __ jump(RuntimeAddress(__ pc()));
duke@435 2918
jcoomes@1844 2919 assert(__ offset() - start <= call_stub_size, "stub too big");
duke@435 2920 __ end_a_stub();
duke@435 2921 }
duke@435 2922
duke@435 2923
never@1813 2924 void LIR_Assembler::throw_op(LIR_Opr exceptionPC, LIR_Opr exceptionOop, CodeEmitInfo* info) {
duke@435 2925 assert(exceptionOop->as_register() == rax, "must match");
never@1813 2926 assert(exceptionPC->as_register() == rdx, "must match");
duke@435 2927
duke@435 2928 // exception object is not added to oop map by LinearScan
duke@435 2929 // (LinearScan assumes that no oops are in fixed registers)
duke@435 2930 info->add_register_oop(exceptionOop);
duke@435 2931 Runtime1::StubID unwind_id;
duke@435 2932
never@1813 2933 // get current pc information
never@1813 2934 // pc is only needed if the method has an exception handler, the unwind code does not need it.
never@1813 2935 int pc_for_athrow_offset = __ offset();
never@1813 2936 InternalAddress pc_for_athrow(__ pc());
never@1813 2937 __ lea(exceptionPC->as_register(), pc_for_athrow);
never@1813 2938 add_call_info(pc_for_athrow_offset, info); // for exception handler
never@1813 2939
never@1813 2940 __ verify_not_null_oop(rax);
never@1813 2941 // search an exception handler (rax: exception oop, rdx: throwing pc)
never@1813 2942 if (compilation()->has_fpu_code()) {
never@1813 2943 unwind_id = Runtime1::handle_exception_id;
duke@435 2944 } else {
never@1813 2945 unwind_id = Runtime1::handle_exception_nofpu_id;
duke@435 2946 }
never@1813 2947 __ call(RuntimeAddress(Runtime1::entry_for(unwind_id)));
duke@435 2948
duke@435 2949 // enough room for two byte trap
duke@435 2950 __ nop();
duke@435 2951 }
duke@435 2952
duke@435 2953
never@1813 2954 void LIR_Assembler::unwind_op(LIR_Opr exceptionOop) {
never@1813 2955 assert(exceptionOop->as_register() == rax, "must match");
never@1813 2956
never@1813 2957 __ jmp(_unwind_handler_entry);
never@1813 2958 }
never@1813 2959
never@1813 2960
duke@435 2961 void LIR_Assembler::shift_op(LIR_Code code, LIR_Opr left, LIR_Opr count, LIR_Opr dest, LIR_Opr tmp) {
duke@435 2962
duke@435 2963 // optimized version for linear scan:
duke@435 2964 // * count must be already in ECX (guaranteed by LinearScan)
duke@435 2965 // * left and dest must be equal
duke@435 2966 // * tmp must be unused
duke@435 2967 assert(count->as_register() == SHIFT_count, "count must be in ECX");
duke@435 2968 assert(left == dest, "left and dest must be equal");
duke@435 2969 assert(tmp->is_illegal(), "wasting a register if tmp is allocated");
duke@435 2970
duke@435 2971 if (left->is_single_cpu()) {
duke@435 2972 Register value = left->as_register();
duke@435 2973 assert(value != SHIFT_count, "left cannot be ECX");
duke@435 2974
duke@435 2975 switch (code) {
duke@435 2976 case lir_shl: __ shll(value); break;
duke@435 2977 case lir_shr: __ sarl(value); break;
duke@435 2978 case lir_ushr: __ shrl(value); break;
duke@435 2979 default: ShouldNotReachHere();
duke@435 2980 }
duke@435 2981 } else if (left->is_double_cpu()) {
duke@435 2982 Register lo = left->as_register_lo();
duke@435 2983 Register hi = left->as_register_hi();
duke@435 2984 assert(lo != SHIFT_count && hi != SHIFT_count, "left cannot be ECX");
never@739 2985 #ifdef _LP64
never@739 2986 switch (code) {
never@739 2987 case lir_shl: __ shlptr(lo); break;
never@739 2988 case lir_shr: __ sarptr(lo); break;
never@739 2989 case lir_ushr: __ shrptr(lo); break;
never@739 2990 default: ShouldNotReachHere();
never@739 2991 }
never@739 2992 #else
duke@435 2993
duke@435 2994 switch (code) {
duke@435 2995 case lir_shl: __ lshl(hi, lo); break;
duke@435 2996 case lir_shr: __ lshr(hi, lo, true); break;
duke@435 2997 case lir_ushr: __ lshr(hi, lo, false); break;
duke@435 2998 default: ShouldNotReachHere();
duke@435 2999 }
never@739 3000 #endif // LP64
duke@435 3001 } else {
duke@435 3002 ShouldNotReachHere();
duke@435 3003 }
duke@435 3004 }
duke@435 3005
duke@435 3006
duke@435 3007 void LIR_Assembler::shift_op(LIR_Code code, LIR_Opr left, jint count, LIR_Opr dest) {
duke@435 3008 if (dest->is_single_cpu()) {
duke@435 3009 // first move left into dest so that left is not destroyed by the shift
duke@435 3010 Register value = dest->as_register();
duke@435 3011 count = count & 0x1F; // Java spec
duke@435 3012
duke@435 3013 move_regs(left->as_register(), value);
duke@435 3014 switch (code) {
duke@435 3015 case lir_shl: __ shll(value, count); break;
duke@435 3016 case lir_shr: __ sarl(value, count); break;
duke@435 3017 case lir_ushr: __ shrl(value, count); break;
duke@435 3018 default: ShouldNotReachHere();
duke@435 3019 }
duke@435 3020 } else if (dest->is_double_cpu()) {
never@739 3021 #ifndef _LP64
duke@435 3022 Unimplemented();
never@739 3023 #else
never@739 3024 // first move left into dest so that left is not destroyed by the shift
never@739 3025 Register value = dest->as_register_lo();
never@739 3026 count = count & 0x1F; // Java spec
never@739 3027
never@739 3028 move_regs(left->as_register_lo(), value);
never@739 3029 switch (code) {
never@739 3030 case lir_shl: __ shlptr(value, count); break;
never@739 3031 case lir_shr: __ sarptr(value, count); break;
never@739 3032 case lir_ushr: __ shrptr(value, count); break;
never@739 3033 default: ShouldNotReachHere();
never@739 3034 }
never@739 3035 #endif // _LP64
duke@435 3036 } else {
duke@435 3037 ShouldNotReachHere();
duke@435 3038 }
duke@435 3039 }
duke@435 3040
duke@435 3041
duke@435 3042 void LIR_Assembler::store_parameter(Register r, int offset_from_rsp_in_words) {
duke@435 3043 assert(offset_from_rsp_in_words >= 0, "invalid offset from rsp");
duke@435 3044 int offset_from_rsp_in_bytes = offset_from_rsp_in_words * BytesPerWord;
duke@435 3045 assert(offset_from_rsp_in_bytes < frame_map()->reserved_argument_area_size(), "invalid offset");
never@739 3046 __ movptr (Address(rsp, offset_from_rsp_in_bytes), r);
duke@435 3047 }
duke@435 3048
duke@435 3049
duke@435 3050 void LIR_Assembler::store_parameter(jint c, int offset_from_rsp_in_words) {
duke@435 3051 assert(offset_from_rsp_in_words >= 0, "invalid offset from rsp");
duke@435 3052 int offset_from_rsp_in_bytes = offset_from_rsp_in_words * BytesPerWord;
duke@435 3053 assert(offset_from_rsp_in_bytes < frame_map()->reserved_argument_area_size(), "invalid offset");
never@739 3054 __ movptr (Address(rsp, offset_from_rsp_in_bytes), c);
duke@435 3055 }
duke@435 3056
duke@435 3057
duke@435 3058 void LIR_Assembler::store_parameter(jobject o, int offset_from_rsp_in_words) {
duke@435 3059 assert(offset_from_rsp_in_words >= 0, "invalid offset from rsp");
duke@435 3060 int offset_from_rsp_in_bytes = offset_from_rsp_in_words * BytesPerWord;
duke@435 3061 assert(offset_from_rsp_in_bytes < frame_map()->reserved_argument_area_size(), "invalid offset");
duke@435 3062 __ movoop (Address(rsp, offset_from_rsp_in_bytes), o);
duke@435 3063 }
duke@435 3064
duke@435 3065
duke@435 3066 // This code replaces a call to arraycopy; no exception may
duke@435 3067 // be thrown in this code, they must be thrown in the System.arraycopy
duke@435 3068 // activation frame; we could save some checks if this would not be the case
duke@435 3069 void LIR_Assembler::emit_arraycopy(LIR_OpArrayCopy* op) {
duke@435 3070 ciArrayKlass* default_type = op->expected_type();
duke@435 3071 Register src = op->src()->as_register();
duke@435 3072 Register dst = op->dst()->as_register();
duke@435 3073 Register src_pos = op->src_pos()->as_register();
duke@435 3074 Register dst_pos = op->dst_pos()->as_register();
duke@435 3075 Register length = op->length()->as_register();
duke@435 3076 Register tmp = op->tmp()->as_register();
duke@435 3077
duke@435 3078 CodeStub* stub = op->stub();
duke@435 3079 int flags = op->flags();
duke@435 3080 BasicType basic_type = default_type != NULL ? default_type->element_type()->basic_type() : T_ILLEGAL;
duke@435 3081 if (basic_type == T_ARRAY) basic_type = T_OBJECT;
duke@435 3082
roland@2728 3083 // if we don't know anything, just go through the generic arraycopy
duke@435 3084 if (default_type == NULL) {
duke@435 3085 Label done;
duke@435 3086 // save outgoing arguments on stack in case call to System.arraycopy is needed
duke@435 3087 // HACK ALERT. This code used to push the parameters in a hardwired fashion
duke@435 3088 // for interpreter calling conventions. Now we have to do it in new style conventions.
duke@435 3089 // For the moment until C1 gets the new register allocator I just force all the
duke@435 3090 // args to the right place (except the register args) and then on the back side
duke@435 3091 // reload the register args properly if we go slow path. Yuck
duke@435 3092
duke@435 3093 // These are proper for the calling convention
duke@435 3094 store_parameter(length, 2);
duke@435 3095 store_parameter(dst_pos, 1);
duke@435 3096 store_parameter(dst, 0);
duke@435 3097
duke@435 3098 // these are just temporary placements until we need to reload
duke@435 3099 store_parameter(src_pos, 3);
duke@435 3100 store_parameter(src, 4);
never@739 3101 NOT_LP64(assert(src == rcx && src_pos == rdx, "mismatch in calling convention");)
never@739 3102
roland@2728 3103 address C_entry = CAST_FROM_FN_PTR(address, Runtime1::arraycopy);
roland@2728 3104
roland@2728 3105 address copyfunc_addr = StubRoutines::generic_arraycopy();
duke@435 3106
duke@435 3107 // pass arguments: may push as this is not a safepoint; SP must be fix at each safepoint
never@739 3108 #ifdef _LP64
never@739 3109 // The arguments are in java calling convention so we can trivially shift them to C
never@739 3110 // convention
never@739 3111 assert_different_registers(c_rarg0, j_rarg1, j_rarg2, j_rarg3, j_rarg4);
never@739 3112 __ mov(c_rarg0, j_rarg0);
never@739 3113 assert_different_registers(c_rarg1, j_rarg2, j_rarg3, j_rarg4);
never@739 3114 __ mov(c_rarg1, j_rarg1);
never@739 3115 assert_different_registers(c_rarg2, j_rarg3, j_rarg4);
never@739 3116 __ mov(c_rarg2, j_rarg2);
never@739 3117 assert_different_registers(c_rarg3, j_rarg4);
never@739 3118 __ mov(c_rarg3, j_rarg3);
never@739 3119 #ifdef _WIN64
never@739 3120 // Allocate abi space for args but be sure to keep stack aligned
never@739 3121 __ subptr(rsp, 6*wordSize);
never@739 3122 store_parameter(j_rarg4, 4);
roland@2728 3123 if (copyfunc_addr == NULL) { // Use C version if stub was not generated
roland@2728 3124 __ call(RuntimeAddress(C_entry));
roland@2728 3125 } else {
roland@2728 3126 #ifndef PRODUCT
roland@2728 3127 if (PrintC1Statistics) {
roland@2728 3128 __ incrementl(ExternalAddress((address)&Runtime1::_generic_arraycopystub_cnt));
roland@2728 3129 }
roland@2728 3130 #endif
roland@2728 3131 __ call(RuntimeAddress(copyfunc_addr));
roland@2728 3132 }
never@739 3133 __ addptr(rsp, 6*wordSize);
never@739 3134 #else
never@739 3135 __ mov(c_rarg4, j_rarg4);
roland@2728 3136 if (copyfunc_addr == NULL) { // Use C version if stub was not generated
roland@2728 3137 __ call(RuntimeAddress(C_entry));
roland@2728 3138 } else {
roland@2728 3139 #ifndef PRODUCT
roland@2728 3140 if (PrintC1Statistics) {
roland@2728 3141 __ incrementl(ExternalAddress((address)&Runtime1::_generic_arraycopystub_cnt));
roland@2728 3142 }
roland@2728 3143 #endif
roland@2728 3144 __ call(RuntimeAddress(copyfunc_addr));
roland@2728 3145 }
never@739 3146 #endif // _WIN64
never@739 3147 #else
never@739 3148 __ push(length);
never@739 3149 __ push(dst_pos);
never@739 3150 __ push(dst);
never@739 3151 __ push(src_pos);
never@739 3152 __ push(src);
roland@2728 3153
roland@2728 3154 if (copyfunc_addr == NULL) { // Use C version if stub was not generated
roland@2728 3155 __ call_VM_leaf(C_entry, 5); // removes pushed parameter from the stack
roland@2728 3156 } else {
roland@2728 3157 #ifndef PRODUCT
roland@2728 3158 if (PrintC1Statistics) {
roland@2728 3159 __ incrementl(ExternalAddress((address)&Runtime1::_generic_arraycopystub_cnt));
roland@2728 3160 }
roland@2728 3161 #endif
roland@2728 3162 __ call_VM_leaf(copyfunc_addr, 5); // removes pushed parameter from the stack
roland@2728 3163 }
duke@435 3164
never@739 3165 #endif // _LP64
never@739 3166
duke@435 3167 __ cmpl(rax, 0);
duke@435 3168 __ jcc(Assembler::equal, *stub->continuation());
duke@435 3169
roland@2728 3170 if (copyfunc_addr != NULL) {
roland@2728 3171 __ mov(tmp, rax);
roland@2728 3172 __ xorl(tmp, -1);
roland@2728 3173 }
roland@2728 3174
duke@435 3175 // Reload values from the stack so they are where the stub
duke@435 3176 // expects them.
never@739 3177 __ movptr (dst, Address(rsp, 0*BytesPerWord));
never@739 3178 __ movptr (dst_pos, Address(rsp, 1*BytesPerWord));
never@739 3179 __ movptr (length, Address(rsp, 2*BytesPerWord));
never@739 3180 __ movptr (src_pos, Address(rsp, 3*BytesPerWord));
never@739 3181 __ movptr (src, Address(rsp, 4*BytesPerWord));
roland@2728 3182
roland@2728 3183 if (copyfunc_addr != NULL) {
roland@2728 3184 __ subl(length, tmp);
roland@2728 3185 __ addl(src_pos, tmp);
roland@2728 3186 __ addl(dst_pos, tmp);
roland@2728 3187 }
duke@435 3188 __ jmp(*stub->entry());
duke@435 3189
duke@435 3190 __ bind(*stub->continuation());
duke@435 3191 return;
duke@435 3192 }
duke@435 3193
duke@435 3194 assert(default_type != NULL && default_type->is_array_klass() && default_type->is_loaded(), "must be true at this point");
duke@435 3195
kvn@464 3196 int elem_size = type2aelembytes(basic_type);
duke@435 3197 int shift_amount;
duke@435 3198 Address::ScaleFactor scale;
duke@435 3199
duke@435 3200 switch (elem_size) {
duke@435 3201 case 1 :
duke@435 3202 shift_amount = 0;
duke@435 3203 scale = Address::times_1;
duke@435 3204 break;
duke@435 3205 case 2 :
duke@435 3206 shift_amount = 1;
duke@435 3207 scale = Address::times_2;
duke@435 3208 break;
duke@435 3209 case 4 :
duke@435 3210 shift_amount = 2;
duke@435 3211 scale = Address::times_4;
duke@435 3212 break;
duke@435 3213 case 8 :
duke@435 3214 shift_amount = 3;
duke@435 3215 scale = Address::times_8;
duke@435 3216 break;
duke@435 3217 default:
duke@435 3218 ShouldNotReachHere();
duke@435 3219 }
duke@435 3220
duke@435 3221 Address src_length_addr = Address(src, arrayOopDesc::length_offset_in_bytes());
duke@435 3222 Address dst_length_addr = Address(dst, arrayOopDesc::length_offset_in_bytes());
duke@435 3223 Address src_klass_addr = Address(src, oopDesc::klass_offset_in_bytes());
duke@435 3224 Address dst_klass_addr = Address(dst, oopDesc::klass_offset_in_bytes());
duke@435 3225
never@739 3226 // length and pos's are all sign extended at this point on 64bit
never@739 3227
duke@435 3228 // test for NULL
duke@435 3229 if (flags & LIR_OpArrayCopy::src_null_check) {
never@739 3230 __ testptr(src, src);
duke@435 3231 __ jcc(Assembler::zero, *stub->entry());
duke@435 3232 }
duke@435 3233 if (flags & LIR_OpArrayCopy::dst_null_check) {
never@739 3234 __ testptr(dst, dst);
duke@435 3235 __ jcc(Assembler::zero, *stub->entry());
duke@435 3236 }
duke@435 3237
duke@435 3238 // check if negative
duke@435 3239 if (flags & LIR_OpArrayCopy::src_pos_positive_check) {
duke@435 3240 __ testl(src_pos, src_pos);
duke@435 3241 __ jcc(Assembler::less, *stub->entry());
duke@435 3242 }
duke@435 3243 if (flags & LIR_OpArrayCopy::dst_pos_positive_check) {
duke@435 3244 __ testl(dst_pos, dst_pos);
duke@435 3245 __ jcc(Assembler::less, *stub->entry());
duke@435 3246 }
duke@435 3247
duke@435 3248 if (flags & LIR_OpArrayCopy::src_range_check) {
never@739 3249 __ lea(tmp, Address(src_pos, length, Address::times_1, 0));
duke@435 3250 __ cmpl(tmp, src_length_addr);
duke@435 3251 __ jcc(Assembler::above, *stub->entry());
duke@435 3252 }
duke@435 3253 if (flags & LIR_OpArrayCopy::dst_range_check) {
never@739 3254 __ lea(tmp, Address(dst_pos, length, Address::times_1, 0));
duke@435 3255 __ cmpl(tmp, dst_length_addr);
duke@435 3256 __ jcc(Assembler::above, *stub->entry());
duke@435 3257 }
duke@435 3258
roland@2728 3259 if (flags & LIR_OpArrayCopy::length_positive_check) {
roland@2728 3260 __ testl(length, length);
roland@2728 3261 __ jcc(Assembler::less, *stub->entry());
roland@2728 3262 __ jcc(Assembler::zero, *stub->continuation());
roland@2728 3263 }
roland@2728 3264
roland@2728 3265 #ifdef _LP64
roland@2728 3266 __ movl2ptr(src_pos, src_pos); //higher 32bits must be null
roland@2728 3267 __ movl2ptr(dst_pos, dst_pos); //higher 32bits must be null
roland@2728 3268 #endif
roland@2728 3269
duke@435 3270 if (flags & LIR_OpArrayCopy::type_check) {
roland@2728 3271 // We don't know the array types are compatible
roland@2728 3272 if (basic_type != T_OBJECT) {
roland@2728 3273 // Simple test for basic type arrays
coleenp@4037 3274 if (UseCompressedKlassPointers) {
roland@2728 3275 __ movl(tmp, src_klass_addr);
roland@2728 3276 __ cmpl(tmp, dst_klass_addr);
roland@2728 3277 } else {
roland@2728 3278 __ movptr(tmp, src_klass_addr);
roland@2728 3279 __ cmpptr(tmp, dst_klass_addr);
roland@2728 3280 }
roland@2728 3281 __ jcc(Assembler::notEqual, *stub->entry());
iveresov@2344 3282 } else {
roland@2728 3283 // For object arrays, if src is a sub class of dst then we can
roland@2728 3284 // safely do the copy.
roland@2728 3285 Label cont, slow;
roland@2728 3286
roland@2728 3287 __ push(src);
roland@2728 3288 __ push(dst);
roland@2728 3289
roland@2728 3290 __ load_klass(src, src);
roland@2728 3291 __ load_klass(dst, dst);
roland@2728 3292
roland@2728 3293 __ check_klass_subtype_fast_path(src, dst, tmp, &cont, &slow, NULL);
roland@2728 3294
roland@2728 3295 __ push(src);
roland@2728 3296 __ push(dst);
roland@2728 3297 __ call(RuntimeAddress(Runtime1::entry_for(Runtime1::slow_subtype_check_id)));
roland@2728 3298 __ pop(dst);
roland@2728 3299 __ pop(src);
roland@2728 3300
roland@2728 3301 __ cmpl(src, 0);
roland@2728 3302 __ jcc(Assembler::notEqual, cont);
roland@2728 3303
roland@2728 3304 __ bind(slow);
roland@2728 3305 __ pop(dst);
roland@2728 3306 __ pop(src);
roland@2728 3307
roland@2728 3308 address copyfunc_addr = StubRoutines::checkcast_arraycopy();
roland@2728 3309 if (copyfunc_addr != NULL) { // use stub if available
roland@2728 3310 // src is not a sub class of dst so we have to do a
roland@2728 3311 // per-element check.
roland@2728 3312
roland@2728 3313 int mask = LIR_OpArrayCopy::src_objarray|LIR_OpArrayCopy::dst_objarray;
roland@2728 3314 if ((flags & mask) != mask) {
roland@2728 3315 // Check that at least both of them object arrays.
roland@2728 3316 assert(flags & mask, "one of the two should be known to be an object array");
roland@2728 3317
roland@2728 3318 if (!(flags & LIR_OpArrayCopy::src_objarray)) {
roland@2728 3319 __ load_klass(tmp, src);
roland@2728 3320 } else if (!(flags & LIR_OpArrayCopy::dst_objarray)) {
roland@2728 3321 __ load_klass(tmp, dst);
roland@2728 3322 }
stefank@3391 3323 int lh_offset = in_bytes(Klass::layout_helper_offset());
roland@2728 3324 Address klass_lh_addr(tmp, lh_offset);
roland@2728 3325 jint objArray_lh = Klass::array_layout_helper(T_OBJECT);
roland@2728 3326 __ cmpl(klass_lh_addr, objArray_lh);
roland@2728 3327 __ jcc(Assembler::notEqual, *stub->entry());
roland@2728 3328 }
roland@2728 3329
iveresov@2936 3330 // Spill because stubs can use any register they like and it's
iveresov@2936 3331 // easier to restore just those that we care about.
iveresov@2936 3332 store_parameter(dst, 0);
iveresov@2936 3333 store_parameter(dst_pos, 1);
iveresov@2936 3334 store_parameter(length, 2);
iveresov@2936 3335 store_parameter(src_pos, 3);
iveresov@2936 3336 store_parameter(src, 4);
iveresov@2936 3337
roland@2728 3338 #ifndef _LP64
roland@2728 3339 __ movptr(tmp, dst_klass_addr);
stefank@3391 3340 __ movptr(tmp, Address(tmp, objArrayKlass::element_klass_offset()));
roland@2728 3341 __ push(tmp);
stefank@3391 3342 __ movl(tmp, Address(tmp, Klass::super_check_offset_offset()));
roland@2728 3343 __ push(tmp);
roland@2728 3344 __ push(length);
roland@2728 3345 __ lea(tmp, Address(dst, dst_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
roland@2728 3346 __ push(tmp);
roland@2728 3347 __ lea(tmp, Address(src, src_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
roland@2728 3348 __ push(tmp);
roland@2728 3349
roland@2728 3350 __ call_VM_leaf(copyfunc_addr, 5);
roland@2728 3351 #else
roland@2728 3352 __ movl2ptr(length, length); //higher 32bits must be null
roland@2728 3353
roland@2728 3354 __ lea(c_rarg0, Address(src, src_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
roland@2728 3355 assert_different_registers(c_rarg0, dst, dst_pos, length);
roland@2728 3356 __ lea(c_rarg1, Address(dst, dst_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
roland@2728 3357 assert_different_registers(c_rarg1, dst, length);
roland@2728 3358
roland@2728 3359 __ mov(c_rarg2, length);
roland@2728 3360 assert_different_registers(c_rarg2, dst);
roland@2728 3361
roland@2728 3362 #ifdef _WIN64
roland@2728 3363 // Allocate abi space for args but be sure to keep stack aligned
roland@2728 3364 __ subptr(rsp, 6*wordSize);
roland@2728 3365 __ load_klass(c_rarg3, dst);
stefank@3391 3366 __ movptr(c_rarg3, Address(c_rarg3, objArrayKlass::element_klass_offset()));
roland@2728 3367 store_parameter(c_rarg3, 4);
stefank@3391 3368 __ movl(c_rarg3, Address(c_rarg3, Klass::super_check_offset_offset()));
roland@2728 3369 __ call(RuntimeAddress(copyfunc_addr));
roland@2728 3370 __ addptr(rsp, 6*wordSize);
roland@2728 3371 #else
roland@2728 3372 __ load_klass(c_rarg4, dst);
stefank@3391 3373 __ movptr(c_rarg4, Address(c_rarg4, objArrayKlass::element_klass_offset()));
stefank@3391 3374 __ movl(c_rarg3, Address(c_rarg4, Klass::super_check_offset_offset()));
roland@2728 3375 __ call(RuntimeAddress(copyfunc_addr));
roland@2728 3376 #endif
roland@2728 3377
roland@2728 3378 #endif
roland@2728 3379
roland@2728 3380 #ifndef PRODUCT
roland@2728 3381 if (PrintC1Statistics) {
roland@2728 3382 Label failed;
roland@2728 3383 __ testl(rax, rax);
roland@2728 3384 __ jcc(Assembler::notZero, failed);
roland@2728 3385 __ incrementl(ExternalAddress((address)&Runtime1::_arraycopy_checkcast_cnt));
roland@2728 3386 __ bind(failed);
roland@2728 3387 }
roland@2728 3388 #endif
roland@2728 3389
roland@2728 3390 __ testl(rax, rax);
roland@2728 3391 __ jcc(Assembler::zero, *stub->continuation());
roland@2728 3392
roland@2728 3393 #ifndef PRODUCT
roland@2728 3394 if (PrintC1Statistics) {
roland@2728 3395 __ incrementl(ExternalAddress((address)&Runtime1::_arraycopy_checkcast_attempt_cnt));
roland@2728 3396 }
roland@2728 3397 #endif
roland@2728 3398
roland@2728 3399 __ mov(tmp, rax);
roland@2728 3400
roland@2728 3401 __ xorl(tmp, -1);
roland@2728 3402
iveresov@2936 3403 // Restore previously spilled arguments
iveresov@2936 3404 __ movptr (dst, Address(rsp, 0*BytesPerWord));
iveresov@2936 3405 __ movptr (dst_pos, Address(rsp, 1*BytesPerWord));
iveresov@2936 3406 __ movptr (length, Address(rsp, 2*BytesPerWord));
iveresov@2936 3407 __ movptr (src_pos, Address(rsp, 3*BytesPerWord));
iveresov@2936 3408 __ movptr (src, Address(rsp, 4*BytesPerWord));
iveresov@2936 3409
roland@2728 3410
roland@2728 3411 __ subl(length, tmp);
roland@2728 3412 __ addl(src_pos, tmp);
roland@2728 3413 __ addl(dst_pos, tmp);
roland@2728 3414 }
roland@2728 3415
roland@2728 3416 __ jmp(*stub->entry());
roland@2728 3417
roland@2728 3418 __ bind(cont);
roland@2728 3419 __ pop(dst);
roland@2728 3420 __ pop(src);
iveresov@2344 3421 }
duke@435 3422 }
duke@435 3423
duke@435 3424 #ifdef ASSERT
duke@435 3425 if (basic_type != T_OBJECT || !(flags & LIR_OpArrayCopy::type_check)) {
duke@435 3426 // Sanity check the known type with the incoming class. For the
duke@435 3427 // primitive case the types must match exactly with src.klass and
duke@435 3428 // dst.klass each exactly matching the default type. For the
duke@435 3429 // object array case, if no type check is needed then either the
duke@435 3430 // dst type is exactly the expected type and the src type is a
duke@435 3431 // subtype which we can't check or src is the same array as dst
duke@435 3432 // but not necessarily exactly of type default_type.
duke@435 3433 Label known_ok, halt;
coleenp@4037 3434 __ mov_metadata(tmp, default_type->constant_encoding());
iveresov@2344 3435 #ifdef _LP64
coleenp@4037 3436 if (UseCompressedKlassPointers) {
iveresov@2344 3437 __ encode_heap_oop(tmp);
iveresov@2344 3438 }
iveresov@2344 3439 #endif
iveresov@2344 3440
duke@435 3441 if (basic_type != T_OBJECT) {
iveresov@2344 3442
coleenp@4037 3443 if (UseCompressedKlassPointers) __ cmpl(tmp, dst_klass_addr);
iveresov@2344 3444 else __ cmpptr(tmp, dst_klass_addr);
duke@435 3445 __ jcc(Assembler::notEqual, halt);
coleenp@4037 3446 if (UseCompressedKlassPointers) __ cmpl(tmp, src_klass_addr);
iveresov@2344 3447 else __ cmpptr(tmp, src_klass_addr);
duke@435 3448 __ jcc(Assembler::equal, known_ok);
duke@435 3449 } else {
coleenp@4037 3450 if (UseCompressedKlassPointers) __ cmpl(tmp, dst_klass_addr);
iveresov@2344 3451 else __ cmpptr(tmp, dst_klass_addr);
duke@435 3452 __ jcc(Assembler::equal, known_ok);
never@739 3453 __ cmpptr(src, dst);
duke@435 3454 __ jcc(Assembler::equal, known_ok);
duke@435 3455 }
duke@435 3456 __ bind(halt);
duke@435 3457 __ stop("incorrect type information in arraycopy");
duke@435 3458 __ bind(known_ok);
duke@435 3459 }
duke@435 3460 #endif
duke@435 3461
roland@2728 3462 #ifndef PRODUCT
roland@2728 3463 if (PrintC1Statistics) {
roland@2728 3464 __ incrementl(ExternalAddress(Runtime1::arraycopy_count_address(basic_type)));
never@739 3465 }
roland@2728 3466 #endif
never@739 3467
never@739 3468 #ifdef _LP64
never@739 3469 assert_different_registers(c_rarg0, dst, dst_pos, length);
never@739 3470 __ lea(c_rarg0, Address(src, src_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
never@739 3471 assert_different_registers(c_rarg1, length);
never@739 3472 __ lea(c_rarg1, Address(dst, dst_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
never@739 3473 __ mov(c_rarg2, length);
never@739 3474
never@739 3475 #else
never@739 3476 __ lea(tmp, Address(src, src_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
duke@435 3477 store_parameter(tmp, 0);
never@739 3478 __ lea(tmp, Address(dst, dst_pos, scale, arrayOopDesc::base_offset_in_bytes(basic_type)));
duke@435 3479 store_parameter(tmp, 1);
duke@435 3480 store_parameter(length, 2);
never@739 3481 #endif // _LP64
roland@2728 3482
roland@2728 3483 bool disjoint = (flags & LIR_OpArrayCopy::overlapping) == 0;
roland@2728 3484 bool aligned = (flags & LIR_OpArrayCopy::unaligned) == 0;
roland@2728 3485 const char *name;
roland@2728 3486 address entry = StubRoutines::select_arraycopy_function(basic_type, aligned, disjoint, name, false);
roland@2728 3487 __ call_VM_leaf(entry, 0);
duke@435 3488
duke@435 3489 __ bind(*stub->continuation());
duke@435 3490 }
duke@435 3491
duke@435 3492
duke@435 3493 void LIR_Assembler::emit_lock(LIR_OpLock* op) {
duke@435 3494 Register obj = op->obj_opr()->as_register(); // may not be an oop
duke@435 3495 Register hdr = op->hdr_opr()->as_register();
duke@435 3496 Register lock = op->lock_opr()->as_register();
duke@435 3497 if (!UseFastLocking) {
duke@435 3498 __ jmp(*op->stub()->entry());
duke@435 3499 } else if (op->code() == lir_lock) {
duke@435 3500 Register scratch = noreg;
duke@435 3501 if (UseBiasedLocking) {
duke@435 3502 scratch = op->scratch_opr()->as_register();
duke@435 3503 }
duke@435 3504 assert(BasicLock::displaced_header_offset_in_bytes() == 0, "lock_reg must point to the displaced header");
duke@435 3505 // add debug info for NullPointerException only if one is possible
duke@435 3506 int null_check_offset = __ lock_object(hdr, obj, lock, scratch, *op->stub()->entry());
duke@435 3507 if (op->info() != NULL) {
duke@435 3508 add_debug_info_for_null_check(null_check_offset, op->info());
duke@435 3509 }
duke@435 3510 // done
duke@435 3511 } else if (op->code() == lir_unlock) {
duke@435 3512 assert(BasicLock::displaced_header_offset_in_bytes() == 0, "lock_reg must point to the displaced header");
duke@435 3513 __ unlock_object(hdr, obj, lock, *op->stub()->entry());
duke@435 3514 } else {
duke@435 3515 Unimplemented();
duke@435 3516 }
duke@435 3517 __ bind(*op->stub()->continuation());
duke@435 3518 }
duke@435 3519
duke@435 3520
duke@435 3521 void LIR_Assembler::emit_profile_call(LIR_OpProfileCall* op) {
duke@435 3522 ciMethod* method = op->profiled_method();
duke@435 3523 int bci = op->profiled_bci();
twisti@3969 3524 ciMethod* callee = op->profiled_callee();
duke@435 3525
duke@435 3526 // Update counter for all call types
iveresov@2349 3527 ciMethodData* md = method->method_data_or_null();
iveresov@2349 3528 assert(md != NULL, "Sanity");
duke@435 3529 ciProfileData* data = md->bci_to_data(bci);
duke@435 3530 assert(data->is_CounterData(), "need CounterData for calls");
duke@435 3531 assert(op->mdo()->is_single_cpu(), "mdo must be allocated");
duke@435 3532 Register mdo = op->mdo()->as_register();
coleenp@4037 3533 __ mov_metadata(mdo, md->constant_encoding());
duke@435 3534 Address counter_addr(mdo, md->byte_offset_of_slot(data, CounterData::count_offset()));
duke@435 3535 Bytecodes::Code bc = method->java_code_at_bci(bci);
twisti@3969 3536 const bool callee_is_static = callee->is_loaded() && callee->is_static();
duke@435 3537 // Perform additional virtual call profiling for invokevirtual and
duke@435 3538 // invokeinterface bytecodes
duke@435 3539 if ((bc == Bytecodes::_invokevirtual || bc == Bytecodes::_invokeinterface) &&
twisti@3969 3540 !callee_is_static && // required for optimized MH invokes
iveresov@2138 3541 C1ProfileVirtualCalls) {
duke@435 3542 assert(op->recv()->is_single_cpu(), "recv must be allocated");
duke@435 3543 Register recv = op->recv()->as_register();
duke@435 3544 assert_different_registers(mdo, recv);
duke@435 3545 assert(data->is_VirtualCallData(), "need VirtualCallData for virtual calls");
duke@435 3546 ciKlass* known_klass = op->known_holder();
iveresov@2138 3547 if (C1OptimizeVirtualCallProfiling && known_klass != NULL) {
duke@435 3548 // We know the type that will be seen at this call site; we can
coleenp@4037 3549 // statically update the MethodData* rather than needing to do
duke@435 3550 // dynamic tests on the receiver type
duke@435 3551
duke@435 3552 // NOTE: we should probably put a lock around this search to
duke@435 3553 // avoid collisions by concurrent compilations
duke@435 3554 ciVirtualCallData* vc_data = (ciVirtualCallData*) data;
duke@435 3555 uint i;
duke@435 3556 for (i = 0; i < VirtualCallData::row_limit(); i++) {
duke@435 3557 ciKlass* receiver = vc_data->receiver(i);
duke@435 3558 if (known_klass->equals(receiver)) {
duke@435 3559 Address data_addr(mdo, md->byte_offset_of_slot(data, VirtualCallData::receiver_count_offset(i)));
iveresov@2138 3560 __ addptr(data_addr, DataLayout::counter_increment);
duke@435 3561 return;
duke@435 3562 }
duke@435 3563 }
duke@435 3564
duke@435 3565 // Receiver type not found in profile data; select an empty slot
duke@435 3566
duke@435 3567 // Note that this is less efficient than it should be because it
duke@435 3568 // always does a write to the receiver part of the
duke@435 3569 // VirtualCallData rather than just the first time
duke@435 3570 for (i = 0; i < VirtualCallData::row_limit(); i++) {
duke@435 3571 ciKlass* receiver = vc_data->receiver(i);
duke@435 3572 if (receiver == NULL) {
duke@435 3573 Address recv_addr(mdo, md->byte_offset_of_slot(data, VirtualCallData::receiver_offset(i)));
coleenp@4037 3574 __ mov_metadata(recv_addr, known_klass->constant_encoding());
duke@435 3575 Address data_addr(mdo, md->byte_offset_of_slot(data, VirtualCallData::receiver_count_offset(i)));
iveresov@2138 3576 __ addptr(data_addr, DataLayout::counter_increment);
duke@435 3577 return;
duke@435 3578 }
duke@435 3579 }
duke@435 3580 } else {
iveresov@2344 3581 __ load_klass(recv, recv);
duke@435 3582 Label update_done;
iveresov@2138 3583 type_profile_helper(mdo, md, data, recv, &update_done);
kvn@1641 3584 // Receiver did not match any saved receiver and there is no empty row for it.
kvn@1686 3585 // Increment total counter to indicate polymorphic case.
iveresov@2138 3586 __ addptr(counter_addr, DataLayout::counter_increment);
duke@435 3587
duke@435 3588 __ bind(update_done);
duke@435 3589 }
kvn@1641 3590 } else {
kvn@1641 3591 // Static call
iveresov@2138 3592 __ addptr(counter_addr, DataLayout::counter_increment);
duke@435 3593 }
duke@435 3594 }
duke@435 3595
duke@435 3596 void LIR_Assembler::emit_delay(LIR_OpDelay*) {
duke@435 3597 Unimplemented();
duke@435 3598 }
duke@435 3599
duke@435 3600
duke@435 3601 void LIR_Assembler::monitor_address(int monitor_no, LIR_Opr dst) {
never@739 3602 __ lea(dst->as_register(), frame_map()->address_for_monitor_lock(monitor_no));
duke@435 3603 }
duke@435 3604
duke@435 3605
duke@435 3606 void LIR_Assembler::align_backward_branch_target() {
duke@435 3607 __ align(BytesPerWord);
duke@435 3608 }
duke@435 3609
duke@435 3610
duke@435 3611 void LIR_Assembler::negate(LIR_Opr left, LIR_Opr dest) {
duke@435 3612 if (left->is_single_cpu()) {
duke@435 3613 __ negl(left->as_register());
duke@435 3614 move_regs(left->as_register(), dest->as_register());
duke@435 3615
duke@435 3616 } else if (left->is_double_cpu()) {
duke@435 3617 Register lo = left->as_register_lo();
never@739 3618 #ifdef _LP64
never@739 3619 Register dst = dest->as_register_lo();
never@739 3620 __ movptr(dst, lo);
never@739 3621 __ negptr(dst);
never@739 3622 #else
duke@435 3623 Register hi = left->as_register_hi();
duke@435 3624 __ lneg(hi, lo);
duke@435 3625 if (dest->as_register_lo() == hi) {
duke@435 3626 assert(dest->as_register_hi() != lo, "destroying register");
duke@435 3627 move_regs(hi, dest->as_register_hi());
duke@435 3628 move_regs(lo, dest->as_register_lo());
duke@435 3629 } else {
duke@435 3630 move_regs(lo, dest->as_register_lo());
duke@435 3631 move_regs(hi, dest->as_register_hi());
duke@435 3632 }
never@739 3633 #endif // _LP64
duke@435 3634
duke@435 3635 } else if (dest->is_single_xmm()) {
duke@435 3636 if (left->as_xmm_float_reg() != dest->as_xmm_float_reg()) {
duke@435 3637 __ movflt(dest->as_xmm_float_reg(), left->as_xmm_float_reg());
duke@435 3638 }
duke@435 3639 __ xorps(dest->as_xmm_float_reg(),
duke@435 3640 ExternalAddress((address)float_signflip_pool));
duke@435 3641
duke@435 3642 } else if (dest->is_double_xmm()) {
duke@435 3643 if (left->as_xmm_double_reg() != dest->as_xmm_double_reg()) {
duke@435 3644 __ movdbl(dest->as_xmm_double_reg(), left->as_xmm_double_reg());
duke@435 3645 }
duke@435 3646 __ xorpd(dest->as_xmm_double_reg(),
duke@435 3647 ExternalAddress((address)double_signflip_pool));
duke@435 3648
duke@435 3649 } else if (left->is_single_fpu() || left->is_double_fpu()) {
duke@435 3650 assert(left->fpu() == 0, "arg must be on TOS");
duke@435 3651 assert(dest->fpu() == 0, "dest must be TOS");
duke@435 3652 __ fchs();
duke@435 3653
duke@435 3654 } else {
duke@435 3655 ShouldNotReachHere();
duke@435 3656 }
duke@435 3657 }
duke@435 3658
duke@435 3659
duke@435 3660 void LIR_Assembler::leal(LIR_Opr addr, LIR_Opr dest) {
duke@435 3661 assert(addr->is_address() && dest->is_register(), "check");
never@739 3662 Register reg;
never@739 3663 reg = dest->as_pointer_register();
never@739 3664 __ lea(reg, as_Address(addr->as_address_ptr()));
duke@435 3665 }
duke@435 3666
duke@435 3667
duke@435 3668
duke@435 3669 void LIR_Assembler::rt_call(LIR_Opr result, address dest, const LIR_OprList* args, LIR_Opr tmp, CodeEmitInfo* info) {
duke@435 3670 assert(!tmp->is_valid(), "don't need temporary");
duke@435 3671 __ call(RuntimeAddress(dest));
duke@435 3672 if (info != NULL) {
duke@435 3673 add_call_info_here(info);
duke@435 3674 }
duke@435 3675 }
duke@435 3676
duke@435 3677
duke@435 3678 void LIR_Assembler::volatile_move_op(LIR_Opr src, LIR_Opr dest, BasicType type, CodeEmitInfo* info) {
duke@435 3679 assert(type == T_LONG, "only for volatile long fields");
duke@435 3680
duke@435 3681 if (info != NULL) {
duke@435 3682 add_debug_info_for_null_check_here(info);
duke@435 3683 }
duke@435 3684
duke@435 3685 if (src->is_double_xmm()) {
duke@435 3686 if (dest->is_double_cpu()) {
never@739 3687 #ifdef _LP64
never@739 3688 __ movdq(dest->as_register_lo(), src->as_xmm_double_reg());
never@739 3689 #else
never@739 3690 __ movdl(dest->as_register_lo(), src->as_xmm_double_reg());
duke@435 3691 __ psrlq(src->as_xmm_double_reg(), 32);
never@739 3692 __ movdl(dest->as_register_hi(), src->as_xmm_double_reg());
never@739 3693 #endif // _LP64
duke@435 3694 } else if (dest->is_double_stack()) {
duke@435 3695 __ movdbl(frame_map()->address_for_slot(dest->double_stack_ix()), src->as_xmm_double_reg());
duke@435 3696 } else if (dest->is_address()) {
duke@435 3697 __ movdbl(as_Address(dest->as_address_ptr()), src->as_xmm_double_reg());
duke@435 3698 } else {
duke@435 3699 ShouldNotReachHere();
duke@435 3700 }
duke@435 3701
duke@435 3702 } else if (dest->is_double_xmm()) {
duke@435 3703 if (src->is_double_stack()) {
duke@435 3704 __ movdbl(dest->as_xmm_double_reg(), frame_map()->address_for_slot(src->double_stack_ix()));
duke@435 3705 } else if (src->is_address()) {
duke@435 3706 __ movdbl(dest->as_xmm_double_reg(), as_Address(src->as_address_ptr()));
duke@435 3707 } else {
duke@435 3708 ShouldNotReachHere();
duke@435 3709 }
duke@435 3710
duke@435 3711 } else if (src->is_double_fpu()) {
duke@435 3712 assert(src->fpu_regnrLo() == 0, "must be TOS");
duke@435 3713 if (dest->is_double_stack()) {
duke@435 3714 __ fistp_d(frame_map()->address_for_slot(dest->double_stack_ix()));
duke@435 3715 } else if (dest->is_address()) {
duke@435 3716 __ fistp_d(as_Address(dest->as_address_ptr()));
duke@435 3717 } else {
duke@435 3718 ShouldNotReachHere();
duke@435 3719 }
duke@435 3720
duke@435 3721 } else if (dest->is_double_fpu()) {
duke@435 3722 assert(dest->fpu_regnrLo() == 0, "must be TOS");
duke@435 3723 if (src->is_double_stack()) {
duke@435 3724 __ fild_d(frame_map()->address_for_slot(src->double_stack_ix()));
duke@435 3725 } else if (src->is_address()) {
duke@435 3726 __ fild_d(as_Address(src->as_address_ptr()));
duke@435 3727 } else {
duke@435 3728 ShouldNotReachHere();
duke@435 3729 }
duke@435 3730 } else {
duke@435 3731 ShouldNotReachHere();
duke@435 3732 }
duke@435 3733 }
duke@435 3734
duke@435 3735
duke@435 3736 void LIR_Assembler::membar() {
never@739 3737 // QQQ sparc TSO uses this,
never@739 3738 __ membar( Assembler::Membar_mask_bits(Assembler::StoreLoad));
duke@435 3739 }
duke@435 3740
duke@435 3741 void LIR_Assembler::membar_acquire() {
duke@435 3742 // No x86 machines currently require load fences
duke@435 3743 // __ load_fence();
duke@435 3744 }
duke@435 3745
duke@435 3746 void LIR_Assembler::membar_release() {
duke@435 3747 // No x86 machines currently require store fences
duke@435 3748 // __ store_fence();
duke@435 3749 }
duke@435 3750
jiangli@3592 3751 void LIR_Assembler::membar_loadload() {
jiangli@3592 3752 // no-op
jiangli@3592 3753 //__ membar(Assembler::Membar_mask_bits(Assembler::loadload));
jiangli@3592 3754 }
jiangli@3592 3755
jiangli@3592 3756 void LIR_Assembler::membar_storestore() {
jiangli@3592 3757 // no-op
jiangli@3592 3758 //__ membar(Assembler::Membar_mask_bits(Assembler::storestore));
jiangli@3592 3759 }
jiangli@3592 3760
jiangli@3592 3761 void LIR_Assembler::membar_loadstore() {
jiangli@3592 3762 // no-op
jiangli@3592 3763 //__ membar(Assembler::Membar_mask_bits(Assembler::loadstore));
jiangli@3592 3764 }
jiangli@3592 3765
jiangli@3592 3766 void LIR_Assembler::membar_storeload() {
jiangli@3592 3767 __ membar(Assembler::Membar_mask_bits(Assembler::StoreLoad));
jiangli@3592 3768 }
jiangli@3592 3769
duke@435 3770 void LIR_Assembler::get_thread(LIR_Opr result_reg) {
duke@435 3771 assert(result_reg->is_register(), "check");
never@739 3772 #ifdef _LP64
never@739 3773 // __ get_thread(result_reg->as_register_lo());
never@739 3774 __ mov(result_reg->as_register(), r15_thread);
never@739 3775 #else
duke@435 3776 __ get_thread(result_reg->as_register());
never@739 3777 #endif // _LP64
duke@435 3778 }
duke@435 3779
duke@435 3780
duke@435 3781 void LIR_Assembler::peephole(LIR_List*) {
duke@435 3782 // do nothing for now
duke@435 3783 }
duke@435 3784
duke@435 3785
duke@435 3786 #undef __

mercurial