src/cpu/sparc/vm/assembler_sparc.cpp

Tue, 14 Jun 2011 14:41:33 -0700

author
never
date
Tue, 14 Jun 2011 14:41:33 -0700
changeset 2954
f8c9417e3571
parent 2950
cba7b5c2d53f
child 3037
3d42f82cd811
permissions
-rw-r--r--

7052219: JSR 292: Crash in ~BufferBlob::MethodHandles adapters
Reviewed-by: twisti, kvn, jrose

duke@435 1 /*
phh@2423 2 * Copyright (c) 1997, 2011, Oracle and/or its affiliates. All rights reserved.
duke@435 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
duke@435 4 *
duke@435 5 * This code is free software; you can redistribute it and/or modify it
duke@435 6 * under the terms of the GNU General Public License version 2 only, as
duke@435 7 * published by the Free Software Foundation.
duke@435 8 *
duke@435 9 * This code is distributed in the hope that it will be useful, but WITHOUT
duke@435 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
duke@435 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
duke@435 12 * version 2 for more details (a copy is included in the LICENSE file that
duke@435 13 * accompanied this code).
duke@435 14 *
duke@435 15 * You should have received a copy of the GNU General Public License version
duke@435 16 * 2 along with this work; if not, write to the Free Software Foundation,
duke@435 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
duke@435 18 *
trims@1907 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
trims@1907 20 * or visit www.oracle.com if you need additional information or have any
trims@1907 21 * questions.
duke@435 22 *
duke@435 23 */
duke@435 24
stefank@2314 25 #include "precompiled.hpp"
twisti@2399 26 #include "asm/assembler.hpp"
stefank@2314 27 #include "assembler_sparc.inline.hpp"
stefank@2314 28 #include "gc_interface/collectedHeap.inline.hpp"
stefank@2314 29 #include "interpreter/interpreter.hpp"
stefank@2314 30 #include "memory/cardTableModRefBS.hpp"
stefank@2314 31 #include "memory/resourceArea.hpp"
stefank@2314 32 #include "prims/methodHandles.hpp"
stefank@2314 33 #include "runtime/biasedLocking.hpp"
stefank@2314 34 #include "runtime/interfaceSupport.hpp"
stefank@2314 35 #include "runtime/objectMonitor.hpp"
stefank@2314 36 #include "runtime/os.hpp"
stefank@2314 37 #include "runtime/sharedRuntime.hpp"
stefank@2314 38 #include "runtime/stubRoutines.hpp"
stefank@2314 39 #ifndef SERIALGC
stefank@2314 40 #include "gc_implementation/g1/g1CollectedHeap.inline.hpp"
stefank@2314 41 #include "gc_implementation/g1/g1SATBCardTableModRefBS.hpp"
stefank@2314 42 #include "gc_implementation/g1/heapRegion.hpp"
stefank@2314 43 #endif
duke@435 44
never@2950 45 #ifdef PRODUCT
never@2950 46 #define BLOCK_COMMENT(str) /* nothing */
never@2950 47 #else
never@2950 48 #define BLOCK_COMMENT(str) block_comment(str)
never@2950 49 #endif
never@2950 50
twisti@1162 51 // Convert the raw encoding form into the form expected by the
twisti@1162 52 // constructor for Address.
twisti@1162 53 Address Address::make_raw(int base, int index, int scale, int disp, bool disp_is_oop) {
twisti@1162 54 assert(scale == 0, "not supported");
twisti@1162 55 RelocationHolder rspec;
twisti@1162 56 if (disp_is_oop) {
twisti@1162 57 rspec = Relocation::spec_simple(relocInfo::oop_type);
duke@435 58 }
twisti@1162 59
twisti@1162 60 Register rindex = as_Register(index);
twisti@1162 61 if (rindex != G0) {
twisti@1162 62 Address madr(as_Register(base), rindex);
twisti@1162 63 madr._rspec = rspec;
twisti@1162 64 return madr;
twisti@1162 65 } else {
twisti@1162 66 Address madr(as_Register(base), disp);
twisti@1162 67 madr._rspec = rspec;
twisti@1162 68 return madr;
twisti@1162 69 }
twisti@1162 70 }
twisti@1162 71
twisti@1162 72 Address Argument::address_in_frame() const {
twisti@1162 73 // Warning: In LP64 mode disp will occupy more than 10 bits, but
twisti@1162 74 // op codes such as ld or ldx, only access disp() to get
twisti@1162 75 // their simm13 argument.
twisti@1162 76 int disp = ((_number - Argument::n_register_parameters + frame::memory_parameter_word_sp_offset) * BytesPerWord) + STACK_BIAS;
twisti@1162 77 if (is_in())
twisti@1162 78 return Address(FP, disp); // In argument.
twisti@1162 79 else
twisti@1162 80 return Address(SP, disp); // Out argument.
duke@435 81 }
duke@435 82
duke@435 83 static const char* argumentNames[][2] = {
duke@435 84 {"A0","P0"}, {"A1","P1"}, {"A2","P2"}, {"A3","P3"}, {"A4","P4"},
duke@435 85 {"A5","P5"}, {"A6","P6"}, {"A7","P7"}, {"A8","P8"}, {"A9","P9"},
duke@435 86 {"A(n>9)","P(n>9)"}
duke@435 87 };
duke@435 88
duke@435 89 const char* Argument::name() const {
duke@435 90 int nofArgs = sizeof argumentNames / sizeof argumentNames[0];
duke@435 91 int num = number();
duke@435 92 if (num >= nofArgs) num = nofArgs - 1;
duke@435 93 return argumentNames[num][is_in() ? 1 : 0];
duke@435 94 }
duke@435 95
duke@435 96 void Assembler::print_instruction(int inst) {
duke@435 97 const char* s;
duke@435 98 switch (inv_op(inst)) {
duke@435 99 default: s = "????"; break;
duke@435 100 case call_op: s = "call"; break;
duke@435 101 case branch_op:
duke@435 102 switch (inv_op2(inst)) {
duke@435 103 case bpr_op2: s = "bpr"; break;
duke@435 104 case fb_op2: s = "fb"; break;
duke@435 105 case fbp_op2: s = "fbp"; break;
duke@435 106 case br_op2: s = "br"; break;
duke@435 107 case bp_op2: s = "bp"; break;
duke@435 108 case cb_op2: s = "cb"; break;
duke@435 109 default: s = "????"; break;
duke@435 110 }
duke@435 111 }
duke@435 112 ::tty->print("%s", s);
duke@435 113 }
duke@435 114
duke@435 115
duke@435 116 // Patch instruction inst at offset inst_pos to refer to dest_pos
duke@435 117 // and return the resulting instruction.
duke@435 118 // We should have pcs, not offsets, but since all is relative, it will work out
duke@435 119 // OK.
duke@435 120 int Assembler::patched_branch(int dest_pos, int inst, int inst_pos) {
duke@435 121
duke@435 122 int m; // mask for displacement field
duke@435 123 int v; // new value for displacement field
duke@435 124 const int word_aligned_ones = -4;
duke@435 125 switch (inv_op(inst)) {
duke@435 126 default: ShouldNotReachHere();
duke@435 127 case call_op: m = wdisp(word_aligned_ones, 0, 30); v = wdisp(dest_pos, inst_pos, 30); break;
duke@435 128 case branch_op:
duke@435 129 switch (inv_op2(inst)) {
duke@435 130 case bpr_op2: m = wdisp16(word_aligned_ones, 0); v = wdisp16(dest_pos, inst_pos); break;
duke@435 131 case fbp_op2: m = wdisp( word_aligned_ones, 0, 19); v = wdisp( dest_pos, inst_pos, 19); break;
duke@435 132 case bp_op2: m = wdisp( word_aligned_ones, 0, 19); v = wdisp( dest_pos, inst_pos, 19); break;
duke@435 133 case fb_op2: m = wdisp( word_aligned_ones, 0, 22); v = wdisp( dest_pos, inst_pos, 22); break;
duke@435 134 case br_op2: m = wdisp( word_aligned_ones, 0, 22); v = wdisp( dest_pos, inst_pos, 22); break;
duke@435 135 case cb_op2: m = wdisp( word_aligned_ones, 0, 22); v = wdisp( dest_pos, inst_pos, 22); break;
duke@435 136 default: ShouldNotReachHere();
duke@435 137 }
duke@435 138 }
duke@435 139 return inst & ~m | v;
duke@435 140 }
duke@435 141
duke@435 142 // Return the offset of the branch destionation of instruction inst
duke@435 143 // at offset pos.
duke@435 144 // Should have pcs, but since all is relative, it works out.
duke@435 145 int Assembler::branch_destination(int inst, int pos) {
duke@435 146 int r;
duke@435 147 switch (inv_op(inst)) {
duke@435 148 default: ShouldNotReachHere();
duke@435 149 case call_op: r = inv_wdisp(inst, pos, 30); break;
duke@435 150 case branch_op:
duke@435 151 switch (inv_op2(inst)) {
duke@435 152 case bpr_op2: r = inv_wdisp16(inst, pos); break;
duke@435 153 case fbp_op2: r = inv_wdisp( inst, pos, 19); break;
duke@435 154 case bp_op2: r = inv_wdisp( inst, pos, 19); break;
duke@435 155 case fb_op2: r = inv_wdisp( inst, pos, 22); break;
duke@435 156 case br_op2: r = inv_wdisp( inst, pos, 22); break;
duke@435 157 case cb_op2: r = inv_wdisp( inst, pos, 22); break;
duke@435 158 default: ShouldNotReachHere();
duke@435 159 }
duke@435 160 }
duke@435 161 return r;
duke@435 162 }
duke@435 163
duke@435 164 int AbstractAssembler::code_fill_byte() {
duke@435 165 return 0x00; // illegal instruction 0x00000000
duke@435 166 }
duke@435 167
ysr@777 168 Assembler::Condition Assembler::reg_cond_to_cc_cond(Assembler::RCondition in) {
ysr@777 169 switch (in) {
ysr@777 170 case rc_z: return equal;
ysr@777 171 case rc_lez: return lessEqual;
ysr@777 172 case rc_lz: return less;
ysr@777 173 case rc_nz: return notEqual;
ysr@777 174 case rc_gz: return greater;
ysr@777 175 case rc_gez: return greaterEqual;
ysr@777 176 default:
ysr@777 177 ShouldNotReachHere();
ysr@777 178 }
ysr@777 179 return equal;
ysr@777 180 }
ysr@777 181
duke@435 182 // Generate a bunch 'o stuff (including v9's
duke@435 183 #ifndef PRODUCT
duke@435 184 void Assembler::test_v9() {
duke@435 185 add( G0, G1, G2 );
duke@435 186 add( G3, 0, G4 );
duke@435 187
duke@435 188 addcc( G5, G6, G7 );
duke@435 189 addcc( I0, 1, I1 );
duke@435 190 addc( I2, I3, I4 );
duke@435 191 addc( I5, -1, I6 );
duke@435 192 addccc( I7, L0, L1 );
duke@435 193 addccc( L2, (1 << 12) - 2, L3 );
duke@435 194
duke@435 195 Label lbl1, lbl2, lbl3;
duke@435 196
duke@435 197 bind(lbl1);
duke@435 198
duke@435 199 bpr( rc_z, true, pn, L4, pc(), relocInfo::oop_type );
duke@435 200 delayed()->nop();
duke@435 201 bpr( rc_lez, false, pt, L5, lbl1);
duke@435 202 delayed()->nop();
duke@435 203
duke@435 204 fb( f_never, true, pc() + 4, relocInfo::none);
duke@435 205 delayed()->nop();
duke@435 206 fb( f_notEqual, false, lbl2 );
duke@435 207 delayed()->nop();
duke@435 208
duke@435 209 fbp( f_notZero, true, fcc0, pn, pc() - 4, relocInfo::none);
duke@435 210 delayed()->nop();
duke@435 211 fbp( f_lessOrGreater, false, fcc1, pt, lbl3 );
duke@435 212 delayed()->nop();
duke@435 213
duke@435 214 br( equal, true, pc() + 1024, relocInfo::none);
duke@435 215 delayed()->nop();
duke@435 216 br( lessEqual, false, lbl1 );
duke@435 217 delayed()->nop();
duke@435 218 br( never, false, lbl1 );
duke@435 219 delayed()->nop();
duke@435 220
duke@435 221 bp( less, true, icc, pn, pc(), relocInfo::none);
duke@435 222 delayed()->nop();
duke@435 223 bp( lessEqualUnsigned, false, xcc, pt, lbl2 );
duke@435 224 delayed()->nop();
duke@435 225
duke@435 226 call( pc(), relocInfo::none);
duke@435 227 delayed()->nop();
duke@435 228 call( lbl3 );
duke@435 229 delayed()->nop();
duke@435 230
duke@435 231
duke@435 232 casa( L6, L7, O0 );
duke@435 233 casxa( O1, O2, O3, 0 );
duke@435 234
duke@435 235 udiv( O4, O5, O7 );
duke@435 236 udiv( G0, (1 << 12) - 1, G1 );
duke@435 237 sdiv( G1, G2, G3 );
duke@435 238 sdiv( G4, -((1 << 12) - 1), G5 );
duke@435 239 udivcc( G6, G7, I0 );
duke@435 240 udivcc( I1, -((1 << 12) - 2), I2 );
duke@435 241 sdivcc( I3, I4, I5 );
duke@435 242 sdivcc( I6, -((1 << 12) - 0), I7 );
duke@435 243
duke@435 244 done();
duke@435 245 retry();
duke@435 246
duke@435 247 fadd( FloatRegisterImpl::S, F0, F1, F2 );
duke@435 248 fsub( FloatRegisterImpl::D, F34, F0, F62 );
duke@435 249
duke@435 250 fcmp( FloatRegisterImpl::Q, fcc0, F0, F60);
duke@435 251 fcmpe( FloatRegisterImpl::S, fcc1, F31, F30);
duke@435 252
duke@435 253 ftox( FloatRegisterImpl::D, F2, F4 );
duke@435 254 ftoi( FloatRegisterImpl::Q, F4, F8 );
duke@435 255
duke@435 256 ftof( FloatRegisterImpl::S, FloatRegisterImpl::Q, F3, F12 );
duke@435 257
duke@435 258 fxtof( FloatRegisterImpl::S, F4, F5 );
duke@435 259 fitof( FloatRegisterImpl::D, F6, F8 );
duke@435 260
duke@435 261 fmov( FloatRegisterImpl::Q, F16, F20 );
duke@435 262 fneg( FloatRegisterImpl::S, F6, F7 );
duke@435 263 fabs( FloatRegisterImpl::D, F10, F12 );
duke@435 264
duke@435 265 fmul( FloatRegisterImpl::Q, F24, F28, F32 );
duke@435 266 fmul( FloatRegisterImpl::S, FloatRegisterImpl::D, F8, F9, F14 );
duke@435 267 fdiv( FloatRegisterImpl::S, F10, F11, F12 );
duke@435 268
duke@435 269 fsqrt( FloatRegisterImpl::S, F13, F14 );
duke@435 270
duke@435 271 flush( L0, L1 );
duke@435 272 flush( L2, -1 );
duke@435 273
duke@435 274 flushw();
duke@435 275
duke@435 276 illtrap( (1 << 22) - 2);
duke@435 277
duke@435 278 impdep1( 17, (1 << 19) - 1 );
duke@435 279 impdep2( 3, 0 );
duke@435 280
duke@435 281 jmpl( L3, L4, L5 );
duke@435 282 delayed()->nop();
duke@435 283 jmpl( L6, -1, L7, Relocation::spec_simple(relocInfo::none));
duke@435 284 delayed()->nop();
duke@435 285
duke@435 286
duke@435 287 ldf( FloatRegisterImpl::S, O0, O1, F15 );
duke@435 288 ldf( FloatRegisterImpl::D, O2, -1, F14 );
duke@435 289
duke@435 290
duke@435 291 ldfsr( O3, O4 );
duke@435 292 ldfsr( O5, -1 );
duke@435 293 ldxfsr( O6, O7 );
duke@435 294 ldxfsr( I0, -1 );
duke@435 295
duke@435 296 ldfa( FloatRegisterImpl::D, I1, I2, 1, F16 );
duke@435 297 ldfa( FloatRegisterImpl::Q, I3, -1, F36 );
duke@435 298
duke@435 299 ldsb( I4, I5, I6 );
duke@435 300 ldsb( I7, -1, G0 );
duke@435 301 ldsh( G1, G3, G4 );
duke@435 302 ldsh( G5, -1, G6 );
duke@435 303 ldsw( G7, L0, L1 );
duke@435 304 ldsw( L2, -1, L3 );
duke@435 305 ldub( L4, L5, L6 );
duke@435 306 ldub( L7, -1, O0 );
duke@435 307 lduh( O1, O2, O3 );
duke@435 308 lduh( O4, -1, O5 );
duke@435 309 lduw( O6, O7, G0 );
duke@435 310 lduw( G1, -1, G2 );
duke@435 311 ldx( G3, G4, G5 );
duke@435 312 ldx( G6, -1, G7 );
duke@435 313 ldd( I0, I1, I2 );
duke@435 314 ldd( I3, -1, I4 );
duke@435 315
duke@435 316 ldsba( I5, I6, 2, I7 );
duke@435 317 ldsba( L0, -1, L1 );
duke@435 318 ldsha( L2, L3, 3, L4 );
duke@435 319 ldsha( L5, -1, L6 );
duke@435 320 ldswa( L7, O0, (1 << 8) - 1, O1 );
duke@435 321 ldswa( O2, -1, O3 );
duke@435 322 lduba( O4, O5, 0, O6 );
duke@435 323 lduba( O7, -1, I0 );
duke@435 324 lduha( I1, I2, 1, I3 );
duke@435 325 lduha( I4, -1, I5 );
duke@435 326 lduwa( I6, I7, 2, L0 );
duke@435 327 lduwa( L1, -1, L2 );
duke@435 328 ldxa( L3, L4, 3, L5 );
duke@435 329 ldxa( L6, -1, L7 );
duke@435 330 ldda( G0, G1, 4, G2 );
duke@435 331 ldda( G3, -1, G4 );
duke@435 332
duke@435 333 ldstub( G5, G6, G7 );
duke@435 334 ldstub( O0, -1, O1 );
duke@435 335
duke@435 336 ldstuba( O2, O3, 5, O4 );
duke@435 337 ldstuba( O5, -1, O6 );
duke@435 338
duke@435 339 and3( I0, L0, O0 );
duke@435 340 and3( G7, -1, O7 );
duke@435 341 andcc( L2, I2, G2 );
duke@435 342 andcc( L4, -1, G4 );
duke@435 343 andn( I5, I6, I7 );
duke@435 344 andn( I6, -1, I7 );
duke@435 345 andncc( I5, I6, I7 );
duke@435 346 andncc( I7, -1, I6 );
duke@435 347 or3( I5, I6, I7 );
duke@435 348 or3( I7, -1, I6 );
duke@435 349 orcc( I5, I6, I7 );
duke@435 350 orcc( I7, -1, I6 );
duke@435 351 orn( I5, I6, I7 );
duke@435 352 orn( I7, -1, I6 );
duke@435 353 orncc( I5, I6, I7 );
duke@435 354 orncc( I7, -1, I6 );
duke@435 355 xor3( I5, I6, I7 );
duke@435 356 xor3( I7, -1, I6 );
duke@435 357 xorcc( I5, I6, I7 );
duke@435 358 xorcc( I7, -1, I6 );
duke@435 359 xnor( I5, I6, I7 );
duke@435 360 xnor( I7, -1, I6 );
duke@435 361 xnorcc( I5, I6, I7 );
duke@435 362 xnorcc( I7, -1, I6 );
duke@435 363
duke@435 364 membar( Membar_mask_bits(StoreStore | LoadStore | StoreLoad | LoadLoad | Sync | MemIssue | Lookaside ) );
duke@435 365 membar( StoreStore );
duke@435 366 membar( LoadStore );
duke@435 367 membar( StoreLoad );
duke@435 368 membar( LoadLoad );
duke@435 369 membar( Sync );
duke@435 370 membar( MemIssue );
duke@435 371 membar( Lookaside );
duke@435 372
duke@435 373 fmov( FloatRegisterImpl::S, f_ordered, true, fcc2, F16, F17 );
duke@435 374 fmov( FloatRegisterImpl::D, rc_lz, L5, F18, F20 );
duke@435 375
duke@435 376 movcc( overflowClear, false, icc, I6, L4 );
duke@435 377 movcc( f_unorderedOrEqual, true, fcc2, (1 << 10) - 1, O0 );
duke@435 378
duke@435 379 movr( rc_nz, I5, I6, I7 );
duke@435 380 movr( rc_gz, L1, -1, L2 );
duke@435 381
duke@435 382 mulx( I5, I6, I7 );
duke@435 383 mulx( I7, -1, I6 );
duke@435 384 sdivx( I5, I6, I7 );
duke@435 385 sdivx( I7, -1, I6 );
duke@435 386 udivx( I5, I6, I7 );
duke@435 387 udivx( I7, -1, I6 );
duke@435 388
duke@435 389 umul( I5, I6, I7 );
duke@435 390 umul( I7, -1, I6 );
duke@435 391 smul( I5, I6, I7 );
duke@435 392 smul( I7, -1, I6 );
duke@435 393 umulcc( I5, I6, I7 );
duke@435 394 umulcc( I7, -1, I6 );
duke@435 395 smulcc( I5, I6, I7 );
duke@435 396 smulcc( I7, -1, I6 );
duke@435 397
duke@435 398 mulscc( I5, I6, I7 );
duke@435 399 mulscc( I7, -1, I6 );
duke@435 400
duke@435 401 nop();
duke@435 402
duke@435 403
duke@435 404 popc( G0, G1);
duke@435 405 popc( -1, G2);
duke@435 406
duke@435 407 prefetch( L1, L2, severalReads );
duke@435 408 prefetch( L3, -1, oneRead );
duke@435 409 prefetcha( O3, O2, 6, severalWritesAndPossiblyReads );
duke@435 410 prefetcha( G2, -1, oneWrite );
duke@435 411
duke@435 412 rett( I7, I7);
duke@435 413 delayed()->nop();
duke@435 414 rett( G0, -1, relocInfo::none);
duke@435 415 delayed()->nop();
duke@435 416
duke@435 417 save( I5, I6, I7 );
duke@435 418 save( I7, -1, I6 );
duke@435 419 restore( I5, I6, I7 );
duke@435 420 restore( I7, -1, I6 );
duke@435 421
duke@435 422 saved();
duke@435 423 restored();
duke@435 424
duke@435 425 sethi( 0xaaaaaaaa, I3, Relocation::spec_simple(relocInfo::none));
duke@435 426
duke@435 427 sll( I5, I6, I7 );
duke@435 428 sll( I7, 31, I6 );
duke@435 429 srl( I5, I6, I7 );
duke@435 430 srl( I7, 0, I6 );
duke@435 431 sra( I5, I6, I7 );
duke@435 432 sra( I7, 30, I6 );
duke@435 433 sllx( I5, I6, I7 );
duke@435 434 sllx( I7, 63, I6 );
duke@435 435 srlx( I5, I6, I7 );
duke@435 436 srlx( I7, 0, I6 );
duke@435 437 srax( I5, I6, I7 );
duke@435 438 srax( I7, 62, I6 );
duke@435 439
duke@435 440 sir( -1 );
duke@435 441
duke@435 442 stbar();
duke@435 443
duke@435 444 stf( FloatRegisterImpl::Q, F40, G0, I7 );
duke@435 445 stf( FloatRegisterImpl::S, F18, I3, -1 );
duke@435 446
duke@435 447 stfsr( L1, L2 );
duke@435 448 stfsr( I7, -1 );
duke@435 449 stxfsr( I6, I5 );
duke@435 450 stxfsr( L4, -1 );
duke@435 451
duke@435 452 stfa( FloatRegisterImpl::D, F22, I6, I7, 7 );
duke@435 453 stfa( FloatRegisterImpl::Q, F44, G0, -1 );
duke@435 454
duke@435 455 stb( L5, O2, I7 );
duke@435 456 stb( I7, I6, -1 );
duke@435 457 sth( L5, O2, I7 );
duke@435 458 sth( I7, I6, -1 );
duke@435 459 stw( L5, O2, I7 );
duke@435 460 stw( I7, I6, -1 );
duke@435 461 stx( L5, O2, I7 );
duke@435 462 stx( I7, I6, -1 );
duke@435 463 std( L5, O2, I7 );
duke@435 464 std( I7, I6, -1 );
duke@435 465
duke@435 466 stba( L5, O2, I7, 8 );
duke@435 467 stba( I7, I6, -1 );
duke@435 468 stha( L5, O2, I7, 9 );
duke@435 469 stha( I7, I6, -1 );
duke@435 470 stwa( L5, O2, I7, 0 );
duke@435 471 stwa( I7, I6, -1 );
duke@435 472 stxa( L5, O2, I7, 11 );
duke@435 473 stxa( I7, I6, -1 );
duke@435 474 stda( L5, O2, I7, 12 );
duke@435 475 stda( I7, I6, -1 );
duke@435 476
duke@435 477 sub( I5, I6, I7 );
duke@435 478 sub( I7, -1, I6 );
duke@435 479 subcc( I5, I6, I7 );
duke@435 480 subcc( I7, -1, I6 );
duke@435 481 subc( I5, I6, I7 );
duke@435 482 subc( I7, -1, I6 );
duke@435 483 subccc( I5, I6, I7 );
duke@435 484 subccc( I7, -1, I6 );
duke@435 485
duke@435 486 swap( I5, I6, I7 );
duke@435 487 swap( I7, -1, I6 );
duke@435 488
duke@435 489 swapa( G0, G1, 13, G2 );
duke@435 490 swapa( I7, -1, I6 );
duke@435 491
duke@435 492 taddcc( I5, I6, I7 );
duke@435 493 taddcc( I7, -1, I6 );
duke@435 494 taddcctv( I5, I6, I7 );
duke@435 495 taddcctv( I7, -1, I6 );
duke@435 496
duke@435 497 tsubcc( I5, I6, I7 );
duke@435 498 tsubcc( I7, -1, I6 );
duke@435 499 tsubcctv( I5, I6, I7 );
duke@435 500 tsubcctv( I7, -1, I6 );
duke@435 501
duke@435 502 trap( overflowClear, xcc, G0, G1 );
duke@435 503 trap( lessEqual, icc, I7, 17 );
duke@435 504
duke@435 505 bind(lbl2);
duke@435 506 bind(lbl3);
duke@435 507
duke@435 508 code()->decode();
duke@435 509 }
duke@435 510
duke@435 511 // Generate a bunch 'o stuff unique to V8
duke@435 512 void Assembler::test_v8_onlys() {
duke@435 513 Label lbl1;
duke@435 514
duke@435 515 cb( cp_0or1or2, false, pc() - 4, relocInfo::none);
duke@435 516 delayed()->nop();
duke@435 517 cb( cp_never, true, lbl1);
duke@435 518 delayed()->nop();
duke@435 519
duke@435 520 cpop1(1, 2, 3, 4);
duke@435 521 cpop2(5, 6, 7, 8);
duke@435 522
duke@435 523 ldc( I0, I1, 31);
duke@435 524 ldc( I2, -1, 0);
duke@435 525
duke@435 526 lddc( I4, I4, 30);
duke@435 527 lddc( I6, 0, 1 );
duke@435 528
duke@435 529 ldcsr( L0, L1, 0);
duke@435 530 ldcsr( L1, (1 << 12) - 1, 17 );
duke@435 531
duke@435 532 stc( 31, L4, L5);
duke@435 533 stc( 30, L6, -(1 << 12) );
duke@435 534
duke@435 535 stdc( 0, L7, G0);
duke@435 536 stdc( 1, G1, 0 );
duke@435 537
duke@435 538 stcsr( 16, G2, G3);
duke@435 539 stcsr( 17, G4, 1 );
duke@435 540
duke@435 541 stdcq( 4, G5, G6);
duke@435 542 stdcq( 5, G7, -1 );
duke@435 543
duke@435 544 bind(lbl1);
duke@435 545
duke@435 546 code()->decode();
duke@435 547 }
duke@435 548 #endif
duke@435 549
duke@435 550 // Implementation of MacroAssembler
duke@435 551
duke@435 552 void MacroAssembler::null_check(Register reg, int offset) {
duke@435 553 if (needs_explicit_null_check((intptr_t)offset)) {
duke@435 554 // provoke OS NULL exception if reg = NULL by
duke@435 555 // accessing M[reg] w/o changing any registers
duke@435 556 ld_ptr(reg, 0, G0);
duke@435 557 }
duke@435 558 else {
duke@435 559 // nothing to do, (later) access of M[reg + offset]
duke@435 560 // will provoke OS NULL exception if reg = NULL
duke@435 561 }
duke@435 562 }
duke@435 563
duke@435 564 // Ring buffer jumps
duke@435 565
duke@435 566 #ifndef PRODUCT
duke@435 567 void MacroAssembler::ret( bool trace ) { if (trace) {
duke@435 568 mov(I7, O7); // traceable register
duke@435 569 JMP(O7, 2 * BytesPerInstWord);
duke@435 570 } else {
duke@435 571 jmpl( I7, 2 * BytesPerInstWord, G0 );
duke@435 572 }
duke@435 573 }
duke@435 574
duke@435 575 void MacroAssembler::retl( bool trace ) { if (trace) JMP(O7, 2 * BytesPerInstWord);
duke@435 576 else jmpl( O7, 2 * BytesPerInstWord, G0 ); }
duke@435 577 #endif /* PRODUCT */
duke@435 578
duke@435 579
duke@435 580 void MacroAssembler::jmp2(Register r1, Register r2, const char* file, int line ) {
duke@435 581 assert_not_delayed();
duke@435 582 // This can only be traceable if r1 & r2 are visible after a window save
duke@435 583 if (TraceJumps) {
duke@435 584 #ifndef PRODUCT
duke@435 585 save_frame(0);
duke@435 586 verify_thread();
duke@435 587 ld(G2_thread, in_bytes(JavaThread::jmp_ring_index_offset()), O0);
duke@435 588 add(G2_thread, in_bytes(JavaThread::jmp_ring_offset()), O1);
duke@435 589 sll(O0, exact_log2(4*sizeof(intptr_t)), O2);
duke@435 590 add(O2, O1, O1);
duke@435 591
duke@435 592 add(r1->after_save(), r2->after_save(), O2);
duke@435 593 set((intptr_t)file, O3);
duke@435 594 set(line, O4);
duke@435 595 Label L;
duke@435 596 // get nearby pc, store jmp target
duke@435 597 call(L, relocInfo::none); // No relocation for call to pc+0x8
duke@435 598 delayed()->st(O2, O1, 0);
duke@435 599 bind(L);
duke@435 600
duke@435 601 // store nearby pc
duke@435 602 st(O7, O1, sizeof(intptr_t));
duke@435 603 // store file
duke@435 604 st(O3, O1, 2*sizeof(intptr_t));
duke@435 605 // store line
duke@435 606 st(O4, O1, 3*sizeof(intptr_t));
duke@435 607 add(O0, 1, O0);
duke@435 608 and3(O0, JavaThread::jump_ring_buffer_size - 1, O0);
duke@435 609 st(O0, G2_thread, in_bytes(JavaThread::jmp_ring_index_offset()));
duke@435 610 restore();
duke@435 611 #endif /* PRODUCT */
duke@435 612 }
duke@435 613 jmpl(r1, r2, G0);
duke@435 614 }
duke@435 615 void MacroAssembler::jmp(Register r1, int offset, const char* file, int line ) {
duke@435 616 assert_not_delayed();
duke@435 617 // This can only be traceable if r1 is visible after a window save
duke@435 618 if (TraceJumps) {
duke@435 619 #ifndef PRODUCT
duke@435 620 save_frame(0);
duke@435 621 verify_thread();
duke@435 622 ld(G2_thread, in_bytes(JavaThread::jmp_ring_index_offset()), O0);
duke@435 623 add(G2_thread, in_bytes(JavaThread::jmp_ring_offset()), O1);
duke@435 624 sll(O0, exact_log2(4*sizeof(intptr_t)), O2);
duke@435 625 add(O2, O1, O1);
duke@435 626
duke@435 627 add(r1->after_save(), offset, O2);
duke@435 628 set((intptr_t)file, O3);
duke@435 629 set(line, O4);
duke@435 630 Label L;
duke@435 631 // get nearby pc, store jmp target
duke@435 632 call(L, relocInfo::none); // No relocation for call to pc+0x8
duke@435 633 delayed()->st(O2, O1, 0);
duke@435 634 bind(L);
duke@435 635
duke@435 636 // store nearby pc
duke@435 637 st(O7, O1, sizeof(intptr_t));
duke@435 638 // store file
duke@435 639 st(O3, O1, 2*sizeof(intptr_t));
duke@435 640 // store line
duke@435 641 st(O4, O1, 3*sizeof(intptr_t));
duke@435 642 add(O0, 1, O0);
duke@435 643 and3(O0, JavaThread::jump_ring_buffer_size - 1, O0);
duke@435 644 st(O0, G2_thread, in_bytes(JavaThread::jmp_ring_index_offset()));
duke@435 645 restore();
duke@435 646 #endif /* PRODUCT */
duke@435 647 }
duke@435 648 jmp(r1, offset);
duke@435 649 }
duke@435 650
duke@435 651 // This code sequence is relocatable to any address, even on LP64.
coleenp@2035 652 void MacroAssembler::jumpl(const AddressLiteral& addrlit, Register temp, Register d, int offset, const char* file, int line) {
duke@435 653 assert_not_delayed();
duke@435 654 // Force fixed length sethi because NativeJump and NativeFarCall don't handle
duke@435 655 // variable length instruction streams.
twisti@1162 656 patchable_sethi(addrlit, temp);
twisti@1162 657 Address a(temp, addrlit.low10() + offset); // Add the offset to the displacement.
duke@435 658 if (TraceJumps) {
duke@435 659 #ifndef PRODUCT
duke@435 660 // Must do the add here so relocation can find the remainder of the
duke@435 661 // value to be relocated.
twisti@1162 662 add(a.base(), a.disp(), a.base(), addrlit.rspec(offset));
duke@435 663 save_frame(0);
duke@435 664 verify_thread();
duke@435 665 ld(G2_thread, in_bytes(JavaThread::jmp_ring_index_offset()), O0);
duke@435 666 add(G2_thread, in_bytes(JavaThread::jmp_ring_offset()), O1);
duke@435 667 sll(O0, exact_log2(4*sizeof(intptr_t)), O2);
duke@435 668 add(O2, O1, O1);
duke@435 669
duke@435 670 set((intptr_t)file, O3);
duke@435 671 set(line, O4);
duke@435 672 Label L;
duke@435 673
duke@435 674 // get nearby pc, store jmp target
duke@435 675 call(L, relocInfo::none); // No relocation for call to pc+0x8
duke@435 676 delayed()->st(a.base()->after_save(), O1, 0);
duke@435 677 bind(L);
duke@435 678
duke@435 679 // store nearby pc
duke@435 680 st(O7, O1, sizeof(intptr_t));
duke@435 681 // store file
duke@435 682 st(O3, O1, 2*sizeof(intptr_t));
duke@435 683 // store line
duke@435 684 st(O4, O1, 3*sizeof(intptr_t));
duke@435 685 add(O0, 1, O0);
duke@435 686 and3(O0, JavaThread::jump_ring_buffer_size - 1, O0);
duke@435 687 st(O0, G2_thread, in_bytes(JavaThread::jmp_ring_index_offset()));
duke@435 688 restore();
duke@435 689 jmpl(a.base(), G0, d);
duke@435 690 #else
twisti@1162 691 jmpl(a.base(), a.disp(), d);
duke@435 692 #endif /* PRODUCT */
duke@435 693 } else {
twisti@1162 694 jmpl(a.base(), a.disp(), d);
duke@435 695 }
duke@435 696 }
duke@435 697
coleenp@2035 698 void MacroAssembler::jump(const AddressLiteral& addrlit, Register temp, int offset, const char* file, int line) {
twisti@1162 699 jumpl(addrlit, temp, G0, offset, file, line);
duke@435 700 }
duke@435 701
duke@435 702
duke@435 703 // Convert to C varargs format
duke@435 704 void MacroAssembler::set_varargs( Argument inArg, Register d ) {
duke@435 705 // spill register-resident args to their memory slots
duke@435 706 // (SPARC calling convention requires callers to have already preallocated these)
duke@435 707 // Note that the inArg might in fact be an outgoing argument,
duke@435 708 // if a leaf routine or stub does some tricky argument shuffling.
duke@435 709 // This routine must work even though one of the saved arguments
duke@435 710 // is in the d register (e.g., set_varargs(Argument(0, false), O0)).
duke@435 711 for (Argument savePtr = inArg;
duke@435 712 savePtr.is_register();
duke@435 713 savePtr = savePtr.successor()) {
duke@435 714 st_ptr(savePtr.as_register(), savePtr.address_in_frame());
duke@435 715 }
duke@435 716 // return the address of the first memory slot
twisti@1162 717 Address a = inArg.address_in_frame();
twisti@1162 718 add(a.base(), a.disp(), d);
duke@435 719 }
duke@435 720
duke@435 721 // Conditional breakpoint (for assertion checks in assembly code)
duke@435 722 void MacroAssembler::breakpoint_trap(Condition c, CC cc) {
duke@435 723 trap(c, cc, G0, ST_RESERVED_FOR_USER_0);
duke@435 724 }
duke@435 725
duke@435 726 // We want to use ST_BREAKPOINT here, but the debugger is confused by it.
duke@435 727 void MacroAssembler::breakpoint_trap() {
duke@435 728 trap(ST_RESERVED_FOR_USER_0);
duke@435 729 }
duke@435 730
duke@435 731 // flush windows (except current) using flushw instruction if avail.
duke@435 732 void MacroAssembler::flush_windows() {
duke@435 733 if (VM_Version::v9_instructions_work()) flushw();
duke@435 734 else flush_windows_trap();
duke@435 735 }
duke@435 736
duke@435 737 // Write serialization page so VM thread can do a pseudo remote membar
duke@435 738 // We use the current thread pointer to calculate a thread specific
duke@435 739 // offset to write to within the page. This minimizes bus traffic
duke@435 740 // due to cache line collision.
duke@435 741 void MacroAssembler::serialize_memory(Register thread, Register tmp1, Register tmp2) {
duke@435 742 srl(thread, os::get_serialize_page_shift_count(), tmp2);
duke@435 743 if (Assembler::is_simm13(os::vm_page_size())) {
duke@435 744 and3(tmp2, (os::vm_page_size() - sizeof(int)), tmp2);
duke@435 745 }
duke@435 746 else {
duke@435 747 set((os::vm_page_size() - sizeof(int)), tmp1);
duke@435 748 and3(tmp2, tmp1, tmp2);
duke@435 749 }
twisti@1162 750 set(os::get_memory_serialize_page(), tmp1);
duke@435 751 st(G0, tmp1, tmp2);
duke@435 752 }
duke@435 753
duke@435 754
duke@435 755
duke@435 756 void MacroAssembler::enter() {
duke@435 757 Unimplemented();
duke@435 758 }
duke@435 759
duke@435 760 void MacroAssembler::leave() {
duke@435 761 Unimplemented();
duke@435 762 }
duke@435 763
duke@435 764 void MacroAssembler::mult(Register s1, Register s2, Register d) {
duke@435 765 if(VM_Version::v9_instructions_work()) {
duke@435 766 mulx (s1, s2, d);
duke@435 767 } else {
duke@435 768 smul (s1, s2, d);
duke@435 769 }
duke@435 770 }
duke@435 771
duke@435 772 void MacroAssembler::mult(Register s1, int simm13a, Register d) {
duke@435 773 if(VM_Version::v9_instructions_work()) {
duke@435 774 mulx (s1, simm13a, d);
duke@435 775 } else {
duke@435 776 smul (s1, simm13a, d);
duke@435 777 }
duke@435 778 }
duke@435 779
duke@435 780
duke@435 781 #ifdef ASSERT
duke@435 782 void MacroAssembler::read_ccr_v8_assert(Register ccr_save) {
duke@435 783 const Register s1 = G3_scratch;
duke@435 784 const Register s2 = G4_scratch;
duke@435 785 Label get_psr_test;
duke@435 786 // Get the condition codes the V8 way.
duke@435 787 read_ccr_trap(s1);
duke@435 788 mov(ccr_save, s2);
duke@435 789 // This is a test of V8 which has icc but not xcc
duke@435 790 // so mask off the xcc bits
duke@435 791 and3(s2, 0xf, s2);
duke@435 792 // Compare condition codes from the V8 and V9 ways.
duke@435 793 subcc(s2, s1, G0);
duke@435 794 br(Assembler::notEqual, true, Assembler::pt, get_psr_test);
duke@435 795 delayed()->breakpoint_trap();
duke@435 796 bind(get_psr_test);
duke@435 797 }
duke@435 798
duke@435 799 void MacroAssembler::write_ccr_v8_assert(Register ccr_save) {
duke@435 800 const Register s1 = G3_scratch;
duke@435 801 const Register s2 = G4_scratch;
duke@435 802 Label set_psr_test;
duke@435 803 // Write out the saved condition codes the V8 way
duke@435 804 write_ccr_trap(ccr_save, s1, s2);
duke@435 805 // Read back the condition codes using the V9 instruction
duke@435 806 rdccr(s1);
duke@435 807 mov(ccr_save, s2);
duke@435 808 // This is a test of V8 which has icc but not xcc
duke@435 809 // so mask off the xcc bits
duke@435 810 and3(s2, 0xf, s2);
duke@435 811 and3(s1, 0xf, s1);
duke@435 812 // Compare the V8 way with the V9 way.
duke@435 813 subcc(s2, s1, G0);
duke@435 814 br(Assembler::notEqual, true, Assembler::pt, set_psr_test);
duke@435 815 delayed()->breakpoint_trap();
duke@435 816 bind(set_psr_test);
duke@435 817 }
duke@435 818 #else
duke@435 819 #define read_ccr_v8_assert(x)
duke@435 820 #define write_ccr_v8_assert(x)
duke@435 821 #endif // ASSERT
duke@435 822
duke@435 823 void MacroAssembler::read_ccr(Register ccr_save) {
duke@435 824 if (VM_Version::v9_instructions_work()) {
duke@435 825 rdccr(ccr_save);
duke@435 826 // Test code sequence used on V8. Do not move above rdccr.
duke@435 827 read_ccr_v8_assert(ccr_save);
duke@435 828 } else {
duke@435 829 read_ccr_trap(ccr_save);
duke@435 830 }
duke@435 831 }
duke@435 832
duke@435 833 void MacroAssembler::write_ccr(Register ccr_save) {
duke@435 834 if (VM_Version::v9_instructions_work()) {
duke@435 835 // Test code sequence used on V8. Do not move below wrccr.
duke@435 836 write_ccr_v8_assert(ccr_save);
duke@435 837 wrccr(ccr_save);
duke@435 838 } else {
duke@435 839 const Register temp_reg1 = G3_scratch;
duke@435 840 const Register temp_reg2 = G4_scratch;
duke@435 841 write_ccr_trap(ccr_save, temp_reg1, temp_reg2);
duke@435 842 }
duke@435 843 }
duke@435 844
duke@435 845
duke@435 846 // Calls to C land
duke@435 847
duke@435 848 #ifdef ASSERT
duke@435 849 // a hook for debugging
duke@435 850 static Thread* reinitialize_thread() {
duke@435 851 return ThreadLocalStorage::thread();
duke@435 852 }
duke@435 853 #else
duke@435 854 #define reinitialize_thread ThreadLocalStorage::thread
duke@435 855 #endif
duke@435 856
duke@435 857 #ifdef ASSERT
duke@435 858 address last_get_thread = NULL;
duke@435 859 #endif
duke@435 860
duke@435 861 // call this when G2_thread is not known to be valid
duke@435 862 void MacroAssembler::get_thread() {
duke@435 863 save_frame(0); // to avoid clobbering O0
duke@435 864 mov(G1, L0); // avoid clobbering G1
duke@435 865 mov(G5_method, L1); // avoid clobbering G5
duke@435 866 mov(G3, L2); // avoid clobbering G3 also
duke@435 867 mov(G4, L5); // avoid clobbering G4
duke@435 868 #ifdef ASSERT
twisti@1162 869 AddressLiteral last_get_thread_addrlit(&last_get_thread);
twisti@1162 870 set(last_get_thread_addrlit, L3);
duke@435 871 inc(L4, get_pc(L4) + 2 * BytesPerInstWord); // skip getpc() code + inc + st_ptr to point L4 at call
twisti@1162 872 st_ptr(L4, L3, 0);
duke@435 873 #endif
duke@435 874 call(CAST_FROM_FN_PTR(address, reinitialize_thread), relocInfo::runtime_call_type);
duke@435 875 delayed()->nop();
duke@435 876 mov(L0, G1);
duke@435 877 mov(L1, G5_method);
duke@435 878 mov(L2, G3);
duke@435 879 mov(L5, G4);
duke@435 880 restore(O0, 0, G2_thread);
duke@435 881 }
duke@435 882
duke@435 883 static Thread* verify_thread_subroutine(Thread* gthread_value) {
duke@435 884 Thread* correct_value = ThreadLocalStorage::thread();
duke@435 885 guarantee(gthread_value == correct_value, "G2_thread value must be the thread");
duke@435 886 return correct_value;
duke@435 887 }
duke@435 888
duke@435 889 void MacroAssembler::verify_thread() {
duke@435 890 if (VerifyThread) {
duke@435 891 // NOTE: this chops off the heads of the 64-bit O registers.
duke@435 892 #ifdef CC_INTERP
duke@435 893 save_frame(0);
duke@435 894 #else
duke@435 895 // make sure G2_thread contains the right value
duke@435 896 save_frame_and_mov(0, Lmethod, Lmethod); // to avoid clobbering O0 (and propagate Lmethod for -Xprof)
duke@435 897 mov(G1, L1); // avoid clobbering G1
duke@435 898 // G2 saved below
duke@435 899 mov(G3, L3); // avoid clobbering G3
duke@435 900 mov(G4, L4); // avoid clobbering G4
duke@435 901 mov(G5_method, L5); // avoid clobbering G5_method
duke@435 902 #endif /* CC_INTERP */
duke@435 903 #if defined(COMPILER2) && !defined(_LP64)
duke@435 904 // Save & restore possible 64-bit Long arguments in G-regs
duke@435 905 srlx(G1,32,L0);
duke@435 906 srlx(G4,32,L6);
duke@435 907 #endif
duke@435 908 call(CAST_FROM_FN_PTR(address,verify_thread_subroutine), relocInfo::runtime_call_type);
duke@435 909 delayed()->mov(G2_thread, O0);
duke@435 910
duke@435 911 mov(L1, G1); // Restore G1
duke@435 912 // G2 restored below
duke@435 913 mov(L3, G3); // restore G3
duke@435 914 mov(L4, G4); // restore G4
duke@435 915 mov(L5, G5_method); // restore G5_method
duke@435 916 #if defined(COMPILER2) && !defined(_LP64)
duke@435 917 // Save & restore possible 64-bit Long arguments in G-regs
duke@435 918 sllx(L0,32,G2); // Move old high G1 bits high in G2
iveresov@2344 919 srl(G1, 0,G1); // Clear current high G1 bits
duke@435 920 or3 (G1,G2,G1); // Recover 64-bit G1
duke@435 921 sllx(L6,32,G2); // Move old high G4 bits high in G2
iveresov@2344 922 srl(G4, 0,G4); // Clear current high G4 bits
duke@435 923 or3 (G4,G2,G4); // Recover 64-bit G4
duke@435 924 #endif
duke@435 925 restore(O0, 0, G2_thread);
duke@435 926 }
duke@435 927 }
duke@435 928
duke@435 929
duke@435 930 void MacroAssembler::save_thread(const Register thread_cache) {
duke@435 931 verify_thread();
duke@435 932 if (thread_cache->is_valid()) {
duke@435 933 assert(thread_cache->is_local() || thread_cache->is_in(), "bad volatile");
duke@435 934 mov(G2_thread, thread_cache);
duke@435 935 }
duke@435 936 if (VerifyThread) {
duke@435 937 // smash G2_thread, as if the VM were about to anyway
duke@435 938 set(0x67676767, G2_thread);
duke@435 939 }
duke@435 940 }
duke@435 941
duke@435 942
duke@435 943 void MacroAssembler::restore_thread(const Register thread_cache) {
duke@435 944 if (thread_cache->is_valid()) {
duke@435 945 assert(thread_cache->is_local() || thread_cache->is_in(), "bad volatile");
duke@435 946 mov(thread_cache, G2_thread);
duke@435 947 verify_thread();
duke@435 948 } else {
duke@435 949 // do it the slow way
duke@435 950 get_thread();
duke@435 951 }
duke@435 952 }
duke@435 953
duke@435 954
duke@435 955 // %%% maybe get rid of [re]set_last_Java_frame
duke@435 956 void MacroAssembler::set_last_Java_frame(Register last_java_sp, Register last_Java_pc) {
duke@435 957 assert_not_delayed();
twisti@1162 958 Address flags(G2_thread, JavaThread::frame_anchor_offset() +
twisti@1162 959 JavaFrameAnchor::flags_offset());
twisti@1162 960 Address pc_addr(G2_thread, JavaThread::last_Java_pc_offset());
duke@435 961
duke@435 962 // Always set last_Java_pc and flags first because once last_Java_sp is visible
duke@435 963 // has_last_Java_frame is true and users will look at the rest of the fields.
duke@435 964 // (Note: flags should always be zero before we get here so doesn't need to be set.)
duke@435 965
duke@435 966 #ifdef ASSERT
duke@435 967 // Verify that flags was zeroed on return to Java
duke@435 968 Label PcOk;
duke@435 969 save_frame(0); // to avoid clobbering O0
duke@435 970 ld_ptr(pc_addr, L0);
duke@435 971 tst(L0);
duke@435 972 #ifdef _LP64
duke@435 973 brx(Assembler::zero, false, Assembler::pt, PcOk);
duke@435 974 #else
duke@435 975 br(Assembler::zero, false, Assembler::pt, PcOk);
duke@435 976 #endif // _LP64
duke@435 977 delayed() -> nop();
duke@435 978 stop("last_Java_pc not zeroed before leaving Java");
duke@435 979 bind(PcOk);
duke@435 980
duke@435 981 // Verify that flags was zeroed on return to Java
duke@435 982 Label FlagsOk;
duke@435 983 ld(flags, L0);
duke@435 984 tst(L0);
duke@435 985 br(Assembler::zero, false, Assembler::pt, FlagsOk);
duke@435 986 delayed() -> restore();
duke@435 987 stop("flags not zeroed before leaving Java");
duke@435 988 bind(FlagsOk);
duke@435 989 #endif /* ASSERT */
duke@435 990 //
duke@435 991 // When returning from calling out from Java mode the frame anchor's last_Java_pc
duke@435 992 // will always be set to NULL. It is set here so that if we are doing a call to
duke@435 993 // native (not VM) that we capture the known pc and don't have to rely on the
duke@435 994 // native call having a standard frame linkage where we can find the pc.
duke@435 995
duke@435 996 if (last_Java_pc->is_valid()) {
duke@435 997 st_ptr(last_Java_pc, pc_addr);
duke@435 998 }
duke@435 999
duke@435 1000 #ifdef _LP64
duke@435 1001 #ifdef ASSERT
duke@435 1002 // Make sure that we have an odd stack
duke@435 1003 Label StackOk;
duke@435 1004 andcc(last_java_sp, 0x01, G0);
duke@435 1005 br(Assembler::notZero, false, Assembler::pt, StackOk);
duke@435 1006 delayed() -> nop();
duke@435 1007 stop("Stack Not Biased in set_last_Java_frame");
duke@435 1008 bind(StackOk);
duke@435 1009 #endif // ASSERT
duke@435 1010 assert( last_java_sp != G4_scratch, "bad register usage in set_last_Java_frame");
duke@435 1011 add( last_java_sp, STACK_BIAS, G4_scratch );
twisti@1162 1012 st_ptr(G4_scratch, G2_thread, JavaThread::last_Java_sp_offset());
duke@435 1013 #else
twisti@1162 1014 st_ptr(last_java_sp, G2_thread, JavaThread::last_Java_sp_offset());
duke@435 1015 #endif // _LP64
duke@435 1016 }
duke@435 1017
duke@435 1018 void MacroAssembler::reset_last_Java_frame(void) {
duke@435 1019 assert_not_delayed();
duke@435 1020
twisti@1162 1021 Address sp_addr(G2_thread, JavaThread::last_Java_sp_offset());
twisti@1162 1022 Address pc_addr(G2_thread, JavaThread::frame_anchor_offset() + JavaFrameAnchor::last_Java_pc_offset());
twisti@1162 1023 Address flags (G2_thread, JavaThread::frame_anchor_offset() + JavaFrameAnchor::flags_offset());
duke@435 1024
duke@435 1025 #ifdef ASSERT
duke@435 1026 // check that it WAS previously set
duke@435 1027 #ifdef CC_INTERP
duke@435 1028 save_frame(0);
duke@435 1029 #else
duke@435 1030 save_frame_and_mov(0, Lmethod, Lmethod); // Propagate Lmethod to helper frame for -Xprof
duke@435 1031 #endif /* CC_INTERP */
duke@435 1032 ld_ptr(sp_addr, L0);
duke@435 1033 tst(L0);
duke@435 1034 breakpoint_trap(Assembler::zero, Assembler::ptr_cc);
duke@435 1035 restore();
duke@435 1036 #endif // ASSERT
duke@435 1037
duke@435 1038 st_ptr(G0, sp_addr);
duke@435 1039 // Always return last_Java_pc to zero
duke@435 1040 st_ptr(G0, pc_addr);
duke@435 1041 // Always null flags after return to Java
duke@435 1042 st(G0, flags);
duke@435 1043 }
duke@435 1044
duke@435 1045
duke@435 1046 void MacroAssembler::call_VM_base(
duke@435 1047 Register oop_result,
duke@435 1048 Register thread_cache,
duke@435 1049 Register last_java_sp,
duke@435 1050 address entry_point,
duke@435 1051 int number_of_arguments,
duke@435 1052 bool check_exceptions)
duke@435 1053 {
duke@435 1054 assert_not_delayed();
duke@435 1055
duke@435 1056 // determine last_java_sp register
duke@435 1057 if (!last_java_sp->is_valid()) {
duke@435 1058 last_java_sp = SP;
duke@435 1059 }
duke@435 1060 // debugging support
duke@435 1061 assert(number_of_arguments >= 0 , "cannot have negative number of arguments");
duke@435 1062
duke@435 1063 // 64-bit last_java_sp is biased!
duke@435 1064 set_last_Java_frame(last_java_sp, noreg);
duke@435 1065 if (VerifyThread) mov(G2_thread, O0); // about to be smashed; pass early
duke@435 1066 save_thread(thread_cache);
duke@435 1067 // do the call
duke@435 1068 call(entry_point, relocInfo::runtime_call_type);
duke@435 1069 if (!VerifyThread)
duke@435 1070 delayed()->mov(G2_thread, O0); // pass thread as first argument
duke@435 1071 else
duke@435 1072 delayed()->nop(); // (thread already passed)
duke@435 1073 restore_thread(thread_cache);
duke@435 1074 reset_last_Java_frame();
duke@435 1075
duke@435 1076 // check for pending exceptions. use Gtemp as scratch register.
duke@435 1077 if (check_exceptions) {
duke@435 1078 check_and_forward_exception(Gtemp);
duke@435 1079 }
duke@435 1080
never@2950 1081 #ifdef ASSERT
never@2950 1082 set(badHeapWordVal, G3);
never@2950 1083 set(badHeapWordVal, G4);
never@2950 1084 set(badHeapWordVal, G5);
never@2950 1085 #endif
never@2950 1086
duke@435 1087 // get oop result if there is one and reset the value in the thread
duke@435 1088 if (oop_result->is_valid()) {
duke@435 1089 get_vm_result(oop_result);
duke@435 1090 }
duke@435 1091 }
duke@435 1092
duke@435 1093 void MacroAssembler::check_and_forward_exception(Register scratch_reg)
duke@435 1094 {
duke@435 1095 Label L;
duke@435 1096
duke@435 1097 check_and_handle_popframe(scratch_reg);
duke@435 1098 check_and_handle_earlyret(scratch_reg);
duke@435 1099
twisti@1162 1100 Address exception_addr(G2_thread, Thread::pending_exception_offset());
duke@435 1101 ld_ptr(exception_addr, scratch_reg);
duke@435 1102 br_null(scratch_reg,false,pt,L);
duke@435 1103 delayed()->nop();
duke@435 1104 // we use O7 linkage so that forward_exception_entry has the issuing PC
duke@435 1105 call(StubRoutines::forward_exception_entry(), relocInfo::runtime_call_type);
duke@435 1106 delayed()->nop();
duke@435 1107 bind(L);
duke@435 1108 }
duke@435 1109
duke@435 1110
duke@435 1111 void MacroAssembler::check_and_handle_popframe(Register scratch_reg) {
duke@435 1112 }
duke@435 1113
duke@435 1114
duke@435 1115 void MacroAssembler::check_and_handle_earlyret(Register scratch_reg) {
duke@435 1116 }
duke@435 1117
duke@435 1118
duke@435 1119 void MacroAssembler::call_VM(Register oop_result, address entry_point, int number_of_arguments, bool check_exceptions) {
duke@435 1120 call_VM_base(oop_result, noreg, noreg, entry_point, number_of_arguments, check_exceptions);
duke@435 1121 }
duke@435 1122
duke@435 1123
duke@435 1124 void MacroAssembler::call_VM(Register oop_result, address entry_point, Register arg_1, bool check_exceptions) {
duke@435 1125 // O0 is reserved for the thread
duke@435 1126 mov(arg_1, O1);
duke@435 1127 call_VM(oop_result, entry_point, 1, check_exceptions);
duke@435 1128 }
duke@435 1129
duke@435 1130
duke@435 1131 void MacroAssembler::call_VM(Register oop_result, address entry_point, Register arg_1, Register arg_2, bool check_exceptions) {
duke@435 1132 // O0 is reserved for the thread
duke@435 1133 mov(arg_1, O1);
duke@435 1134 mov(arg_2, O2); assert(arg_2 != O1, "smashed argument");
duke@435 1135 call_VM(oop_result, entry_point, 2, check_exceptions);
duke@435 1136 }
duke@435 1137
duke@435 1138
duke@435 1139 void MacroAssembler::call_VM(Register oop_result, address entry_point, Register arg_1, Register arg_2, Register arg_3, bool check_exceptions) {
duke@435 1140 // O0 is reserved for the thread
duke@435 1141 mov(arg_1, O1);
duke@435 1142 mov(arg_2, O2); assert(arg_2 != O1, "smashed argument");
duke@435 1143 mov(arg_3, O3); assert(arg_3 != O1 && arg_3 != O2, "smashed argument");
duke@435 1144 call_VM(oop_result, entry_point, 3, check_exceptions);
duke@435 1145 }
duke@435 1146
duke@435 1147
duke@435 1148
duke@435 1149 // Note: The following call_VM overloadings are useful when a "save"
duke@435 1150 // has already been performed by a stub, and the last Java frame is
duke@435 1151 // the previous one. In that case, last_java_sp must be passed as FP
duke@435 1152 // instead of SP.
duke@435 1153
duke@435 1154
duke@435 1155 void MacroAssembler::call_VM(Register oop_result, Register last_java_sp, address entry_point, int number_of_arguments, bool check_exceptions) {
duke@435 1156 call_VM_base(oop_result, noreg, last_java_sp, entry_point, number_of_arguments, check_exceptions);
duke@435 1157 }
duke@435 1158
duke@435 1159
duke@435 1160 void MacroAssembler::call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, bool check_exceptions) {
duke@435 1161 // O0 is reserved for the thread
duke@435 1162 mov(arg_1, O1);
duke@435 1163 call_VM(oop_result, last_java_sp, entry_point, 1, check_exceptions);
duke@435 1164 }
duke@435 1165
duke@435 1166
duke@435 1167 void MacroAssembler::call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, Register arg_2, bool check_exceptions) {
duke@435 1168 // O0 is reserved for the thread
duke@435 1169 mov(arg_1, O1);
duke@435 1170 mov(arg_2, O2); assert(arg_2 != O1, "smashed argument");
duke@435 1171 call_VM(oop_result, last_java_sp, entry_point, 2, check_exceptions);
duke@435 1172 }
duke@435 1173
duke@435 1174
duke@435 1175 void MacroAssembler::call_VM(Register oop_result, Register last_java_sp, address entry_point, Register arg_1, Register arg_2, Register arg_3, bool check_exceptions) {
duke@435 1176 // O0 is reserved for the thread
duke@435 1177 mov(arg_1, O1);
duke@435 1178 mov(arg_2, O2); assert(arg_2 != O1, "smashed argument");
duke@435 1179 mov(arg_3, O3); assert(arg_3 != O1 && arg_3 != O2, "smashed argument");
duke@435 1180 call_VM(oop_result, last_java_sp, entry_point, 3, check_exceptions);
duke@435 1181 }
duke@435 1182
duke@435 1183
duke@435 1184
duke@435 1185 void MacroAssembler::call_VM_leaf_base(Register thread_cache, address entry_point, int number_of_arguments) {
duke@435 1186 assert_not_delayed();
duke@435 1187 save_thread(thread_cache);
duke@435 1188 // do the call
duke@435 1189 call(entry_point, relocInfo::runtime_call_type);
duke@435 1190 delayed()->nop();
duke@435 1191 restore_thread(thread_cache);
never@2950 1192 #ifdef ASSERT
never@2950 1193 set(badHeapWordVal, G3);
never@2950 1194 set(badHeapWordVal, G4);
never@2950 1195 set(badHeapWordVal, G5);
never@2950 1196 #endif
duke@435 1197 }
duke@435 1198
duke@435 1199
duke@435 1200 void MacroAssembler::call_VM_leaf(Register thread_cache, address entry_point, int number_of_arguments) {
duke@435 1201 call_VM_leaf_base(thread_cache, entry_point, number_of_arguments);
duke@435 1202 }
duke@435 1203
duke@435 1204
duke@435 1205 void MacroAssembler::call_VM_leaf(Register thread_cache, address entry_point, Register arg_1) {
duke@435 1206 mov(arg_1, O0);
duke@435 1207 call_VM_leaf(thread_cache, entry_point, 1);
duke@435 1208 }
duke@435 1209
duke@435 1210
duke@435 1211 void MacroAssembler::call_VM_leaf(Register thread_cache, address entry_point, Register arg_1, Register arg_2) {
duke@435 1212 mov(arg_1, O0);
duke@435 1213 mov(arg_2, O1); assert(arg_2 != O0, "smashed argument");
duke@435 1214 call_VM_leaf(thread_cache, entry_point, 2);
duke@435 1215 }
duke@435 1216
duke@435 1217
duke@435 1218 void MacroAssembler::call_VM_leaf(Register thread_cache, address entry_point, Register arg_1, Register arg_2, Register arg_3) {
duke@435 1219 mov(arg_1, O0);
duke@435 1220 mov(arg_2, O1); assert(arg_2 != O0, "smashed argument");
duke@435 1221 mov(arg_3, O2); assert(arg_3 != O0 && arg_3 != O1, "smashed argument");
duke@435 1222 call_VM_leaf(thread_cache, entry_point, 3);
duke@435 1223 }
duke@435 1224
duke@435 1225
duke@435 1226 void MacroAssembler::get_vm_result(Register oop_result) {
duke@435 1227 verify_thread();
twisti@1162 1228 Address vm_result_addr(G2_thread, JavaThread::vm_result_offset());
duke@435 1229 ld_ptr( vm_result_addr, oop_result);
duke@435 1230 st_ptr(G0, vm_result_addr);
duke@435 1231 verify_oop(oop_result);
duke@435 1232 }
duke@435 1233
duke@435 1234
duke@435 1235 void MacroAssembler::get_vm_result_2(Register oop_result) {
duke@435 1236 verify_thread();
twisti@1162 1237 Address vm_result_addr_2(G2_thread, JavaThread::vm_result_2_offset());
duke@435 1238 ld_ptr(vm_result_addr_2, oop_result);
duke@435 1239 st_ptr(G0, vm_result_addr_2);
duke@435 1240 verify_oop(oop_result);
duke@435 1241 }
duke@435 1242
duke@435 1243
duke@435 1244 // We require that C code which does not return a value in vm_result will
duke@435 1245 // leave it undisturbed.
duke@435 1246 void MacroAssembler::set_vm_result(Register oop_result) {
duke@435 1247 verify_thread();
twisti@1162 1248 Address vm_result_addr(G2_thread, JavaThread::vm_result_offset());
duke@435 1249 verify_oop(oop_result);
duke@435 1250
duke@435 1251 # ifdef ASSERT
duke@435 1252 // Check that we are not overwriting any other oop.
duke@435 1253 #ifdef CC_INTERP
duke@435 1254 save_frame(0);
duke@435 1255 #else
duke@435 1256 save_frame_and_mov(0, Lmethod, Lmethod); // Propagate Lmethod for -Xprof
duke@435 1257 #endif /* CC_INTERP */
duke@435 1258 ld_ptr(vm_result_addr, L0);
duke@435 1259 tst(L0);
duke@435 1260 restore();
duke@435 1261 breakpoint_trap(notZero, Assembler::ptr_cc);
duke@435 1262 // }
duke@435 1263 # endif
duke@435 1264
duke@435 1265 st_ptr(oop_result, vm_result_addr);
duke@435 1266 }
duke@435 1267
duke@435 1268
ysr@777 1269 void MacroAssembler::card_table_write(jbyte* byte_map_base,
ysr@777 1270 Register tmp, Register obj) {
duke@435 1271 #ifdef _LP64
duke@435 1272 srlx(obj, CardTableModRefBS::card_shift, obj);
duke@435 1273 #else
duke@435 1274 srl(obj, CardTableModRefBS::card_shift, obj);
duke@435 1275 #endif
twisti@1162 1276 assert(tmp != obj, "need separate temp reg");
twisti@1162 1277 set((address) byte_map_base, tmp);
twisti@1162 1278 stb(G0, tmp, obj);
duke@435 1279 }
duke@435 1280
twisti@1162 1281
twisti@1162 1282 void MacroAssembler::internal_sethi(const AddressLiteral& addrlit, Register d, bool ForceRelocatable) {
duke@435 1283 address save_pc;
duke@435 1284 int shiftcnt;
duke@435 1285 #ifdef _LP64
duke@435 1286 # ifdef CHECK_DELAY
twisti@1162 1287 assert_not_delayed((char*) "cannot put two instructions in delay slot");
duke@435 1288 # endif
duke@435 1289 v9_dep();
duke@435 1290 save_pc = pc();
twisti@1162 1291
twisti@1162 1292 int msb32 = (int) (addrlit.value() >> 32);
twisti@1162 1293 int lsb32 = (int) (addrlit.value());
twisti@1162 1294
twisti@1162 1295 if (msb32 == 0 && lsb32 >= 0) {
twisti@1162 1296 Assembler::sethi(lsb32, d, addrlit.rspec());
duke@435 1297 }
twisti@1162 1298 else if (msb32 == -1) {
twisti@1162 1299 Assembler::sethi(~lsb32, d, addrlit.rspec());
twisti@1162 1300 xor3(d, ~low10(~0), d);
duke@435 1301 }
duke@435 1302 else {
twisti@1162 1303 Assembler::sethi(msb32, d, addrlit.rspec()); // msb 22-bits
twisti@1162 1304 if (msb32 & 0x3ff) // Any bits?
twisti@1162 1305 or3(d, msb32 & 0x3ff, d); // msb 32-bits are now in lsb 32
twisti@1162 1306 if (lsb32 & 0xFFFFFC00) { // done?
twisti@1162 1307 if ((lsb32 >> 20) & 0xfff) { // Any bits set?
twisti@1162 1308 sllx(d, 12, d); // Make room for next 12 bits
twisti@1162 1309 or3(d, (lsb32 >> 20) & 0xfff, d); // Or in next 12
twisti@1162 1310 shiftcnt = 0; // We already shifted
duke@435 1311 }
duke@435 1312 else
duke@435 1313 shiftcnt = 12;
twisti@1162 1314 if ((lsb32 >> 10) & 0x3ff) {
twisti@1162 1315 sllx(d, shiftcnt + 10, d); // Make room for last 10 bits
twisti@1162 1316 or3(d, (lsb32 >> 10) & 0x3ff, d); // Or in next 10
duke@435 1317 shiftcnt = 0;
duke@435 1318 }
duke@435 1319 else
duke@435 1320 shiftcnt = 10;
twisti@1162 1321 sllx(d, shiftcnt + 10, d); // Shift leaving disp field 0'd
duke@435 1322 }
duke@435 1323 else
twisti@1162 1324 sllx(d, 32, d);
duke@435 1325 }
twisti@1162 1326 // Pad out the instruction sequence so it can be patched later.
twisti@1162 1327 if (ForceRelocatable || (addrlit.rtype() != relocInfo::none &&
twisti@1162 1328 addrlit.rtype() != relocInfo::runtime_call_type)) {
twisti@1162 1329 while (pc() < (save_pc + (7 * BytesPerInstWord)))
duke@435 1330 nop();
duke@435 1331 }
duke@435 1332 #else
twisti@1162 1333 Assembler::sethi(addrlit.value(), d, addrlit.rspec());
duke@435 1334 #endif
duke@435 1335 }
duke@435 1336
twisti@1162 1337
twisti@1162 1338 void MacroAssembler::sethi(const AddressLiteral& addrlit, Register d) {
twisti@1162 1339 internal_sethi(addrlit, d, false);
twisti@1162 1340 }
twisti@1162 1341
twisti@1162 1342
twisti@1162 1343 void MacroAssembler::patchable_sethi(const AddressLiteral& addrlit, Register d) {
twisti@1162 1344 internal_sethi(addrlit, d, true);
twisti@1162 1345 }
twisti@1162 1346
twisti@1162 1347
twisti@2399 1348 int MacroAssembler::insts_for_sethi(address a, bool worst_case) {
duke@435 1349 #ifdef _LP64
twisti@2399 1350 if (worst_case) return 7;
twisti@2399 1351 intptr_t iaddr = (intptr_t) a;
twisti@2399 1352 int msb32 = (int) (iaddr >> 32);
twisti@2399 1353 int lsb32 = (int) (iaddr);
twisti@2399 1354 int count;
twisti@2399 1355 if (msb32 == 0 && lsb32 >= 0)
twisti@2399 1356 count = 1;
twisti@2399 1357 else if (msb32 == -1)
twisti@2399 1358 count = 2;
duke@435 1359 else {
twisti@2399 1360 count = 2;
twisti@2399 1361 if (msb32 & 0x3ff)
twisti@2399 1362 count++;
twisti@2399 1363 if (lsb32 & 0xFFFFFC00 ) {
twisti@2399 1364 if ((lsb32 >> 20) & 0xfff) count += 2;
twisti@2399 1365 if ((lsb32 >> 10) & 0x3ff) count += 2;
duke@435 1366 }
duke@435 1367 }
twisti@2399 1368 return count;
duke@435 1369 #else
twisti@2399 1370 return 1;
duke@435 1371 #endif
duke@435 1372 }
duke@435 1373
twisti@2399 1374 int MacroAssembler::worst_case_insts_for_set() {
twisti@2399 1375 return insts_for_sethi(NULL, true) + 1;
duke@435 1376 }
duke@435 1377
twisti@1162 1378
twisti@2399 1379 // Keep in sync with MacroAssembler::insts_for_internal_set
twisti@1162 1380 void MacroAssembler::internal_set(const AddressLiteral& addrlit, Register d, bool ForceRelocatable) {
twisti@1162 1381 intptr_t value = addrlit.value();
twisti@1162 1382
twisti@1162 1383 if (!ForceRelocatable && addrlit.rspec().type() == relocInfo::none) {
duke@435 1384 // can optimize
twisti@1162 1385 if (-4096 <= value && value <= 4095) {
duke@435 1386 or3(G0, value, d); // setsw (this leaves upper 32 bits sign-extended)
duke@435 1387 return;
duke@435 1388 }
duke@435 1389 if (inv_hi22(hi22(value)) == value) {
twisti@1162 1390 sethi(addrlit, d);
duke@435 1391 return;
duke@435 1392 }
duke@435 1393 }
twisti@1162 1394 assert_not_delayed((char*) "cannot put two instructions in delay slot");
twisti@1162 1395 internal_sethi(addrlit, d, ForceRelocatable);
twisti@1162 1396 if (ForceRelocatable || addrlit.rspec().type() != relocInfo::none || addrlit.low10() != 0) {
twisti@1162 1397 add(d, addrlit.low10(), d, addrlit.rspec());
duke@435 1398 }
duke@435 1399 }
duke@435 1400
twisti@2399 1401 // Keep in sync with MacroAssembler::internal_set
twisti@2399 1402 int MacroAssembler::insts_for_internal_set(intptr_t value) {
twisti@2399 1403 // can optimize
twisti@2399 1404 if (-4096 <= value && value <= 4095) {
twisti@2399 1405 return 1;
twisti@2399 1406 }
twisti@2399 1407 if (inv_hi22(hi22(value)) == value) {
twisti@2399 1408 return insts_for_sethi((address) value);
twisti@2399 1409 }
twisti@2399 1410 int count = insts_for_sethi((address) value);
twisti@2399 1411 AddressLiteral al(value);
twisti@2399 1412 if (al.low10() != 0) {
twisti@2399 1413 count++;
twisti@2399 1414 }
twisti@2399 1415 return count;
twisti@2399 1416 }
twisti@2399 1417
twisti@1162 1418 void MacroAssembler::set(const AddressLiteral& al, Register d) {
twisti@1162 1419 internal_set(al, d, false);
duke@435 1420 }
duke@435 1421
twisti@1162 1422 void MacroAssembler::set(intptr_t value, Register d) {
twisti@1162 1423 AddressLiteral al(value);
twisti@1162 1424 internal_set(al, d, false);
twisti@1162 1425 }
twisti@1162 1426
twisti@1162 1427 void MacroAssembler::set(address addr, Register d, RelocationHolder const& rspec) {
twisti@1162 1428 AddressLiteral al(addr, rspec);
twisti@1162 1429 internal_set(al, d, false);
twisti@1162 1430 }
twisti@1162 1431
twisti@1162 1432 void MacroAssembler::patchable_set(const AddressLiteral& al, Register d) {
twisti@1162 1433 internal_set(al, d, true);
twisti@1162 1434 }
twisti@1162 1435
twisti@1162 1436 void MacroAssembler::patchable_set(intptr_t value, Register d) {
twisti@1162 1437 AddressLiteral al(value);
twisti@1162 1438 internal_set(al, d, true);
twisti@1162 1439 }
duke@435 1440
duke@435 1441
duke@435 1442 void MacroAssembler::set64(jlong value, Register d, Register tmp) {
duke@435 1443 assert_not_delayed();
duke@435 1444 v9_dep();
duke@435 1445
duke@435 1446 int hi = (int)(value >> 32);
duke@435 1447 int lo = (int)(value & ~0);
duke@435 1448 // (Matcher::isSimpleConstant64 knows about the following optimizations.)
duke@435 1449 if (Assembler::is_simm13(lo) && value == lo) {
duke@435 1450 or3(G0, lo, d);
duke@435 1451 } else if (hi == 0) {
duke@435 1452 Assembler::sethi(lo, d); // hardware version zero-extends to upper 32
duke@435 1453 if (low10(lo) != 0)
duke@435 1454 or3(d, low10(lo), d);
duke@435 1455 }
duke@435 1456 else if (hi == -1) {
duke@435 1457 Assembler::sethi(~lo, d); // hardware version zero-extends to upper 32
duke@435 1458 xor3(d, low10(lo) ^ ~low10(~0), d);
duke@435 1459 }
duke@435 1460 else if (lo == 0) {
duke@435 1461 if (Assembler::is_simm13(hi)) {
duke@435 1462 or3(G0, hi, d);
duke@435 1463 } else {
duke@435 1464 Assembler::sethi(hi, d); // hardware version zero-extends to upper 32
duke@435 1465 if (low10(hi) != 0)
duke@435 1466 or3(d, low10(hi), d);
duke@435 1467 }
duke@435 1468 sllx(d, 32, d);
duke@435 1469 }
duke@435 1470 else {
duke@435 1471 Assembler::sethi(hi, tmp);
duke@435 1472 Assembler::sethi(lo, d); // macro assembler version sign-extends
duke@435 1473 if (low10(hi) != 0)
duke@435 1474 or3 (tmp, low10(hi), tmp);
duke@435 1475 if (low10(lo) != 0)
duke@435 1476 or3 ( d, low10(lo), d);
duke@435 1477 sllx(tmp, 32, tmp);
duke@435 1478 or3 (d, tmp, d);
duke@435 1479 }
duke@435 1480 }
duke@435 1481
twisti@2399 1482 int MacroAssembler::insts_for_set64(jlong value) {
twisti@2350 1483 v9_dep();
twisti@2350 1484
twisti@2399 1485 int hi = (int) (value >> 32);
twisti@2399 1486 int lo = (int) (value & ~0);
twisti@2350 1487 int count = 0;
twisti@2350 1488
twisti@2350 1489 // (Matcher::isSimpleConstant64 knows about the following optimizations.)
twisti@2350 1490 if (Assembler::is_simm13(lo) && value == lo) {
twisti@2350 1491 count++;
twisti@2350 1492 } else if (hi == 0) {
twisti@2350 1493 count++;
twisti@2350 1494 if (low10(lo) != 0)
twisti@2350 1495 count++;
twisti@2350 1496 }
twisti@2350 1497 else if (hi == -1) {
twisti@2350 1498 count += 2;
twisti@2350 1499 }
twisti@2350 1500 else if (lo == 0) {
twisti@2350 1501 if (Assembler::is_simm13(hi)) {
twisti@2350 1502 count++;
twisti@2350 1503 } else {
twisti@2350 1504 count++;
twisti@2350 1505 if (low10(hi) != 0)
twisti@2350 1506 count++;
twisti@2350 1507 }
twisti@2350 1508 count++;
twisti@2350 1509 }
twisti@2350 1510 else {
twisti@2350 1511 count += 2;
twisti@2350 1512 if (low10(hi) != 0)
twisti@2350 1513 count++;
twisti@2350 1514 if (low10(lo) != 0)
twisti@2350 1515 count++;
twisti@2350 1516 count += 2;
twisti@2350 1517 }
twisti@2350 1518 return count;
twisti@2350 1519 }
twisti@2350 1520
duke@435 1521 // compute size in bytes of sparc frame, given
duke@435 1522 // number of extraWords
duke@435 1523 int MacroAssembler::total_frame_size_in_bytes(int extraWords) {
duke@435 1524
duke@435 1525 int nWords = frame::memory_parameter_word_sp_offset;
duke@435 1526
duke@435 1527 nWords += extraWords;
duke@435 1528
duke@435 1529 if (nWords & 1) ++nWords; // round up to double-word
duke@435 1530
duke@435 1531 return nWords * BytesPerWord;
duke@435 1532 }
duke@435 1533
duke@435 1534
duke@435 1535 // save_frame: given number of "extra" words in frame,
duke@435 1536 // issue approp. save instruction (p 200, v8 manual)
duke@435 1537
never@2950 1538 void MacroAssembler::save_frame(int extraWords) {
duke@435 1539 int delta = -total_frame_size_in_bytes(extraWords);
duke@435 1540 if (is_simm13(delta)) {
duke@435 1541 save(SP, delta, SP);
duke@435 1542 } else {
duke@435 1543 set(delta, G3_scratch);
duke@435 1544 save(SP, G3_scratch, SP);
duke@435 1545 }
duke@435 1546 }
duke@435 1547
duke@435 1548
duke@435 1549 void MacroAssembler::save_frame_c1(int size_in_bytes) {
duke@435 1550 if (is_simm13(-size_in_bytes)) {
duke@435 1551 save(SP, -size_in_bytes, SP);
duke@435 1552 } else {
duke@435 1553 set(-size_in_bytes, G3_scratch);
duke@435 1554 save(SP, G3_scratch, SP);
duke@435 1555 }
duke@435 1556 }
duke@435 1557
duke@435 1558
duke@435 1559 void MacroAssembler::save_frame_and_mov(int extraWords,
duke@435 1560 Register s1, Register d1,
duke@435 1561 Register s2, Register d2) {
duke@435 1562 assert_not_delayed();
duke@435 1563
duke@435 1564 // The trick here is to use precisely the same memory word
duke@435 1565 // that trap handlers also use to save the register.
duke@435 1566 // This word cannot be used for any other purpose, but
duke@435 1567 // it works fine to save the register's value, whether or not
duke@435 1568 // an interrupt flushes register windows at any given moment!
duke@435 1569 Address s1_addr;
duke@435 1570 if (s1->is_valid() && (s1->is_in() || s1->is_local())) {
duke@435 1571 s1_addr = s1->address_in_saved_window();
duke@435 1572 st_ptr(s1, s1_addr);
duke@435 1573 }
duke@435 1574
duke@435 1575 Address s2_addr;
duke@435 1576 if (s2->is_valid() && (s2->is_in() || s2->is_local())) {
duke@435 1577 s2_addr = s2->address_in_saved_window();
duke@435 1578 st_ptr(s2, s2_addr);
duke@435 1579 }
duke@435 1580
duke@435 1581 save_frame(extraWords);
duke@435 1582
duke@435 1583 if (s1_addr.base() == SP) {
duke@435 1584 ld_ptr(s1_addr.after_save(), d1);
duke@435 1585 } else if (s1->is_valid()) {
duke@435 1586 mov(s1->after_save(), d1);
duke@435 1587 }
duke@435 1588
duke@435 1589 if (s2_addr.base() == SP) {
duke@435 1590 ld_ptr(s2_addr.after_save(), d2);
duke@435 1591 } else if (s2->is_valid()) {
duke@435 1592 mov(s2->after_save(), d2);
duke@435 1593 }
duke@435 1594 }
duke@435 1595
duke@435 1596
twisti@1162 1597 AddressLiteral MacroAssembler::allocate_oop_address(jobject obj) {
duke@435 1598 assert(oop_recorder() != NULL, "this assembler needs an OopRecorder");
duke@435 1599 int oop_index = oop_recorder()->allocate_index(obj);
twisti@1162 1600 return AddressLiteral(obj, oop_Relocation::spec(oop_index));
duke@435 1601 }
duke@435 1602
duke@435 1603
twisti@1162 1604 AddressLiteral MacroAssembler::constant_oop_address(jobject obj) {
duke@435 1605 assert(oop_recorder() != NULL, "this assembler needs an OopRecorder");
duke@435 1606 int oop_index = oop_recorder()->find_index(obj);
twisti@1162 1607 return AddressLiteral(obj, oop_Relocation::spec(oop_index));
duke@435 1608 }
duke@435 1609
kvn@599 1610 void MacroAssembler::set_narrow_oop(jobject obj, Register d) {
kvn@599 1611 assert(oop_recorder() != NULL, "this assembler needs an OopRecorder");
kvn@599 1612 int oop_index = oop_recorder()->find_index(obj);
kvn@599 1613 RelocationHolder rspec = oop_Relocation::spec(oop_index);
kvn@599 1614
kvn@599 1615 assert_not_delayed();
kvn@599 1616 // Relocation with special format (see relocInfo_sparc.hpp).
kvn@599 1617 relocate(rspec, 1);
kvn@599 1618 // Assembler::sethi(0x3fffff, d);
kvn@599 1619 emit_long( op(branch_op) | rd(d) | op2(sethi_op2) | hi22(0x3fffff) );
kvn@599 1620 // Don't add relocation for 'add'. Do patching during 'sethi' processing.
kvn@599 1621 add(d, 0x3ff, d);
kvn@599 1622
kvn@599 1623 }
kvn@599 1624
duke@435 1625
duke@435 1626 void MacroAssembler::align(int modulus) {
duke@435 1627 while (offset() % modulus != 0) nop();
duke@435 1628 }
duke@435 1629
duke@435 1630
duke@435 1631 void MacroAssembler::safepoint() {
duke@435 1632 relocate(breakpoint_Relocation::spec(breakpoint_Relocation::safepoint));
duke@435 1633 }
duke@435 1634
duke@435 1635
duke@435 1636 void RegistersForDebugging::print(outputStream* s) {
duke@435 1637 int j;
duke@435 1638 for ( j = 0; j < 8; ++j )
duke@435 1639 if ( j != 6 ) s->print_cr("i%d = 0x%.16lx", j, i[j]);
duke@435 1640 else s->print_cr( "fp = 0x%.16lx", i[j]);
duke@435 1641 s->cr();
duke@435 1642
duke@435 1643 for ( j = 0; j < 8; ++j )
duke@435 1644 s->print_cr("l%d = 0x%.16lx", j, l[j]);
duke@435 1645 s->cr();
duke@435 1646
duke@435 1647 for ( j = 0; j < 8; ++j )
duke@435 1648 if ( j != 6 ) s->print_cr("o%d = 0x%.16lx", j, o[j]);
duke@435 1649 else s->print_cr( "sp = 0x%.16lx", o[j]);
duke@435 1650 s->cr();
duke@435 1651
duke@435 1652 for ( j = 0; j < 8; ++j )
duke@435 1653 s->print_cr("g%d = 0x%.16lx", j, g[j]);
duke@435 1654 s->cr();
duke@435 1655
duke@435 1656 // print out floats with compression
duke@435 1657 for (j = 0; j < 32; ) {
duke@435 1658 jfloat val = f[j];
duke@435 1659 int last = j;
duke@435 1660 for ( ; last+1 < 32; ++last ) {
duke@435 1661 char b1[1024], b2[1024];
duke@435 1662 sprintf(b1, "%f", val);
duke@435 1663 sprintf(b2, "%f", f[last+1]);
duke@435 1664 if (strcmp(b1, b2))
duke@435 1665 break;
duke@435 1666 }
duke@435 1667 s->print("f%d", j);
duke@435 1668 if ( j != last ) s->print(" - f%d", last);
duke@435 1669 s->print(" = %f", val);
duke@435 1670 s->fill_to(25);
duke@435 1671 s->print_cr(" (0x%x)", val);
duke@435 1672 j = last + 1;
duke@435 1673 }
duke@435 1674 s->cr();
duke@435 1675
duke@435 1676 // and doubles (evens only)
duke@435 1677 for (j = 0; j < 32; ) {
duke@435 1678 jdouble val = d[j];
duke@435 1679 int last = j;
duke@435 1680 for ( ; last+1 < 32; ++last ) {
duke@435 1681 char b1[1024], b2[1024];
duke@435 1682 sprintf(b1, "%f", val);
duke@435 1683 sprintf(b2, "%f", d[last+1]);
duke@435 1684 if (strcmp(b1, b2))
duke@435 1685 break;
duke@435 1686 }
duke@435 1687 s->print("d%d", 2 * j);
duke@435 1688 if ( j != last ) s->print(" - d%d", last);
duke@435 1689 s->print(" = %f", val);
duke@435 1690 s->fill_to(30);
duke@435 1691 s->print("(0x%x)", *(int*)&val);
duke@435 1692 s->fill_to(42);
duke@435 1693 s->print_cr("(0x%x)", *(1 + (int*)&val));
duke@435 1694 j = last + 1;
duke@435 1695 }
duke@435 1696 s->cr();
duke@435 1697 }
duke@435 1698
duke@435 1699 void RegistersForDebugging::save_registers(MacroAssembler* a) {
duke@435 1700 a->sub(FP, round_to(sizeof(RegistersForDebugging), sizeof(jdouble)) - STACK_BIAS, O0);
duke@435 1701 a->flush_windows();
duke@435 1702 int i;
duke@435 1703 for (i = 0; i < 8; ++i) {
duke@435 1704 a->ld_ptr(as_iRegister(i)->address_in_saved_window().after_save(), L1); a->st_ptr( L1, O0, i_offset(i));
duke@435 1705 a->ld_ptr(as_lRegister(i)->address_in_saved_window().after_save(), L1); a->st_ptr( L1, O0, l_offset(i));
duke@435 1706 a->st_ptr(as_oRegister(i)->after_save(), O0, o_offset(i));
duke@435 1707 a->st_ptr(as_gRegister(i)->after_save(), O0, g_offset(i));
duke@435 1708 }
duke@435 1709 for (i = 0; i < 32; ++i) {
duke@435 1710 a->stf(FloatRegisterImpl::S, as_FloatRegister(i), O0, f_offset(i));
duke@435 1711 }
duke@435 1712 for (i = 0; i < (VM_Version::v9_instructions_work() ? 64 : 32); i += 2) {
duke@435 1713 a->stf(FloatRegisterImpl::D, as_FloatRegister(i), O0, d_offset(i));
duke@435 1714 }
duke@435 1715 }
duke@435 1716
duke@435 1717 void RegistersForDebugging::restore_registers(MacroAssembler* a, Register r) {
duke@435 1718 for (int i = 1; i < 8; ++i) {
duke@435 1719 a->ld_ptr(r, g_offset(i), as_gRegister(i));
duke@435 1720 }
duke@435 1721 for (int j = 0; j < 32; ++j) {
duke@435 1722 a->ldf(FloatRegisterImpl::S, O0, f_offset(j), as_FloatRegister(j));
duke@435 1723 }
duke@435 1724 for (int k = 0; k < (VM_Version::v9_instructions_work() ? 64 : 32); k += 2) {
duke@435 1725 a->ldf(FloatRegisterImpl::D, O0, d_offset(k), as_FloatRegister(k));
duke@435 1726 }
duke@435 1727 }
duke@435 1728
duke@435 1729
duke@435 1730 // pushes double TOS element of FPU stack on CPU stack; pops from FPU stack
duke@435 1731 void MacroAssembler::push_fTOS() {
duke@435 1732 // %%%%%% need to implement this
duke@435 1733 }
duke@435 1734
duke@435 1735 // pops double TOS element from CPU stack and pushes on FPU stack
duke@435 1736 void MacroAssembler::pop_fTOS() {
duke@435 1737 // %%%%%% need to implement this
duke@435 1738 }
duke@435 1739
duke@435 1740 void MacroAssembler::empty_FPU_stack() {
duke@435 1741 // %%%%%% need to implement this
duke@435 1742 }
duke@435 1743
duke@435 1744 void MacroAssembler::_verify_oop(Register reg, const char* msg, const char * file, int line) {
duke@435 1745 // plausibility check for oops
duke@435 1746 if (!VerifyOops) return;
duke@435 1747
duke@435 1748 if (reg == G0) return; // always NULL, which is always an oop
duke@435 1749
never@2950 1750 BLOCK_COMMENT("verify_oop {");
ysr@777 1751 char buffer[64];
ysr@777 1752 #ifdef COMPILER1
ysr@777 1753 if (CommentedAssembly) {
ysr@777 1754 snprintf(buffer, sizeof(buffer), "verify_oop at %d", offset());
ysr@777 1755 block_comment(buffer);
ysr@777 1756 }
ysr@777 1757 #endif
ysr@777 1758
ysr@777 1759 int len = strlen(file) + strlen(msg) + 1 + 4;
duke@435 1760 sprintf(buffer, "%d", line);
ysr@777 1761 len += strlen(buffer);
ysr@777 1762 sprintf(buffer, " at offset %d ", offset());
ysr@777 1763 len += strlen(buffer);
duke@435 1764 char * real_msg = new char[len];
ysr@777 1765 sprintf(real_msg, "%s%s(%s:%d)", msg, buffer, file, line);
duke@435 1766
duke@435 1767 // Call indirectly to solve generation ordering problem
twisti@1162 1768 AddressLiteral a(StubRoutines::verify_oop_subroutine_entry_address());
duke@435 1769
duke@435 1770 // Make some space on stack above the current register window.
duke@435 1771 // Enough to hold 8 64-bit registers.
duke@435 1772 add(SP,-8*8,SP);
duke@435 1773
duke@435 1774 // Save some 64-bit registers; a normal 'save' chops the heads off
duke@435 1775 // of 64-bit longs in the 32-bit build.
duke@435 1776 stx(O0,SP,frame::register_save_words*wordSize+STACK_BIAS+0*8);
duke@435 1777 stx(O1,SP,frame::register_save_words*wordSize+STACK_BIAS+1*8);
duke@435 1778 mov(reg,O0); // Move arg into O0; arg might be in O7 which is about to be crushed
duke@435 1779 stx(O7,SP,frame::register_save_words*wordSize+STACK_BIAS+7*8);
duke@435 1780
duke@435 1781 set((intptr_t)real_msg, O1);
duke@435 1782 // Load address to call to into O7
duke@435 1783 load_ptr_contents(a, O7);
duke@435 1784 // Register call to verify_oop_subroutine
duke@435 1785 callr(O7, G0);
duke@435 1786 delayed()->nop();
duke@435 1787 // recover frame size
duke@435 1788 add(SP, 8*8,SP);
never@2950 1789 BLOCK_COMMENT("} verify_oop");
duke@435 1790 }
duke@435 1791
duke@435 1792 void MacroAssembler::_verify_oop_addr(Address addr, const char* msg, const char * file, int line) {
duke@435 1793 // plausibility check for oops
duke@435 1794 if (!VerifyOops) return;
duke@435 1795
duke@435 1796 char buffer[64];
duke@435 1797 sprintf(buffer, "%d", line);
duke@435 1798 int len = strlen(file) + strlen(msg) + 1 + 4 + strlen(buffer);
duke@435 1799 sprintf(buffer, " at SP+%d ", addr.disp());
duke@435 1800 len += strlen(buffer);
duke@435 1801 char * real_msg = new char[len];
duke@435 1802 sprintf(real_msg, "%s at SP+%d (%s:%d)", msg, addr.disp(), file, line);
duke@435 1803
duke@435 1804 // Call indirectly to solve generation ordering problem
twisti@1162 1805 AddressLiteral a(StubRoutines::verify_oop_subroutine_entry_address());
duke@435 1806
duke@435 1807 // Make some space on stack above the current register window.
duke@435 1808 // Enough to hold 8 64-bit registers.
duke@435 1809 add(SP,-8*8,SP);
duke@435 1810
duke@435 1811 // Save some 64-bit registers; a normal 'save' chops the heads off
duke@435 1812 // of 64-bit longs in the 32-bit build.
duke@435 1813 stx(O0,SP,frame::register_save_words*wordSize+STACK_BIAS+0*8);
duke@435 1814 stx(O1,SP,frame::register_save_words*wordSize+STACK_BIAS+1*8);
duke@435 1815 ld_ptr(addr.base(), addr.disp() + 8*8, O0); // Load arg into O0; arg might be in O7 which is about to be crushed
duke@435 1816 stx(O7,SP,frame::register_save_words*wordSize+STACK_BIAS+7*8);
duke@435 1817
duke@435 1818 set((intptr_t)real_msg, O1);
duke@435 1819 // Load address to call to into O7
duke@435 1820 load_ptr_contents(a, O7);
duke@435 1821 // Register call to verify_oop_subroutine
duke@435 1822 callr(O7, G0);
duke@435 1823 delayed()->nop();
duke@435 1824 // recover frame size
duke@435 1825 add(SP, 8*8,SP);
duke@435 1826 }
duke@435 1827
duke@435 1828 // side-door communication with signalHandler in os_solaris.cpp
duke@435 1829 address MacroAssembler::_verify_oop_implicit_branch[3] = { NULL };
duke@435 1830
duke@435 1831 // This macro is expanded just once; it creates shared code. Contract:
duke@435 1832 // receives an oop in O0. Must restore O0 & O7 from TLS. Must not smash ANY
duke@435 1833 // registers, including flags. May not use a register 'save', as this blows
duke@435 1834 // the high bits of the O-regs if they contain Long values. Acts as a 'leaf'
duke@435 1835 // call.
duke@435 1836 void MacroAssembler::verify_oop_subroutine() {
duke@435 1837 assert( VM_Version::v9_instructions_work(), "VerifyOops not supported for V8" );
duke@435 1838
duke@435 1839 // Leaf call; no frame.
duke@435 1840 Label succeed, fail, null_or_fail;
duke@435 1841
duke@435 1842 // O0 and O7 were saved already (O0 in O0's TLS home, O7 in O5's TLS home).
duke@435 1843 // O0 is now the oop to be checked. O7 is the return address.
duke@435 1844 Register O0_obj = O0;
duke@435 1845
duke@435 1846 // Save some more registers for temps.
duke@435 1847 stx(O2,SP,frame::register_save_words*wordSize+STACK_BIAS+2*8);
duke@435 1848 stx(O3,SP,frame::register_save_words*wordSize+STACK_BIAS+3*8);
duke@435 1849 stx(O4,SP,frame::register_save_words*wordSize+STACK_BIAS+4*8);
duke@435 1850 stx(O5,SP,frame::register_save_words*wordSize+STACK_BIAS+5*8);
duke@435 1851
duke@435 1852 // Save flags
duke@435 1853 Register O5_save_flags = O5;
duke@435 1854 rdccr( O5_save_flags );
duke@435 1855
duke@435 1856 { // count number of verifies
duke@435 1857 Register O2_adr = O2;
duke@435 1858 Register O3_accum = O3;
twisti@1162 1859 inc_counter(StubRoutines::verify_oop_count_addr(), O2_adr, O3_accum);
duke@435 1860 }
duke@435 1861
duke@435 1862 Register O2_mask = O2;
duke@435 1863 Register O3_bits = O3;
duke@435 1864 Register O4_temp = O4;
duke@435 1865
duke@435 1866 // mark lower end of faulting range
duke@435 1867 assert(_verify_oop_implicit_branch[0] == NULL, "set once");
duke@435 1868 _verify_oop_implicit_branch[0] = pc();
duke@435 1869
duke@435 1870 // We can't check the mark oop because it could be in the process of
duke@435 1871 // locking or unlocking while this is running.
duke@435 1872 set(Universe::verify_oop_mask (), O2_mask);
duke@435 1873 set(Universe::verify_oop_bits (), O3_bits);
duke@435 1874
duke@435 1875 // assert((obj & oop_mask) == oop_bits);
duke@435 1876 and3(O0_obj, O2_mask, O4_temp);
duke@435 1877 cmp(O4_temp, O3_bits);
duke@435 1878 brx(notEqual, false, pn, null_or_fail);
duke@435 1879 delayed()->nop();
duke@435 1880
duke@435 1881 if ((NULL_WORD & Universe::verify_oop_mask()) == Universe::verify_oop_bits()) {
duke@435 1882 // the null_or_fail case is useless; must test for null separately
duke@435 1883 br_null(O0_obj, false, pn, succeed);
duke@435 1884 delayed()->nop();
duke@435 1885 }
duke@435 1886
duke@435 1887 // Check the klassOop of this object for being in the right area of memory.
duke@435 1888 // Cannot do the load in the delay above slot in case O0 is null
coleenp@548 1889 load_klass(O0_obj, O0_obj);
duke@435 1890 // assert((klass & klass_mask) == klass_bits);
duke@435 1891 if( Universe::verify_klass_mask() != Universe::verify_oop_mask() )
duke@435 1892 set(Universe::verify_klass_mask(), O2_mask);
duke@435 1893 if( Universe::verify_klass_bits() != Universe::verify_oop_bits() )
duke@435 1894 set(Universe::verify_klass_bits(), O3_bits);
duke@435 1895 and3(O0_obj, O2_mask, O4_temp);
duke@435 1896 cmp(O4_temp, O3_bits);
duke@435 1897 brx(notEqual, false, pn, fail);
coleenp@548 1898 delayed()->nop();
duke@435 1899 // Check the klass's klass
coleenp@548 1900 load_klass(O0_obj, O0_obj);
duke@435 1901 and3(O0_obj, O2_mask, O4_temp);
duke@435 1902 cmp(O4_temp, O3_bits);
duke@435 1903 brx(notEqual, false, pn, fail);
duke@435 1904 delayed()->wrccr( O5_save_flags ); // Restore CCR's
duke@435 1905
duke@435 1906 // mark upper end of faulting range
duke@435 1907 _verify_oop_implicit_branch[1] = pc();
duke@435 1908
duke@435 1909 //-----------------------
duke@435 1910 // all tests pass
duke@435 1911 bind(succeed);
duke@435 1912
duke@435 1913 // Restore prior 64-bit registers
duke@435 1914 ldx(SP,frame::register_save_words*wordSize+STACK_BIAS+0*8,O0);
duke@435 1915 ldx(SP,frame::register_save_words*wordSize+STACK_BIAS+1*8,O1);
duke@435 1916 ldx(SP,frame::register_save_words*wordSize+STACK_BIAS+2*8,O2);
duke@435 1917 ldx(SP,frame::register_save_words*wordSize+STACK_BIAS+3*8,O3);
duke@435 1918 ldx(SP,frame::register_save_words*wordSize+STACK_BIAS+4*8,O4);
duke@435 1919 ldx(SP,frame::register_save_words*wordSize+STACK_BIAS+5*8,O5);
duke@435 1920
duke@435 1921 retl(); // Leaf return; restore prior O7 in delay slot
duke@435 1922 delayed()->ldx(SP,frame::register_save_words*wordSize+STACK_BIAS+7*8,O7);
duke@435 1923
duke@435 1924 //-----------------------
duke@435 1925 bind(null_or_fail); // nulls are less common but OK
duke@435 1926 br_null(O0_obj, false, pt, succeed);
duke@435 1927 delayed()->wrccr( O5_save_flags ); // Restore CCR's
duke@435 1928
duke@435 1929 //-----------------------
duke@435 1930 // report failure:
duke@435 1931 bind(fail);
duke@435 1932 _verify_oop_implicit_branch[2] = pc();
duke@435 1933
duke@435 1934 wrccr( O5_save_flags ); // Restore CCR's
duke@435 1935
duke@435 1936 save_frame(::round_to(sizeof(RegistersForDebugging) / BytesPerWord, 2));
duke@435 1937
duke@435 1938 // stop_subroutine expects message pointer in I1.
duke@435 1939 mov(I1, O1);
duke@435 1940
duke@435 1941 // Restore prior 64-bit registers
duke@435 1942 ldx(FP,frame::register_save_words*wordSize+STACK_BIAS+0*8,I0);
duke@435 1943 ldx(FP,frame::register_save_words*wordSize+STACK_BIAS+1*8,I1);
duke@435 1944 ldx(FP,frame::register_save_words*wordSize+STACK_BIAS+2*8,I2);
duke@435 1945 ldx(FP,frame::register_save_words*wordSize+STACK_BIAS+3*8,I3);
duke@435 1946 ldx(FP,frame::register_save_words*wordSize+STACK_BIAS+4*8,I4);
duke@435 1947 ldx(FP,frame::register_save_words*wordSize+STACK_BIAS+5*8,I5);
duke@435 1948
duke@435 1949 // factor long stop-sequence into subroutine to save space
duke@435 1950 assert(StubRoutines::Sparc::stop_subroutine_entry_address(), "hasn't been generated yet");
duke@435 1951
duke@435 1952 // call indirectly to solve generation ordering problem
twisti@1162 1953 AddressLiteral al(StubRoutines::Sparc::stop_subroutine_entry_address());
twisti@1162 1954 load_ptr_contents(al, O5);
duke@435 1955 jmpl(O5, 0, O7);
duke@435 1956 delayed()->nop();
duke@435 1957 }
duke@435 1958
duke@435 1959
duke@435 1960 void MacroAssembler::stop(const char* msg) {
duke@435 1961 // save frame first to get O7 for return address
duke@435 1962 // add one word to size in case struct is odd number of words long
duke@435 1963 // It must be doubleword-aligned for storing doubles into it.
duke@435 1964
duke@435 1965 save_frame(::round_to(sizeof(RegistersForDebugging) / BytesPerWord, 2));
duke@435 1966
duke@435 1967 // stop_subroutine expects message pointer in I1.
duke@435 1968 set((intptr_t)msg, O1);
duke@435 1969
duke@435 1970 // factor long stop-sequence into subroutine to save space
duke@435 1971 assert(StubRoutines::Sparc::stop_subroutine_entry_address(), "hasn't been generated yet");
duke@435 1972
duke@435 1973 // call indirectly to solve generation ordering problem
twisti@1162 1974 AddressLiteral a(StubRoutines::Sparc::stop_subroutine_entry_address());
duke@435 1975 load_ptr_contents(a, O5);
duke@435 1976 jmpl(O5, 0, O7);
duke@435 1977 delayed()->nop();
duke@435 1978
duke@435 1979 breakpoint_trap(); // make stop actually stop rather than writing
duke@435 1980 // unnoticeable results in the output files.
duke@435 1981
duke@435 1982 // restore(); done in callee to save space!
duke@435 1983 }
duke@435 1984
duke@435 1985
duke@435 1986 void MacroAssembler::warn(const char* msg) {
duke@435 1987 save_frame(::round_to(sizeof(RegistersForDebugging) / BytesPerWord, 2));
duke@435 1988 RegistersForDebugging::save_registers(this);
duke@435 1989 mov(O0, L0);
duke@435 1990 set((intptr_t)msg, O0);
duke@435 1991 call( CAST_FROM_FN_PTR(address, warning) );
duke@435 1992 delayed()->nop();
duke@435 1993 // ret();
duke@435 1994 // delayed()->restore();
duke@435 1995 RegistersForDebugging::restore_registers(this, L0);
duke@435 1996 restore();
duke@435 1997 }
duke@435 1998
duke@435 1999
duke@435 2000 void MacroAssembler::untested(const char* what) {
duke@435 2001 // We must be able to turn interactive prompting off
duke@435 2002 // in order to run automated test scripts on the VM
duke@435 2003 // Use the flag ShowMessageBoxOnError
duke@435 2004
duke@435 2005 char* b = new char[1024];
duke@435 2006 sprintf(b, "untested: %s", what);
duke@435 2007
duke@435 2008 if ( ShowMessageBoxOnError ) stop(b);
duke@435 2009 else warn(b);
duke@435 2010 }
duke@435 2011
duke@435 2012
duke@435 2013 void MacroAssembler::stop_subroutine() {
duke@435 2014 RegistersForDebugging::save_registers(this);
duke@435 2015
duke@435 2016 // for the sake of the debugger, stick a PC on the current frame
duke@435 2017 // (this assumes that the caller has performed an extra "save")
duke@435 2018 mov(I7, L7);
duke@435 2019 add(O7, -7 * BytesPerInt, I7);
duke@435 2020
duke@435 2021 save_frame(); // one more save to free up another O7 register
duke@435 2022 mov(I0, O1); // addr of reg save area
duke@435 2023
duke@435 2024 // We expect pointer to message in I1. Caller must set it up in O1
duke@435 2025 mov(I1, O0); // get msg
duke@435 2026 call (CAST_FROM_FN_PTR(address, MacroAssembler::debug), relocInfo::runtime_call_type);
duke@435 2027 delayed()->nop();
duke@435 2028
duke@435 2029 restore();
duke@435 2030
duke@435 2031 RegistersForDebugging::restore_registers(this, O0);
duke@435 2032
duke@435 2033 save_frame(0);
duke@435 2034 call(CAST_FROM_FN_PTR(address,breakpoint));
duke@435 2035 delayed()->nop();
duke@435 2036 restore();
duke@435 2037
duke@435 2038 mov(L7, I7);
duke@435 2039 retl();
duke@435 2040 delayed()->restore(); // see stop above
duke@435 2041 }
duke@435 2042
duke@435 2043
duke@435 2044 void MacroAssembler::debug(char* msg, RegistersForDebugging* regs) {
duke@435 2045 if ( ShowMessageBoxOnError ) {
duke@435 2046 JavaThreadState saved_state = JavaThread::current()->thread_state();
duke@435 2047 JavaThread::current()->set_thread_state(_thread_in_vm);
duke@435 2048 {
duke@435 2049 // In order to get locks work, we need to fake a in_VM state
duke@435 2050 ttyLocker ttyl;
duke@435 2051 ::tty->print_cr("EXECUTION STOPPED: %s\n", msg);
duke@435 2052 if (CountBytecodes || TraceBytecodes || StopInterpreterAt) {
duke@435 2053 ::tty->print_cr("Interpreter::bytecode_counter = %d", BytecodeCounter::counter_value());
duke@435 2054 }
duke@435 2055 if (os::message_box(msg, "Execution stopped, print registers?"))
duke@435 2056 regs->print(::tty);
duke@435 2057 }
duke@435 2058 ThreadStateTransition::transition(JavaThread::current(), _thread_in_vm, saved_state);
duke@435 2059 }
duke@435 2060 else
duke@435 2061 ::tty->print_cr("=============== DEBUG MESSAGE: %s ================\n", msg);
never@2950 2062 assert(false, err_msg("DEBUG MESSAGE: %s", msg));
duke@435 2063 }
duke@435 2064
duke@435 2065
duke@435 2066 #ifndef PRODUCT
duke@435 2067 void MacroAssembler::test() {
duke@435 2068 ResourceMark rm;
duke@435 2069
duke@435 2070 CodeBuffer cb("test", 10000, 10000);
duke@435 2071 MacroAssembler* a = new MacroAssembler(&cb);
duke@435 2072 VM_Version::allow_all();
duke@435 2073 a->test_v9();
duke@435 2074 a->test_v8_onlys();
duke@435 2075 VM_Version::revert();
duke@435 2076
duke@435 2077 StubRoutines::Sparc::test_stop_entry()();
duke@435 2078 }
duke@435 2079 #endif
duke@435 2080
duke@435 2081
duke@435 2082 void MacroAssembler::calc_mem_param_words(Register Rparam_words, Register Rresult) {
duke@435 2083 subcc( Rparam_words, Argument::n_register_parameters, Rresult); // how many mem words?
duke@435 2084 Label no_extras;
duke@435 2085 br( negative, true, pt, no_extras ); // if neg, clear reg
twisti@1162 2086 delayed()->set(0, Rresult); // annuled, so only if taken
duke@435 2087 bind( no_extras );
duke@435 2088 }
duke@435 2089
duke@435 2090
duke@435 2091 void MacroAssembler::calc_frame_size(Register Rextra_words, Register Rresult) {
duke@435 2092 #ifdef _LP64
duke@435 2093 add(Rextra_words, frame::memory_parameter_word_sp_offset, Rresult);
duke@435 2094 #else
duke@435 2095 add(Rextra_words, frame::memory_parameter_word_sp_offset + 1, Rresult);
duke@435 2096 #endif
duke@435 2097 bclr(1, Rresult);
duke@435 2098 sll(Rresult, LogBytesPerWord, Rresult); // Rresult has total frame bytes
duke@435 2099 }
duke@435 2100
duke@435 2101
duke@435 2102 void MacroAssembler::calc_frame_size_and_save(Register Rextra_words, Register Rresult) {
duke@435 2103 calc_frame_size(Rextra_words, Rresult);
duke@435 2104 neg(Rresult);
duke@435 2105 save(SP, Rresult, SP);
duke@435 2106 }
duke@435 2107
duke@435 2108
duke@435 2109 // ---------------------------------------------------------
duke@435 2110 Assembler::RCondition cond2rcond(Assembler::Condition c) {
duke@435 2111 switch (c) {
duke@435 2112 /*case zero: */
duke@435 2113 case Assembler::equal: return Assembler::rc_z;
duke@435 2114 case Assembler::lessEqual: return Assembler::rc_lez;
duke@435 2115 case Assembler::less: return Assembler::rc_lz;
duke@435 2116 /*case notZero:*/
duke@435 2117 case Assembler::notEqual: return Assembler::rc_nz;
duke@435 2118 case Assembler::greater: return Assembler::rc_gz;
duke@435 2119 case Assembler::greaterEqual: return Assembler::rc_gez;
duke@435 2120 }
duke@435 2121 ShouldNotReachHere();
duke@435 2122 return Assembler::rc_z;
duke@435 2123 }
duke@435 2124
duke@435 2125 // compares register with zero and branches. NOT FOR USE WITH 64-bit POINTERS
duke@435 2126 void MacroAssembler::br_zero( Condition c, bool a, Predict p, Register s1, Label& L) {
duke@435 2127 tst(s1);
duke@435 2128 br (c, a, p, L);
duke@435 2129 }
duke@435 2130
duke@435 2131
duke@435 2132 // Compares a pointer register with zero and branches on null.
duke@435 2133 // Does a test & branch on 32-bit systems and a register-branch on 64-bit.
duke@435 2134 void MacroAssembler::br_null( Register s1, bool a, Predict p, Label& L ) {
duke@435 2135 assert_not_delayed();
duke@435 2136 #ifdef _LP64
duke@435 2137 bpr( rc_z, a, p, s1, L );
duke@435 2138 #else
duke@435 2139 tst(s1);
duke@435 2140 br ( zero, a, p, L );
duke@435 2141 #endif
duke@435 2142 }
duke@435 2143
duke@435 2144 void MacroAssembler::br_notnull( Register s1, bool a, Predict p, Label& L ) {
duke@435 2145 assert_not_delayed();
duke@435 2146 #ifdef _LP64
duke@435 2147 bpr( rc_nz, a, p, s1, L );
duke@435 2148 #else
duke@435 2149 tst(s1);
duke@435 2150 br ( notZero, a, p, L );
duke@435 2151 #endif
duke@435 2152 }
duke@435 2153
ysr@777 2154 void MacroAssembler::br_on_reg_cond( RCondition rc, bool a, Predict p,
ysr@777 2155 Register s1, address d,
ysr@777 2156 relocInfo::relocType rt ) {
ysr@777 2157 if (VM_Version::v9_instructions_work()) {
ysr@777 2158 bpr(rc, a, p, s1, d, rt);
ysr@777 2159 } else {
ysr@777 2160 tst(s1);
ysr@777 2161 br(reg_cond_to_cc_cond(rc), a, p, d, rt);
ysr@777 2162 }
ysr@777 2163 }
ysr@777 2164
ysr@777 2165 void MacroAssembler::br_on_reg_cond( RCondition rc, bool a, Predict p,
ysr@777 2166 Register s1, Label& L ) {
ysr@777 2167 if (VM_Version::v9_instructions_work()) {
ysr@777 2168 bpr(rc, a, p, s1, L);
ysr@777 2169 } else {
ysr@777 2170 tst(s1);
ysr@777 2171 br(reg_cond_to_cc_cond(rc), a, p, L);
ysr@777 2172 }
ysr@777 2173 }
ysr@777 2174
duke@435 2175
duke@435 2176 // instruction sequences factored across compiler & interpreter
duke@435 2177
duke@435 2178
duke@435 2179 void MacroAssembler::lcmp( Register Ra_hi, Register Ra_low,
duke@435 2180 Register Rb_hi, Register Rb_low,
duke@435 2181 Register Rresult) {
duke@435 2182
duke@435 2183 Label check_low_parts, done;
duke@435 2184
duke@435 2185 cmp(Ra_hi, Rb_hi ); // compare hi parts
duke@435 2186 br(equal, true, pt, check_low_parts);
duke@435 2187 delayed()->cmp(Ra_low, Rb_low); // test low parts
duke@435 2188
duke@435 2189 // And, with an unsigned comparison, it does not matter if the numbers
duke@435 2190 // are negative or not.
duke@435 2191 // E.g., -2 cmp -1: the low parts are 0xfffffffe and 0xffffffff.
duke@435 2192 // The second one is bigger (unsignedly).
duke@435 2193
duke@435 2194 // Other notes: The first move in each triplet can be unconditional
duke@435 2195 // (and therefore probably prefetchable).
duke@435 2196 // And the equals case for the high part does not need testing,
duke@435 2197 // since that triplet is reached only after finding the high halves differ.
duke@435 2198
duke@435 2199 if (VM_Version::v9_instructions_work()) {
duke@435 2200
duke@435 2201 mov ( -1, Rresult);
duke@435 2202 ba( false, done ); delayed()-> movcc(greater, false, icc, 1, Rresult);
duke@435 2203 }
duke@435 2204 else {
duke@435 2205 br(less, true, pt, done); delayed()-> set(-1, Rresult);
duke@435 2206 br(greater, true, pt, done); delayed()-> set( 1, Rresult);
duke@435 2207 }
duke@435 2208
duke@435 2209 bind( check_low_parts );
duke@435 2210
duke@435 2211 if (VM_Version::v9_instructions_work()) {
duke@435 2212 mov( -1, Rresult);
duke@435 2213 movcc(equal, false, icc, 0, Rresult);
duke@435 2214 movcc(greaterUnsigned, false, icc, 1, Rresult);
duke@435 2215 }
duke@435 2216 else {
duke@435 2217 set(-1, Rresult);
duke@435 2218 br(equal, true, pt, done); delayed()->set( 0, Rresult);
duke@435 2219 br(greaterUnsigned, true, pt, done); delayed()->set( 1, Rresult);
duke@435 2220 }
duke@435 2221 bind( done );
duke@435 2222 }
duke@435 2223
duke@435 2224 void MacroAssembler::lneg( Register Rhi, Register Rlow ) {
duke@435 2225 subcc( G0, Rlow, Rlow );
duke@435 2226 subc( G0, Rhi, Rhi );
duke@435 2227 }
duke@435 2228
duke@435 2229 void MacroAssembler::lshl( Register Rin_high, Register Rin_low,
duke@435 2230 Register Rcount,
duke@435 2231 Register Rout_high, Register Rout_low,
duke@435 2232 Register Rtemp ) {
duke@435 2233
duke@435 2234
duke@435 2235 Register Ralt_count = Rtemp;
duke@435 2236 Register Rxfer_bits = Rtemp;
duke@435 2237
duke@435 2238 assert( Ralt_count != Rin_high
duke@435 2239 && Ralt_count != Rin_low
duke@435 2240 && Ralt_count != Rcount
duke@435 2241 && Rxfer_bits != Rin_low
duke@435 2242 && Rxfer_bits != Rin_high
duke@435 2243 && Rxfer_bits != Rcount
duke@435 2244 && Rxfer_bits != Rout_low
duke@435 2245 && Rout_low != Rin_high,
duke@435 2246 "register alias checks");
duke@435 2247
duke@435 2248 Label big_shift, done;
duke@435 2249
duke@435 2250 // This code can be optimized to use the 64 bit shifts in V9.
duke@435 2251 // Here we use the 32 bit shifts.
duke@435 2252
duke@435 2253 and3( Rcount, 0x3f, Rcount); // take least significant 6 bits
duke@435 2254 subcc(Rcount, 31, Ralt_count);
duke@435 2255 br(greater, true, pn, big_shift);
duke@435 2256 delayed()->
duke@435 2257 dec(Ralt_count);
duke@435 2258
duke@435 2259 // shift < 32 bits, Ralt_count = Rcount-31
duke@435 2260
duke@435 2261 // We get the transfer bits by shifting right by 32-count the low
duke@435 2262 // register. This is done by shifting right by 31-count and then by one
duke@435 2263 // more to take care of the special (rare) case where count is zero
duke@435 2264 // (shifting by 32 would not work).
duke@435 2265
duke@435 2266 neg( Ralt_count );
duke@435 2267
duke@435 2268 // The order of the next two instructions is critical in the case where
duke@435 2269 // Rin and Rout are the same and should not be reversed.
duke@435 2270
duke@435 2271 srl( Rin_low, Ralt_count, Rxfer_bits ); // shift right by 31-count
duke@435 2272 if (Rcount != Rout_low) {
duke@435 2273 sll( Rin_low, Rcount, Rout_low ); // low half
duke@435 2274 }
duke@435 2275 sll( Rin_high, Rcount, Rout_high );
duke@435 2276 if (Rcount == Rout_low) {
duke@435 2277 sll( Rin_low, Rcount, Rout_low ); // low half
duke@435 2278 }
duke@435 2279 srl( Rxfer_bits, 1, Rxfer_bits ); // shift right by one more
duke@435 2280 ba (false, done);
duke@435 2281 delayed()->
duke@435 2282 or3( Rout_high, Rxfer_bits, Rout_high); // new hi value: or in shifted old hi part and xfer from low
duke@435 2283
duke@435 2284 // shift >= 32 bits, Ralt_count = Rcount-32
duke@435 2285 bind(big_shift);
duke@435 2286 sll( Rin_low, Ralt_count, Rout_high );
duke@435 2287 clr( Rout_low );
duke@435 2288
duke@435 2289 bind(done);
duke@435 2290 }
duke@435 2291
duke@435 2292
duke@435 2293 void MacroAssembler::lshr( Register Rin_high, Register Rin_low,
duke@435 2294 Register Rcount,
duke@435 2295 Register Rout_high, Register Rout_low,
duke@435 2296 Register Rtemp ) {
duke@435 2297
duke@435 2298 Register Ralt_count = Rtemp;
duke@435 2299 Register Rxfer_bits = Rtemp;
duke@435 2300
duke@435 2301 assert( Ralt_count != Rin_high
duke@435 2302 && Ralt_count != Rin_low
duke@435 2303 && Ralt_count != Rcount
duke@435 2304 && Rxfer_bits != Rin_low
duke@435 2305 && Rxfer_bits != Rin_high
duke@435 2306 && Rxfer_bits != Rcount
duke@435 2307 && Rxfer_bits != Rout_high
duke@435 2308 && Rout_high != Rin_low,
duke@435 2309 "register alias checks");
duke@435 2310
duke@435 2311 Label big_shift, done;
duke@435 2312
duke@435 2313 // This code can be optimized to use the 64 bit shifts in V9.
duke@435 2314 // Here we use the 32 bit shifts.
duke@435 2315
duke@435 2316 and3( Rcount, 0x3f, Rcount); // take least significant 6 bits
duke@435 2317 subcc(Rcount, 31, Ralt_count);
duke@435 2318 br(greater, true, pn, big_shift);
duke@435 2319 delayed()->dec(Ralt_count);
duke@435 2320
duke@435 2321 // shift < 32 bits, Ralt_count = Rcount-31
duke@435 2322
duke@435 2323 // We get the transfer bits by shifting left by 32-count the high
duke@435 2324 // register. This is done by shifting left by 31-count and then by one
duke@435 2325 // more to take care of the special (rare) case where count is zero
duke@435 2326 // (shifting by 32 would not work).
duke@435 2327
duke@435 2328 neg( Ralt_count );
duke@435 2329 if (Rcount != Rout_low) {
duke@435 2330 srl( Rin_low, Rcount, Rout_low );
duke@435 2331 }
duke@435 2332
duke@435 2333 // The order of the next two instructions is critical in the case where
duke@435 2334 // Rin and Rout are the same and should not be reversed.
duke@435 2335
duke@435 2336 sll( Rin_high, Ralt_count, Rxfer_bits ); // shift left by 31-count
duke@435 2337 sra( Rin_high, Rcount, Rout_high ); // high half
duke@435 2338 sll( Rxfer_bits, 1, Rxfer_bits ); // shift left by one more
duke@435 2339 if (Rcount == Rout_low) {
duke@435 2340 srl( Rin_low, Rcount, Rout_low );
duke@435 2341 }
duke@435 2342 ba (false, done);
duke@435 2343 delayed()->
duke@435 2344 or3( Rout_low, Rxfer_bits, Rout_low ); // new low value: or shifted old low part and xfer from high
duke@435 2345
duke@435 2346 // shift >= 32 bits, Ralt_count = Rcount-32
duke@435 2347 bind(big_shift);
duke@435 2348
duke@435 2349 sra( Rin_high, Ralt_count, Rout_low );
duke@435 2350 sra( Rin_high, 31, Rout_high ); // sign into hi
duke@435 2351
duke@435 2352 bind( done );
duke@435 2353 }
duke@435 2354
duke@435 2355
duke@435 2356
duke@435 2357 void MacroAssembler::lushr( Register Rin_high, Register Rin_low,
duke@435 2358 Register Rcount,
duke@435 2359 Register Rout_high, Register Rout_low,
duke@435 2360 Register Rtemp ) {
duke@435 2361
duke@435 2362 Register Ralt_count = Rtemp;
duke@435 2363 Register Rxfer_bits = Rtemp;
duke@435 2364
duke@435 2365 assert( Ralt_count != Rin_high
duke@435 2366 && Ralt_count != Rin_low
duke@435 2367 && Ralt_count != Rcount
duke@435 2368 && Rxfer_bits != Rin_low
duke@435 2369 && Rxfer_bits != Rin_high
duke@435 2370 && Rxfer_bits != Rcount
duke@435 2371 && Rxfer_bits != Rout_high
duke@435 2372 && Rout_high != Rin_low,
duke@435 2373 "register alias checks");
duke@435 2374
duke@435 2375 Label big_shift, done;
duke@435 2376
duke@435 2377 // This code can be optimized to use the 64 bit shifts in V9.
duke@435 2378 // Here we use the 32 bit shifts.
duke@435 2379
duke@435 2380 and3( Rcount, 0x3f, Rcount); // take least significant 6 bits
duke@435 2381 subcc(Rcount, 31, Ralt_count);
duke@435 2382 br(greater, true, pn, big_shift);
duke@435 2383 delayed()->dec(Ralt_count);
duke@435 2384
duke@435 2385 // shift < 32 bits, Ralt_count = Rcount-31
duke@435 2386
duke@435 2387 // We get the transfer bits by shifting left by 32-count the high
duke@435 2388 // register. This is done by shifting left by 31-count and then by one
duke@435 2389 // more to take care of the special (rare) case where count is zero
duke@435 2390 // (shifting by 32 would not work).
duke@435 2391
duke@435 2392 neg( Ralt_count );
duke@435 2393 if (Rcount != Rout_low) {
duke@435 2394 srl( Rin_low, Rcount, Rout_low );
duke@435 2395 }
duke@435 2396
duke@435 2397 // The order of the next two instructions is critical in the case where
duke@435 2398 // Rin and Rout are the same and should not be reversed.
duke@435 2399
duke@435 2400 sll( Rin_high, Ralt_count, Rxfer_bits ); // shift left by 31-count
duke@435 2401 srl( Rin_high, Rcount, Rout_high ); // high half
duke@435 2402 sll( Rxfer_bits, 1, Rxfer_bits ); // shift left by one more
duke@435 2403 if (Rcount == Rout_low) {
duke@435 2404 srl( Rin_low, Rcount, Rout_low );
duke@435 2405 }
duke@435 2406 ba (false, done);
duke@435 2407 delayed()->
duke@435 2408 or3( Rout_low, Rxfer_bits, Rout_low ); // new low value: or shifted old low part and xfer from high
duke@435 2409
duke@435 2410 // shift >= 32 bits, Ralt_count = Rcount-32
duke@435 2411 bind(big_shift);
duke@435 2412
duke@435 2413 srl( Rin_high, Ralt_count, Rout_low );
duke@435 2414 clr( Rout_high );
duke@435 2415
duke@435 2416 bind( done );
duke@435 2417 }
duke@435 2418
duke@435 2419 #ifdef _LP64
duke@435 2420 void MacroAssembler::lcmp( Register Ra, Register Rb, Register Rresult) {
duke@435 2421 cmp(Ra, Rb);
duke@435 2422 mov( -1, Rresult);
duke@435 2423 movcc(equal, false, xcc, 0, Rresult);
duke@435 2424 movcc(greater, false, xcc, 1, Rresult);
duke@435 2425 }
duke@435 2426 #endif
duke@435 2427
duke@435 2428
twisti@2565 2429 void MacroAssembler::load_sized_value(Address src, Register dst, size_t size_in_bytes, bool is_signed) {
twisti@1858 2430 switch (size_in_bytes) {
twisti@2565 2431 case 8: ld_long(src, dst); break;
twisti@2565 2432 case 4: ld( src, dst); break;
twisti@2565 2433 case 2: is_signed ? ldsh(src, dst) : lduh(src, dst); break;
twisti@2565 2434 case 1: is_signed ? ldsb(src, dst) : ldub(src, dst); break;
twisti@2565 2435 default: ShouldNotReachHere();
twisti@2565 2436 }
twisti@2565 2437 }
twisti@2565 2438
twisti@2565 2439 void MacroAssembler::store_sized_value(Register src, Address dst, size_t size_in_bytes) {
twisti@2565 2440 switch (size_in_bytes) {
twisti@2565 2441 case 8: st_long(src, dst); break;
twisti@2565 2442 case 4: st( src, dst); break;
twisti@2565 2443 case 2: sth( src, dst); break;
twisti@2565 2444 case 1: stb( src, dst); break;
twisti@2565 2445 default: ShouldNotReachHere();
twisti@1858 2446 }
twisti@1858 2447 }
twisti@1858 2448
twisti@1858 2449
duke@435 2450 void MacroAssembler::float_cmp( bool is_float, int unordered_result,
duke@435 2451 FloatRegister Fa, FloatRegister Fb,
duke@435 2452 Register Rresult) {
duke@435 2453
duke@435 2454 fcmp(is_float ? FloatRegisterImpl::S : FloatRegisterImpl::D, fcc0, Fa, Fb);
duke@435 2455
duke@435 2456 Condition lt = unordered_result == -1 ? f_unorderedOrLess : f_less;
duke@435 2457 Condition eq = f_equal;
duke@435 2458 Condition gt = unordered_result == 1 ? f_unorderedOrGreater : f_greater;
duke@435 2459
duke@435 2460 if (VM_Version::v9_instructions_work()) {
duke@435 2461
duke@435 2462 mov( -1, Rresult );
duke@435 2463 movcc( eq, true, fcc0, 0, Rresult );
duke@435 2464 movcc( gt, true, fcc0, 1, Rresult );
duke@435 2465
duke@435 2466 } else {
duke@435 2467 Label done;
duke@435 2468
duke@435 2469 set( -1, Rresult );
duke@435 2470 //fb(lt, true, pn, done); delayed()->set( -1, Rresult );
duke@435 2471 fb( eq, true, pn, done); delayed()->set( 0, Rresult );
duke@435 2472 fb( gt, true, pn, done); delayed()->set( 1, Rresult );
duke@435 2473
duke@435 2474 bind (done);
duke@435 2475 }
duke@435 2476 }
duke@435 2477
duke@435 2478
duke@435 2479 void MacroAssembler::fneg( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d)
duke@435 2480 {
duke@435 2481 if (VM_Version::v9_instructions_work()) {
duke@435 2482 Assembler::fneg(w, s, d);
duke@435 2483 } else {
duke@435 2484 if (w == FloatRegisterImpl::S) {
duke@435 2485 Assembler::fneg(w, s, d);
duke@435 2486 } else if (w == FloatRegisterImpl::D) {
duke@435 2487 // number() does a sanity check on the alignment.
duke@435 2488 assert(((s->encoding(FloatRegisterImpl::D) & 1) == 0) &&
duke@435 2489 ((d->encoding(FloatRegisterImpl::D) & 1) == 0), "float register alignment check");
duke@435 2490
duke@435 2491 Assembler::fneg(FloatRegisterImpl::S, s, d);
duke@435 2492 Assembler::fmov(FloatRegisterImpl::S, s->successor(), d->successor());
duke@435 2493 } else {
duke@435 2494 assert(w == FloatRegisterImpl::Q, "Invalid float register width");
duke@435 2495
duke@435 2496 // number() does a sanity check on the alignment.
duke@435 2497 assert(((s->encoding(FloatRegisterImpl::D) & 3) == 0) &&
duke@435 2498 ((d->encoding(FloatRegisterImpl::D) & 3) == 0), "float register alignment check");
duke@435 2499
duke@435 2500 Assembler::fneg(FloatRegisterImpl::S, s, d);
duke@435 2501 Assembler::fmov(FloatRegisterImpl::S, s->successor(), d->successor());
duke@435 2502 Assembler::fmov(FloatRegisterImpl::S, s->successor()->successor(), d->successor()->successor());
duke@435 2503 Assembler::fmov(FloatRegisterImpl::S, s->successor()->successor()->successor(), d->successor()->successor()->successor());
duke@435 2504 }
duke@435 2505 }
duke@435 2506 }
duke@435 2507
duke@435 2508 void MacroAssembler::fmov( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d)
duke@435 2509 {
duke@435 2510 if (VM_Version::v9_instructions_work()) {
duke@435 2511 Assembler::fmov(w, s, d);
duke@435 2512 } else {
duke@435 2513 if (w == FloatRegisterImpl::S) {
duke@435 2514 Assembler::fmov(w, s, d);
duke@435 2515 } else if (w == FloatRegisterImpl::D) {
duke@435 2516 // number() does a sanity check on the alignment.
duke@435 2517 assert(((s->encoding(FloatRegisterImpl::D) & 1) == 0) &&
duke@435 2518 ((d->encoding(FloatRegisterImpl::D) & 1) == 0), "float register alignment check");
duke@435 2519
duke@435 2520 Assembler::fmov(FloatRegisterImpl::S, s, d);
duke@435 2521 Assembler::fmov(FloatRegisterImpl::S, s->successor(), d->successor());
duke@435 2522 } else {
duke@435 2523 assert(w == FloatRegisterImpl::Q, "Invalid float register width");
duke@435 2524
duke@435 2525 // number() does a sanity check on the alignment.
duke@435 2526 assert(((s->encoding(FloatRegisterImpl::D) & 3) == 0) &&
duke@435 2527 ((d->encoding(FloatRegisterImpl::D) & 3) == 0), "float register alignment check");
duke@435 2528
duke@435 2529 Assembler::fmov(FloatRegisterImpl::S, s, d);
duke@435 2530 Assembler::fmov(FloatRegisterImpl::S, s->successor(), d->successor());
duke@435 2531 Assembler::fmov(FloatRegisterImpl::S, s->successor()->successor(), d->successor()->successor());
duke@435 2532 Assembler::fmov(FloatRegisterImpl::S, s->successor()->successor()->successor(), d->successor()->successor()->successor());
duke@435 2533 }
duke@435 2534 }
duke@435 2535 }
duke@435 2536
duke@435 2537 void MacroAssembler::fabs( FloatRegisterImpl::Width w, FloatRegister s, FloatRegister d)
duke@435 2538 {
duke@435 2539 if (VM_Version::v9_instructions_work()) {
duke@435 2540 Assembler::fabs(w, s, d);
duke@435 2541 } else {
duke@435 2542 if (w == FloatRegisterImpl::S) {
duke@435 2543 Assembler::fabs(w, s, d);
duke@435 2544 } else if (w == FloatRegisterImpl::D) {
duke@435 2545 // number() does a sanity check on the alignment.
duke@435 2546 assert(((s->encoding(FloatRegisterImpl::D) & 1) == 0) &&
duke@435 2547 ((d->encoding(FloatRegisterImpl::D) & 1) == 0), "float register alignment check");
duke@435 2548
duke@435 2549 Assembler::fabs(FloatRegisterImpl::S, s, d);
duke@435 2550 Assembler::fmov(FloatRegisterImpl::S, s->successor(), d->successor());
duke@435 2551 } else {
duke@435 2552 assert(w == FloatRegisterImpl::Q, "Invalid float register width");
duke@435 2553
duke@435 2554 // number() does a sanity check on the alignment.
duke@435 2555 assert(((s->encoding(FloatRegisterImpl::D) & 3) == 0) &&
duke@435 2556 ((d->encoding(FloatRegisterImpl::D) & 3) == 0), "float register alignment check");
duke@435 2557
duke@435 2558 Assembler::fabs(FloatRegisterImpl::S, s, d);
duke@435 2559 Assembler::fmov(FloatRegisterImpl::S, s->successor(), d->successor());
duke@435 2560 Assembler::fmov(FloatRegisterImpl::S, s->successor()->successor(), d->successor()->successor());
duke@435 2561 Assembler::fmov(FloatRegisterImpl::S, s->successor()->successor()->successor(), d->successor()->successor()->successor());
duke@435 2562 }
duke@435 2563 }
duke@435 2564 }
duke@435 2565
duke@435 2566 void MacroAssembler::save_all_globals_into_locals() {
duke@435 2567 mov(G1,L1);
duke@435 2568 mov(G2,L2);
duke@435 2569 mov(G3,L3);
duke@435 2570 mov(G4,L4);
duke@435 2571 mov(G5,L5);
duke@435 2572 mov(G6,L6);
duke@435 2573 mov(G7,L7);
duke@435 2574 }
duke@435 2575
duke@435 2576 void MacroAssembler::restore_globals_from_locals() {
duke@435 2577 mov(L1,G1);
duke@435 2578 mov(L2,G2);
duke@435 2579 mov(L3,G3);
duke@435 2580 mov(L4,G4);
duke@435 2581 mov(L5,G5);
duke@435 2582 mov(L6,G6);
duke@435 2583 mov(L7,G7);
duke@435 2584 }
duke@435 2585
duke@435 2586 // Use for 64 bit operation.
duke@435 2587 void MacroAssembler::casx_under_lock(Register top_ptr_reg, Register top_reg, Register ptr_reg, address lock_addr, bool use_call_vm)
duke@435 2588 {
duke@435 2589 // store ptr_reg as the new top value
duke@435 2590 #ifdef _LP64
duke@435 2591 casx(top_ptr_reg, top_reg, ptr_reg);
duke@435 2592 #else
duke@435 2593 cas_under_lock(top_ptr_reg, top_reg, ptr_reg, lock_addr, use_call_vm);
duke@435 2594 #endif // _LP64
duke@435 2595 }
duke@435 2596
duke@435 2597 // [RGV] This routine does not handle 64 bit operations.
duke@435 2598 // use casx_under_lock() or casx directly!!!
duke@435 2599 void MacroAssembler::cas_under_lock(Register top_ptr_reg, Register top_reg, Register ptr_reg, address lock_addr, bool use_call_vm)
duke@435 2600 {
duke@435 2601 // store ptr_reg as the new top value
duke@435 2602 if (VM_Version::v9_instructions_work()) {
duke@435 2603 cas(top_ptr_reg, top_reg, ptr_reg);
duke@435 2604 } else {
duke@435 2605
duke@435 2606 // If the register is not an out nor global, it is not visible
duke@435 2607 // after the save. Allocate a register for it, save its
duke@435 2608 // value in the register save area (the save may not flush
duke@435 2609 // registers to the save area).
duke@435 2610
duke@435 2611 Register top_ptr_reg_after_save;
duke@435 2612 Register top_reg_after_save;
duke@435 2613 Register ptr_reg_after_save;
duke@435 2614
duke@435 2615 if (top_ptr_reg->is_out() || top_ptr_reg->is_global()) {
duke@435 2616 top_ptr_reg_after_save = top_ptr_reg->after_save();
duke@435 2617 } else {
duke@435 2618 Address reg_save_addr = top_ptr_reg->address_in_saved_window();
duke@435 2619 top_ptr_reg_after_save = L0;
duke@435 2620 st(top_ptr_reg, reg_save_addr);
duke@435 2621 }
duke@435 2622
duke@435 2623 if (top_reg->is_out() || top_reg->is_global()) {
duke@435 2624 top_reg_after_save = top_reg->after_save();
duke@435 2625 } else {
duke@435 2626 Address reg_save_addr = top_reg->address_in_saved_window();
duke@435 2627 top_reg_after_save = L1;
duke@435 2628 st(top_reg, reg_save_addr);
duke@435 2629 }
duke@435 2630
duke@435 2631 if (ptr_reg->is_out() || ptr_reg->is_global()) {
duke@435 2632 ptr_reg_after_save = ptr_reg->after_save();
duke@435 2633 } else {
duke@435 2634 Address reg_save_addr = ptr_reg->address_in_saved_window();
duke@435 2635 ptr_reg_after_save = L2;
duke@435 2636 st(ptr_reg, reg_save_addr);
duke@435 2637 }
duke@435 2638
duke@435 2639 const Register& lock_reg = L3;
duke@435 2640 const Register& lock_ptr_reg = L4;
duke@435 2641 const Register& value_reg = L5;
duke@435 2642 const Register& yield_reg = L6;
duke@435 2643 const Register& yieldall_reg = L7;
duke@435 2644
duke@435 2645 save_frame();
duke@435 2646
duke@435 2647 if (top_ptr_reg_after_save == L0) {
duke@435 2648 ld(top_ptr_reg->address_in_saved_window().after_save(), top_ptr_reg_after_save);
duke@435 2649 }
duke@435 2650
duke@435 2651 if (top_reg_after_save == L1) {
duke@435 2652 ld(top_reg->address_in_saved_window().after_save(), top_reg_after_save);
duke@435 2653 }
duke@435 2654
duke@435 2655 if (ptr_reg_after_save == L2) {
duke@435 2656 ld(ptr_reg->address_in_saved_window().after_save(), ptr_reg_after_save);
duke@435 2657 }
duke@435 2658
duke@435 2659 Label(retry_get_lock);
duke@435 2660 Label(not_same);
duke@435 2661 Label(dont_yield);
duke@435 2662
duke@435 2663 assert(lock_addr, "lock_address should be non null for v8");
duke@435 2664 set((intptr_t)lock_addr, lock_ptr_reg);
duke@435 2665 // Initialize yield counter
duke@435 2666 mov(G0,yield_reg);
duke@435 2667 mov(G0, yieldall_reg);
duke@435 2668 set(StubRoutines::Sparc::locked, lock_reg);
duke@435 2669
duke@435 2670 bind(retry_get_lock);
duke@435 2671 cmp(yield_reg, V8AtomicOperationUnderLockSpinCount);
duke@435 2672 br(Assembler::less, false, Assembler::pt, dont_yield);
duke@435 2673 delayed()->nop();
duke@435 2674
duke@435 2675 if(use_call_vm) {
duke@435 2676 Untested("Need to verify global reg consistancy");
duke@435 2677 call_VM(noreg, CAST_FROM_FN_PTR(address, SharedRuntime::yield_all), yieldall_reg);
duke@435 2678 } else {
duke@435 2679 // Save the regs and make space for a C call
duke@435 2680 save(SP, -96, SP);
duke@435 2681 save_all_globals_into_locals();
duke@435 2682 call(CAST_FROM_FN_PTR(address,os::yield_all));
duke@435 2683 delayed()->mov(yieldall_reg, O0);
duke@435 2684 restore_globals_from_locals();
duke@435 2685 restore();
duke@435 2686 }
duke@435 2687
duke@435 2688 // reset the counter
duke@435 2689 mov(G0,yield_reg);
duke@435 2690 add(yieldall_reg, 1, yieldall_reg);
duke@435 2691
duke@435 2692 bind(dont_yield);
duke@435 2693 // try to get lock
duke@435 2694 swap(lock_ptr_reg, 0, lock_reg);
duke@435 2695
duke@435 2696 // did we get the lock?
duke@435 2697 cmp(lock_reg, StubRoutines::Sparc::unlocked);
duke@435 2698 br(Assembler::notEqual, true, Assembler::pn, retry_get_lock);
duke@435 2699 delayed()->add(yield_reg,1,yield_reg);
duke@435 2700
duke@435 2701 // yes, got lock. do we have the same top?
duke@435 2702 ld(top_ptr_reg_after_save, 0, value_reg);
duke@435 2703 cmp(value_reg, top_reg_after_save);
duke@435 2704 br(Assembler::notEqual, false, Assembler::pn, not_same);
duke@435 2705 delayed()->nop();
duke@435 2706
duke@435 2707 // yes, same top.
duke@435 2708 st(ptr_reg_after_save, top_ptr_reg_after_save, 0);
duke@435 2709 membar(Assembler::StoreStore);
duke@435 2710
duke@435 2711 bind(not_same);
duke@435 2712 mov(value_reg, ptr_reg_after_save);
duke@435 2713 st(lock_reg, lock_ptr_reg, 0); // unlock
duke@435 2714
duke@435 2715 restore();
duke@435 2716 }
duke@435 2717 }
duke@435 2718
jrose@1100 2719 RegisterOrConstant MacroAssembler::delayed_value_impl(intptr_t* delayed_value_addr,
jrose@1100 2720 Register tmp,
jrose@1100 2721 int offset) {
jrose@1057 2722 intptr_t value = *delayed_value_addr;
jrose@1057 2723 if (value != 0)
jrose@1100 2724 return RegisterOrConstant(value + offset);
jrose@1057 2725
jrose@1057 2726 // load indirectly to solve generation ordering problem
twisti@1162 2727 AddressLiteral a(delayed_value_addr);
jrose@1057 2728 load_ptr_contents(a, tmp);
jrose@1057 2729
jrose@1057 2730 #ifdef ASSERT
jrose@1057 2731 tst(tmp);
jrose@1057 2732 breakpoint_trap(zero, xcc);
jrose@1057 2733 #endif
jrose@1057 2734
jrose@1057 2735 if (offset != 0)
jrose@1057 2736 add(tmp, offset, tmp);
jrose@1057 2737
jrose@1100 2738 return RegisterOrConstant(tmp);
jrose@1057 2739 }
jrose@1057 2740
jrose@1057 2741
twisti@1858 2742 RegisterOrConstant MacroAssembler::regcon_andn_ptr(RegisterOrConstant s1, RegisterOrConstant s2, RegisterOrConstant d, Register temp) {
twisti@1858 2743 assert(d.register_or_noreg() != G0, "lost side effect");
twisti@1858 2744 if ((s2.is_constant() && s2.as_constant() == 0) ||
twisti@1858 2745 (s2.is_register() && s2.as_register() == G0)) {
twisti@1858 2746 // Do nothing, just move value.
twisti@1858 2747 if (s1.is_register()) {
twisti@1858 2748 if (d.is_constant()) d = temp;
twisti@1858 2749 mov(s1.as_register(), d.as_register());
twisti@1858 2750 return d;
twisti@1858 2751 } else {
twisti@1858 2752 return s1;
twisti@1858 2753 }
twisti@1858 2754 }
twisti@1858 2755
twisti@1858 2756 if (s1.is_register()) {
twisti@1858 2757 assert_different_registers(s1.as_register(), temp);
twisti@1858 2758 if (d.is_constant()) d = temp;
twisti@1858 2759 andn(s1.as_register(), ensure_simm13_or_reg(s2, temp), d.as_register());
twisti@1858 2760 return d;
jrose@1058 2761 } else {
twisti@1858 2762 if (s2.is_register()) {
twisti@1858 2763 assert_different_registers(s2.as_register(), temp);
twisti@1858 2764 if (d.is_constant()) d = temp;
twisti@1858 2765 set(s1.as_constant(), temp);
twisti@1858 2766 andn(temp, s2.as_register(), d.as_register());
twisti@1858 2767 return d;
twisti@1858 2768 } else {
twisti@1858 2769 intptr_t res = s1.as_constant() & ~s2.as_constant();
twisti@1858 2770 return res;
twisti@1858 2771 }
jrose@1058 2772 }
jrose@1058 2773 }
jrose@1058 2774
twisti@1858 2775 RegisterOrConstant MacroAssembler::regcon_inc_ptr(RegisterOrConstant s1, RegisterOrConstant s2, RegisterOrConstant d, Register temp) {
twisti@1858 2776 assert(d.register_or_noreg() != G0, "lost side effect");
twisti@1858 2777 if ((s2.is_constant() && s2.as_constant() == 0) ||
twisti@1858 2778 (s2.is_register() && s2.as_register() == G0)) {
twisti@1858 2779 // Do nothing, just move value.
twisti@1858 2780 if (s1.is_register()) {
twisti@1858 2781 if (d.is_constant()) d = temp;
twisti@1858 2782 mov(s1.as_register(), d.as_register());
twisti@1858 2783 return d;
twisti@1858 2784 } else {
twisti@1858 2785 return s1;
twisti@1858 2786 }
twisti@1858 2787 }
twisti@1858 2788
twisti@1858 2789 if (s1.is_register()) {
twisti@1858 2790 assert_different_registers(s1.as_register(), temp);
twisti@1858 2791 if (d.is_constant()) d = temp;
twisti@1858 2792 add(s1.as_register(), ensure_simm13_or_reg(s2, temp), d.as_register());
twisti@1858 2793 return d;
jrose@1058 2794 } else {
twisti@1858 2795 if (s2.is_register()) {
twisti@1858 2796 assert_different_registers(s2.as_register(), temp);
twisti@1858 2797 if (d.is_constant()) d = temp;
twisti@1858 2798 add(s2.as_register(), ensure_simm13_or_reg(s1, temp), d.as_register());
twisti@1858 2799 return d;
twisti@1858 2800 } else {
twisti@1858 2801 intptr_t res = s1.as_constant() + s2.as_constant();
twisti@1858 2802 return res;
twisti@1858 2803 }
twisti@1858 2804 }
twisti@1858 2805 }
twisti@1858 2806
twisti@1858 2807 RegisterOrConstant MacroAssembler::regcon_sll_ptr(RegisterOrConstant s1, RegisterOrConstant s2, RegisterOrConstant d, Register temp) {
twisti@1858 2808 assert(d.register_or_noreg() != G0, "lost side effect");
twisti@1858 2809 if (!is_simm13(s2.constant_or_zero()))
twisti@1858 2810 s2 = (s2.as_constant() & 0xFF);
twisti@1858 2811 if ((s2.is_constant() && s2.as_constant() == 0) ||
twisti@1858 2812 (s2.is_register() && s2.as_register() == G0)) {
twisti@1858 2813 // Do nothing, just move value.
twisti@1858 2814 if (s1.is_register()) {
twisti@1858 2815 if (d.is_constant()) d = temp;
twisti@1858 2816 mov(s1.as_register(), d.as_register());
twisti@1858 2817 return d;
twisti@1858 2818 } else {
twisti@1858 2819 return s1;
twisti@1858 2820 }
twisti@1858 2821 }
twisti@1858 2822
twisti@1858 2823 if (s1.is_register()) {
twisti@1858 2824 assert_different_registers(s1.as_register(), temp);
twisti@1858 2825 if (d.is_constant()) d = temp;
twisti@1858 2826 sll_ptr(s1.as_register(), ensure_simm13_or_reg(s2, temp), d.as_register());
twisti@1858 2827 return d;
twisti@1858 2828 } else {
twisti@1858 2829 if (s2.is_register()) {
twisti@1858 2830 assert_different_registers(s2.as_register(), temp);
twisti@1858 2831 if (d.is_constant()) d = temp;
twisti@1858 2832 set(s1.as_constant(), temp);
twisti@1858 2833 sll_ptr(temp, s2.as_register(), d.as_register());
twisti@1858 2834 return d;
twisti@1858 2835 } else {
twisti@1858 2836 intptr_t res = s1.as_constant() << s2.as_constant();
twisti@1858 2837 return res;
twisti@1858 2838 }
jrose@1058 2839 }
jrose@1058 2840 }
jrose@1058 2841
jrose@1058 2842
jrose@1058 2843 // Look up the method for a megamorphic invokeinterface call.
jrose@1058 2844 // The target method is determined by <intf_klass, itable_index>.
jrose@1058 2845 // The receiver klass is in recv_klass.
jrose@1058 2846 // On success, the result will be in method_result, and execution falls through.
jrose@1058 2847 // On failure, execution transfers to the given label.
jrose@1058 2848 void MacroAssembler::lookup_interface_method(Register recv_klass,
jrose@1058 2849 Register intf_klass,
jrose@1100 2850 RegisterOrConstant itable_index,
jrose@1058 2851 Register method_result,
jrose@1058 2852 Register scan_temp,
jrose@1058 2853 Register sethi_temp,
jrose@1058 2854 Label& L_no_such_interface) {
jrose@1058 2855 assert_different_registers(recv_klass, intf_klass, method_result, scan_temp);
jrose@1058 2856 assert(itable_index.is_constant() || itable_index.as_register() == method_result,
jrose@1058 2857 "caller must use same register for non-constant itable index as for method");
jrose@1058 2858
jrose@1058 2859 // Compute start of first itableOffsetEntry (which is at the end of the vtable)
jrose@1058 2860 int vtable_base = instanceKlass::vtable_start_offset() * wordSize;
jrose@1058 2861 int scan_step = itableOffsetEntry::size() * wordSize;
jrose@1058 2862 int vte_size = vtableEntry::size() * wordSize;
jrose@1058 2863
jrose@1058 2864 lduw(recv_klass, instanceKlass::vtable_length_offset() * wordSize, scan_temp);
jrose@1058 2865 // %%% We should store the aligned, prescaled offset in the klassoop.
jrose@1058 2866 // Then the next several instructions would fold away.
jrose@1058 2867
jrose@1058 2868 int round_to_unit = ((HeapWordsPerLong > 1) ? BytesPerLong : 0);
jrose@1058 2869 int itb_offset = vtable_base;
jrose@1058 2870 if (round_to_unit != 0) {
jrose@1058 2871 // hoist first instruction of round_to(scan_temp, BytesPerLong):
jrose@1058 2872 itb_offset += round_to_unit - wordSize;
jrose@1058 2873 }
jrose@1058 2874 int itb_scale = exact_log2(vtableEntry::size() * wordSize);
jrose@1058 2875 sll(scan_temp, itb_scale, scan_temp);
jrose@1058 2876 add(scan_temp, itb_offset, scan_temp);
jrose@1058 2877 if (round_to_unit != 0) {
jrose@1058 2878 // Round up to align_object_offset boundary
jrose@1058 2879 // see code for instanceKlass::start_of_itable!
jrose@1058 2880 // Was: round_to(scan_temp, BytesPerLong);
jrose@1058 2881 // Hoisted: add(scan_temp, BytesPerLong-1, scan_temp);
jrose@1058 2882 and3(scan_temp, -round_to_unit, scan_temp);
jrose@1058 2883 }
jrose@1058 2884 add(recv_klass, scan_temp, scan_temp);
jrose@1058 2885
jrose@1058 2886 // Adjust recv_klass by scaled itable_index, so we can free itable_index.
jrose@1100 2887 RegisterOrConstant itable_offset = itable_index;
twisti@1858 2888 itable_offset = regcon_sll_ptr(itable_index, exact_log2(itableMethodEntry::size() * wordSize), itable_offset);
twisti@1858 2889 itable_offset = regcon_inc_ptr(itable_offset, itableMethodEntry::method_offset_in_bytes(), itable_offset);
twisti@1441 2890 add(recv_klass, ensure_simm13_or_reg(itable_offset, sethi_temp), recv_klass);
jrose@1058 2891
jrose@1058 2892 // for (scan = klass->itable(); scan->interface() != NULL; scan += scan_step) {
jrose@1058 2893 // if (scan->interface() == intf) {
jrose@1058 2894 // result = (klass + scan->offset() + itable_index);
jrose@1058 2895 // }
jrose@1058 2896 // }
jrose@1058 2897 Label search, found_method;
jrose@1058 2898
jrose@1058 2899 for (int peel = 1; peel >= 0; peel--) {
jrose@1058 2900 // %%%% Could load both offset and interface in one ldx, if they were
jrose@1058 2901 // in the opposite order. This would save a load.
jrose@1058 2902 ld_ptr(scan_temp, itableOffsetEntry::interface_offset_in_bytes(), method_result);
jrose@1058 2903
jrose@1058 2904 // Check that this entry is non-null. A null entry means that
jrose@1058 2905 // the receiver class doesn't implement the interface, and wasn't the
jrose@1058 2906 // same as when the caller was compiled.
jrose@1058 2907 bpr(Assembler::rc_z, false, Assembler::pn, method_result, L_no_such_interface);
jrose@1058 2908 delayed()->cmp(method_result, intf_klass);
jrose@1058 2909
jrose@1058 2910 if (peel) {
jrose@1058 2911 brx(Assembler::equal, false, Assembler::pt, found_method);
jrose@1058 2912 } else {
jrose@1058 2913 brx(Assembler::notEqual, false, Assembler::pn, search);
jrose@1058 2914 // (invert the test to fall through to found_method...)
jrose@1058 2915 }
jrose@1058 2916 delayed()->add(scan_temp, scan_step, scan_temp);
jrose@1058 2917
jrose@1058 2918 if (!peel) break;
jrose@1058 2919
jrose@1058 2920 bind(search);
jrose@1058 2921 }
jrose@1058 2922
jrose@1058 2923 bind(found_method);
jrose@1058 2924
jrose@1058 2925 // Got a hit.
jrose@1058 2926 int ito_offset = itableOffsetEntry::offset_offset_in_bytes();
jrose@1058 2927 // scan_temp[-scan_step] points to the vtable offset we need
jrose@1058 2928 ito_offset -= scan_step;
jrose@1058 2929 lduw(scan_temp, ito_offset, scan_temp);
jrose@1058 2930 ld_ptr(recv_klass, scan_temp, method_result);
jrose@1058 2931 }
jrose@1058 2932
jrose@1058 2933
jrose@1079 2934 void MacroAssembler::check_klass_subtype(Register sub_klass,
jrose@1079 2935 Register super_klass,
jrose@1079 2936 Register temp_reg,
jrose@1079 2937 Register temp2_reg,
jrose@1079 2938 Label& L_success) {
jrose@1079 2939 Label L_failure, L_pop_to_failure;
jrose@1079 2940 check_klass_subtype_fast_path(sub_klass, super_klass,
jrose@1079 2941 temp_reg, temp2_reg,
jrose@1079 2942 &L_success, &L_failure, NULL);
jrose@1079 2943 Register sub_2 = sub_klass;
jrose@1079 2944 Register sup_2 = super_klass;
jrose@1079 2945 if (!sub_2->is_global()) sub_2 = L0;
jrose@1079 2946 if (!sup_2->is_global()) sup_2 = L1;
jrose@1079 2947
jrose@1079 2948 save_frame_and_mov(0, sub_klass, sub_2, super_klass, sup_2);
jrose@1079 2949 check_klass_subtype_slow_path(sub_2, sup_2,
jrose@1079 2950 L2, L3, L4, L5,
jrose@1079 2951 NULL, &L_pop_to_failure);
jrose@1079 2952
jrose@1079 2953 // on success:
jrose@1079 2954 restore();
jrose@1079 2955 ba(false, L_success);
jrose@1079 2956 delayed()->nop();
jrose@1079 2957
jrose@1079 2958 // on failure:
jrose@1079 2959 bind(L_pop_to_failure);
jrose@1079 2960 restore();
jrose@1079 2961 bind(L_failure);
jrose@1079 2962 }
jrose@1079 2963
jrose@1079 2964
jrose@1079 2965 void MacroAssembler::check_klass_subtype_fast_path(Register sub_klass,
jrose@1079 2966 Register super_klass,
jrose@1079 2967 Register temp_reg,
jrose@1079 2968 Register temp2_reg,
jrose@1079 2969 Label* L_success,
jrose@1079 2970 Label* L_failure,
jrose@1079 2971 Label* L_slow_path,
jrose@1100 2972 RegisterOrConstant super_check_offset,
jrose@1079 2973 Register instanceof_hack) {
jrose@1079 2974 int sc_offset = (klassOopDesc::header_size() * HeapWordSize +
jrose@1079 2975 Klass::secondary_super_cache_offset_in_bytes());
jrose@1079 2976 int sco_offset = (klassOopDesc::header_size() * HeapWordSize +
jrose@1079 2977 Klass::super_check_offset_offset_in_bytes());
jrose@1079 2978
jrose@1079 2979 bool must_load_sco = (super_check_offset.constant_or_zero() == -1);
jrose@1079 2980 bool need_slow_path = (must_load_sco ||
jrose@1079 2981 super_check_offset.constant_or_zero() == sco_offset);
jrose@1079 2982
jrose@1079 2983 assert_different_registers(sub_klass, super_klass, temp_reg);
jrose@1079 2984 if (super_check_offset.is_register()) {
twisti@1858 2985 assert_different_registers(sub_klass, super_klass, temp_reg,
jrose@1079 2986 super_check_offset.as_register());
jrose@1079 2987 } else if (must_load_sco) {
jrose@1079 2988 assert(temp2_reg != noreg, "supply either a temp or a register offset");
jrose@1079 2989 }
jrose@1079 2990
jrose@1079 2991 Label L_fallthrough;
jrose@1079 2992 int label_nulls = 0;
jrose@1079 2993 if (L_success == NULL) { L_success = &L_fallthrough; label_nulls++; }
jrose@1079 2994 if (L_failure == NULL) { L_failure = &L_fallthrough; label_nulls++; }
jrose@1079 2995 if (L_slow_path == NULL) { L_slow_path = &L_fallthrough; label_nulls++; }
jrose@1079 2996 assert(label_nulls <= 1 || instanceof_hack != noreg ||
jrose@1079 2997 (L_slow_path == &L_fallthrough && label_nulls <= 2 && !need_slow_path),
jrose@1079 2998 "at most one NULL in the batch, usually");
jrose@1079 2999
jrose@1079 3000 // Support for the instanceof hack, which uses delay slots to
jrose@1079 3001 // set a destination register to zero or one.
jrose@1079 3002 bool do_bool_sets = (instanceof_hack != noreg);
jrose@1079 3003 #define BOOL_SET(bool_value) \
jrose@1079 3004 if (do_bool_sets && bool_value >= 0) \
jrose@1079 3005 set(bool_value, instanceof_hack)
jrose@1079 3006 #define DELAYED_BOOL_SET(bool_value) \
jrose@1079 3007 if (do_bool_sets && bool_value >= 0) \
jrose@1079 3008 delayed()->set(bool_value, instanceof_hack); \
jrose@1079 3009 else delayed()->nop()
jrose@1079 3010 // Hacked ba(), which may only be used just before L_fallthrough.
jrose@1079 3011 #define FINAL_JUMP(label, bool_value) \
jrose@1079 3012 if (&(label) == &L_fallthrough) { \
jrose@1079 3013 BOOL_SET(bool_value); \
jrose@1079 3014 } else { \
jrose@1079 3015 ba((do_bool_sets && bool_value >= 0), label); \
jrose@1079 3016 DELAYED_BOOL_SET(bool_value); \
jrose@1079 3017 }
jrose@1079 3018
jrose@1079 3019 // If the pointers are equal, we are done (e.g., String[] elements).
jrose@1079 3020 // This self-check enables sharing of secondary supertype arrays among
jrose@1079 3021 // non-primary types such as array-of-interface. Otherwise, each such
jrose@1079 3022 // type would need its own customized SSA.
jrose@1079 3023 // We move this check to the front of the fast path because many
jrose@1079 3024 // type checks are in fact trivially successful in this manner,
jrose@1079 3025 // so we get a nicely predicted branch right at the start of the check.
jrose@1079 3026 cmp(super_klass, sub_klass);
jrose@1079 3027 brx(Assembler::equal, do_bool_sets, Assembler::pn, *L_success);
jrose@1079 3028 DELAYED_BOOL_SET(1);
jrose@1079 3029
jrose@1079 3030 // Check the supertype display:
jrose@1079 3031 if (must_load_sco) {
jrose@1079 3032 // The super check offset is always positive...
jrose@1079 3033 lduw(super_klass, sco_offset, temp2_reg);
jrose@1100 3034 super_check_offset = RegisterOrConstant(temp2_reg);
twisti@1858 3035 // super_check_offset is register.
twisti@1858 3036 assert_different_registers(sub_klass, super_klass, temp_reg, super_check_offset.as_register());
jrose@1079 3037 }
jrose@1079 3038 ld_ptr(sub_klass, super_check_offset, temp_reg);
jrose@1079 3039 cmp(super_klass, temp_reg);
jrose@1079 3040
jrose@1079 3041 // This check has worked decisively for primary supers.
jrose@1079 3042 // Secondary supers are sought in the super_cache ('super_cache_addr').
jrose@1079 3043 // (Secondary supers are interfaces and very deeply nested subtypes.)
jrose@1079 3044 // This works in the same check above because of a tricky aliasing
jrose@1079 3045 // between the super_cache and the primary super display elements.
jrose@1079 3046 // (The 'super_check_addr' can address either, as the case requires.)
jrose@1079 3047 // Note that the cache is updated below if it does not help us find
jrose@1079 3048 // what we need immediately.
jrose@1079 3049 // So if it was a primary super, we can just fail immediately.
jrose@1079 3050 // Otherwise, it's the slow path for us (no success at this point).
jrose@1079 3051
jrose@1079 3052 if (super_check_offset.is_register()) {
jrose@1079 3053 brx(Assembler::equal, do_bool_sets, Assembler::pn, *L_success);
jrose@1079 3054 delayed(); if (do_bool_sets) BOOL_SET(1);
jrose@1079 3055 // if !do_bool_sets, sneak the next cmp into the delay slot:
jrose@1079 3056 cmp(super_check_offset.as_register(), sc_offset);
jrose@1079 3057
jrose@1079 3058 if (L_failure == &L_fallthrough) {
jrose@1079 3059 brx(Assembler::equal, do_bool_sets, Assembler::pt, *L_slow_path);
jrose@1079 3060 delayed()->nop();
jrose@1079 3061 BOOL_SET(0); // fallthrough on failure
jrose@1079 3062 } else {
jrose@1079 3063 brx(Assembler::notEqual, do_bool_sets, Assembler::pn, *L_failure);
jrose@1079 3064 DELAYED_BOOL_SET(0);
jrose@1079 3065 FINAL_JUMP(*L_slow_path, -1); // -1 => vanilla delay slot
jrose@1079 3066 }
jrose@1079 3067 } else if (super_check_offset.as_constant() == sc_offset) {
jrose@1079 3068 // Need a slow path; fast failure is impossible.
jrose@1079 3069 if (L_slow_path == &L_fallthrough) {
jrose@1079 3070 brx(Assembler::equal, do_bool_sets, Assembler::pt, *L_success);
jrose@1079 3071 DELAYED_BOOL_SET(1);
jrose@1079 3072 } else {
jrose@1079 3073 brx(Assembler::notEqual, false, Assembler::pn, *L_slow_path);
jrose@1079 3074 delayed()->nop();
jrose@1079 3075 FINAL_JUMP(*L_success, 1);
jrose@1079 3076 }
jrose@1079 3077 } else {
jrose@1079 3078 // No slow path; it's a fast decision.
jrose@1079 3079 if (L_failure == &L_fallthrough) {
jrose@1079 3080 brx(Assembler::equal, do_bool_sets, Assembler::pt, *L_success);
jrose@1079 3081 DELAYED_BOOL_SET(1);
jrose@1079 3082 BOOL_SET(0);
jrose@1079 3083 } else {
jrose@1079 3084 brx(Assembler::notEqual, do_bool_sets, Assembler::pn, *L_failure);
jrose@1079 3085 DELAYED_BOOL_SET(0);
jrose@1079 3086 FINAL_JUMP(*L_success, 1);
jrose@1079 3087 }
jrose@1079 3088 }
jrose@1079 3089
jrose@1079 3090 bind(L_fallthrough);
jrose@1079 3091
jrose@1079 3092 #undef final_jump
jrose@1079 3093 #undef bool_set
jrose@1079 3094 #undef DELAYED_BOOL_SET
jrose@1079 3095 #undef final_jump
jrose@1079 3096 }
jrose@1079 3097
jrose@1079 3098
jrose@1079 3099 void MacroAssembler::check_klass_subtype_slow_path(Register sub_klass,
jrose@1079 3100 Register super_klass,
jrose@1079 3101 Register count_temp,
jrose@1079 3102 Register scan_temp,
jrose@1079 3103 Register scratch_reg,
jrose@1079 3104 Register coop_reg,
jrose@1079 3105 Label* L_success,
jrose@1079 3106 Label* L_failure) {
jrose@1079 3107 assert_different_registers(sub_klass, super_klass,
jrose@1079 3108 count_temp, scan_temp, scratch_reg, coop_reg);
jrose@1079 3109
jrose@1079 3110 Label L_fallthrough, L_loop;
jrose@1079 3111 int label_nulls = 0;
jrose@1079 3112 if (L_success == NULL) { L_success = &L_fallthrough; label_nulls++; }
jrose@1079 3113 if (L_failure == NULL) { L_failure = &L_fallthrough; label_nulls++; }
jrose@1079 3114 assert(label_nulls <= 1, "at most one NULL in the batch");
jrose@1079 3115
jrose@1079 3116 // a couple of useful fields in sub_klass:
jrose@1079 3117 int ss_offset = (klassOopDesc::header_size() * HeapWordSize +
jrose@1079 3118 Klass::secondary_supers_offset_in_bytes());
jrose@1079 3119 int sc_offset = (klassOopDesc::header_size() * HeapWordSize +
jrose@1079 3120 Klass::secondary_super_cache_offset_in_bytes());
jrose@1079 3121
jrose@1079 3122 // Do a linear scan of the secondary super-klass chain.
jrose@1079 3123 // This code is rarely used, so simplicity is a virtue here.
jrose@1079 3124
jrose@1079 3125 #ifndef PRODUCT
jrose@1079 3126 int* pst_counter = &SharedRuntime::_partial_subtype_ctr;
jrose@1079 3127 inc_counter((address) pst_counter, count_temp, scan_temp);
jrose@1079 3128 #endif
jrose@1079 3129
jrose@1079 3130 // We will consult the secondary-super array.
jrose@1079 3131 ld_ptr(sub_klass, ss_offset, scan_temp);
jrose@1079 3132
jrose@1079 3133 // Compress superclass if necessary.
jrose@1079 3134 Register search_key = super_klass;
jrose@1079 3135 bool decode_super_klass = false;
jrose@1079 3136 if (UseCompressedOops) {
jrose@1079 3137 if (coop_reg != noreg) {
jrose@1079 3138 encode_heap_oop_not_null(super_klass, coop_reg);
jrose@1079 3139 search_key = coop_reg;
jrose@1079 3140 } else {
jrose@1079 3141 encode_heap_oop_not_null(super_klass);
jrose@1079 3142 decode_super_klass = true; // scarce temps!
jrose@1079 3143 }
jrose@1079 3144 // The superclass is never null; it would be a basic system error if a null
jrose@1079 3145 // pointer were to sneak in here. Note that we have already loaded the
jrose@1079 3146 // Klass::super_check_offset from the super_klass in the fast path,
jrose@1079 3147 // so if there is a null in that register, we are already in the afterlife.
jrose@1079 3148 }
jrose@1079 3149
jrose@1079 3150 // Load the array length. (Positive movl does right thing on LP64.)
jrose@1079 3151 lduw(scan_temp, arrayOopDesc::length_offset_in_bytes(), count_temp);
jrose@1079 3152
jrose@1079 3153 // Check for empty secondary super list
jrose@1079 3154 tst(count_temp);
jrose@1079 3155
jrose@1079 3156 // Top of search loop
jrose@1079 3157 bind(L_loop);
jrose@1079 3158 br(Assembler::equal, false, Assembler::pn, *L_failure);
jrose@1079 3159 delayed()->add(scan_temp, heapOopSize, scan_temp);
jrose@1079 3160 assert(heapOopSize != 0, "heapOopSize should be initialized");
jrose@1079 3161
jrose@1079 3162 // Skip the array header in all array accesses.
jrose@1079 3163 int elem_offset = arrayOopDesc::base_offset_in_bytes(T_OBJECT);
jrose@1079 3164 elem_offset -= heapOopSize; // the scan pointer was pre-incremented also
jrose@1079 3165
jrose@1079 3166 // Load next super to check
jrose@1079 3167 if (UseCompressedOops) {
jrose@1079 3168 // Don't use load_heap_oop; we don't want to decode the element.
jrose@1079 3169 lduw( scan_temp, elem_offset, scratch_reg );
jrose@1079 3170 } else {
jrose@1079 3171 ld_ptr( scan_temp, elem_offset, scratch_reg );
jrose@1079 3172 }
jrose@1079 3173
jrose@1079 3174 // Look for Rsuper_klass on Rsub_klass's secondary super-class-overflow list
jrose@1079 3175 cmp(scratch_reg, search_key);
jrose@1079 3176
jrose@1079 3177 // A miss means we are NOT a subtype and need to keep looping
jrose@1079 3178 brx(Assembler::notEqual, false, Assembler::pn, L_loop);
jrose@1079 3179 delayed()->deccc(count_temp); // decrement trip counter in delay slot
jrose@1079 3180
jrose@1079 3181 // Falling out the bottom means we found a hit; we ARE a subtype
jrose@1079 3182 if (decode_super_klass) decode_heap_oop(super_klass);
jrose@1079 3183
jrose@1079 3184 // Success. Cache the super we found and proceed in triumph.
jrose@1079 3185 st_ptr(super_klass, sub_klass, sc_offset);
jrose@1079 3186
jrose@1079 3187 if (L_success != &L_fallthrough) {
jrose@1079 3188 ba(false, *L_success);
jrose@1079 3189 delayed()->nop();
jrose@1079 3190 }
jrose@1079 3191
jrose@1079 3192 bind(L_fallthrough);
jrose@1079 3193 }
jrose@1079 3194
jrose@1079 3195
jrose@1145 3196 void MacroAssembler::check_method_handle_type(Register mtype_reg, Register mh_reg,
jrose@1145 3197 Register temp_reg,
jrose@1145 3198 Label& wrong_method_type) {
jrose@1145 3199 assert_different_registers(mtype_reg, mh_reg, temp_reg);
jrose@1145 3200 // compare method type against that of the receiver
jrose@2639 3201 RegisterOrConstant mhtype_offset = delayed_value(java_lang_invoke_MethodHandle::type_offset_in_bytes, temp_reg);
twisti@2201 3202 load_heap_oop(mh_reg, mhtype_offset, temp_reg);
jrose@1145 3203 cmp(temp_reg, mtype_reg);
jrose@1145 3204 br(Assembler::notEqual, false, Assembler::pn, wrong_method_type);
jrose@1145 3205 delayed()->nop();
jrose@1145 3206 }
jrose@1145 3207
jrose@1145 3208
twisti@1858 3209 // A method handle has a "vmslots" field which gives the size of its
twisti@1858 3210 // argument list in JVM stack slots. This field is either located directly
twisti@1858 3211 // in every method handle, or else is indirectly accessed through the
twisti@1858 3212 // method handle's MethodType. This macro hides the distinction.
twisti@1858 3213 void MacroAssembler::load_method_handle_vmslots(Register vmslots_reg, Register mh_reg,
twisti@1858 3214 Register temp_reg) {
twisti@1858 3215 assert_different_registers(vmslots_reg, mh_reg, temp_reg);
twisti@1858 3216 // load mh.type.form.vmslots
jrose@2639 3217 if (java_lang_invoke_MethodHandle::vmslots_offset_in_bytes() != 0) {
twisti@1858 3218 // hoist vmslots into every mh to avoid dependent load chain
jrose@2639 3219 ld( Address(mh_reg, delayed_value(java_lang_invoke_MethodHandle::vmslots_offset_in_bytes, temp_reg)), vmslots_reg);
twisti@1858 3220 } else {
twisti@1858 3221 Register temp2_reg = vmslots_reg;
jrose@2639 3222 load_heap_oop(Address(mh_reg, delayed_value(java_lang_invoke_MethodHandle::type_offset_in_bytes, temp_reg)), temp2_reg);
jrose@2639 3223 load_heap_oop(Address(temp2_reg, delayed_value(java_lang_invoke_MethodType::form_offset_in_bytes, temp_reg)), temp2_reg);
jrose@2639 3224 ld( Address(temp2_reg, delayed_value(java_lang_invoke_MethodTypeForm::vmslots_offset_in_bytes, temp_reg)), vmslots_reg);
twisti@1858 3225 }
twisti@1858 3226 }
twisti@1858 3227
twisti@1858 3228
twisti@1858 3229 void MacroAssembler::jump_to_method_handle_entry(Register mh_reg, Register temp_reg, bool emit_delayed_nop) {
jrose@1145 3230 assert(mh_reg == G3_method_handle, "caller must put MH object in G3");
jrose@1145 3231 assert_different_registers(mh_reg, temp_reg);
jrose@1145 3232
jrose@1145 3233 // pick out the interpreted side of the handler
twisti@2201 3234 // NOTE: vmentry is not an oop!
jrose@2639 3235 ld_ptr(mh_reg, delayed_value(java_lang_invoke_MethodHandle::vmentry_offset_in_bytes, temp_reg), temp_reg);
jrose@1145 3236
jrose@1145 3237 // off we go...
jrose@1145 3238 ld_ptr(temp_reg, MethodHandleEntry::from_interpreted_entry_offset_in_bytes(), temp_reg);
jrose@1145 3239 jmp(temp_reg, 0);
jrose@1145 3240
jrose@1145 3241 // for the various stubs which take control at this point,
jrose@1145 3242 // see MethodHandles::generate_method_handle_stub
jrose@1145 3243
twisti@1858 3244 // Some callers can fill the delay slot.
twisti@1858 3245 if (emit_delayed_nop) {
twisti@1858 3246 delayed()->nop();
twisti@1858 3247 }
jrose@1145 3248 }
jrose@1145 3249
twisti@1858 3250
jrose@1145 3251 RegisterOrConstant MacroAssembler::argument_offset(RegisterOrConstant arg_slot,
never@2950 3252 Register temp_reg,
jrose@1145 3253 int extra_slot_offset) {
jrose@1145 3254 // cf. TemplateTable::prepare_invoke(), if (load_receiver).
twisti@1861 3255 int stackElementSize = Interpreter::stackElementSize;
twisti@1858 3256 int offset = extra_slot_offset * stackElementSize;
jrose@1145 3257 if (arg_slot.is_constant()) {
jrose@1145 3258 offset += arg_slot.as_constant() * stackElementSize;
jrose@1145 3259 return offset;
jrose@1145 3260 } else {
never@2950 3261 assert(temp_reg != noreg, "must specify");
never@2950 3262 sll_ptr(arg_slot.as_register(), exact_log2(stackElementSize), temp_reg);
jrose@1145 3263 if (offset != 0)
never@2950 3264 add(temp_reg, offset, temp_reg);
never@2950 3265 return temp_reg;
jrose@1145 3266 }
jrose@1145 3267 }
jrose@1145 3268
jrose@1145 3269
twisti@1858 3270 Address MacroAssembler::argument_address(RegisterOrConstant arg_slot,
never@2950 3271 Register temp_reg,
twisti@1858 3272 int extra_slot_offset) {
never@2950 3273 return Address(Gargs, argument_offset(arg_slot, temp_reg, extra_slot_offset));
twisti@1858 3274 }
twisti@1858 3275
jrose@1145 3276
kvn@855 3277 void MacroAssembler::biased_locking_enter(Register obj_reg, Register mark_reg,
kvn@855 3278 Register temp_reg,
duke@435 3279 Label& done, Label* slow_case,
duke@435 3280 BiasedLockingCounters* counters) {
duke@435 3281 assert(UseBiasedLocking, "why call this otherwise?");
duke@435 3282
duke@435 3283 if (PrintBiasedLockingStatistics) {
duke@435 3284 assert_different_registers(obj_reg, mark_reg, temp_reg, O7);
duke@435 3285 if (counters == NULL)
duke@435 3286 counters = BiasedLocking::counters();
duke@435 3287 }
duke@435 3288
duke@435 3289 Label cas_label;
duke@435 3290
duke@435 3291 // Biased locking
duke@435 3292 // See whether the lock is currently biased toward our thread and
duke@435 3293 // whether the epoch is still valid
duke@435 3294 // Note that the runtime guarantees sufficient alignment of JavaThread
duke@435 3295 // pointers to allow age to be placed into low bits
duke@435 3296 assert(markOopDesc::age_shift == markOopDesc::lock_bits + markOopDesc::biased_lock_bits, "biased locking makes assumptions about bit layout");
duke@435 3297 and3(mark_reg, markOopDesc::biased_lock_mask_in_place, temp_reg);
duke@435 3298 cmp(temp_reg, markOopDesc::biased_lock_pattern);
duke@435 3299 brx(Assembler::notEqual, false, Assembler::pn, cas_label);
coleenp@548 3300 delayed()->nop();
coleenp@548 3301
coleenp@548 3302 load_klass(obj_reg, temp_reg);
twisti@1162 3303 ld_ptr(Address(temp_reg, Klass::prototype_header_offset_in_bytes() + klassOopDesc::klass_part_offset_in_bytes()), temp_reg);
duke@435 3304 or3(G2_thread, temp_reg, temp_reg);
duke@435 3305 xor3(mark_reg, temp_reg, temp_reg);
duke@435 3306 andcc(temp_reg, ~((int) markOopDesc::age_mask_in_place), temp_reg);
duke@435 3307 if (counters != NULL) {
duke@435 3308 cond_inc(Assembler::equal, (address) counters->biased_lock_entry_count_addr(), mark_reg, temp_reg);
duke@435 3309 // Reload mark_reg as we may need it later
twisti@1162 3310 ld_ptr(Address(obj_reg, oopDesc::mark_offset_in_bytes()), mark_reg);
duke@435 3311 }
duke@435 3312 brx(Assembler::equal, true, Assembler::pt, done);
duke@435 3313 delayed()->nop();
duke@435 3314
duke@435 3315 Label try_revoke_bias;
duke@435 3316 Label try_rebias;
twisti@1162 3317 Address mark_addr = Address(obj_reg, oopDesc::mark_offset_in_bytes());
duke@435 3318 assert(mark_addr.disp() == 0, "cas must take a zero displacement");
duke@435 3319
duke@435 3320 // At this point we know that the header has the bias pattern and
duke@435 3321 // that we are not the bias owner in the current epoch. We need to
duke@435 3322 // figure out more details about the state of the header in order to
duke@435 3323 // know what operations can be legally performed on the object's
duke@435 3324 // header.
duke@435 3325
duke@435 3326 // If the low three bits in the xor result aren't clear, that means
duke@435 3327 // the prototype header is no longer biased and we have to revoke
duke@435 3328 // the bias on this object.
duke@435 3329 btst(markOopDesc::biased_lock_mask_in_place, temp_reg);
duke@435 3330 brx(Assembler::notZero, false, Assembler::pn, try_revoke_bias);
duke@435 3331
duke@435 3332 // Biasing is still enabled for this data type. See whether the
duke@435 3333 // epoch of the current bias is still valid, meaning that the epoch
duke@435 3334 // bits of the mark word are equal to the epoch bits of the
duke@435 3335 // prototype header. (Note that the prototype header's epoch bits
duke@435 3336 // only change at a safepoint.) If not, attempt to rebias the object
duke@435 3337 // toward the current thread. Note that we must be absolutely sure
duke@435 3338 // that the current epoch is invalid in order to do this because
duke@435 3339 // otherwise the manipulations it performs on the mark word are
duke@435 3340 // illegal.
duke@435 3341 delayed()->btst(markOopDesc::epoch_mask_in_place, temp_reg);
duke@435 3342 brx(Assembler::notZero, false, Assembler::pn, try_rebias);
duke@435 3343
duke@435 3344 // The epoch of the current bias is still valid but we know nothing
duke@435 3345 // about the owner; it might be set or it might be clear. Try to
duke@435 3346 // acquire the bias of the object using an atomic operation. If this
duke@435 3347 // fails we will go in to the runtime to revoke the object's bias.
duke@435 3348 // Note that we first construct the presumed unbiased header so we
duke@435 3349 // don't accidentally blow away another thread's valid bias.
duke@435 3350 delayed()->and3(mark_reg,
duke@435 3351 markOopDesc::biased_lock_mask_in_place | markOopDesc::age_mask_in_place | markOopDesc::epoch_mask_in_place,
duke@435 3352 mark_reg);
duke@435 3353 or3(G2_thread, mark_reg, temp_reg);
kvn@855 3354 casn(mark_addr.base(), mark_reg, temp_reg);
duke@435 3355 // If the biasing toward our thread failed, this means that
duke@435 3356 // another thread succeeded in biasing it toward itself and we
duke@435 3357 // need to revoke that bias. The revocation will occur in the
duke@435 3358 // interpreter runtime in the slow case.
duke@435 3359 cmp(mark_reg, temp_reg);
duke@435 3360 if (counters != NULL) {
duke@435 3361 cond_inc(Assembler::zero, (address) counters->anonymously_biased_lock_entry_count_addr(), mark_reg, temp_reg);
duke@435 3362 }
duke@435 3363 if (slow_case != NULL) {
duke@435 3364 brx(Assembler::notEqual, true, Assembler::pn, *slow_case);
duke@435 3365 delayed()->nop();
duke@435 3366 }
duke@435 3367 br(Assembler::always, false, Assembler::pt, done);
duke@435 3368 delayed()->nop();
duke@435 3369
duke@435 3370 bind(try_rebias);
duke@435 3371 // At this point we know the epoch has expired, meaning that the
duke@435 3372 // current "bias owner", if any, is actually invalid. Under these
duke@435 3373 // circumstances _only_, we are allowed to use the current header's
duke@435 3374 // value as the comparison value when doing the cas to acquire the
duke@435 3375 // bias in the current epoch. In other words, we allow transfer of
duke@435 3376 // the bias from one thread to another directly in this situation.
duke@435 3377 //
duke@435 3378 // FIXME: due to a lack of registers we currently blow away the age
duke@435 3379 // bits in this situation. Should attempt to preserve them.
coleenp@548 3380 load_klass(obj_reg, temp_reg);
twisti@1162 3381 ld_ptr(Address(temp_reg, Klass::prototype_header_offset_in_bytes() + klassOopDesc::klass_part_offset_in_bytes()), temp_reg);
duke@435 3382 or3(G2_thread, temp_reg, temp_reg);
kvn@855 3383 casn(mark_addr.base(), mark_reg, temp_reg);
duke@435 3384 // If the biasing toward our thread failed, this means that
duke@435 3385 // another thread succeeded in biasing it toward itself and we
duke@435 3386 // need to revoke that bias. The revocation will occur in the
duke@435 3387 // interpreter runtime in the slow case.
duke@435 3388 cmp(mark_reg, temp_reg);
duke@435 3389 if (counters != NULL) {
duke@435 3390 cond_inc(Assembler::zero, (address) counters->rebiased_lock_entry_count_addr(), mark_reg, temp_reg);
duke@435 3391 }
duke@435 3392 if (slow_case != NULL) {
duke@435 3393 brx(Assembler::notEqual, true, Assembler::pn, *slow_case);
duke@435 3394 delayed()->nop();
duke@435 3395 }
duke@435 3396 br(Assembler::always, false, Assembler::pt, done);
duke@435 3397 delayed()->nop();
duke@435 3398
duke@435 3399 bind(try_revoke_bias);
duke@435 3400 // The prototype mark in the klass doesn't have the bias bit set any
duke@435 3401 // more, indicating that objects of this data type are not supposed
duke@435 3402 // to be biased any more. We are going to try to reset the mark of
duke@435 3403 // this object to the prototype value and fall through to the
duke@435 3404 // CAS-based locking scheme. Note that if our CAS fails, it means
duke@435 3405 // that another thread raced us for the privilege of revoking the
duke@435 3406 // bias of this particular object, so it's okay to continue in the
duke@435 3407 // normal locking code.
duke@435 3408 //
duke@435 3409 // FIXME: due to a lack of registers we currently blow away the age
duke@435 3410 // bits in this situation. Should attempt to preserve them.
coleenp@548 3411 load_klass(obj_reg, temp_reg);
twisti@1162 3412 ld_ptr(Address(temp_reg, Klass::prototype_header_offset_in_bytes() + klassOopDesc::klass_part_offset_in_bytes()), temp_reg);
kvn@855 3413 casn(mark_addr.base(), mark_reg, temp_reg);
duke@435 3414 // Fall through to the normal CAS-based lock, because no matter what
duke@435 3415 // the result of the above CAS, some thread must have succeeded in
duke@435 3416 // removing the bias bit from the object's header.
duke@435 3417 if (counters != NULL) {
duke@435 3418 cmp(mark_reg, temp_reg);
duke@435 3419 cond_inc(Assembler::zero, (address) counters->revoked_lock_entry_count_addr(), mark_reg, temp_reg);
duke@435 3420 }
duke@435 3421
duke@435 3422 bind(cas_label);
duke@435 3423 }
duke@435 3424
duke@435 3425 void MacroAssembler::biased_locking_exit (Address mark_addr, Register temp_reg, Label& done,
duke@435 3426 bool allow_delay_slot_filling) {
duke@435 3427 // Check for biased locking unlock case, which is a no-op
duke@435 3428 // Note: we do not have to check the thread ID for two reasons.
duke@435 3429 // First, the interpreter checks for IllegalMonitorStateException at
duke@435 3430 // a higher level. Second, if the bias was revoked while we held the
duke@435 3431 // lock, the object could not be rebiased toward another thread, so
duke@435 3432 // the bias bit would be clear.
duke@435 3433 ld_ptr(mark_addr, temp_reg);
duke@435 3434 and3(temp_reg, markOopDesc::biased_lock_mask_in_place, temp_reg);
duke@435 3435 cmp(temp_reg, markOopDesc::biased_lock_pattern);
duke@435 3436 brx(Assembler::equal, allow_delay_slot_filling, Assembler::pt, done);
duke@435 3437 delayed();
duke@435 3438 if (!allow_delay_slot_filling) {
duke@435 3439 nop();
duke@435 3440 }
duke@435 3441 }
duke@435 3442
duke@435 3443
duke@435 3444 // CASN -- 32-64 bit switch hitter similar to the synthetic CASN provided by
duke@435 3445 // Solaris/SPARC's "as". Another apt name would be cas_ptr()
duke@435 3446
duke@435 3447 void MacroAssembler::casn (Register addr_reg, Register cmp_reg, Register set_reg ) {
duke@435 3448 casx_under_lock (addr_reg, cmp_reg, set_reg, (address)StubRoutines::Sparc::atomic_memory_operation_lock_addr()) ;
duke@435 3449 }
duke@435 3450
duke@435 3451
duke@435 3452
duke@435 3453 // compiler_lock_object() and compiler_unlock_object() are direct transliterations
duke@435 3454 // of i486.ad fast_lock() and fast_unlock(). See those methods for detailed comments.
duke@435 3455 // The code could be tightened up considerably.
duke@435 3456 //
duke@435 3457 // box->dhw disposition - post-conditions at DONE_LABEL.
duke@435 3458 // - Successful inflated lock: box->dhw != 0.
duke@435 3459 // Any non-zero value suffices.
duke@435 3460 // Consider G2_thread, rsp, boxReg, or unused_mark()
duke@435 3461 // - Successful Stack-lock: box->dhw == mark.
duke@435 3462 // box->dhw must contain the displaced mark word value
duke@435 3463 // - Failure -- icc.ZFlag == 0 and box->dhw is undefined.
duke@435 3464 // The slow-path fast_enter() and slow_enter() operators
duke@435 3465 // are responsible for setting box->dhw = NonZero (typically ::unused_mark).
duke@435 3466 // - Biased: box->dhw is undefined
duke@435 3467 //
duke@435 3468 // SPARC refworkload performance - specifically jetstream and scimark - are
duke@435 3469 // extremely sensitive to the size of the code emitted by compiler_lock_object
duke@435 3470 // and compiler_unlock_object. Critically, the key factor is code size, not path
duke@435 3471 // length. (Simply experiments to pad CLO with unexecuted NOPs demonstrte the
duke@435 3472 // effect).
duke@435 3473
duke@435 3474
kvn@855 3475 void MacroAssembler::compiler_lock_object(Register Roop, Register Rmark,
kvn@855 3476 Register Rbox, Register Rscratch,
kvn@855 3477 BiasedLockingCounters* counters,
kvn@855 3478 bool try_bias) {
twisti@1162 3479 Address mark_addr(Roop, oopDesc::mark_offset_in_bytes());
duke@435 3480
duke@435 3481 verify_oop(Roop);
duke@435 3482 Label done ;
duke@435 3483
duke@435 3484 if (counters != NULL) {
duke@435 3485 inc_counter((address) counters->total_entry_count_addr(), Rmark, Rscratch);
duke@435 3486 }
duke@435 3487
duke@435 3488 if (EmitSync & 1) {
duke@435 3489 mov (3, Rscratch) ;
duke@435 3490 st_ptr (Rscratch, Rbox, BasicLock::displaced_header_offset_in_bytes());
duke@435 3491 cmp (SP, G0) ;
duke@435 3492 return ;
duke@435 3493 }
duke@435 3494
duke@435 3495 if (EmitSync & 2) {
duke@435 3496
duke@435 3497 // Fetch object's markword
duke@435 3498 ld_ptr(mark_addr, Rmark);
duke@435 3499
kvn@855 3500 if (try_bias) {
duke@435 3501 biased_locking_enter(Roop, Rmark, Rscratch, done, NULL, counters);
duke@435 3502 }
duke@435 3503
duke@435 3504 // Save Rbox in Rscratch to be used for the cas operation
duke@435 3505 mov(Rbox, Rscratch);
duke@435 3506
duke@435 3507 // set Rmark to markOop | markOopDesc::unlocked_value
duke@435 3508 or3(Rmark, markOopDesc::unlocked_value, Rmark);
duke@435 3509
duke@435 3510 // Initialize the box. (Must happen before we update the object mark!)
duke@435 3511 st_ptr(Rmark, Rbox, BasicLock::displaced_header_offset_in_bytes());
duke@435 3512
duke@435 3513 // compare object markOop with Rmark and if equal exchange Rscratch with object markOop
duke@435 3514 assert(mark_addr.disp() == 0, "cas must take a zero displacement");
duke@435 3515 casx_under_lock(mark_addr.base(), Rmark, Rscratch,
duke@435 3516 (address)StubRoutines::Sparc::atomic_memory_operation_lock_addr());
duke@435 3517
duke@435 3518 // if compare/exchange succeeded we found an unlocked object and we now have locked it
duke@435 3519 // hence we are done
duke@435 3520 cmp(Rmark, Rscratch);
duke@435 3521 #ifdef _LP64
duke@435 3522 sub(Rscratch, STACK_BIAS, Rscratch);
duke@435 3523 #endif
duke@435 3524 brx(Assembler::equal, false, Assembler::pt, done);
duke@435 3525 delayed()->sub(Rscratch, SP, Rscratch); //pull next instruction into delay slot
duke@435 3526
duke@435 3527 // we did not find an unlocked object so see if this is a recursive case
duke@435 3528 // sub(Rscratch, SP, Rscratch);
duke@435 3529 assert(os::vm_page_size() > 0xfff, "page size too small - change the constant");
duke@435 3530 andcc(Rscratch, 0xfffff003, Rscratch);
duke@435 3531 st_ptr(Rscratch, Rbox, BasicLock::displaced_header_offset_in_bytes());
duke@435 3532 bind (done) ;
duke@435 3533 return ;
duke@435 3534 }
duke@435 3535
duke@435 3536 Label Egress ;
duke@435 3537
duke@435 3538 if (EmitSync & 256) {
duke@435 3539 Label IsInflated ;
duke@435 3540
duke@435 3541 ld_ptr (mark_addr, Rmark); // fetch obj->mark
duke@435 3542 // Triage: biased, stack-locked, neutral, inflated
kvn@855 3543 if (try_bias) {
duke@435 3544 biased_locking_enter(Roop, Rmark, Rscratch, done, NULL, counters);
duke@435 3545 // Invariant: if control reaches this point in the emitted stream
duke@435 3546 // then Rmark has not been modified.
duke@435 3547 }
duke@435 3548
duke@435 3549 // Store mark into displaced mark field in the on-stack basic-lock "box"
duke@435 3550 // Critically, this must happen before the CAS
duke@435 3551 // Maximize the ST-CAS distance to minimize the ST-before-CAS penalty.
duke@435 3552 st_ptr (Rmark, Rbox, BasicLock::displaced_header_offset_in_bytes());
duke@435 3553 andcc (Rmark, 2, G0) ;
duke@435 3554 brx (Assembler::notZero, false, Assembler::pn, IsInflated) ;
duke@435 3555 delayed() ->
duke@435 3556
duke@435 3557 // Try stack-lock acquisition.
duke@435 3558 // Beware: the 1st instruction is in a delay slot
duke@435 3559 mov (Rbox, Rscratch);
duke@435 3560 or3 (Rmark, markOopDesc::unlocked_value, Rmark);
duke@435 3561 assert (mark_addr.disp() == 0, "cas must take a zero displacement");
duke@435 3562 casn (mark_addr.base(), Rmark, Rscratch) ;
duke@435 3563 cmp (Rmark, Rscratch);
duke@435 3564 brx (Assembler::equal, false, Assembler::pt, done);
duke@435 3565 delayed()->sub(Rscratch, SP, Rscratch);
duke@435 3566
duke@435 3567 // Stack-lock attempt failed - check for recursive stack-lock.
duke@435 3568 // See the comments below about how we might remove this case.
duke@435 3569 #ifdef _LP64
duke@435 3570 sub (Rscratch, STACK_BIAS, Rscratch);
duke@435 3571 #endif
duke@435 3572 assert(os::vm_page_size() > 0xfff, "page size too small - change the constant");
duke@435 3573 andcc (Rscratch, 0xfffff003, Rscratch);
duke@435 3574 br (Assembler::always, false, Assembler::pt, done) ;
duke@435 3575 delayed()-> st_ptr (Rscratch, Rbox, BasicLock::displaced_header_offset_in_bytes());
duke@435 3576
duke@435 3577 bind (IsInflated) ;
duke@435 3578 if (EmitSync & 64) {
duke@435 3579 // If m->owner != null goto IsLocked
duke@435 3580 // Pessimistic form: Test-and-CAS vs CAS
duke@435 3581 // The optimistic form avoids RTS->RTO cache line upgrades.
twisti@1162 3582 ld_ptr (Rmark, ObjectMonitor::owner_offset_in_bytes() - 2, Rscratch);
duke@435 3583 andcc (Rscratch, Rscratch, G0) ;
duke@435 3584 brx (Assembler::notZero, false, Assembler::pn, done) ;
duke@435 3585 delayed()->nop() ;
duke@435 3586 // m->owner == null : it's unlocked.
duke@435 3587 }
duke@435 3588
duke@435 3589 // Try to CAS m->owner from null to Self
duke@435 3590 // Invariant: if we acquire the lock then _recursions should be 0.
duke@435 3591 add (Rmark, ObjectMonitor::owner_offset_in_bytes()-2, Rmark) ;
duke@435 3592 mov (G2_thread, Rscratch) ;
duke@435 3593 casn (Rmark, G0, Rscratch) ;
duke@435 3594 cmp (Rscratch, G0) ;
duke@435 3595 // Intentional fall-through into done
duke@435 3596 } else {
duke@435 3597 // Aggressively avoid the Store-before-CAS penalty
duke@435 3598 // Defer the store into box->dhw until after the CAS
duke@435 3599 Label IsInflated, Recursive ;
duke@435 3600
duke@435 3601 // Anticipate CAS -- Avoid RTS->RTO upgrade
duke@435 3602 // prefetch (mark_addr, Assembler::severalWritesAndPossiblyReads) ;
duke@435 3603
duke@435 3604 ld_ptr (mark_addr, Rmark); // fetch obj->mark
duke@435 3605 // Triage: biased, stack-locked, neutral, inflated
duke@435 3606
kvn@855 3607 if (try_bias) {
duke@435 3608 biased_locking_enter(Roop, Rmark, Rscratch, done, NULL, counters);
duke@435 3609 // Invariant: if control reaches this point in the emitted stream
duke@435 3610 // then Rmark has not been modified.
duke@435 3611 }
duke@435 3612 andcc (Rmark, 2, G0) ;
duke@435 3613 brx (Assembler::notZero, false, Assembler::pn, IsInflated) ;
duke@435 3614 delayed()-> // Beware - dangling delay-slot
duke@435 3615
duke@435 3616 // Try stack-lock acquisition.
duke@435 3617 // Transiently install BUSY (0) encoding in the mark word.
duke@435 3618 // if the CAS of 0 into the mark was successful then we execute:
duke@435 3619 // ST box->dhw = mark -- save fetched mark in on-stack basiclock box
duke@435 3620 // ST obj->mark = box -- overwrite transient 0 value
duke@435 3621 // This presumes TSO, of course.
duke@435 3622
duke@435 3623 mov (0, Rscratch) ;
duke@435 3624 or3 (Rmark, markOopDesc::unlocked_value, Rmark);
duke@435 3625 assert (mark_addr.disp() == 0, "cas must take a zero displacement");
duke@435 3626 casn (mark_addr.base(), Rmark, Rscratch) ;
duke@435 3627 // prefetch (mark_addr, Assembler::severalWritesAndPossiblyReads) ;
duke@435 3628 cmp (Rscratch, Rmark) ;
duke@435 3629 brx (Assembler::notZero, false, Assembler::pn, Recursive) ;
duke@435 3630 delayed() ->
duke@435 3631 st_ptr (Rmark, Rbox, BasicLock::displaced_header_offset_in_bytes());
duke@435 3632 if (counters != NULL) {
duke@435 3633 cond_inc(Assembler::equal, (address) counters->fast_path_entry_count_addr(), Rmark, Rscratch);
duke@435 3634 }
duke@435 3635 br (Assembler::always, false, Assembler::pt, done);
duke@435 3636 delayed() ->
duke@435 3637 st_ptr (Rbox, mark_addr) ;
duke@435 3638
duke@435 3639 bind (Recursive) ;
duke@435 3640 // Stack-lock attempt failed - check for recursive stack-lock.
duke@435 3641 // Tests show that we can remove the recursive case with no impact
duke@435 3642 // on refworkload 0.83. If we need to reduce the size of the code
duke@435 3643 // emitted by compiler_lock_object() the recursive case is perfect
duke@435 3644 // candidate.
duke@435 3645 //
duke@435 3646 // A more extreme idea is to always inflate on stack-lock recursion.
duke@435 3647 // This lets us eliminate the recursive checks in compiler_lock_object
duke@435 3648 // and compiler_unlock_object and the (box->dhw == 0) encoding.
duke@435 3649 // A brief experiment - requiring changes to synchronizer.cpp, interpreter,
duke@435 3650 // and showed a performance *increase*. In the same experiment I eliminated
duke@435 3651 // the fast-path stack-lock code from the interpreter and always passed
duke@435 3652 // control to the "slow" operators in synchronizer.cpp.
duke@435 3653
duke@435 3654 // RScratch contains the fetched obj->mark value from the failed CASN.
duke@435 3655 #ifdef _LP64
duke@435 3656 sub (Rscratch, STACK_BIAS, Rscratch);
duke@435 3657 #endif
duke@435 3658 sub(Rscratch, SP, Rscratch);
duke@435 3659 assert(os::vm_page_size() > 0xfff, "page size too small - change the constant");
duke@435 3660 andcc (Rscratch, 0xfffff003, Rscratch);
duke@435 3661 if (counters != NULL) {
duke@435 3662 // Accounting needs the Rscratch register
duke@435 3663 st_ptr (Rscratch, Rbox, BasicLock::displaced_header_offset_in_bytes());
duke@435 3664 cond_inc(Assembler::equal, (address) counters->fast_path_entry_count_addr(), Rmark, Rscratch);
duke@435 3665 br (Assembler::always, false, Assembler::pt, done) ;
duke@435 3666 delayed()->nop() ;
duke@435 3667 } else {
duke@435 3668 br (Assembler::always, false, Assembler::pt, done) ;
duke@435 3669 delayed()-> st_ptr (Rscratch, Rbox, BasicLock::displaced_header_offset_in_bytes());
duke@435 3670 }
duke@435 3671
duke@435 3672 bind (IsInflated) ;
duke@435 3673 if (EmitSync & 64) {
duke@435 3674 // If m->owner != null goto IsLocked
duke@435 3675 // Test-and-CAS vs CAS
duke@435 3676 // Pessimistic form avoids futile (doomed) CAS attempts
duke@435 3677 // The optimistic form avoids RTS->RTO cache line upgrades.
twisti@1162 3678 ld_ptr (Rmark, ObjectMonitor::owner_offset_in_bytes() - 2, Rscratch);
duke@435 3679 andcc (Rscratch, Rscratch, G0) ;
duke@435 3680 brx (Assembler::notZero, false, Assembler::pn, done) ;
duke@435 3681 delayed()->nop() ;
duke@435 3682 // m->owner == null : it's unlocked.
duke@435 3683 }
duke@435 3684
duke@435 3685 // Try to CAS m->owner from null to Self
duke@435 3686 // Invariant: if we acquire the lock then _recursions should be 0.
duke@435 3687 add (Rmark, ObjectMonitor::owner_offset_in_bytes()-2, Rmark) ;
duke@435 3688 mov (G2_thread, Rscratch) ;
duke@435 3689 casn (Rmark, G0, Rscratch) ;
duke@435 3690 cmp (Rscratch, G0) ;
duke@435 3691 // ST box->displaced_header = NonZero.
duke@435 3692 // Any non-zero value suffices:
duke@435 3693 // unused_mark(), G2_thread, RBox, RScratch, rsp, etc.
duke@435 3694 st_ptr (Rbox, Rbox, BasicLock::displaced_header_offset_in_bytes());
duke@435 3695 // Intentional fall-through into done
duke@435 3696 }
duke@435 3697
duke@435 3698 bind (done) ;
duke@435 3699 }
duke@435 3700
kvn@855 3701 void MacroAssembler::compiler_unlock_object(Register Roop, Register Rmark,
kvn@855 3702 Register Rbox, Register Rscratch,
kvn@855 3703 bool try_bias) {
twisti@1162 3704 Address mark_addr(Roop, oopDesc::mark_offset_in_bytes());
duke@435 3705
duke@435 3706 Label done ;
duke@435 3707
duke@435 3708 if (EmitSync & 4) {
duke@435 3709 cmp (SP, G0) ;
duke@435 3710 return ;
duke@435 3711 }
duke@435 3712
duke@435 3713 if (EmitSync & 8) {
kvn@855 3714 if (try_bias) {
duke@435 3715 biased_locking_exit(mark_addr, Rscratch, done);
duke@435 3716 }
duke@435 3717
duke@435 3718 // Test first if it is a fast recursive unlock
duke@435 3719 ld_ptr(Rbox, BasicLock::displaced_header_offset_in_bytes(), Rmark);
duke@435 3720 cmp(Rmark, G0);
duke@435 3721 brx(Assembler::equal, false, Assembler::pt, done);
duke@435 3722 delayed()->nop();
duke@435 3723
duke@435 3724 // Check if it is still a light weight lock, this is is true if we see
duke@435 3725 // the stack address of the basicLock in the markOop of the object
duke@435 3726 assert(mark_addr.disp() == 0, "cas must take a zero displacement");
duke@435 3727 casx_under_lock(mark_addr.base(), Rbox, Rmark,
duke@435 3728 (address)StubRoutines::Sparc::atomic_memory_operation_lock_addr());
duke@435 3729 br (Assembler::always, false, Assembler::pt, done);
duke@435 3730 delayed()->cmp(Rbox, Rmark);
duke@435 3731 bind (done) ;
duke@435 3732 return ;
duke@435 3733 }
duke@435 3734
duke@435 3735 // Beware ... If the aggregate size of the code emitted by CLO and CUO is
duke@435 3736 // is too large performance rolls abruptly off a cliff.
duke@435 3737 // This could be related to inlining policies, code cache management, or
duke@435 3738 // I$ effects.
duke@435 3739 Label LStacked ;
duke@435 3740
kvn@855 3741 if (try_bias) {
duke@435 3742 // TODO: eliminate redundant LDs of obj->mark
duke@435 3743 biased_locking_exit(mark_addr, Rscratch, done);
duke@435 3744 }
duke@435 3745
duke@435 3746 ld_ptr (Roop, oopDesc::mark_offset_in_bytes(), Rmark) ;
duke@435 3747 ld_ptr (Rbox, BasicLock::displaced_header_offset_in_bytes(), Rscratch);
duke@435 3748 andcc (Rscratch, Rscratch, G0);
duke@435 3749 brx (Assembler::zero, false, Assembler::pn, done);
duke@435 3750 delayed()-> nop() ; // consider: relocate fetch of mark, above, into this DS
duke@435 3751 andcc (Rmark, 2, G0) ;
duke@435 3752 brx (Assembler::zero, false, Assembler::pt, LStacked) ;
duke@435 3753 delayed()-> nop() ;
duke@435 3754
duke@435 3755 // It's inflated
duke@435 3756 // Conceptually we need a #loadstore|#storestore "release" MEMBAR before
duke@435 3757 // the ST of 0 into _owner which releases the lock. This prevents loads
duke@435 3758 // and stores within the critical section from reordering (floating)
duke@435 3759 // past the store that releases the lock. But TSO is a strong memory model
duke@435 3760 // and that particular flavor of barrier is a noop, so we can safely elide it.
duke@435 3761 // Note that we use 1-0 locking by default for the inflated case. We
duke@435 3762 // close the resultant (and rare) race by having contented threads in
duke@435 3763 // monitorenter periodically poll _owner.
twisti@1162 3764 ld_ptr (Rmark, ObjectMonitor::owner_offset_in_bytes() - 2, Rscratch);
twisti@1162 3765 ld_ptr (Rmark, ObjectMonitor::recursions_offset_in_bytes() - 2, Rbox);
duke@435 3766 xor3 (Rscratch, G2_thread, Rscratch) ;
duke@435 3767 orcc (Rbox, Rscratch, Rbox) ;
duke@435 3768 brx (Assembler::notZero, false, Assembler::pn, done) ;
duke@435 3769 delayed()->
twisti@1162 3770 ld_ptr (Rmark, ObjectMonitor::EntryList_offset_in_bytes() - 2, Rscratch);
twisti@1162 3771 ld_ptr (Rmark, ObjectMonitor::cxq_offset_in_bytes() - 2, Rbox);
duke@435 3772 orcc (Rbox, Rscratch, G0) ;
duke@435 3773 if (EmitSync & 65536) {
duke@435 3774 Label LSucc ;
duke@435 3775 brx (Assembler::notZero, false, Assembler::pn, LSucc) ;
duke@435 3776 delayed()->nop() ;
duke@435 3777 br (Assembler::always, false, Assembler::pt, done) ;
duke@435 3778 delayed()->
twisti@1162 3779 st_ptr (G0, Rmark, ObjectMonitor::owner_offset_in_bytes() - 2);
duke@435 3780
duke@435 3781 bind (LSucc) ;
twisti@1162 3782 st_ptr (G0, Rmark, ObjectMonitor::owner_offset_in_bytes() - 2);
duke@435 3783 if (os::is_MP()) { membar (StoreLoad) ; }
twisti@1162 3784 ld_ptr (Rmark, ObjectMonitor::succ_offset_in_bytes() - 2, Rscratch);
duke@435 3785 andcc (Rscratch, Rscratch, G0) ;
duke@435 3786 brx (Assembler::notZero, false, Assembler::pt, done) ;
duke@435 3787 delayed()-> andcc (G0, G0, G0) ;
duke@435 3788 add (Rmark, ObjectMonitor::owner_offset_in_bytes()-2, Rmark) ;
duke@435 3789 mov (G2_thread, Rscratch) ;
duke@435 3790 casn (Rmark, G0, Rscratch) ;
duke@435 3791 cmp (Rscratch, G0) ;
duke@435 3792 // invert icc.zf and goto done
duke@435 3793 brx (Assembler::notZero, false, Assembler::pt, done) ;
duke@435 3794 delayed() -> cmp (G0, G0) ;
duke@435 3795 br (Assembler::always, false, Assembler::pt, done);
duke@435 3796 delayed() -> cmp (G0, 1) ;
duke@435 3797 } else {
duke@435 3798 brx (Assembler::notZero, false, Assembler::pn, done) ;
duke@435 3799 delayed()->nop() ;
duke@435 3800 br (Assembler::always, false, Assembler::pt, done) ;
duke@435 3801 delayed()->
twisti@1162 3802 st_ptr (G0, Rmark, ObjectMonitor::owner_offset_in_bytes() - 2);
duke@435 3803 }
duke@435 3804
duke@435 3805 bind (LStacked) ;
duke@435 3806 // Consider: we could replace the expensive CAS in the exit
duke@435 3807 // path with a simple ST of the displaced mark value fetched from
duke@435 3808 // the on-stack basiclock box. That admits a race where a thread T2
duke@435 3809 // in the slow lock path -- inflating with monitor M -- could race a
duke@435 3810 // thread T1 in the fast unlock path, resulting in a missed wakeup for T2.
duke@435 3811 // More precisely T1 in the stack-lock unlock path could "stomp" the
duke@435 3812 // inflated mark value M installed by T2, resulting in an orphan
duke@435 3813 // object monitor M and T2 becoming stranded. We can remedy that situation
duke@435 3814 // by having T2 periodically poll the object's mark word using timed wait
duke@435 3815 // operations. If T2 discovers that a stomp has occurred it vacates
duke@435 3816 // the monitor M and wakes any other threads stranded on the now-orphan M.
duke@435 3817 // In addition the monitor scavenger, which performs deflation,
duke@435 3818 // would also need to check for orpan monitors and stranded threads.
duke@435 3819 //
duke@435 3820 // Finally, inflation is also used when T2 needs to assign a hashCode
duke@435 3821 // to O and O is stack-locked by T1. The "stomp" race could cause
duke@435 3822 // an assigned hashCode value to be lost. We can avoid that condition
duke@435 3823 // and provide the necessary hashCode stability invariants by ensuring
duke@435 3824 // that hashCode generation is idempotent between copying GCs.
duke@435 3825 // For example we could compute the hashCode of an object O as
duke@435 3826 // O's heap address XOR some high quality RNG value that is refreshed
duke@435 3827 // at GC-time. The monitor scavenger would install the hashCode
duke@435 3828 // found in any orphan monitors. Again, the mechanism admits a
duke@435 3829 // lost-update "stomp" WAW race but detects and recovers as needed.
duke@435 3830 //
duke@435 3831 // A prototype implementation showed excellent results, although
duke@435 3832 // the scavenger and timeout code was rather involved.
duke@435 3833
duke@435 3834 casn (mark_addr.base(), Rbox, Rscratch) ;
duke@435 3835 cmp (Rbox, Rscratch);
duke@435 3836 // Intentional fall through into done ...
duke@435 3837
duke@435 3838 bind (done) ;
duke@435 3839 }
duke@435 3840
duke@435 3841
duke@435 3842
duke@435 3843 void MacroAssembler::print_CPU_state() {
duke@435 3844 // %%%%% need to implement this
duke@435 3845 }
duke@435 3846
duke@435 3847 void MacroAssembler::verify_FPU(int stack_depth, const char* s) {
duke@435 3848 // %%%%% need to implement this
duke@435 3849 }
duke@435 3850
duke@435 3851 void MacroAssembler::push_IU_state() {
duke@435 3852 // %%%%% need to implement this
duke@435 3853 }
duke@435 3854
duke@435 3855
duke@435 3856 void MacroAssembler::pop_IU_state() {
duke@435 3857 // %%%%% need to implement this
duke@435 3858 }
duke@435 3859
duke@435 3860
duke@435 3861 void MacroAssembler::push_FPU_state() {
duke@435 3862 // %%%%% need to implement this
duke@435 3863 }
duke@435 3864
duke@435 3865
duke@435 3866 void MacroAssembler::pop_FPU_state() {
duke@435 3867 // %%%%% need to implement this
duke@435 3868 }
duke@435 3869
duke@435 3870
duke@435 3871 void MacroAssembler::push_CPU_state() {
duke@435 3872 // %%%%% need to implement this
duke@435 3873 }
duke@435 3874
duke@435 3875
duke@435 3876 void MacroAssembler::pop_CPU_state() {
duke@435 3877 // %%%%% need to implement this
duke@435 3878 }
duke@435 3879
duke@435 3880
duke@435 3881
duke@435 3882 void MacroAssembler::verify_tlab() {
duke@435 3883 #ifdef ASSERT
duke@435 3884 if (UseTLAB && VerifyOops) {
duke@435 3885 Label next, next2, ok;
duke@435 3886 Register t1 = L0;
duke@435 3887 Register t2 = L1;
duke@435 3888 Register t3 = L2;
duke@435 3889
duke@435 3890 save_frame(0);
duke@435 3891 ld_ptr(G2_thread, in_bytes(JavaThread::tlab_top_offset()), t1);
duke@435 3892 ld_ptr(G2_thread, in_bytes(JavaThread::tlab_start_offset()), t2);
duke@435 3893 or3(t1, t2, t3);
duke@435 3894 cmp(t1, t2);
duke@435 3895 br(Assembler::greaterEqual, false, Assembler::pn, next);
duke@435 3896 delayed()->nop();
duke@435 3897 stop("assert(top >= start)");
duke@435 3898 should_not_reach_here();
duke@435 3899
duke@435 3900 bind(next);
duke@435 3901 ld_ptr(G2_thread, in_bytes(JavaThread::tlab_top_offset()), t1);
duke@435 3902 ld_ptr(G2_thread, in_bytes(JavaThread::tlab_end_offset()), t2);
duke@435 3903 or3(t3, t2, t3);
duke@435 3904 cmp(t1, t2);
duke@435 3905 br(Assembler::lessEqual, false, Assembler::pn, next2);
duke@435 3906 delayed()->nop();
duke@435 3907 stop("assert(top <= end)");
duke@435 3908 should_not_reach_here();
duke@435 3909
duke@435 3910 bind(next2);
duke@435 3911 and3(t3, MinObjAlignmentInBytesMask, t3);
duke@435 3912 cmp(t3, 0);
duke@435 3913 br(Assembler::lessEqual, false, Assembler::pn, ok);
duke@435 3914 delayed()->nop();
duke@435 3915 stop("assert(aligned)");
duke@435 3916 should_not_reach_here();
duke@435 3917
duke@435 3918 bind(ok);
duke@435 3919 restore();
duke@435 3920 }
duke@435 3921 #endif
duke@435 3922 }
duke@435 3923
duke@435 3924
duke@435 3925 void MacroAssembler::eden_allocate(
duke@435 3926 Register obj, // result: pointer to object after successful allocation
duke@435 3927 Register var_size_in_bytes, // object size in bytes if unknown at compile time; invalid otherwise
duke@435 3928 int con_size_in_bytes, // object size in bytes if known at compile time
duke@435 3929 Register t1, // temp register
duke@435 3930 Register t2, // temp register
duke@435 3931 Label& slow_case // continuation point if fast allocation fails
duke@435 3932 ){
duke@435 3933 // make sure arguments make sense
duke@435 3934 assert_different_registers(obj, var_size_in_bytes, t1, t2);
duke@435 3935 assert(0 <= con_size_in_bytes && Assembler::is_simm13(con_size_in_bytes), "illegal object size");
duke@435 3936 assert((con_size_in_bytes & MinObjAlignmentInBytesMask) == 0, "object size is not multiple of alignment");
duke@435 3937
ysr@777 3938 if (CMSIncrementalMode || !Universe::heap()->supports_inline_contig_alloc()) {
ysr@777 3939 // No allocation in the shared eden.
ysr@777 3940 br(Assembler::always, false, Assembler::pt, slow_case);
ysr@777 3941 delayed()->nop();
ysr@777 3942 } else {
ysr@777 3943 // get eden boundaries
ysr@777 3944 // note: we need both top & top_addr!
ysr@777 3945 const Register top_addr = t1;
ysr@777 3946 const Register end = t2;
ysr@777 3947
ysr@777 3948 CollectedHeap* ch = Universe::heap();
ysr@777 3949 set((intx)ch->top_addr(), top_addr);
ysr@777 3950 intx delta = (intx)ch->end_addr() - (intx)ch->top_addr();
ysr@777 3951 ld_ptr(top_addr, delta, end);
ysr@777 3952 ld_ptr(top_addr, 0, obj);
ysr@777 3953
ysr@777 3954 // try to allocate
ysr@777 3955 Label retry;
ysr@777 3956 bind(retry);
duke@435 3957 #ifdef ASSERT
ysr@777 3958 // make sure eden top is properly aligned
ysr@777 3959 {
ysr@777 3960 Label L;
ysr@777 3961 btst(MinObjAlignmentInBytesMask, obj);
ysr@777 3962 br(Assembler::zero, false, Assembler::pt, L);
ysr@777 3963 delayed()->nop();
ysr@777 3964 stop("eden top is not properly aligned");
ysr@777 3965 bind(L);
ysr@777 3966 }
ysr@777 3967 #endif // ASSERT
ysr@777 3968 const Register free = end;
ysr@777 3969 sub(end, obj, free); // compute amount of free space
ysr@777 3970 if (var_size_in_bytes->is_valid()) {
ysr@777 3971 // size is unknown at compile time
ysr@777 3972 cmp(free, var_size_in_bytes);
ysr@777 3973 br(Assembler::lessUnsigned, false, Assembler::pn, slow_case); // if there is not enough space go the slow case
ysr@777 3974 delayed()->add(obj, var_size_in_bytes, end);
ysr@777 3975 } else {
ysr@777 3976 // size is known at compile time
ysr@777 3977 cmp(free, con_size_in_bytes);
ysr@777 3978 br(Assembler::lessUnsigned, false, Assembler::pn, slow_case); // if there is not enough space go the slow case
ysr@777 3979 delayed()->add(obj, con_size_in_bytes, end);
ysr@777 3980 }
ysr@777 3981 // Compare obj with the value at top_addr; if still equal, swap the value of
ysr@777 3982 // end with the value at top_addr. If not equal, read the value at top_addr
ysr@777 3983 // into end.
ysr@777 3984 casx_under_lock(top_addr, obj, end, (address)StubRoutines::Sparc::atomic_memory_operation_lock_addr());
ysr@777 3985 // if someone beat us on the allocation, try again, otherwise continue
ysr@777 3986 cmp(obj, end);
ysr@777 3987 brx(Assembler::notEqual, false, Assembler::pn, retry);
ysr@777 3988 delayed()->mov(end, obj); // nop if successfull since obj == end
ysr@777 3989
ysr@777 3990 #ifdef ASSERT
ysr@777 3991 // make sure eden top is properly aligned
ysr@777 3992 {
ysr@777 3993 Label L;
ysr@777 3994 const Register top_addr = t1;
ysr@777 3995
ysr@777 3996 set((intx)ch->top_addr(), top_addr);
ysr@777 3997 ld_ptr(top_addr, 0, top_addr);
ysr@777 3998 btst(MinObjAlignmentInBytesMask, top_addr);
ysr@777 3999 br(Assembler::zero, false, Assembler::pt, L);
ysr@777 4000 delayed()->nop();
ysr@777 4001 stop("eden top is not properly aligned");
ysr@777 4002 bind(L);
ysr@777 4003 }
ysr@777 4004 #endif // ASSERT
duke@435 4005 }
duke@435 4006 }
duke@435 4007
duke@435 4008
duke@435 4009 void MacroAssembler::tlab_allocate(
duke@435 4010 Register obj, // result: pointer to object after successful allocation
duke@435 4011 Register var_size_in_bytes, // object size in bytes if unknown at compile time; invalid otherwise
duke@435 4012 int con_size_in_bytes, // object size in bytes if known at compile time
duke@435 4013 Register t1, // temp register
duke@435 4014 Label& slow_case // continuation point if fast allocation fails
duke@435 4015 ){
duke@435 4016 // make sure arguments make sense
duke@435 4017 assert_different_registers(obj, var_size_in_bytes, t1);
duke@435 4018 assert(0 <= con_size_in_bytes && is_simm13(con_size_in_bytes), "illegal object size");
duke@435 4019 assert((con_size_in_bytes & MinObjAlignmentInBytesMask) == 0, "object size is not multiple of alignment");
duke@435 4020
duke@435 4021 const Register free = t1;
duke@435 4022
duke@435 4023 verify_tlab();
duke@435 4024
duke@435 4025 ld_ptr(G2_thread, in_bytes(JavaThread::tlab_top_offset()), obj);
duke@435 4026
duke@435 4027 // calculate amount of free space
duke@435 4028 ld_ptr(G2_thread, in_bytes(JavaThread::tlab_end_offset()), free);
duke@435 4029 sub(free, obj, free);
duke@435 4030
duke@435 4031 Label done;
duke@435 4032 if (var_size_in_bytes == noreg) {
duke@435 4033 cmp(free, con_size_in_bytes);
duke@435 4034 } else {
duke@435 4035 cmp(free, var_size_in_bytes);
duke@435 4036 }
duke@435 4037 br(Assembler::less, false, Assembler::pn, slow_case);
duke@435 4038 // calculate the new top pointer
duke@435 4039 if (var_size_in_bytes == noreg) {
duke@435 4040 delayed()->add(obj, con_size_in_bytes, free);
duke@435 4041 } else {
duke@435 4042 delayed()->add(obj, var_size_in_bytes, free);
duke@435 4043 }
duke@435 4044
duke@435 4045 bind(done);
duke@435 4046
duke@435 4047 #ifdef ASSERT
duke@435 4048 // make sure new free pointer is properly aligned
duke@435 4049 {
duke@435 4050 Label L;
duke@435 4051 btst(MinObjAlignmentInBytesMask, free);
duke@435 4052 br(Assembler::zero, false, Assembler::pt, L);
duke@435 4053 delayed()->nop();
duke@435 4054 stop("updated TLAB free is not properly aligned");
duke@435 4055 bind(L);
duke@435 4056 }
duke@435 4057 #endif // ASSERT
duke@435 4058
duke@435 4059 // update the tlab top pointer
duke@435 4060 st_ptr(free, G2_thread, in_bytes(JavaThread::tlab_top_offset()));
duke@435 4061 verify_tlab();
duke@435 4062 }
duke@435 4063
duke@435 4064
duke@435 4065 void MacroAssembler::tlab_refill(Label& retry, Label& try_eden, Label& slow_case) {
duke@435 4066 Register top = O0;
duke@435 4067 Register t1 = G1;
duke@435 4068 Register t2 = G3;
duke@435 4069 Register t3 = O1;
duke@435 4070 assert_different_registers(top, t1, t2, t3, G4, G5 /* preserve G4 and G5 */);
duke@435 4071 Label do_refill, discard_tlab;
duke@435 4072
duke@435 4073 if (CMSIncrementalMode || !Universe::heap()->supports_inline_contig_alloc()) {
duke@435 4074 // No allocation in the shared eden.
duke@435 4075 br(Assembler::always, false, Assembler::pt, slow_case);
duke@435 4076 delayed()->nop();
duke@435 4077 }
duke@435 4078
duke@435 4079 ld_ptr(G2_thread, in_bytes(JavaThread::tlab_top_offset()), top);
duke@435 4080 ld_ptr(G2_thread, in_bytes(JavaThread::tlab_end_offset()), t1);
duke@435 4081 ld_ptr(G2_thread, in_bytes(JavaThread::tlab_refill_waste_limit_offset()), t2);
duke@435 4082
duke@435 4083 // calculate amount of free space
duke@435 4084 sub(t1, top, t1);
duke@435 4085 srl_ptr(t1, LogHeapWordSize, t1);
duke@435 4086
duke@435 4087 // Retain tlab and allocate object in shared space if
duke@435 4088 // the amount free in the tlab is too large to discard.
duke@435 4089 cmp(t1, t2);
duke@435 4090 brx(Assembler::lessEqual, false, Assembler::pt, discard_tlab);
duke@435 4091
duke@435 4092 // increment waste limit to prevent getting stuck on this slow path
duke@435 4093 delayed()->add(t2, ThreadLocalAllocBuffer::refill_waste_limit_increment(), t2);
duke@435 4094 st_ptr(t2, G2_thread, in_bytes(JavaThread::tlab_refill_waste_limit_offset()));
duke@435 4095 if (TLABStats) {
duke@435 4096 // increment number of slow_allocations
duke@435 4097 ld(G2_thread, in_bytes(JavaThread::tlab_slow_allocations_offset()), t2);
duke@435 4098 add(t2, 1, t2);
duke@435 4099 stw(t2, G2_thread, in_bytes(JavaThread::tlab_slow_allocations_offset()));
duke@435 4100 }
duke@435 4101 br(Assembler::always, false, Assembler::pt, try_eden);
duke@435 4102 delayed()->nop();
duke@435 4103
duke@435 4104 bind(discard_tlab);
duke@435 4105 if (TLABStats) {
duke@435 4106 // increment number of refills
duke@435 4107 ld(G2_thread, in_bytes(JavaThread::tlab_number_of_refills_offset()), t2);
duke@435 4108 add(t2, 1, t2);
duke@435 4109 stw(t2, G2_thread, in_bytes(JavaThread::tlab_number_of_refills_offset()));
duke@435 4110 // accumulate wastage
duke@435 4111 ld(G2_thread, in_bytes(JavaThread::tlab_fast_refill_waste_offset()), t2);
duke@435 4112 add(t2, t1, t2);
duke@435 4113 stw(t2, G2_thread, in_bytes(JavaThread::tlab_fast_refill_waste_offset()));
duke@435 4114 }
duke@435 4115
duke@435 4116 // if tlab is currently allocated (top or end != null) then
duke@435 4117 // fill [top, end + alignment_reserve) with array object
duke@435 4118 br_null(top, false, Assembler::pn, do_refill);
duke@435 4119 delayed()->nop();
duke@435 4120
duke@435 4121 set((intptr_t)markOopDesc::prototype()->copy_set_hash(0x2), t2);
duke@435 4122 st_ptr(t2, top, oopDesc::mark_offset_in_bytes()); // set up the mark word
duke@435 4123 // set klass to intArrayKlass
duke@435 4124 sub(t1, typeArrayOopDesc::header_size(T_INT), t1);
duke@435 4125 add(t1, ThreadLocalAllocBuffer::alignment_reserve(), t1);
duke@435 4126 sll_ptr(t1, log2_intptr(HeapWordSize/sizeof(jint)), t1);
duke@435 4127 st(t1, top, arrayOopDesc::length_offset_in_bytes());
coleenp@602 4128 set((intptr_t)Universe::intArrayKlassObj_addr(), t2);
coleenp@602 4129 ld_ptr(t2, 0, t2);
coleenp@602 4130 // store klass last. concurrent gcs assumes klass length is valid if
coleenp@602 4131 // klass field is not null.
coleenp@602 4132 store_klass(t2, top);
duke@435 4133 verify_oop(top);
duke@435 4134
phh@2423 4135 ld_ptr(G2_thread, in_bytes(JavaThread::tlab_start_offset()), t1);
phh@2423 4136 sub(top, t1, t1); // size of tlab's allocated portion
phh@2447 4137 incr_allocated_bytes(t1, t2, t3);
phh@2423 4138
duke@435 4139 // refill the tlab with an eden allocation
duke@435 4140 bind(do_refill);
duke@435 4141 ld_ptr(G2_thread, in_bytes(JavaThread::tlab_size_offset()), t1);
duke@435 4142 sll_ptr(t1, LogHeapWordSize, t1);
phh@2423 4143 // allocate new tlab, address returned in top
duke@435 4144 eden_allocate(top, t1, 0, t2, t3, slow_case);
duke@435 4145
duke@435 4146 st_ptr(top, G2_thread, in_bytes(JavaThread::tlab_start_offset()));
duke@435 4147 st_ptr(top, G2_thread, in_bytes(JavaThread::tlab_top_offset()));
duke@435 4148 #ifdef ASSERT
duke@435 4149 // check that tlab_size (t1) is still valid
duke@435 4150 {
duke@435 4151 Label ok;
duke@435 4152 ld_ptr(G2_thread, in_bytes(JavaThread::tlab_size_offset()), t2);
duke@435 4153 sll_ptr(t2, LogHeapWordSize, t2);
duke@435 4154 cmp(t1, t2);
duke@435 4155 br(Assembler::equal, false, Assembler::pt, ok);
duke@435 4156 delayed()->nop();
duke@435 4157 stop("assert(t1 == tlab_size)");
duke@435 4158 should_not_reach_here();
duke@435 4159
duke@435 4160 bind(ok);
duke@435 4161 }
duke@435 4162 #endif // ASSERT
duke@435 4163 add(top, t1, top); // t1 is tlab_size
duke@435 4164 sub(top, ThreadLocalAllocBuffer::alignment_reserve_in_bytes(), top);
duke@435 4165 st_ptr(top, G2_thread, in_bytes(JavaThread::tlab_end_offset()));
duke@435 4166 verify_tlab();
duke@435 4167 br(Assembler::always, false, Assembler::pt, retry);
duke@435 4168 delayed()->nop();
duke@435 4169 }
duke@435 4170
phh@2447 4171 void MacroAssembler::incr_allocated_bytes(RegisterOrConstant size_in_bytes,
phh@2447 4172 Register t1, Register t2) {
phh@2423 4173 // Bump total bytes allocated by this thread
phh@2423 4174 assert(t1->is_global(), "must be global reg"); // so all 64 bits are saved on a context switch
phh@2447 4175 assert_different_registers(size_in_bytes.register_or_noreg(), t1, t2);
phh@2423 4176 // v8 support has gone the way of the dodo
phh@2423 4177 ldx(G2_thread, in_bytes(JavaThread::allocated_bytes_offset()), t1);
phh@2447 4178 add(t1, ensure_simm13_or_reg(size_in_bytes, t2), t1);
phh@2423 4179 stx(t1, G2_thread, in_bytes(JavaThread::allocated_bytes_offset()));
phh@2423 4180 }
phh@2423 4181
duke@435 4182 Assembler::Condition MacroAssembler::negate_condition(Assembler::Condition cond) {
duke@435 4183 switch (cond) {
duke@435 4184 // Note some conditions are synonyms for others
duke@435 4185 case Assembler::never: return Assembler::always;
duke@435 4186 case Assembler::zero: return Assembler::notZero;
duke@435 4187 case Assembler::lessEqual: return Assembler::greater;
duke@435 4188 case Assembler::less: return Assembler::greaterEqual;
duke@435 4189 case Assembler::lessEqualUnsigned: return Assembler::greaterUnsigned;
duke@435 4190 case Assembler::lessUnsigned: return Assembler::greaterEqualUnsigned;
duke@435 4191 case Assembler::negative: return Assembler::positive;
duke@435 4192 case Assembler::overflowSet: return Assembler::overflowClear;
duke@435 4193 case Assembler::always: return Assembler::never;
duke@435 4194 case Assembler::notZero: return Assembler::zero;
duke@435 4195 case Assembler::greater: return Assembler::lessEqual;
duke@435 4196 case Assembler::greaterEqual: return Assembler::less;
duke@435 4197 case Assembler::greaterUnsigned: return Assembler::lessEqualUnsigned;
duke@435 4198 case Assembler::greaterEqualUnsigned: return Assembler::lessUnsigned;
duke@435 4199 case Assembler::positive: return Assembler::negative;
duke@435 4200 case Assembler::overflowClear: return Assembler::overflowSet;
duke@435 4201 }
duke@435 4202
duke@435 4203 ShouldNotReachHere(); return Assembler::overflowClear;
duke@435 4204 }
duke@435 4205
duke@435 4206 void MacroAssembler::cond_inc(Assembler::Condition cond, address counter_ptr,
duke@435 4207 Register Rtmp1, Register Rtmp2 /*, Register Rtmp3, Register Rtmp4 */) {
duke@435 4208 Condition negated_cond = negate_condition(cond);
duke@435 4209 Label L;
duke@435 4210 brx(negated_cond, false, Assembler::pt, L);
duke@435 4211 delayed()->nop();
duke@435 4212 inc_counter(counter_ptr, Rtmp1, Rtmp2);
duke@435 4213 bind(L);
duke@435 4214 }
duke@435 4215
twisti@1162 4216 void MacroAssembler::inc_counter(address counter_addr, Register Rtmp1, Register Rtmp2) {
twisti@1162 4217 AddressLiteral addrlit(counter_addr);
twisti@1162 4218 sethi(addrlit, Rtmp1); // Move hi22 bits into temporary register.
twisti@1162 4219 Address addr(Rtmp1, addrlit.low10()); // Build an address with low10 bits.
twisti@1162 4220 ld(addr, Rtmp2);
duke@435 4221 inc(Rtmp2);
twisti@1162 4222 st(Rtmp2, addr);
twisti@1162 4223 }
twisti@1162 4224
twisti@1162 4225 void MacroAssembler::inc_counter(int* counter_addr, Register Rtmp1, Register Rtmp2) {
twisti@1162 4226 inc_counter((address) counter_addr, Rtmp1, Rtmp2);
duke@435 4227 }
duke@435 4228
duke@435 4229 SkipIfEqual::SkipIfEqual(
duke@435 4230 MacroAssembler* masm, Register temp, const bool* flag_addr,
duke@435 4231 Assembler::Condition condition) {
duke@435 4232 _masm = masm;
twisti@1162 4233 AddressLiteral flag(flag_addr);
twisti@1162 4234 _masm->sethi(flag, temp);
twisti@1162 4235 _masm->ldub(temp, flag.low10(), temp);
duke@435 4236 _masm->tst(temp);
duke@435 4237 _masm->br(condition, false, Assembler::pt, _label);
duke@435 4238 _masm->delayed()->nop();
duke@435 4239 }
duke@435 4240
duke@435 4241 SkipIfEqual::~SkipIfEqual() {
duke@435 4242 _masm->bind(_label);
duke@435 4243 }
duke@435 4244
duke@435 4245
duke@435 4246 // Writes to stack successive pages until offset reached to check for
duke@435 4247 // stack overflow + shadow pages. This clobbers tsp and scratch.
duke@435 4248 void MacroAssembler::bang_stack_size(Register Rsize, Register Rtsp,
duke@435 4249 Register Rscratch) {
duke@435 4250 // Use stack pointer in temp stack pointer
duke@435 4251 mov(SP, Rtsp);
duke@435 4252
duke@435 4253 // Bang stack for total size given plus stack shadow page size.
duke@435 4254 // Bang one page at a time because a large size can overflow yellow and
duke@435 4255 // red zones (the bang will fail but stack overflow handling can't tell that
duke@435 4256 // it was a stack overflow bang vs a regular segv).
duke@435 4257 int offset = os::vm_page_size();
duke@435 4258 Register Roffset = Rscratch;
duke@435 4259
duke@435 4260 Label loop;
duke@435 4261 bind(loop);
duke@435 4262 set((-offset)+STACK_BIAS, Rscratch);
duke@435 4263 st(G0, Rtsp, Rscratch);
duke@435 4264 set(offset, Roffset);
duke@435 4265 sub(Rsize, Roffset, Rsize);
duke@435 4266 cmp(Rsize, G0);
duke@435 4267 br(Assembler::greater, false, Assembler::pn, loop);
duke@435 4268 delayed()->sub(Rtsp, Roffset, Rtsp);
duke@435 4269
duke@435 4270 // Bang down shadow pages too.
duke@435 4271 // The -1 because we already subtracted 1 page.
duke@435 4272 for (int i = 0; i< StackShadowPages-1; i++) {
duke@435 4273 set((-i*offset)+STACK_BIAS, Rscratch);
duke@435 4274 st(G0, Rtsp, Rscratch);
duke@435 4275 }
duke@435 4276 }
coleenp@548 4277
ysr@777 4278 ///////////////////////////////////////////////////////////////////////////////////
ysr@777 4279 #ifndef SERIALGC
ysr@777 4280
johnc@2781 4281 static address satb_log_enqueue_with_frame = NULL;
johnc@2781 4282 static u_char* satb_log_enqueue_with_frame_end = NULL;
johnc@2781 4283
johnc@2781 4284 static address satb_log_enqueue_frameless = NULL;
johnc@2781 4285 static u_char* satb_log_enqueue_frameless_end = NULL;
ysr@777 4286
ysr@777 4287 static int EnqueueCodeSize = 128 DEBUG_ONLY( + 256); // Instructions?
ysr@777 4288
ysr@777 4289 static void generate_satb_log_enqueue(bool with_frame) {
ysr@777 4290 BufferBlob* bb = BufferBlob::create("enqueue_with_frame", EnqueueCodeSize);
twisti@2103 4291 CodeBuffer buf(bb);
ysr@777 4292 MacroAssembler masm(&buf);
ysr@777 4293 address start = masm.pc();
ysr@777 4294 Register pre_val;
ysr@777 4295
ysr@777 4296 Label refill, restart;
ysr@777 4297 if (with_frame) {
ysr@777 4298 masm.save_frame(0);
ysr@777 4299 pre_val = I0; // Was O0 before the save.
ysr@777 4300 } else {
ysr@777 4301 pre_val = O0;
ysr@777 4302 }
ysr@777 4303 int satb_q_index_byte_offset =
ysr@777 4304 in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 4305 PtrQueue::byte_offset_of_index());
ysr@777 4306 int satb_q_buf_byte_offset =
ysr@777 4307 in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 4308 PtrQueue::byte_offset_of_buf());
ysr@777 4309 assert(in_bytes(PtrQueue::byte_width_of_index()) == sizeof(intptr_t) &&
ysr@777 4310 in_bytes(PtrQueue::byte_width_of_buf()) == sizeof(intptr_t),
ysr@777 4311 "check sizes in assembly below");
ysr@777 4312
ysr@777 4313 masm.bind(restart);
ysr@777 4314 masm.ld_ptr(G2_thread, satb_q_index_byte_offset, L0);
ysr@777 4315
ysr@777 4316 masm.br_on_reg_cond(Assembler::rc_z, /*annul*/false, Assembler::pn, L0, refill);
ysr@777 4317 // If the branch is taken, no harm in executing this in the delay slot.
ysr@777 4318 masm.delayed()->ld_ptr(G2_thread, satb_q_buf_byte_offset, L1);
ysr@777 4319 masm.sub(L0, oopSize, L0);
ysr@777 4320
ysr@777 4321 masm.st_ptr(pre_val, L1, L0); // [_buf + index] := I0
ysr@777 4322 if (!with_frame) {
ysr@777 4323 // Use return-from-leaf
ysr@777 4324 masm.retl();
ysr@777 4325 masm.delayed()->st_ptr(L0, G2_thread, satb_q_index_byte_offset);
ysr@777 4326 } else {
ysr@777 4327 // Not delayed.
ysr@777 4328 masm.st_ptr(L0, G2_thread, satb_q_index_byte_offset);
ysr@777 4329 }
ysr@777 4330 if (with_frame) {
ysr@777 4331 masm.ret();
ysr@777 4332 masm.delayed()->restore();
ysr@777 4333 }
ysr@777 4334 masm.bind(refill);
ysr@777 4335
ysr@777 4336 address handle_zero =
ysr@777 4337 CAST_FROM_FN_PTR(address,
ysr@777 4338 &SATBMarkQueueSet::handle_zero_index_for_thread);
ysr@777 4339 // This should be rare enough that we can afford to save all the
ysr@777 4340 // scratch registers that the calling context might be using.
ysr@777 4341 masm.mov(G1_scratch, L0);
ysr@777 4342 masm.mov(G3_scratch, L1);
ysr@777 4343 masm.mov(G4, L2);
ysr@777 4344 // We need the value of O0 above (for the write into the buffer), so we
ysr@777 4345 // save and restore it.
ysr@777 4346 masm.mov(O0, L3);
ysr@777 4347 // Since the call will overwrite O7, we save and restore that, as well.
ysr@777 4348 masm.mov(O7, L4);
ysr@777 4349 masm.call_VM_leaf(L5, handle_zero, G2_thread);
ysr@777 4350 masm.mov(L0, G1_scratch);
ysr@777 4351 masm.mov(L1, G3_scratch);
ysr@777 4352 masm.mov(L2, G4);
ysr@777 4353 masm.mov(L3, O0);
ysr@777 4354 masm.br(Assembler::always, /*annul*/false, Assembler::pt, restart);
ysr@777 4355 masm.delayed()->mov(L4, O7);
ysr@777 4356
ysr@777 4357 if (with_frame) {
ysr@777 4358 satb_log_enqueue_with_frame = start;
ysr@777 4359 satb_log_enqueue_with_frame_end = masm.pc();
ysr@777 4360 } else {
ysr@777 4361 satb_log_enqueue_frameless = start;
ysr@777 4362 satb_log_enqueue_frameless_end = masm.pc();
ysr@777 4363 }
ysr@777 4364 }
ysr@777 4365
ysr@777 4366 static inline void generate_satb_log_enqueue_if_necessary(bool with_frame) {
ysr@777 4367 if (with_frame) {
ysr@777 4368 if (satb_log_enqueue_with_frame == 0) {
ysr@777 4369 generate_satb_log_enqueue(with_frame);
ysr@777 4370 assert(satb_log_enqueue_with_frame != 0, "postcondition.");
ysr@777 4371 if (G1SATBPrintStubs) {
ysr@777 4372 tty->print_cr("Generated with-frame satb enqueue:");
ysr@777 4373 Disassembler::decode((u_char*)satb_log_enqueue_with_frame,
ysr@777 4374 satb_log_enqueue_with_frame_end,
ysr@777 4375 tty);
ysr@777 4376 }
ysr@777 4377 }
ysr@777 4378 } else {
ysr@777 4379 if (satb_log_enqueue_frameless == 0) {
ysr@777 4380 generate_satb_log_enqueue(with_frame);
ysr@777 4381 assert(satb_log_enqueue_frameless != 0, "postcondition.");
ysr@777 4382 if (G1SATBPrintStubs) {
ysr@777 4383 tty->print_cr("Generated frameless satb enqueue:");
ysr@777 4384 Disassembler::decode((u_char*)satb_log_enqueue_frameless,
ysr@777 4385 satb_log_enqueue_frameless_end,
ysr@777 4386 tty);
ysr@777 4387 }
ysr@777 4388 }
ysr@777 4389 }
ysr@777 4390 }
ysr@777 4391
johnc@2781 4392 void MacroAssembler::g1_write_barrier_pre(Register obj,
johnc@2781 4393 Register index,
johnc@2781 4394 int offset,
johnc@2781 4395 Register pre_val,
johnc@2781 4396 Register tmp,
johnc@2781 4397 bool preserve_o_regs) {
ysr@777 4398 Label filtered;
johnc@2781 4399
johnc@2781 4400 if (obj == noreg) {
johnc@2781 4401 // We are not loading the previous value so make
johnc@2781 4402 // sure that we don't trash the value in pre_val
johnc@2781 4403 // with the code below.
johnc@2781 4404 assert_different_registers(pre_val, tmp);
johnc@2781 4405 } else {
johnc@2781 4406 // We will be loading the previous value
johnc@2781 4407 // in this code so...
johnc@2781 4408 assert(offset == 0 || index == noreg, "choose one");
johnc@2781 4409 assert(pre_val == noreg, "check this code");
johnc@2781 4410 }
johnc@2781 4411
johnc@2781 4412 // Is marking active?
ysr@777 4413 if (in_bytes(PtrQueue::byte_width_of_active()) == 4) {
ysr@777 4414 ld(G2,
ysr@777 4415 in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 4416 PtrQueue::byte_offset_of_active()),
ysr@777 4417 tmp);
ysr@777 4418 } else {
ysr@777 4419 guarantee(in_bytes(PtrQueue::byte_width_of_active()) == 1,
ysr@777 4420 "Assumption");
ysr@777 4421 ldsb(G2,
ysr@777 4422 in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 4423 PtrQueue::byte_offset_of_active()),
ysr@777 4424 tmp);
ysr@777 4425 }
ysr@1280 4426
ysr@777 4427 // Check on whether to annul.
ysr@777 4428 br_on_reg_cond(rc_z, /*annul*/false, Assembler::pt, tmp, filtered);
ysr@777 4429 delayed() -> nop();
ysr@777 4430
johnc@2781 4431 // Do we need to load the previous value?
johnc@2781 4432 if (obj != noreg) {
johnc@2781 4433 // Load the previous value...
johnc@2781 4434 if (index == noreg) {
johnc@2781 4435 if (Assembler::is_simm13(offset)) {
johnc@2781 4436 load_heap_oop(obj, offset, tmp);
johnc@2781 4437 } else {
johnc@2781 4438 set(offset, tmp);
johnc@2781 4439 load_heap_oop(obj, tmp, tmp);
johnc@2781 4440 }
ysr@777 4441 } else {
johnc@2781 4442 load_heap_oop(obj, index, tmp);
ysr@777 4443 }
johnc@2781 4444 // Previous value has been loaded into tmp
johnc@2781 4445 pre_val = tmp;
ysr@777 4446 }
ysr@777 4447
johnc@2781 4448 assert(pre_val != noreg, "must have a real register");
johnc@2781 4449
johnc@2781 4450 // Is the previous value null?
ysr@777 4451 // Check on whether to annul.
ysr@777 4452 br_on_reg_cond(rc_z, /*annul*/false, Assembler::pt, pre_val, filtered);
ysr@777 4453 delayed() -> nop();
ysr@777 4454
ysr@777 4455 // OK, it's not filtered, so we'll need to call enqueue. In the normal
johnc@2781 4456 // case, pre_val will be a scratch G-reg, but there are some cases in
johnc@2781 4457 // which it's an O-reg. In the first case, do a normal call. In the
johnc@2781 4458 // latter, do a save here and call the frameless version.
ysr@777 4459
ysr@777 4460 guarantee(pre_val->is_global() || pre_val->is_out(),
ysr@777 4461 "Or we need to think harder.");
johnc@2781 4462
ysr@777 4463 if (pre_val->is_global() && !preserve_o_regs) {
johnc@2781 4464 generate_satb_log_enqueue_if_necessary(true); // with frame
johnc@2781 4465
ysr@777 4466 call(satb_log_enqueue_with_frame);
ysr@777 4467 delayed()->mov(pre_val, O0);
ysr@777 4468 } else {
johnc@2781 4469 generate_satb_log_enqueue_if_necessary(false); // frameless
johnc@2781 4470
ysr@777 4471 save_frame(0);
ysr@777 4472 call(satb_log_enqueue_frameless);
ysr@777 4473 delayed()->mov(pre_val->after_save(), O0);
ysr@777 4474 restore();
ysr@777 4475 }
ysr@777 4476
ysr@777 4477 bind(filtered);
ysr@777 4478 }
ysr@777 4479
ysr@777 4480 static jint num_ct_writes = 0;
ysr@777 4481 static jint num_ct_writes_filtered_in_hr = 0;
ysr@777 4482 static jint num_ct_writes_filtered_null = 0;
ysr@777 4483 static G1CollectedHeap* g1 = NULL;
ysr@777 4484
ysr@777 4485 static Thread* count_ct_writes(void* filter_val, void* new_val) {
ysr@777 4486 Atomic::inc(&num_ct_writes);
ysr@777 4487 if (filter_val == NULL) {
ysr@777 4488 Atomic::inc(&num_ct_writes_filtered_in_hr);
ysr@777 4489 } else if (new_val == NULL) {
ysr@777 4490 Atomic::inc(&num_ct_writes_filtered_null);
ysr@777 4491 } else {
ysr@777 4492 if (g1 == NULL) {
ysr@777 4493 g1 = G1CollectedHeap::heap();
ysr@777 4494 }
ysr@777 4495 }
ysr@777 4496 if ((num_ct_writes % 1000000) == 0) {
ysr@777 4497 jint num_ct_writes_filtered =
ysr@777 4498 num_ct_writes_filtered_in_hr +
apetrusenko@1112 4499 num_ct_writes_filtered_null;
ysr@777 4500
ysr@777 4501 tty->print_cr("%d potential CT writes: %5.2f%% filtered\n"
apetrusenko@1112 4502 " (%5.2f%% intra-HR, %5.2f%% null).",
ysr@777 4503 num_ct_writes,
ysr@777 4504 100.0*(float)num_ct_writes_filtered/(float)num_ct_writes,
ysr@777 4505 100.0*(float)num_ct_writes_filtered_in_hr/
ysr@777 4506 (float)num_ct_writes,
ysr@777 4507 100.0*(float)num_ct_writes_filtered_null/
ysr@777 4508 (float)num_ct_writes);
ysr@777 4509 }
ysr@777 4510 return Thread::current();
ysr@777 4511 }
ysr@777 4512
ysr@777 4513 static address dirty_card_log_enqueue = 0;
ysr@777 4514 static u_char* dirty_card_log_enqueue_end = 0;
ysr@777 4515
ysr@777 4516 // This gets to assume that o0 contains the object address.
ysr@777 4517 static void generate_dirty_card_log_enqueue(jbyte* byte_map_base) {
ysr@777 4518 BufferBlob* bb = BufferBlob::create("dirty_card_enqueue", EnqueueCodeSize*2);
twisti@2103 4519 CodeBuffer buf(bb);
ysr@777 4520 MacroAssembler masm(&buf);
ysr@777 4521 address start = masm.pc();
ysr@777 4522
ysr@777 4523 Label not_already_dirty, restart, refill;
ysr@777 4524
ysr@777 4525 #ifdef _LP64
ysr@777 4526 masm.srlx(O0, CardTableModRefBS::card_shift, O0);
ysr@777 4527 #else
ysr@777 4528 masm.srl(O0, CardTableModRefBS::card_shift, O0);
ysr@777 4529 #endif
twisti@1162 4530 AddressLiteral addrlit(byte_map_base);
twisti@1162 4531 masm.set(addrlit, O1); // O1 := <card table base>
ysr@777 4532 masm.ldub(O0, O1, O2); // O2 := [O0 + O1]
ysr@777 4533
ysr@777 4534 masm.br_on_reg_cond(Assembler::rc_nz, /*annul*/false, Assembler::pt,
ysr@777 4535 O2, not_already_dirty);
ysr@777 4536 // Get O1 + O2 into a reg by itself -- useful in the take-the-branch
ysr@777 4537 // case, harmless if not.
ysr@777 4538 masm.delayed()->add(O0, O1, O3);
ysr@777 4539
ysr@777 4540 // We didn't take the branch, so we're already dirty: return.
ysr@777 4541 // Use return-from-leaf
ysr@777 4542 masm.retl();
ysr@777 4543 masm.delayed()->nop();
ysr@777 4544
ysr@777 4545 // Not dirty.
ysr@777 4546 masm.bind(not_already_dirty);
ysr@777 4547 // First, dirty it.
ysr@777 4548 masm.stb(G0, O3, G0); // [cardPtr] := 0 (i.e., dirty).
ysr@777 4549 int dirty_card_q_index_byte_offset =
ysr@777 4550 in_bytes(JavaThread::dirty_card_queue_offset() +
ysr@777 4551 PtrQueue::byte_offset_of_index());
ysr@777 4552 int dirty_card_q_buf_byte_offset =
ysr@777 4553 in_bytes(JavaThread::dirty_card_queue_offset() +
ysr@777 4554 PtrQueue::byte_offset_of_buf());
ysr@777 4555 masm.bind(restart);
ysr@777 4556 masm.ld_ptr(G2_thread, dirty_card_q_index_byte_offset, L0);
ysr@777 4557
ysr@777 4558 masm.br_on_reg_cond(Assembler::rc_z, /*annul*/false, Assembler::pn,
ysr@777 4559 L0, refill);
ysr@777 4560 // If the branch is taken, no harm in executing this in the delay slot.
ysr@777 4561 masm.delayed()->ld_ptr(G2_thread, dirty_card_q_buf_byte_offset, L1);
ysr@777 4562 masm.sub(L0, oopSize, L0);
ysr@777 4563
ysr@777 4564 masm.st_ptr(O3, L1, L0); // [_buf + index] := I0
ysr@777 4565 // Use return-from-leaf
ysr@777 4566 masm.retl();
ysr@777 4567 masm.delayed()->st_ptr(L0, G2_thread, dirty_card_q_index_byte_offset);
ysr@777 4568
ysr@777 4569 masm.bind(refill);
ysr@777 4570 address handle_zero =
ysr@777 4571 CAST_FROM_FN_PTR(address,
ysr@777 4572 &DirtyCardQueueSet::handle_zero_index_for_thread);
ysr@777 4573 // This should be rare enough that we can afford to save all the
ysr@777 4574 // scratch registers that the calling context might be using.
ysr@777 4575 masm.mov(G1_scratch, L3);
ysr@777 4576 masm.mov(G3_scratch, L5);
ysr@777 4577 // We need the value of O3 above (for the write into the buffer), so we
ysr@777 4578 // save and restore it.
ysr@777 4579 masm.mov(O3, L6);
ysr@777 4580 // Since the call will overwrite O7, we save and restore that, as well.
ysr@777 4581 masm.mov(O7, L4);
ysr@777 4582
ysr@777 4583 masm.call_VM_leaf(L7_thread_cache, handle_zero, G2_thread);
ysr@777 4584 masm.mov(L3, G1_scratch);
ysr@777 4585 masm.mov(L5, G3_scratch);
ysr@777 4586 masm.mov(L6, O3);
ysr@777 4587 masm.br(Assembler::always, /*annul*/false, Assembler::pt, restart);
ysr@777 4588 masm.delayed()->mov(L4, O7);
ysr@777 4589
ysr@777 4590 dirty_card_log_enqueue = start;
ysr@777 4591 dirty_card_log_enqueue_end = masm.pc();
ysr@777 4592 // XXX Should have a guarantee here about not going off the end!
ysr@777 4593 // Does it already do so? Do an experiment...
ysr@777 4594 }
ysr@777 4595
ysr@777 4596 static inline void
ysr@777 4597 generate_dirty_card_log_enqueue_if_necessary(jbyte* byte_map_base) {
ysr@777 4598 if (dirty_card_log_enqueue == 0) {
ysr@777 4599 generate_dirty_card_log_enqueue(byte_map_base);
ysr@777 4600 assert(dirty_card_log_enqueue != 0, "postcondition.");
ysr@777 4601 if (G1SATBPrintStubs) {
ysr@777 4602 tty->print_cr("Generated dirty_card enqueue:");
ysr@777 4603 Disassembler::decode((u_char*)dirty_card_log_enqueue,
ysr@777 4604 dirty_card_log_enqueue_end,
ysr@777 4605 tty);
ysr@777 4606 }
ysr@777 4607 }
ysr@777 4608 }
ysr@777 4609
ysr@777 4610
ysr@777 4611 void MacroAssembler::g1_write_barrier_post(Register store_addr, Register new_val, Register tmp) {
ysr@777 4612
ysr@777 4613 Label filtered;
ysr@777 4614 MacroAssembler* post_filter_masm = this;
ysr@777 4615
ysr@777 4616 if (new_val == G0) return;
ysr@777 4617
ysr@777 4618 G1SATBCardTableModRefBS* bs = (G1SATBCardTableModRefBS*) Universe::heap()->barrier_set();
ysr@777 4619 assert(bs->kind() == BarrierSet::G1SATBCT ||
ysr@777 4620 bs->kind() == BarrierSet::G1SATBCTLogging, "wrong barrier");
ysr@777 4621 if (G1RSBarrierRegionFilter) {
ysr@777 4622 xor3(store_addr, new_val, tmp);
ysr@777 4623 #ifdef _LP64
ysr@777 4624 srlx(tmp, HeapRegion::LogOfHRGrainBytes, tmp);
ysr@777 4625 #else
ysr@777 4626 srl(tmp, HeapRegion::LogOfHRGrainBytes, tmp);
ysr@777 4627 #endif
johnc@2781 4628
ysr@777 4629 if (G1PrintCTFilterStats) {
ysr@777 4630 guarantee(tmp->is_global(), "Or stats won't work...");
ysr@777 4631 // This is a sleazy hack: I'm temporarily hijacking G2, which I
ysr@777 4632 // promise to restore.
ysr@777 4633 mov(new_val, G2);
ysr@777 4634 save_frame(0);
ysr@777 4635 mov(tmp, O0);
ysr@777 4636 mov(G2, O1);
ysr@777 4637 // Save G-regs that target may use.
ysr@777 4638 mov(G1, L1);
ysr@777 4639 mov(G2, L2);
ysr@777 4640 mov(G3, L3);
ysr@777 4641 mov(G4, L4);
ysr@777 4642 mov(G5, L5);
ysr@777 4643 call(CAST_FROM_FN_PTR(address, &count_ct_writes));
ysr@777 4644 delayed()->nop();
ysr@777 4645 mov(O0, G2);
ysr@777 4646 // Restore G-regs that target may have used.
ysr@777 4647 mov(L1, G1);
ysr@777 4648 mov(L3, G3);
ysr@777 4649 mov(L4, G4);
ysr@777 4650 mov(L5, G5);
ysr@777 4651 restore(G0, G0, G0);
ysr@777 4652 }
ysr@777 4653 // XXX Should I predict this taken or not? Does it mattern?
ysr@777 4654 br_on_reg_cond(rc_z, /*annul*/false, Assembler::pt, tmp, filtered);
ysr@777 4655 delayed()->nop();
ysr@777 4656 }
ysr@777 4657
iveresov@1229 4658 // If the "store_addr" register is an "in" or "local" register, move it to
iveresov@1229 4659 // a scratch reg so we can pass it as an argument.
iveresov@1229 4660 bool use_scr = !(store_addr->is_global() || store_addr->is_out());
iveresov@1229 4661 // Pick a scratch register different from "tmp".
iveresov@1229 4662 Register scr = (tmp == G1_scratch ? G3_scratch : G1_scratch);
iveresov@1229 4663 // Make sure we use up the delay slot!
iveresov@1229 4664 if (use_scr) {
iveresov@1229 4665 post_filter_masm->mov(store_addr, scr);
ysr@777 4666 } else {
iveresov@1229 4667 post_filter_masm->nop();
ysr@777 4668 }
iveresov@1229 4669 generate_dirty_card_log_enqueue_if_necessary(bs->byte_map_base);
iveresov@1229 4670 save_frame(0);
iveresov@1229 4671 call(dirty_card_log_enqueue);
iveresov@1229 4672 if (use_scr) {
iveresov@1229 4673 delayed()->mov(scr, O0);
iveresov@1229 4674 } else {
iveresov@1229 4675 delayed()->mov(store_addr->after_save(), O0);
iveresov@1229 4676 }
iveresov@1229 4677 restore();
ysr@777 4678
ysr@777 4679 bind(filtered);
ysr@777 4680
ysr@777 4681 }
ysr@777 4682
ysr@777 4683 #endif // SERIALGC
ysr@777 4684 ///////////////////////////////////////////////////////////////////////////////////
ysr@777 4685
ysr@777 4686 void MacroAssembler::card_write_barrier_post(Register store_addr, Register new_val, Register tmp) {
ysr@777 4687 // If we're writing constant NULL, we can skip the write barrier.
ysr@777 4688 if (new_val == G0) return;
ysr@777 4689 CardTableModRefBS* bs = (CardTableModRefBS*) Universe::heap()->barrier_set();
ysr@777 4690 assert(bs->kind() == BarrierSet::CardTableModRef ||
ysr@777 4691 bs->kind() == BarrierSet::CardTableExtension, "wrong barrier");
ysr@777 4692 card_table_write(bs->byte_map_base, tmp, store_addr);
ysr@777 4693 }
ysr@777 4694
kvn@599 4695 void MacroAssembler::load_klass(Register src_oop, Register klass) {
coleenp@548 4696 // The number of bytes in this code is used by
coleenp@548 4697 // MachCallDynamicJavaNode::ret_addr_offset()
coleenp@548 4698 // if this changes, change that.
coleenp@548 4699 if (UseCompressedOops) {
kvn@599 4700 lduw(src_oop, oopDesc::klass_offset_in_bytes(), klass);
kvn@599 4701 decode_heap_oop_not_null(klass);
coleenp@548 4702 } else {
kvn@599 4703 ld_ptr(src_oop, oopDesc::klass_offset_in_bytes(), klass);
coleenp@548 4704 }
coleenp@548 4705 }
coleenp@548 4706
kvn@599 4707 void MacroAssembler::store_klass(Register klass, Register dst_oop) {
coleenp@548 4708 if (UseCompressedOops) {
kvn@599 4709 assert(dst_oop != klass, "not enough registers");
kvn@599 4710 encode_heap_oop_not_null(klass);
coleenp@602 4711 st(klass, dst_oop, oopDesc::klass_offset_in_bytes());
coleenp@548 4712 } else {
kvn@599 4713 st_ptr(klass, dst_oop, oopDesc::klass_offset_in_bytes());
kvn@559 4714 }
kvn@559 4715 }
kvn@559 4716
coleenp@602 4717 void MacroAssembler::store_klass_gap(Register s, Register d) {
coleenp@602 4718 if (UseCompressedOops) {
coleenp@602 4719 assert(s != d, "not enough registers");
coleenp@602 4720 st(s, d, oopDesc::klass_gap_offset_in_bytes());
coleenp@548 4721 }
coleenp@548 4722 }
coleenp@548 4723
twisti@1162 4724 void MacroAssembler::load_heap_oop(const Address& s, Register d) {
coleenp@548 4725 if (UseCompressedOops) {
twisti@1162 4726 lduw(s, d);
coleenp@548 4727 decode_heap_oop(d);
coleenp@548 4728 } else {
twisti@1162 4729 ld_ptr(s, d);
coleenp@548 4730 }
coleenp@548 4731 }
coleenp@548 4732
coleenp@548 4733 void MacroAssembler::load_heap_oop(Register s1, Register s2, Register d) {
coleenp@548 4734 if (UseCompressedOops) {
coleenp@548 4735 lduw(s1, s2, d);
coleenp@548 4736 decode_heap_oop(d, d);
coleenp@548 4737 } else {
coleenp@548 4738 ld_ptr(s1, s2, d);
coleenp@548 4739 }
coleenp@548 4740 }
coleenp@548 4741
coleenp@548 4742 void MacroAssembler::load_heap_oop(Register s1, int simm13a, Register d) {
coleenp@548 4743 if (UseCompressedOops) {
coleenp@548 4744 lduw(s1, simm13a, d);
coleenp@548 4745 decode_heap_oop(d, d);
coleenp@548 4746 } else {
coleenp@548 4747 ld_ptr(s1, simm13a, d);
coleenp@548 4748 }
coleenp@548 4749 }
coleenp@548 4750
twisti@2201 4751 void MacroAssembler::load_heap_oop(Register s1, RegisterOrConstant s2, Register d) {
twisti@2201 4752 if (s2.is_constant()) load_heap_oop(s1, s2.as_constant(), d);
twisti@2201 4753 else load_heap_oop(s1, s2.as_register(), d);
twisti@2201 4754 }
twisti@2201 4755
coleenp@548 4756 void MacroAssembler::store_heap_oop(Register d, Register s1, Register s2) {
coleenp@548 4757 if (UseCompressedOops) {
coleenp@548 4758 assert(s1 != d && s2 != d, "not enough registers");
coleenp@548 4759 encode_heap_oop(d);
coleenp@548 4760 st(d, s1, s2);
coleenp@548 4761 } else {
coleenp@548 4762 st_ptr(d, s1, s2);
coleenp@548 4763 }
coleenp@548 4764 }
coleenp@548 4765
coleenp@548 4766 void MacroAssembler::store_heap_oop(Register d, Register s1, int simm13a) {
coleenp@548 4767 if (UseCompressedOops) {
coleenp@548 4768 assert(s1 != d, "not enough registers");
coleenp@548 4769 encode_heap_oop(d);
coleenp@548 4770 st(d, s1, simm13a);
coleenp@548 4771 } else {
coleenp@548 4772 st_ptr(d, s1, simm13a);
coleenp@548 4773 }
coleenp@548 4774 }
coleenp@548 4775
coleenp@548 4776 void MacroAssembler::store_heap_oop(Register d, const Address& a, int offset) {
coleenp@548 4777 if (UseCompressedOops) {
coleenp@548 4778 assert(a.base() != d, "not enough registers");
coleenp@548 4779 encode_heap_oop(d);
coleenp@548 4780 st(d, a, offset);
coleenp@548 4781 } else {
coleenp@548 4782 st_ptr(d, a, offset);
coleenp@548 4783 }
coleenp@548 4784 }
coleenp@548 4785
coleenp@548 4786
coleenp@548 4787 void MacroAssembler::encode_heap_oop(Register src, Register dst) {
coleenp@548 4788 assert (UseCompressedOops, "must be compressed");
kvn@1077 4789 assert (Universe::heap() != NULL, "java heap should be initialized");
kvn@1077 4790 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
coleenp@613 4791 verify_oop(src);
kvn@1077 4792 if (Universe::narrow_oop_base() == NULL) {
kvn@1077 4793 srlx(src, LogMinObjAlignmentInBytes, dst);
kvn@1077 4794 return;
kvn@1077 4795 }
coleenp@548 4796 Label done;
coleenp@548 4797 if (src == dst) {
coleenp@548 4798 // optimize for frequent case src == dst
coleenp@548 4799 bpr(rc_nz, true, Assembler::pt, src, done);
coleenp@548 4800 delayed() -> sub(src, G6_heapbase, dst); // annuled if not taken
coleenp@548 4801 bind(done);
coleenp@548 4802 srlx(src, LogMinObjAlignmentInBytes, dst);
coleenp@548 4803 } else {
coleenp@548 4804 bpr(rc_z, false, Assembler::pn, src, done);
coleenp@548 4805 delayed() -> mov(G0, dst);
coleenp@548 4806 // could be moved before branch, and annulate delay,
coleenp@548 4807 // but may add some unneeded work decoding null
coleenp@548 4808 sub(src, G6_heapbase, dst);
coleenp@548 4809 srlx(dst, LogMinObjAlignmentInBytes, dst);
coleenp@548 4810 bind(done);
coleenp@548 4811 }
coleenp@548 4812 }
coleenp@548 4813
coleenp@548 4814
coleenp@548 4815 void MacroAssembler::encode_heap_oop_not_null(Register r) {
coleenp@548 4816 assert (UseCompressedOops, "must be compressed");
kvn@1077 4817 assert (Universe::heap() != NULL, "java heap should be initialized");
kvn@1077 4818 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
coleenp@613 4819 verify_oop(r);
kvn@1077 4820 if (Universe::narrow_oop_base() != NULL)
kvn@1077 4821 sub(r, G6_heapbase, r);
coleenp@548 4822 srlx(r, LogMinObjAlignmentInBytes, r);
coleenp@548 4823 }
coleenp@548 4824
kvn@559 4825 void MacroAssembler::encode_heap_oop_not_null(Register src, Register dst) {
kvn@559 4826 assert (UseCompressedOops, "must be compressed");
kvn@1077 4827 assert (Universe::heap() != NULL, "java heap should be initialized");
kvn@1077 4828 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
coleenp@613 4829 verify_oop(src);
kvn@1077 4830 if (Universe::narrow_oop_base() == NULL) {
kvn@1077 4831 srlx(src, LogMinObjAlignmentInBytes, dst);
kvn@1077 4832 } else {
kvn@1077 4833 sub(src, G6_heapbase, dst);
kvn@1077 4834 srlx(dst, LogMinObjAlignmentInBytes, dst);
kvn@1077 4835 }
kvn@559 4836 }
kvn@559 4837
coleenp@548 4838 // Same algorithm as oops.inline.hpp decode_heap_oop.
coleenp@548 4839 void MacroAssembler::decode_heap_oop(Register src, Register dst) {
coleenp@548 4840 assert (UseCompressedOops, "must be compressed");
kvn@1077 4841 assert (Universe::heap() != NULL, "java heap should be initialized");
kvn@1077 4842 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
coleenp@548 4843 sllx(src, LogMinObjAlignmentInBytes, dst);
kvn@1077 4844 if (Universe::narrow_oop_base() != NULL) {
kvn@1077 4845 Label done;
kvn@1077 4846 bpr(rc_nz, true, Assembler::pt, dst, done);
kvn@1077 4847 delayed() -> add(dst, G6_heapbase, dst); // annuled if not taken
kvn@1077 4848 bind(done);
kvn@1077 4849 }
coleenp@613 4850 verify_oop(dst);
coleenp@548 4851 }
coleenp@548 4852
coleenp@548 4853 void MacroAssembler::decode_heap_oop_not_null(Register r) {
coleenp@548 4854 // Do not add assert code to this unless you change vtableStubs_sparc.cpp
coleenp@548 4855 // pd_code_size_limit.
coleenp@613 4856 // Also do not verify_oop as this is called by verify_oop.
coleenp@548 4857 assert (UseCompressedOops, "must be compressed");
kvn@1077 4858 assert (Universe::heap() != NULL, "java heap should be initialized");
kvn@1077 4859 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
coleenp@548 4860 sllx(r, LogMinObjAlignmentInBytes, r);
kvn@1077 4861 if (Universe::narrow_oop_base() != NULL)
kvn@1077 4862 add(r, G6_heapbase, r);
coleenp@548 4863 }
coleenp@548 4864
kvn@559 4865 void MacroAssembler::decode_heap_oop_not_null(Register src, Register dst) {
kvn@559 4866 // Do not add assert code to this unless you change vtableStubs_sparc.cpp
kvn@559 4867 // pd_code_size_limit.
coleenp@613 4868 // Also do not verify_oop as this is called by verify_oop.
kvn@559 4869 assert (UseCompressedOops, "must be compressed");
kvn@1077 4870 assert (Universe::heap() != NULL, "java heap should be initialized");
kvn@1077 4871 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
kvn@559 4872 sllx(src, LogMinObjAlignmentInBytes, dst);
kvn@1077 4873 if (Universe::narrow_oop_base() != NULL)
kvn@1077 4874 add(dst, G6_heapbase, dst);
kvn@559 4875 }
kvn@559 4876
coleenp@548 4877 void MacroAssembler::reinit_heapbase() {
coleenp@548 4878 if (UseCompressedOops) {
coleenp@548 4879 // call indirectly to solve generation ordering problem
twisti@1162 4880 AddressLiteral base(Universe::narrow_oop_base_addr());
coleenp@548 4881 load_ptr_contents(base, G6_heapbase);
coleenp@548 4882 }
coleenp@548 4883 }
kvn@1421 4884
kvn@1421 4885 // Compare char[] arrays aligned to 4 bytes.
kvn@1421 4886 void MacroAssembler::char_arrays_equals(Register ary1, Register ary2,
kvn@1421 4887 Register limit, Register result,
kvn@1421 4888 Register chr1, Register chr2, Label& Ldone) {
kvn@1421 4889 Label Lvector, Lloop;
kvn@1421 4890 assert(chr1 == result, "should be the same");
kvn@1421 4891
kvn@1421 4892 // Note: limit contains number of bytes (2*char_elements) != 0.
kvn@1421 4893 andcc(limit, 0x2, chr1); // trailing character ?
kvn@1421 4894 br(Assembler::zero, false, Assembler::pt, Lvector);
kvn@1421 4895 delayed()->nop();
kvn@1421 4896
kvn@1421 4897 // compare the trailing char
kvn@1421 4898 sub(limit, sizeof(jchar), limit);
kvn@1421 4899 lduh(ary1, limit, chr1);
kvn@1421 4900 lduh(ary2, limit, chr2);
kvn@1421 4901 cmp(chr1, chr2);
kvn@1421 4902 br(Assembler::notEqual, true, Assembler::pt, Ldone);
kvn@1421 4903 delayed()->mov(G0, result); // not equal
kvn@1421 4904
kvn@1421 4905 // only one char ?
kvn@1421 4906 br_on_reg_cond(rc_z, true, Assembler::pn, limit, Ldone);
kvn@1421 4907 delayed()->add(G0, 1, result); // zero-length arrays are equal
kvn@1421 4908
kvn@1421 4909 // word by word compare, dont't need alignment check
kvn@1421 4910 bind(Lvector);
kvn@1421 4911 // Shift ary1 and ary2 to the end of the arrays, negate limit
kvn@1421 4912 add(ary1, limit, ary1);
kvn@1421 4913 add(ary2, limit, ary2);
kvn@1421 4914 neg(limit, limit);
kvn@1421 4915
kvn@1421 4916 lduw(ary1, limit, chr1);
kvn@1421 4917 bind(Lloop);
kvn@1421 4918 lduw(ary2, limit, chr2);
kvn@1421 4919 cmp(chr1, chr2);
kvn@1421 4920 br(Assembler::notEqual, true, Assembler::pt, Ldone);
kvn@1421 4921 delayed()->mov(G0, result); // not equal
kvn@1421 4922 inccc(limit, 2*sizeof(jchar));
kvn@1421 4923 // annul LDUW if branch is not taken to prevent access past end of array
kvn@1421 4924 br(Assembler::notZero, true, Assembler::pt, Lloop);
kvn@1421 4925 delayed()->lduw(ary1, limit, chr1); // hoisted
kvn@1421 4926
kvn@1421 4927 // Caller should set it:
kvn@1421 4928 // add(G0, 1, result); // equals
kvn@1421 4929 }

mercurial