src/cpu/x86/vm/c1_Runtime1_x86.cpp

Thu, 21 Mar 2013 09:27:54 +0100

author
roland
date
Thu, 21 Mar 2013 09:27:54 +0100
changeset 4860
46f6f063b272
parent 4542
db9981fd3124
child 5628
f98f5d48f511
permissions
-rw-r--r--

7153771: array bound check elimination for c1
Summary: when possible optimize out array bound checks, inserting predicates when needed.
Reviewed-by: never, kvn, twisti
Contributed-by: thomaswue <thomas.wuerthinger@oracle.com>

duke@435 1 /*
coleenp@4037 2 * Copyright (c) 1999, 2012, Oracle and/or its affiliates. All rights reserved.
duke@435 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
duke@435 4 *
duke@435 5 * This code is free software; you can redistribute it and/or modify it
duke@435 6 * under the terms of the GNU General Public License version 2 only, as
duke@435 7 * published by the Free Software Foundation.
duke@435 8 *
duke@435 9 * This code is distributed in the hope that it will be useful, but WITHOUT
duke@435 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
duke@435 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
duke@435 12 * version 2 for more details (a copy is included in the LICENSE file that
duke@435 13 * accompanied this code).
duke@435 14 *
duke@435 15 * You should have received a copy of the GNU General Public License version
duke@435 16 * 2 along with this work; if not, write to the Free Software Foundation,
duke@435 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
duke@435 18 *
trims@1907 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
trims@1907 20 * or visit www.oracle.com if you need additional information or have any
trims@1907 21 * questions.
duke@435 22 *
duke@435 23 */
duke@435 24
stefank@2314 25 #include "precompiled.hpp"
twisti@2697 26 #include "asm/assembler.hpp"
stefank@2314 27 #include "c1/c1_Defs.hpp"
stefank@2314 28 #include "c1/c1_MacroAssembler.hpp"
stefank@2314 29 #include "c1/c1_Runtime1.hpp"
stefank@2314 30 #include "interpreter/interpreter.hpp"
stefank@2314 31 #include "nativeInst_x86.hpp"
coleenp@4037 32 #include "oops/compiledICHolder.hpp"
stefank@2314 33 #include "oops/oop.inline.hpp"
stefank@2314 34 #include "prims/jvmtiExport.hpp"
stefank@2314 35 #include "register_x86.hpp"
stefank@2314 36 #include "runtime/sharedRuntime.hpp"
stefank@2314 37 #include "runtime/signature.hpp"
stefank@2314 38 #include "runtime/vframeArray.hpp"
jprovino@4542 39 #include "utilities/macros.hpp"
stefank@2314 40 #include "vmreg_x86.inline.hpp"
duke@435 41
duke@435 42
duke@435 43 // Implementation of StubAssembler
duke@435 44
coleenp@4037 45 int StubAssembler::call_RT(Register oop_result1, Register metadata_result, address entry, int args_size) {
duke@435 46 // setup registers
never@739 47 const Register thread = NOT_LP64(rdi) LP64_ONLY(r15_thread); // is callee-saved register (Visual C++ calling conventions)
coleenp@4037 48 assert(!(oop_result1->is_valid() || metadata_result->is_valid()) || oop_result1 != metadata_result, "registers must be different");
coleenp@4037 49 assert(oop_result1 != thread && metadata_result != thread, "registers must be different");
duke@435 50 assert(args_size >= 0, "illegal args_size");
roland@3607 51 bool align_stack = false;
roland@3607 52 #ifdef _LP64
roland@3607 53 // At a method handle call, the stack may not be properly aligned
roland@3607 54 // when returning with an exception.
roland@3607 55 align_stack = (stub_id() == Runtime1::handle_exception_from_callee_id);
roland@3607 56 #endif
duke@435 57
never@739 58 #ifdef _LP64
never@739 59 mov(c_rarg0, thread);
never@739 60 set_num_rt_args(0); // Nothing on stack
never@739 61 #else
duke@435 62 set_num_rt_args(1 + args_size);
duke@435 63
duke@435 64 // push java thread (becomes first argument of C function)
duke@435 65 get_thread(thread);
never@739 66 push(thread);
never@739 67 #endif // _LP64
duke@435 68
roland@3607 69 int call_offset;
roland@3607 70 if (!align_stack) {
roland@3607 71 set_last_Java_frame(thread, noreg, rbp, NULL);
roland@3607 72 } else {
roland@3607 73 address the_pc = pc();
roland@3607 74 call_offset = offset();
roland@3607 75 set_last_Java_frame(thread, noreg, rbp, the_pc);
roland@3607 76 andptr(rsp, -(StackAlignmentInBytes)); // Align stack
roland@3607 77 }
never@739 78
duke@435 79 // do the call
duke@435 80 call(RuntimeAddress(entry));
roland@3607 81 if (!align_stack) {
roland@3607 82 call_offset = offset();
roland@3607 83 }
duke@435 84 // verify callee-saved register
duke@435 85 #ifdef ASSERT
duke@435 86 guarantee(thread != rax, "change this code");
never@739 87 push(rax);
duke@435 88 { Label L;
duke@435 89 get_thread(rax);
never@739 90 cmpptr(thread, rax);
duke@435 91 jcc(Assembler::equal, L);
duke@435 92 int3();
duke@435 93 stop("StubAssembler::call_RT: rdi not callee saved?");
duke@435 94 bind(L);
duke@435 95 }
never@739 96 pop(rax);
duke@435 97 #endif
roland@3607 98 reset_last_Java_frame(thread, true, align_stack);
duke@435 99
duke@435 100 // discard thread and arguments
never@739 101 NOT_LP64(addptr(rsp, num_rt_args()*BytesPerWord));
duke@435 102
duke@435 103 // check for pending exceptions
duke@435 104 { Label L;
never@739 105 cmpptr(Address(thread, Thread::pending_exception_offset()), (int32_t)NULL_WORD);
duke@435 106 jcc(Assembler::equal, L);
duke@435 107 // exception pending => remove activation and forward to exception handler
never@739 108 movptr(rax, Address(thread, Thread::pending_exception_offset()));
duke@435 109 // make sure that the vm_results are cleared
duke@435 110 if (oop_result1->is_valid()) {
xlu@947 111 movptr(Address(thread, JavaThread::vm_result_offset()), NULL_WORD);
duke@435 112 }
coleenp@4037 113 if (metadata_result->is_valid()) {
xlu@947 114 movptr(Address(thread, JavaThread::vm_result_2_offset()), NULL_WORD);
duke@435 115 }
duke@435 116 if (frame_size() == no_frame_size) {
duke@435 117 leave();
duke@435 118 jump(RuntimeAddress(StubRoutines::forward_exception_entry()));
duke@435 119 } else if (_stub_id == Runtime1::forward_exception_id) {
duke@435 120 should_not_reach_here();
duke@435 121 } else {
duke@435 122 jump(RuntimeAddress(Runtime1::entry_for(Runtime1::forward_exception_id)));
duke@435 123 }
duke@435 124 bind(L);
duke@435 125 }
duke@435 126 // get oop results if there are any and reset the values in the thread
duke@435 127 if (oop_result1->is_valid()) {
coleenp@4037 128 get_vm_result(oop_result1, thread);
duke@435 129 }
coleenp@4037 130 if (metadata_result->is_valid()) {
coleenp@4037 131 get_vm_result_2(metadata_result, thread);
duke@435 132 }
duke@435 133 return call_offset;
duke@435 134 }
duke@435 135
duke@435 136
coleenp@4037 137 int StubAssembler::call_RT(Register oop_result1, Register metadata_result, address entry, Register arg1) {
never@739 138 #ifdef _LP64
never@739 139 mov(c_rarg1, arg1);
never@739 140 #else
never@739 141 push(arg1);
never@739 142 #endif // _LP64
coleenp@4037 143 return call_RT(oop_result1, metadata_result, entry, 1);
duke@435 144 }
duke@435 145
duke@435 146
coleenp@4037 147 int StubAssembler::call_RT(Register oop_result1, Register metadata_result, address entry, Register arg1, Register arg2) {
never@739 148 #ifdef _LP64
never@739 149 if (c_rarg1 == arg2) {
never@739 150 if (c_rarg2 == arg1) {
never@739 151 xchgq(arg1, arg2);
never@739 152 } else {
never@739 153 mov(c_rarg2, arg2);
never@739 154 mov(c_rarg1, arg1);
never@739 155 }
never@739 156 } else {
never@739 157 mov(c_rarg1, arg1);
never@739 158 mov(c_rarg2, arg2);
never@739 159 }
never@739 160 #else
never@739 161 push(arg2);
never@739 162 push(arg1);
never@739 163 #endif // _LP64
coleenp@4037 164 return call_RT(oop_result1, metadata_result, entry, 2);
duke@435 165 }
duke@435 166
duke@435 167
coleenp@4037 168 int StubAssembler::call_RT(Register oop_result1, Register metadata_result, address entry, Register arg1, Register arg2, Register arg3) {
never@739 169 #ifdef _LP64
never@739 170 // if there is any conflict use the stack
never@739 171 if (arg1 == c_rarg2 || arg1 == c_rarg3 ||
never@739 172 arg2 == c_rarg1 || arg1 == c_rarg3 ||
never@739 173 arg3 == c_rarg1 || arg1 == c_rarg2) {
never@739 174 push(arg3);
never@739 175 push(arg2);
never@739 176 push(arg1);
never@739 177 pop(c_rarg1);
never@739 178 pop(c_rarg2);
never@739 179 pop(c_rarg3);
never@739 180 } else {
never@739 181 mov(c_rarg1, arg1);
never@739 182 mov(c_rarg2, arg2);
never@739 183 mov(c_rarg3, arg3);
never@739 184 }
never@739 185 #else
never@739 186 push(arg3);
never@739 187 push(arg2);
never@739 188 push(arg1);
never@739 189 #endif // _LP64
coleenp@4037 190 return call_RT(oop_result1, metadata_result, entry, 3);
duke@435 191 }
duke@435 192
duke@435 193
duke@435 194 // Implementation of StubFrame
duke@435 195
duke@435 196 class StubFrame: public StackObj {
duke@435 197 private:
duke@435 198 StubAssembler* _sasm;
duke@435 199
duke@435 200 public:
duke@435 201 StubFrame(StubAssembler* sasm, const char* name, bool must_gc_arguments);
duke@435 202 void load_argument(int offset_in_words, Register reg);
duke@435 203
duke@435 204 ~StubFrame();
duke@435 205 };
duke@435 206
duke@435 207
duke@435 208 #define __ _sasm->
duke@435 209
duke@435 210 StubFrame::StubFrame(StubAssembler* sasm, const char* name, bool must_gc_arguments) {
duke@435 211 _sasm = sasm;
duke@435 212 __ set_info(name, must_gc_arguments);
duke@435 213 __ enter();
duke@435 214 }
duke@435 215
duke@435 216 // load parameters that were stored with LIR_Assembler::store_parameter
duke@435 217 // Note: offsets for store_parameter and load_argument must match
duke@435 218 void StubFrame::load_argument(int offset_in_words, Register reg) {
duke@435 219 // rbp, + 0: link
duke@435 220 // + 1: return address
duke@435 221 // + 2: argument with offset 0
duke@435 222 // + 3: argument with offset 1
duke@435 223 // + 4: ...
duke@435 224
never@739 225 __ movptr(reg, Address(rbp, (offset_in_words + 2) * BytesPerWord));
duke@435 226 }
duke@435 227
duke@435 228
duke@435 229 StubFrame::~StubFrame() {
duke@435 230 __ leave();
duke@435 231 __ ret(0);
duke@435 232 }
duke@435 233
duke@435 234 #undef __
duke@435 235
duke@435 236
duke@435 237 // Implementation of Runtime1
duke@435 238
duke@435 239 #define __ sasm->
duke@435 240
never@739 241 const int float_regs_as_doubles_size_in_slots = pd_nof_fpu_regs_frame_map * 2;
never@739 242 const int xmm_regs_as_doubles_size_in_slots = FrameMap::nof_xmm_regs * 2;
duke@435 243
duke@435 244 // Stack layout for saving/restoring all the registers needed during a runtime
duke@435 245 // call (this includes deoptimization)
duke@435 246 // Note: note that users of this frame may well have arguments to some runtime
duke@435 247 // while these values are on the stack. These positions neglect those arguments
duke@435 248 // but the code in save_live_registers will take the argument count into
duke@435 249 // account.
duke@435 250 //
never@739 251 #ifdef _LP64
never@739 252 #define SLOT2(x) x,
never@739 253 #define SLOT_PER_WORD 2
never@739 254 #else
never@739 255 #define SLOT2(x)
never@739 256 #define SLOT_PER_WORD 1
never@739 257 #endif // _LP64
never@739 258
duke@435 259 enum reg_save_layout {
never@739 260 // 64bit needs to keep stack 16 byte aligned. So we add some alignment dummies to make that
never@739 261 // happen and will assert if the stack size we create is misaligned
never@739 262 #ifdef _LP64
never@739 263 align_dummy_0, align_dummy_1,
never@739 264 #endif // _LP64
twisti@2603 265 #ifdef _WIN64
twisti@2603 266 // Windows always allocates space for it's argument registers (see
twisti@2603 267 // frame::arg_reg_save_area_bytes).
twisti@2603 268 arg_reg_save_1, arg_reg_save_1H, // 0, 4
twisti@2603 269 arg_reg_save_2, arg_reg_save_2H, // 8, 12
twisti@2603 270 arg_reg_save_3, arg_reg_save_3H, // 16, 20
twisti@2603 271 arg_reg_save_4, arg_reg_save_4H, // 24, 28
twisti@2603 272 #endif // _WIN64
never@739 273 xmm_regs_as_doubles_off, // 32
never@739 274 float_regs_as_doubles_off = xmm_regs_as_doubles_off + xmm_regs_as_doubles_size_in_slots, // 160
never@739 275 fpu_state_off = float_regs_as_doubles_off + float_regs_as_doubles_size_in_slots, // 224
never@739 276 // fpu_state_end_off is exclusive
never@739 277 fpu_state_end_off = fpu_state_off + (FPUStateSizeInWords / SLOT_PER_WORD), // 352
never@739 278 marker = fpu_state_end_off, SLOT2(markerH) // 352, 356
never@739 279 extra_space_offset, // 360
never@739 280 #ifdef _LP64
never@739 281 r15_off = extra_space_offset, r15H_off, // 360, 364
never@739 282 r14_off, r14H_off, // 368, 372
never@739 283 r13_off, r13H_off, // 376, 380
never@739 284 r12_off, r12H_off, // 384, 388
never@739 285 r11_off, r11H_off, // 392, 396
never@739 286 r10_off, r10H_off, // 400, 404
never@739 287 r9_off, r9H_off, // 408, 412
never@739 288 r8_off, r8H_off, // 416, 420
never@739 289 rdi_off, rdiH_off, // 424, 428
never@739 290 #else
duke@435 291 rdi_off = extra_space_offset,
never@739 292 #endif // _LP64
never@739 293 rsi_off, SLOT2(rsiH_off) // 432, 436
never@739 294 rbp_off, SLOT2(rbpH_off) // 440, 444
never@739 295 rsp_off, SLOT2(rspH_off) // 448, 452
never@739 296 rbx_off, SLOT2(rbxH_off) // 456, 460
never@739 297 rdx_off, SLOT2(rdxH_off) // 464, 468
never@739 298 rcx_off, SLOT2(rcxH_off) // 472, 476
never@739 299 rax_off, SLOT2(raxH_off) // 480, 484
never@739 300 saved_rbp_off, SLOT2(saved_rbpH_off) // 488, 492
never@739 301 return_off, SLOT2(returnH_off) // 496, 500
twisti@2603 302 reg_save_frame_size // As noted: neglects any parameters to runtime // 504
duke@435 303 };
duke@435 304
duke@435 305
duke@435 306
duke@435 307 // Save off registers which might be killed by calls into the runtime.
duke@435 308 // Tries to smart of about FP registers. In particular we separate
duke@435 309 // saving and describing the FPU registers for deoptimization since we
duke@435 310 // have to save the FPU registers twice if we describe them and on P4
duke@435 311 // saving FPU registers which don't contain anything appears
duke@435 312 // expensive. The deopt blob is the only thing which needs to
duke@435 313 // describe FPU registers. In all other cases it should be sufficient
duke@435 314 // to simply save their current value.
duke@435 315
duke@435 316 static OopMap* generate_oop_map(StubAssembler* sasm, int num_rt_args,
duke@435 317 bool save_fpu_registers = true) {
never@739 318
never@739 319 // In 64bit all the args are in regs so there are no additional stack slots
never@739 320 LP64_ONLY(num_rt_args = 0);
never@739 321 LP64_ONLY(assert((reg_save_frame_size * VMRegImpl::stack_slot_size) % 16 == 0, "must be 16 byte aligned");)
never@739 322 int frame_size_in_slots = reg_save_frame_size + num_rt_args; // args + thread
never@739 323 sasm->set_frame_size(frame_size_in_slots / VMRegImpl::slots_per_word );
duke@435 324
duke@435 325 // record saved value locations in an OopMap
duke@435 326 // locations are offsets from sp after runtime call; num_rt_args is number of arguments in call, including thread
never@739 327 OopMap* map = new OopMap(frame_size_in_slots, 0);
duke@435 328 map->set_callee_saved(VMRegImpl::stack2reg(rax_off + num_rt_args), rax->as_VMReg());
duke@435 329 map->set_callee_saved(VMRegImpl::stack2reg(rcx_off + num_rt_args), rcx->as_VMReg());
duke@435 330 map->set_callee_saved(VMRegImpl::stack2reg(rdx_off + num_rt_args), rdx->as_VMReg());
duke@435 331 map->set_callee_saved(VMRegImpl::stack2reg(rbx_off + num_rt_args), rbx->as_VMReg());
duke@435 332 map->set_callee_saved(VMRegImpl::stack2reg(rsi_off + num_rt_args), rsi->as_VMReg());
duke@435 333 map->set_callee_saved(VMRegImpl::stack2reg(rdi_off + num_rt_args), rdi->as_VMReg());
never@739 334 #ifdef _LP64
never@739 335 map->set_callee_saved(VMRegImpl::stack2reg(r8_off + num_rt_args), r8->as_VMReg());
never@739 336 map->set_callee_saved(VMRegImpl::stack2reg(r9_off + num_rt_args), r9->as_VMReg());
never@739 337 map->set_callee_saved(VMRegImpl::stack2reg(r10_off + num_rt_args), r10->as_VMReg());
never@739 338 map->set_callee_saved(VMRegImpl::stack2reg(r11_off + num_rt_args), r11->as_VMReg());
never@739 339 map->set_callee_saved(VMRegImpl::stack2reg(r12_off + num_rt_args), r12->as_VMReg());
never@739 340 map->set_callee_saved(VMRegImpl::stack2reg(r13_off + num_rt_args), r13->as_VMReg());
never@739 341 map->set_callee_saved(VMRegImpl::stack2reg(r14_off + num_rt_args), r14->as_VMReg());
never@739 342 map->set_callee_saved(VMRegImpl::stack2reg(r15_off + num_rt_args), r15->as_VMReg());
never@739 343
never@739 344 // This is stupid but needed.
never@739 345 map->set_callee_saved(VMRegImpl::stack2reg(raxH_off + num_rt_args), rax->as_VMReg()->next());
never@739 346 map->set_callee_saved(VMRegImpl::stack2reg(rcxH_off + num_rt_args), rcx->as_VMReg()->next());
never@739 347 map->set_callee_saved(VMRegImpl::stack2reg(rdxH_off + num_rt_args), rdx->as_VMReg()->next());
never@739 348 map->set_callee_saved(VMRegImpl::stack2reg(rbxH_off + num_rt_args), rbx->as_VMReg()->next());
never@739 349 map->set_callee_saved(VMRegImpl::stack2reg(rsiH_off + num_rt_args), rsi->as_VMReg()->next());
never@739 350 map->set_callee_saved(VMRegImpl::stack2reg(rdiH_off + num_rt_args), rdi->as_VMReg()->next());
never@739 351
never@739 352 map->set_callee_saved(VMRegImpl::stack2reg(r8H_off + num_rt_args), r8->as_VMReg()->next());
never@739 353 map->set_callee_saved(VMRegImpl::stack2reg(r9H_off + num_rt_args), r9->as_VMReg()->next());
never@739 354 map->set_callee_saved(VMRegImpl::stack2reg(r10H_off + num_rt_args), r10->as_VMReg()->next());
never@739 355 map->set_callee_saved(VMRegImpl::stack2reg(r11H_off + num_rt_args), r11->as_VMReg()->next());
never@739 356 map->set_callee_saved(VMRegImpl::stack2reg(r12H_off + num_rt_args), r12->as_VMReg()->next());
never@739 357 map->set_callee_saved(VMRegImpl::stack2reg(r13H_off + num_rt_args), r13->as_VMReg()->next());
never@739 358 map->set_callee_saved(VMRegImpl::stack2reg(r14H_off + num_rt_args), r14->as_VMReg()->next());
never@739 359 map->set_callee_saved(VMRegImpl::stack2reg(r15H_off + num_rt_args), r15->as_VMReg()->next());
never@739 360 #endif // _LP64
duke@435 361
duke@435 362 if (save_fpu_registers) {
duke@435 363 if (UseSSE < 2) {
duke@435 364 int fpu_off = float_regs_as_doubles_off;
duke@435 365 for (int n = 0; n < FrameMap::nof_fpu_regs; n++) {
duke@435 366 VMReg fpu_name_0 = FrameMap::fpu_regname(n);
duke@435 367 map->set_callee_saved(VMRegImpl::stack2reg(fpu_off + num_rt_args), fpu_name_0);
duke@435 368 // %%% This is really a waste but we'll keep things as they were for now
duke@435 369 if (true) {
duke@435 370 map->set_callee_saved(VMRegImpl::stack2reg(fpu_off + 1 + num_rt_args), fpu_name_0->next());
duke@435 371 }
duke@435 372 fpu_off += 2;
duke@435 373 }
duke@435 374 assert(fpu_off == fpu_state_off, "incorrect number of fpu stack slots");
duke@435 375 }
duke@435 376
duke@435 377 if (UseSSE >= 2) {
duke@435 378 int xmm_off = xmm_regs_as_doubles_off;
duke@435 379 for (int n = 0; n < FrameMap::nof_xmm_regs; n++) {
duke@435 380 VMReg xmm_name_0 = as_XMMRegister(n)->as_VMReg();
duke@435 381 map->set_callee_saved(VMRegImpl::stack2reg(xmm_off + num_rt_args), xmm_name_0);
duke@435 382 // %%% This is really a waste but we'll keep things as they were for now
duke@435 383 if (true) {
duke@435 384 map->set_callee_saved(VMRegImpl::stack2reg(xmm_off + 1 + num_rt_args), xmm_name_0->next());
duke@435 385 }
duke@435 386 xmm_off += 2;
duke@435 387 }
duke@435 388 assert(xmm_off == float_regs_as_doubles_off, "incorrect number of xmm registers");
duke@435 389
duke@435 390 } else if (UseSSE == 1) {
duke@435 391 int xmm_off = xmm_regs_as_doubles_off;
duke@435 392 for (int n = 0; n < FrameMap::nof_xmm_regs; n++) {
duke@435 393 VMReg xmm_name_0 = as_XMMRegister(n)->as_VMReg();
duke@435 394 map->set_callee_saved(VMRegImpl::stack2reg(xmm_off + num_rt_args), xmm_name_0);
duke@435 395 xmm_off += 2;
duke@435 396 }
duke@435 397 assert(xmm_off == float_regs_as_doubles_off, "incorrect number of xmm registers");
duke@435 398 }
duke@435 399 }
duke@435 400
duke@435 401 return map;
duke@435 402 }
duke@435 403
duke@435 404 static OopMap* save_live_registers(StubAssembler* sasm, int num_rt_args,
duke@435 405 bool save_fpu_registers = true) {
duke@435 406 __ block_comment("save_live_registers");
duke@435 407
never@739 408 __ pusha(); // integer registers
duke@435 409
duke@435 410 // assert(float_regs_as_doubles_off % 2 == 0, "misaligned offset");
duke@435 411 // assert(xmm_regs_as_doubles_off % 2 == 0, "misaligned offset");
duke@435 412
never@739 413 __ subptr(rsp, extra_space_offset * VMRegImpl::stack_slot_size);
duke@435 414
duke@435 415 #ifdef ASSERT
never@739 416 __ movptr(Address(rsp, marker * VMRegImpl::stack_slot_size), (int32_t)0xfeedbeef);
duke@435 417 #endif
duke@435 418
duke@435 419 if (save_fpu_registers) {
duke@435 420 if (UseSSE < 2) {
duke@435 421 // save FPU stack
never@739 422 __ fnsave(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size));
duke@435 423 __ fwait();
duke@435 424
duke@435 425 #ifdef ASSERT
duke@435 426 Label ok;
never@739 427 __ cmpw(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size), StubRoutines::fpu_cntrl_wrd_std());
duke@435 428 __ jccb(Assembler::equal, ok);
duke@435 429 __ stop("corrupted control word detected");
duke@435 430 __ bind(ok);
duke@435 431 #endif
duke@435 432
duke@435 433 // Reset the control word to guard against exceptions being unmasked
duke@435 434 // since fstp_d can cause FPU stack underflow exceptions. Write it
duke@435 435 // into the on stack copy and then reload that to make sure that the
duke@435 436 // current and future values are correct.
never@739 437 __ movw(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size), StubRoutines::fpu_cntrl_wrd_std());
never@739 438 __ frstor(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size));
duke@435 439
duke@435 440 // Save the FPU registers in de-opt-able form
never@739 441 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0));
never@739 442 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8));
never@739 443 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16));
never@739 444 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24));
never@739 445 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32));
never@739 446 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40));
never@739 447 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48));
never@739 448 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56));
duke@435 449 }
duke@435 450
duke@435 451 if (UseSSE >= 2) {
duke@435 452 // save XMM registers
duke@435 453 // XMM registers can contain float or double values, but this is not known here,
duke@435 454 // so always save them as doubles.
duke@435 455 // note that float values are _not_ converted automatically, so for float values
duke@435 456 // the second word contains only garbage data.
never@739 457 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0), xmm0);
never@739 458 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8), xmm1);
never@739 459 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16), xmm2);
never@739 460 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24), xmm3);
never@739 461 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32), xmm4);
never@739 462 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40), xmm5);
never@739 463 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48), xmm6);
never@739 464 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56), xmm7);
never@739 465 #ifdef _LP64
never@739 466 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 64), xmm8);
never@739 467 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 72), xmm9);
never@739 468 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 80), xmm10);
never@739 469 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 88), xmm11);
never@739 470 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 96), xmm12);
never@739 471 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 104), xmm13);
never@739 472 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 112), xmm14);
never@739 473 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 120), xmm15);
never@739 474 #endif // _LP64
duke@435 475 } else if (UseSSE == 1) {
duke@435 476 // save XMM registers as float because double not supported without SSE2
never@739 477 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0), xmm0);
never@739 478 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8), xmm1);
never@739 479 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16), xmm2);
never@739 480 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24), xmm3);
never@739 481 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32), xmm4);
never@739 482 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40), xmm5);
never@739 483 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48), xmm6);
never@739 484 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56), xmm7);
duke@435 485 }
duke@435 486 }
duke@435 487
duke@435 488 // FPU stack must be empty now
duke@435 489 __ verify_FPU(0, "save_live_registers");
duke@435 490
duke@435 491 return generate_oop_map(sasm, num_rt_args, save_fpu_registers);
duke@435 492 }
duke@435 493
duke@435 494
duke@435 495 static void restore_fpu(StubAssembler* sasm, bool restore_fpu_registers = true) {
duke@435 496 if (restore_fpu_registers) {
duke@435 497 if (UseSSE >= 2) {
duke@435 498 // restore XMM registers
never@739 499 __ movdbl(xmm0, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0));
never@739 500 __ movdbl(xmm1, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8));
never@739 501 __ movdbl(xmm2, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16));
never@739 502 __ movdbl(xmm3, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24));
never@739 503 __ movdbl(xmm4, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32));
never@739 504 __ movdbl(xmm5, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40));
never@739 505 __ movdbl(xmm6, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48));
never@739 506 __ movdbl(xmm7, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56));
never@739 507 #ifdef _LP64
never@739 508 __ movdbl(xmm8, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 64));
never@739 509 __ movdbl(xmm9, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 72));
never@739 510 __ movdbl(xmm10, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 80));
never@739 511 __ movdbl(xmm11, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 88));
never@739 512 __ movdbl(xmm12, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 96));
never@739 513 __ movdbl(xmm13, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 104));
never@739 514 __ movdbl(xmm14, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 112));
never@739 515 __ movdbl(xmm15, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 120));
never@739 516 #endif // _LP64
duke@435 517 } else if (UseSSE == 1) {
duke@435 518 // restore XMM registers
never@739 519 __ movflt(xmm0, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0));
never@739 520 __ movflt(xmm1, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8));
never@739 521 __ movflt(xmm2, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16));
never@739 522 __ movflt(xmm3, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24));
never@739 523 __ movflt(xmm4, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32));
never@739 524 __ movflt(xmm5, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40));
never@739 525 __ movflt(xmm6, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48));
never@739 526 __ movflt(xmm7, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56));
duke@435 527 }
duke@435 528
duke@435 529 if (UseSSE < 2) {
never@739 530 __ frstor(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size));
duke@435 531 } else {
duke@435 532 // check that FPU stack is really empty
duke@435 533 __ verify_FPU(0, "restore_live_registers");
duke@435 534 }
duke@435 535
duke@435 536 } else {
duke@435 537 // check that FPU stack is really empty
duke@435 538 __ verify_FPU(0, "restore_live_registers");
duke@435 539 }
duke@435 540
duke@435 541 #ifdef ASSERT
duke@435 542 {
duke@435 543 Label ok;
never@739 544 __ cmpptr(Address(rsp, marker * VMRegImpl::stack_slot_size), (int32_t)0xfeedbeef);
duke@435 545 __ jcc(Assembler::equal, ok);
duke@435 546 __ stop("bad offsets in frame");
duke@435 547 __ bind(ok);
duke@435 548 }
never@739 549 #endif // ASSERT
duke@435 550
never@739 551 __ addptr(rsp, extra_space_offset * VMRegImpl::stack_slot_size);
duke@435 552 }
duke@435 553
duke@435 554
duke@435 555 static void restore_live_registers(StubAssembler* sasm, bool restore_fpu_registers = true) {
duke@435 556 __ block_comment("restore_live_registers");
duke@435 557
duke@435 558 restore_fpu(sasm, restore_fpu_registers);
never@739 559 __ popa();
duke@435 560 }
duke@435 561
duke@435 562
duke@435 563 static void restore_live_registers_except_rax(StubAssembler* sasm, bool restore_fpu_registers = true) {
duke@435 564 __ block_comment("restore_live_registers_except_rax");
duke@435 565
duke@435 566 restore_fpu(sasm, restore_fpu_registers);
duke@435 567
never@739 568 #ifdef _LP64
never@739 569 __ movptr(r15, Address(rsp, 0));
never@739 570 __ movptr(r14, Address(rsp, wordSize));
never@739 571 __ movptr(r13, Address(rsp, 2 * wordSize));
never@739 572 __ movptr(r12, Address(rsp, 3 * wordSize));
never@739 573 __ movptr(r11, Address(rsp, 4 * wordSize));
never@739 574 __ movptr(r10, Address(rsp, 5 * wordSize));
never@739 575 __ movptr(r9, Address(rsp, 6 * wordSize));
never@739 576 __ movptr(r8, Address(rsp, 7 * wordSize));
never@739 577 __ movptr(rdi, Address(rsp, 8 * wordSize));
never@739 578 __ movptr(rsi, Address(rsp, 9 * wordSize));
never@739 579 __ movptr(rbp, Address(rsp, 10 * wordSize));
never@739 580 // skip rsp
never@739 581 __ movptr(rbx, Address(rsp, 12 * wordSize));
never@739 582 __ movptr(rdx, Address(rsp, 13 * wordSize));
never@739 583 __ movptr(rcx, Address(rsp, 14 * wordSize));
never@739 584
never@739 585 __ addptr(rsp, 16 * wordSize);
never@739 586 #else
never@739 587
never@739 588 __ pop(rdi);
never@739 589 __ pop(rsi);
never@739 590 __ pop(rbp);
never@739 591 __ pop(rbx); // skip this value
never@739 592 __ pop(rbx);
never@739 593 __ pop(rdx);
never@739 594 __ pop(rcx);
never@739 595 __ addptr(rsp, BytesPerWord);
never@739 596 #endif // _LP64
duke@435 597 }
duke@435 598
duke@435 599
duke@435 600 void Runtime1::initialize_pd() {
duke@435 601 // nothing to do
duke@435 602 }
duke@435 603
duke@435 604
duke@435 605 // target: the entry point of the method that creates and posts the exception oop
duke@435 606 // has_argument: true if the exception needs an argument (passed on stack because registers must be preserved)
duke@435 607
duke@435 608 OopMapSet* Runtime1::generate_exception_throw(StubAssembler* sasm, address target, bool has_argument) {
duke@435 609 // preserve all registers
duke@435 610 int num_rt_args = has_argument ? 2 : 1;
duke@435 611 OopMap* oop_map = save_live_registers(sasm, num_rt_args);
duke@435 612
duke@435 613 // now all registers are saved and can be used freely
duke@435 614 // verify that no old value is used accidentally
duke@435 615 __ invalidate_registers(true, true, true, true, true, true);
duke@435 616
duke@435 617 // registers used by this stub
duke@435 618 const Register temp_reg = rbx;
duke@435 619
duke@435 620 // load argument for exception that is passed as an argument into the stub
duke@435 621 if (has_argument) {
never@739 622 #ifdef _LP64
never@739 623 __ movptr(c_rarg1, Address(rbp, 2*BytesPerWord));
never@739 624 #else
never@739 625 __ movptr(temp_reg, Address(rbp, 2*BytesPerWord));
never@739 626 __ push(temp_reg);
never@739 627 #endif // _LP64
duke@435 628 }
duke@435 629 int call_offset = __ call_RT(noreg, noreg, target, num_rt_args - 1);
duke@435 630
duke@435 631 OopMapSet* oop_maps = new OopMapSet();
duke@435 632 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 633
duke@435 634 __ stop("should not reach here");
duke@435 635
duke@435 636 return oop_maps;
duke@435 637 }
duke@435 638
duke@435 639
twisti@2603 640 OopMapSet* Runtime1::generate_handle_exception(StubID id, StubAssembler *sasm) {
twisti@2603 641 __ block_comment("generate_handle_exception");
twisti@2603 642
duke@435 643 // incoming parameters
duke@435 644 const Register exception_oop = rax;
twisti@2603 645 const Register exception_pc = rdx;
duke@435 646 // other registers used in this stub
never@739 647 const Register thread = NOT_LP64(rdi) LP64_ONLY(r15_thread);
duke@435 648
twisti@2603 649 // Save registers, if required.
twisti@2603 650 OopMapSet* oop_maps = new OopMapSet();
twisti@2603 651 OopMap* oop_map = NULL;
twisti@2603 652 switch (id) {
twisti@2603 653 case forward_exception_id:
twisti@2603 654 // We're handling an exception in the context of a compiled frame.
twisti@2603 655 // The registers have been saved in the standard places. Perform
twisti@2603 656 // an exception lookup in the caller and dispatch to the handler
twisti@2603 657 // if found. Otherwise unwind and dispatch to the callers
twisti@2603 658 // exception handler.
twisti@2603 659 oop_map = generate_oop_map(sasm, 1 /*thread*/);
twisti@2603 660
twisti@2603 661 // load and clear pending exception oop into RAX
twisti@2603 662 __ movptr(exception_oop, Address(thread, Thread::pending_exception_offset()));
twisti@2603 663 __ movptr(Address(thread, Thread::pending_exception_offset()), NULL_WORD);
twisti@2603 664
twisti@2603 665 // load issuing PC (the return address for this stub) into rdx
twisti@2603 666 __ movptr(exception_pc, Address(rbp, 1*BytesPerWord));
twisti@2603 667
twisti@2603 668 // make sure that the vm_results are cleared (may be unnecessary)
twisti@2603 669 __ movptr(Address(thread, JavaThread::vm_result_offset()), NULL_WORD);
twisti@2603 670 __ movptr(Address(thread, JavaThread::vm_result_2_offset()), NULL_WORD);
twisti@2603 671 break;
twisti@2603 672 case handle_exception_nofpu_id:
twisti@2603 673 case handle_exception_id:
twisti@2603 674 // At this point all registers MAY be live.
twisti@2603 675 oop_map = save_live_registers(sasm, 1 /*thread*/, id == handle_exception_nofpu_id);
twisti@2603 676 break;
twisti@2603 677 case handle_exception_from_callee_id: {
twisti@2603 678 // At this point all registers except exception oop (RAX) and
twisti@2603 679 // exception pc (RDX) are dead.
twisti@2603 680 const int frame_size = 2 /*BP, return address*/ NOT_LP64(+ 1 /*thread*/) WIN64_ONLY(+ frame::arg_reg_save_area_bytes / BytesPerWord);
twisti@2603 681 oop_map = new OopMap(frame_size * VMRegImpl::slots_per_word, 0);
twisti@2603 682 sasm->set_frame_size(frame_size);
twisti@2603 683 WIN64_ONLY(__ subq(rsp, frame::arg_reg_save_area_bytes));
twisti@2603 684 break;
twisti@2603 685 }
twisti@2603 686 default: ShouldNotReachHere();
twisti@2603 687 }
duke@435 688
duke@435 689 #ifdef TIERED
duke@435 690 // C2 can leave the fpu stack dirty
twisti@2603 691 if (UseSSE < 2) {
duke@435 692 __ empty_FPU_stack();
duke@435 693 }
duke@435 694 #endif // TIERED
duke@435 695
duke@435 696 // verify that only rax, and rdx is valid at this time
duke@435 697 __ invalidate_registers(false, true, true, false, true, true);
duke@435 698 // verify that rax, contains a valid exception
duke@435 699 __ verify_not_null_oop(exception_oop);
duke@435 700
duke@435 701 // load address of JavaThread object for thread-local data
never@739 702 NOT_LP64(__ get_thread(thread);)
duke@435 703
duke@435 704 #ifdef ASSERT
duke@435 705 // check that fields in JavaThread for exception oop and issuing pc are
duke@435 706 // empty before writing to them
duke@435 707 Label oop_empty;
never@739 708 __ cmpptr(Address(thread, JavaThread::exception_oop_offset()), (int32_t) NULL_WORD);
duke@435 709 __ jcc(Assembler::equal, oop_empty);
duke@435 710 __ stop("exception oop already set");
duke@435 711 __ bind(oop_empty);
duke@435 712
duke@435 713 Label pc_empty;
never@739 714 __ cmpptr(Address(thread, JavaThread::exception_pc_offset()), 0);
duke@435 715 __ jcc(Assembler::equal, pc_empty);
duke@435 716 __ stop("exception pc already set");
duke@435 717 __ bind(pc_empty);
duke@435 718 #endif
duke@435 719
duke@435 720 // save exception oop and issuing pc into JavaThread
duke@435 721 // (exception handler will load it from here)
never@739 722 __ movptr(Address(thread, JavaThread::exception_oop_offset()), exception_oop);
twisti@2603 723 __ movptr(Address(thread, JavaThread::exception_pc_offset()), exception_pc);
duke@435 724
duke@435 725 // patch throwing pc into return address (has bci & oop map)
never@739 726 __ movptr(Address(rbp, 1*BytesPerWord), exception_pc);
duke@435 727
duke@435 728 // compute the exception handler.
duke@435 729 // the exception oop and the throwing pc are read from the fields in JavaThread
duke@435 730 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, exception_handler_for_pc));
duke@435 731 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 732
twisti@2603 733 // rax: handler address
duke@435 734 // will be the deopt blob if nmethod was deoptimized while we looked up
duke@435 735 // handler regardless of whether handler existed in the nmethod.
duke@435 736
duke@435 737 // only rax, is valid at this time, all other registers have been destroyed by the runtime call
duke@435 738 __ invalidate_registers(false, true, true, true, true, true);
duke@435 739
twisti@2603 740 // patch the return address, this stub will directly return to the exception handler
never@739 741 __ movptr(Address(rbp, 1*BytesPerWord), rax);
duke@435 742
twisti@2603 743 switch (id) {
twisti@2603 744 case forward_exception_id:
twisti@2603 745 case handle_exception_nofpu_id:
twisti@2603 746 case handle_exception_id:
twisti@2603 747 // Restore the registers that were saved at the beginning.
twisti@2603 748 restore_live_registers(sasm, id == handle_exception_nofpu_id);
twisti@2603 749 break;
twisti@2603 750 case handle_exception_from_callee_id:
twisti@2603 751 // WIN64_ONLY: No need to add frame::arg_reg_save_area_bytes to SP
twisti@2603 752 // since we do a leave anyway.
duke@435 753
twisti@2603 754 // Pop the return address since we are possibly changing SP (restoring from BP).
twisti@2603 755 __ leave();
twisti@2603 756 __ pop(rcx);
duke@435 757
twisti@2603 758 // Restore SP from BP if the exception PC is a method handle call site.
twisti@2603 759 NOT_LP64(__ get_thread(thread);)
twisti@2603 760 __ cmpl(Address(thread, JavaThread::is_method_handle_return_offset()), 0);
twisti@2603 761 __ cmovptr(Assembler::notEqual, rsp, rbp_mh_SP_save);
twisti@2603 762 __ jmp(rcx); // jump to exception handler
twisti@2603 763 break;
twisti@2603 764 default: ShouldNotReachHere();
twisti@2603 765 }
twisti@2603 766
twisti@2603 767 return oop_maps;
duke@435 768 }
duke@435 769
duke@435 770
duke@435 771 void Runtime1::generate_unwind_exception(StubAssembler *sasm) {
duke@435 772 // incoming parameters
duke@435 773 const Register exception_oop = rax;
twisti@1730 774 // callee-saved copy of exception_oop during runtime call
twisti@1730 775 const Register exception_oop_callee_saved = NOT_LP64(rsi) LP64_ONLY(r14);
duke@435 776 // other registers used in this stub
duke@435 777 const Register exception_pc = rdx;
duke@435 778 const Register handler_addr = rbx;
never@739 779 const Register thread = NOT_LP64(rdi) LP64_ONLY(r15_thread);
duke@435 780
duke@435 781 // verify that only rax, is valid at this time
duke@435 782 __ invalidate_registers(false, true, true, true, true, true);
duke@435 783
duke@435 784 #ifdef ASSERT
duke@435 785 // check that fields in JavaThread for exception oop and issuing pc are empty
never@739 786 NOT_LP64(__ get_thread(thread);)
duke@435 787 Label oop_empty;
never@739 788 __ cmpptr(Address(thread, JavaThread::exception_oop_offset()), 0);
duke@435 789 __ jcc(Assembler::equal, oop_empty);
duke@435 790 __ stop("exception oop must be empty");
duke@435 791 __ bind(oop_empty);
duke@435 792
duke@435 793 Label pc_empty;
never@739 794 __ cmpptr(Address(thread, JavaThread::exception_pc_offset()), 0);
duke@435 795 __ jcc(Assembler::equal, pc_empty);
duke@435 796 __ stop("exception pc must be empty");
duke@435 797 __ bind(pc_empty);
duke@435 798 #endif
duke@435 799
duke@435 800 // clear the FPU stack in case any FPU results are left behind
duke@435 801 __ empty_FPU_stack();
duke@435 802
twisti@1730 803 // save exception_oop in callee-saved register to preserve it during runtime calls
twisti@1730 804 __ verify_not_null_oop(exception_oop);
twisti@1730 805 __ movptr(exception_oop_callee_saved, exception_oop);
twisti@1730 806
twisti@1730 807 NOT_LP64(__ get_thread(thread);)
twisti@1730 808 // Get return address (is on top of stack after leave).
never@739 809 __ movptr(exception_pc, Address(rsp, 0));
duke@435 810
twisti@1730 811 // search the exception handler address of the caller (using the return address)
twisti@1730 812 __ call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::exception_handler_for_return_address), thread, exception_pc);
twisti@1730 813 // rax: exception handler address of the caller
duke@435 814
twisti@1730 815 // Only RAX and RSI are valid at this time, all other registers have been destroyed by the call.
twisti@1730 816 __ invalidate_registers(false, true, true, true, false, true);
duke@435 817
duke@435 818 // move result of call into correct register
never@739 819 __ movptr(handler_addr, rax);
duke@435 820
twisti@1730 821 // Restore exception oop to RAX (required convention of exception handler).
twisti@1730 822 __ movptr(exception_oop, exception_oop_callee_saved);
duke@435 823
twisti@1730 824 // verify that there is really a valid exception in rax
twisti@1730 825 __ verify_not_null_oop(exception_oop);
duke@435 826
duke@435 827 // get throwing pc (= return address).
duke@435 828 // rdx has been destroyed by the call, so it must be set again
duke@435 829 // the pop is also necessary to simulate the effect of a ret(0)
never@739 830 __ pop(exception_pc);
duke@435 831
twisti@2603 832 // Restore SP from BP if the exception PC is a method handle call site.
twisti@1730 833 NOT_LP64(__ get_thread(thread);)
twisti@1803 834 __ cmpl(Address(thread, JavaThread::is_method_handle_return_offset()), 0);
twisti@1919 835 __ cmovptr(Assembler::notEqual, rsp, rbp_mh_SP_save);
duke@435 836
duke@435 837 // continue at exception handler (return address removed)
duke@435 838 // note: do *not* remove arguments when unwinding the
duke@435 839 // activation since the caller assumes having
duke@435 840 // all arguments on the stack when entering the
duke@435 841 // runtime to determine the exception handler
duke@435 842 // (GC happens at call site with arguments!)
twisti@1730 843 // rax: exception oop
duke@435 844 // rdx: throwing pc
twisti@1730 845 // rbx: exception handler
duke@435 846 __ jmp(handler_addr);
duke@435 847 }
duke@435 848
duke@435 849
duke@435 850 OopMapSet* Runtime1::generate_patching(StubAssembler* sasm, address target) {
duke@435 851 // use the maximum number of runtime-arguments here because it is difficult to
duke@435 852 // distinguish each RT-Call.
duke@435 853 // Note: This number affects also the RT-Call in generate_handle_exception because
duke@435 854 // the oop-map is shared for all calls.
duke@435 855 const int num_rt_args = 2; // thread + dummy
duke@435 856
duke@435 857 DeoptimizationBlob* deopt_blob = SharedRuntime::deopt_blob();
duke@435 858 assert(deopt_blob != NULL, "deoptimization blob must have been created");
duke@435 859
duke@435 860 OopMap* oop_map = save_live_registers(sasm, num_rt_args);
duke@435 861
never@739 862 #ifdef _LP64
never@739 863 const Register thread = r15_thread;
never@739 864 // No need to worry about dummy
never@739 865 __ mov(c_rarg0, thread);
never@739 866 #else
never@739 867 __ push(rax); // push dummy
duke@435 868
duke@435 869 const Register thread = rdi; // is callee-saved register (Visual C++ calling conventions)
duke@435 870 // push java thread (becomes first argument of C function)
duke@435 871 __ get_thread(thread);
never@739 872 __ push(thread);
never@739 873 #endif // _LP64
duke@435 874 __ set_last_Java_frame(thread, noreg, rbp, NULL);
duke@435 875 // do the call
duke@435 876 __ call(RuntimeAddress(target));
duke@435 877 OopMapSet* oop_maps = new OopMapSet();
duke@435 878 oop_maps->add_gc_map(__ offset(), oop_map);
duke@435 879 // verify callee-saved register
duke@435 880 #ifdef ASSERT
duke@435 881 guarantee(thread != rax, "change this code");
never@739 882 __ push(rax);
duke@435 883 { Label L;
duke@435 884 __ get_thread(rax);
never@739 885 __ cmpptr(thread, rax);
duke@435 886 __ jcc(Assembler::equal, L);
never@739 887 __ stop("StubAssembler::call_RT: rdi/r15 not callee saved?");
duke@435 888 __ bind(L);
duke@435 889 }
never@739 890 __ pop(rax);
duke@435 891 #endif
duke@435 892 __ reset_last_Java_frame(thread, true, false);
never@739 893 #ifndef _LP64
never@739 894 __ pop(rcx); // discard thread arg
never@739 895 __ pop(rcx); // discard dummy
never@739 896 #endif // _LP64
duke@435 897
duke@435 898 // check for pending exceptions
duke@435 899 { Label L;
never@739 900 __ cmpptr(Address(thread, Thread::pending_exception_offset()), (int32_t)NULL_WORD);
duke@435 901 __ jcc(Assembler::equal, L);
duke@435 902 // exception pending => remove activation and forward to exception handler
duke@435 903
never@739 904 __ testptr(rax, rax); // have we deoptimized?
duke@435 905 __ jump_cc(Assembler::equal,
duke@435 906 RuntimeAddress(Runtime1::entry_for(Runtime1::forward_exception_id)));
duke@435 907
duke@435 908 // the deopt blob expects exceptions in the special fields of
duke@435 909 // JavaThread, so copy and clear pending exception.
duke@435 910
duke@435 911 // load and clear pending exception
never@739 912 __ movptr(rax, Address(thread, Thread::pending_exception_offset()));
xlu@947 913 __ movptr(Address(thread, Thread::pending_exception_offset()), NULL_WORD);
duke@435 914
duke@435 915 // check that there is really a valid exception
duke@435 916 __ verify_not_null_oop(rax);
duke@435 917
duke@435 918 // load throwing pc: this is the return address of the stub
never@739 919 __ movptr(rdx, Address(rsp, return_off * VMRegImpl::stack_slot_size));
duke@435 920
duke@435 921 #ifdef ASSERT
duke@435 922 // check that fields in JavaThread for exception oop and issuing pc are empty
duke@435 923 Label oop_empty;
never@739 924 __ cmpptr(Address(thread, JavaThread::exception_oop_offset()), (int32_t)NULL_WORD);
duke@435 925 __ jcc(Assembler::equal, oop_empty);
duke@435 926 __ stop("exception oop must be empty");
duke@435 927 __ bind(oop_empty);
duke@435 928
duke@435 929 Label pc_empty;
never@739 930 __ cmpptr(Address(thread, JavaThread::exception_pc_offset()), (int32_t)NULL_WORD);
duke@435 931 __ jcc(Assembler::equal, pc_empty);
duke@435 932 __ stop("exception pc must be empty");
duke@435 933 __ bind(pc_empty);
duke@435 934 #endif
duke@435 935
duke@435 936 // store exception oop and throwing pc to JavaThread
never@739 937 __ movptr(Address(thread, JavaThread::exception_oop_offset()), rax);
never@739 938 __ movptr(Address(thread, JavaThread::exception_pc_offset()), rdx);
duke@435 939
duke@435 940 restore_live_registers(sasm);
duke@435 941
duke@435 942 __ leave();
never@739 943 __ addptr(rsp, BytesPerWord); // remove return address from stack
duke@435 944
duke@435 945 // Forward the exception directly to deopt blob. We can blow no
duke@435 946 // registers and must leave throwing pc on the stack. A patch may
duke@435 947 // have values live in registers so the entry point with the
duke@435 948 // exception in tls.
duke@435 949 __ jump(RuntimeAddress(deopt_blob->unpack_with_exception_in_tls()));
duke@435 950
duke@435 951 __ bind(L);
duke@435 952 }
duke@435 953
duke@435 954
duke@435 955 // Runtime will return true if the nmethod has been deoptimized during
duke@435 956 // the patching process. In that case we must do a deopt reexecute instead.
duke@435 957
duke@435 958 Label reexecuteEntry, cont;
duke@435 959
never@739 960 __ testptr(rax, rax); // have we deoptimized?
duke@435 961 __ jcc(Assembler::equal, cont); // no
duke@435 962
duke@435 963 // Will reexecute. Proper return address is already on the stack we just restore
duke@435 964 // registers, pop all of our frame but the return address and jump to the deopt blob
duke@435 965 restore_live_registers(sasm);
duke@435 966 __ leave();
duke@435 967 __ jump(RuntimeAddress(deopt_blob->unpack_with_reexecution()));
duke@435 968
duke@435 969 __ bind(cont);
duke@435 970 restore_live_registers(sasm);
duke@435 971 __ leave();
duke@435 972 __ ret(0);
duke@435 973
duke@435 974 return oop_maps;
duke@435 975 }
duke@435 976
duke@435 977
duke@435 978 OopMapSet* Runtime1::generate_code_for(StubID id, StubAssembler* sasm) {
duke@435 979
duke@435 980 // for better readability
duke@435 981 const bool must_gc_arguments = true;
duke@435 982 const bool dont_gc_arguments = false;
duke@435 983
duke@435 984 // default value; overwritten for some optimized stubs that are called from methods that do not use the fpu
duke@435 985 bool save_fpu_registers = true;
duke@435 986
duke@435 987 // stub code & info for the different stubs
duke@435 988 OopMapSet* oop_maps = NULL;
duke@435 989 switch (id) {
duke@435 990 case forward_exception_id:
duke@435 991 {
twisti@2603 992 oop_maps = generate_handle_exception(id, sasm);
twisti@2603 993 __ leave();
twisti@2603 994 __ ret(0);
duke@435 995 }
duke@435 996 break;
duke@435 997
duke@435 998 case new_instance_id:
duke@435 999 case fast_new_instance_id:
duke@435 1000 case fast_new_instance_init_check_id:
duke@435 1001 {
duke@435 1002 Register klass = rdx; // Incoming
duke@435 1003 Register obj = rax; // Result
duke@435 1004
duke@435 1005 if (id == new_instance_id) {
duke@435 1006 __ set_info("new_instance", dont_gc_arguments);
duke@435 1007 } else if (id == fast_new_instance_id) {
duke@435 1008 __ set_info("fast new_instance", dont_gc_arguments);
duke@435 1009 } else {
duke@435 1010 assert(id == fast_new_instance_init_check_id, "bad StubID");
duke@435 1011 __ set_info("fast new_instance init check", dont_gc_arguments);
duke@435 1012 }
duke@435 1013
duke@435 1014 if ((id == fast_new_instance_id || id == fast_new_instance_init_check_id) &&
duke@435 1015 UseTLAB && FastTLABRefill) {
duke@435 1016 Label slow_path;
duke@435 1017 Register obj_size = rcx;
duke@435 1018 Register t1 = rbx;
duke@435 1019 Register t2 = rsi;
duke@435 1020 assert_different_registers(klass, obj, obj_size, t1, t2);
duke@435 1021
never@739 1022 __ push(rdi);
never@739 1023 __ push(rbx);
duke@435 1024
duke@435 1025 if (id == fast_new_instance_init_check_id) {
duke@435 1026 // make sure the klass is initialized
coleenp@4037 1027 __ cmpb(Address(klass, InstanceKlass::init_state_offset()), InstanceKlass::fully_initialized);
duke@435 1028 __ jcc(Assembler::notEqual, slow_path);
duke@435 1029 }
duke@435 1030
duke@435 1031 #ifdef ASSERT
duke@435 1032 // assert object can be fast path allocated
duke@435 1033 {
duke@435 1034 Label ok, not_ok;
stefank@3391 1035 __ movl(obj_size, Address(klass, Klass::layout_helper_offset()));
duke@435 1036 __ cmpl(obj_size, 0); // make sure it's an instance (LH > 0)
duke@435 1037 __ jcc(Assembler::lessEqual, not_ok);
duke@435 1038 __ testl(obj_size, Klass::_lh_instance_slow_path_bit);
duke@435 1039 __ jcc(Assembler::zero, ok);
duke@435 1040 __ bind(not_ok);
duke@435 1041 __ stop("assert(can be fast path allocated)");
duke@435 1042 __ should_not_reach_here();
duke@435 1043 __ bind(ok);
duke@435 1044 }
duke@435 1045 #endif // ASSERT
duke@435 1046
duke@435 1047 // if we got here then the TLAB allocation failed, so try
duke@435 1048 // refilling the TLAB or allocating directly from eden.
duke@435 1049 Label retry_tlab, try_eden;
phh@2423 1050 const Register thread =
phh@2423 1051 __ tlab_refill(retry_tlab, try_eden, slow_path); // does not destroy rdx (klass), returns rdi
duke@435 1052
duke@435 1053 __ bind(retry_tlab);
duke@435 1054
never@739 1055 // get the instance size (size is postive so movl is fine for 64bit)
stefank@3391 1056 __ movl(obj_size, Address(klass, Klass::layout_helper_offset()));
phh@2423 1057
duke@435 1058 __ tlab_allocate(obj, obj_size, 0, t1, t2, slow_path);
phh@2423 1059
duke@435 1060 __ initialize_object(obj, klass, obj_size, 0, t1, t2);
duke@435 1061 __ verify_oop(obj);
never@739 1062 __ pop(rbx);
never@739 1063 __ pop(rdi);
duke@435 1064 __ ret(0);
duke@435 1065
duke@435 1066 __ bind(try_eden);
never@739 1067 // get the instance size (size is postive so movl is fine for 64bit)
stefank@3391 1068 __ movl(obj_size, Address(klass, Klass::layout_helper_offset()));
phh@2423 1069
duke@435 1070 __ eden_allocate(obj, obj_size, 0, t1, slow_path);
phh@2423 1071 __ incr_allocated_bytes(thread, obj_size, 0);
phh@2423 1072
duke@435 1073 __ initialize_object(obj, klass, obj_size, 0, t1, t2);
duke@435 1074 __ verify_oop(obj);
never@739 1075 __ pop(rbx);
never@739 1076 __ pop(rdi);
duke@435 1077 __ ret(0);
duke@435 1078
duke@435 1079 __ bind(slow_path);
never@739 1080 __ pop(rbx);
never@739 1081 __ pop(rdi);
duke@435 1082 }
duke@435 1083
duke@435 1084 __ enter();
duke@435 1085 OopMap* map = save_live_registers(sasm, 2);
duke@435 1086 int call_offset = __ call_RT(obj, noreg, CAST_FROM_FN_PTR(address, new_instance), klass);
duke@435 1087 oop_maps = new OopMapSet();
duke@435 1088 oop_maps->add_gc_map(call_offset, map);
duke@435 1089 restore_live_registers_except_rax(sasm);
duke@435 1090 __ verify_oop(obj);
duke@435 1091 __ leave();
duke@435 1092 __ ret(0);
duke@435 1093
duke@435 1094 // rax,: new instance
duke@435 1095 }
duke@435 1096
duke@435 1097 break;
duke@435 1098
duke@435 1099 case counter_overflow_id:
duke@435 1100 {
iveresov@2138 1101 Register bci = rax, method = rbx;
duke@435 1102 __ enter();
iveresov@2138 1103 OopMap* map = save_live_registers(sasm, 3);
duke@435 1104 // Retrieve bci
duke@435 1105 __ movl(bci, Address(rbp, 2*BytesPerWord));
coleenp@4037 1106 // And a pointer to the Method*
iveresov@2138 1107 __ movptr(method, Address(rbp, 3*BytesPerWord));
iveresov@2138 1108 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, counter_overflow), bci, method);
duke@435 1109 oop_maps = new OopMapSet();
duke@435 1110 oop_maps->add_gc_map(call_offset, map);
duke@435 1111 restore_live_registers(sasm);
duke@435 1112 __ leave();
duke@435 1113 __ ret(0);
duke@435 1114 }
duke@435 1115 break;
duke@435 1116
duke@435 1117 case new_type_array_id:
duke@435 1118 case new_object_array_id:
duke@435 1119 {
duke@435 1120 Register length = rbx; // Incoming
duke@435 1121 Register klass = rdx; // Incoming
duke@435 1122 Register obj = rax; // Result
duke@435 1123
duke@435 1124 if (id == new_type_array_id) {
duke@435 1125 __ set_info("new_type_array", dont_gc_arguments);
duke@435 1126 } else {
duke@435 1127 __ set_info("new_object_array", dont_gc_arguments);
duke@435 1128 }
duke@435 1129
duke@435 1130 #ifdef ASSERT
duke@435 1131 // assert object type is really an array of the proper kind
duke@435 1132 {
duke@435 1133 Label ok;
duke@435 1134 Register t0 = obj;
stefank@3391 1135 __ movl(t0, Address(klass, Klass::layout_helper_offset()));
duke@435 1136 __ sarl(t0, Klass::_lh_array_tag_shift);
duke@435 1137 int tag = ((id == new_type_array_id)
duke@435 1138 ? Klass::_lh_array_tag_type_value
duke@435 1139 : Klass::_lh_array_tag_obj_value);
duke@435 1140 __ cmpl(t0, tag);
duke@435 1141 __ jcc(Assembler::equal, ok);
duke@435 1142 __ stop("assert(is an array klass)");
duke@435 1143 __ should_not_reach_here();
duke@435 1144 __ bind(ok);
duke@435 1145 }
duke@435 1146 #endif // ASSERT
duke@435 1147
duke@435 1148 if (UseTLAB && FastTLABRefill) {
duke@435 1149 Register arr_size = rsi;
duke@435 1150 Register t1 = rcx; // must be rcx for use as shift count
duke@435 1151 Register t2 = rdi;
duke@435 1152 Label slow_path;
duke@435 1153 assert_different_registers(length, klass, obj, arr_size, t1, t2);
duke@435 1154
duke@435 1155 // check that array length is small enough for fast path.
duke@435 1156 __ cmpl(length, C1_MacroAssembler::max_array_allocation_length);
duke@435 1157 __ jcc(Assembler::above, slow_path);
duke@435 1158
duke@435 1159 // if we got here then the TLAB allocation failed, so try
duke@435 1160 // refilling the TLAB or allocating directly from eden.
duke@435 1161 Label retry_tlab, try_eden;
phh@2423 1162 const Register thread =
phh@2423 1163 __ tlab_refill(retry_tlab, try_eden, slow_path); // preserves rbx & rdx, returns rdi
duke@435 1164
duke@435 1165 __ bind(retry_tlab);
duke@435 1166
duke@435 1167 // get the allocation size: round_up(hdr + length << (layout_helper & 0x1F))
phh@2423 1168 // since size is positive movl does right thing on 64bit
stefank@3391 1169 __ movl(t1, Address(klass, Klass::layout_helper_offset()));
never@739 1170 // since size is postive movl does right thing on 64bit
duke@435 1171 __ movl(arr_size, length);
duke@435 1172 assert(t1 == rcx, "fixed register usage");
never@739 1173 __ shlptr(arr_size /* by t1=rcx, mod 32 */);
never@739 1174 __ shrptr(t1, Klass::_lh_header_size_shift);
never@739 1175 __ andptr(t1, Klass::_lh_header_size_mask);
never@739 1176 __ addptr(arr_size, t1);
never@739 1177 __ addptr(arr_size, MinObjAlignmentInBytesMask); // align up
never@739 1178 __ andptr(arr_size, ~MinObjAlignmentInBytesMask);
duke@435 1179
duke@435 1180 __ tlab_allocate(obj, arr_size, 0, t1, t2, slow_path); // preserves arr_size
duke@435 1181
duke@435 1182 __ initialize_header(obj, klass, length, t1, t2);
stefank@3391 1183 __ movb(t1, Address(klass, in_bytes(Klass::layout_helper_offset()) + (Klass::_lh_header_size_shift / BitsPerByte)));
duke@435 1184 assert(Klass::_lh_header_size_shift % BitsPerByte == 0, "bytewise");
duke@435 1185 assert(Klass::_lh_header_size_mask <= 0xFF, "bytewise");
never@739 1186 __ andptr(t1, Klass::_lh_header_size_mask);
never@739 1187 __ subptr(arr_size, t1); // body length
never@739 1188 __ addptr(t1, obj); // body start
duke@435 1189 __ initialize_body(t1, arr_size, 0, t2);
duke@435 1190 __ verify_oop(obj);
duke@435 1191 __ ret(0);
duke@435 1192
duke@435 1193 __ bind(try_eden);
duke@435 1194 // get the allocation size: round_up(hdr + length << (layout_helper & 0x1F))
phh@2423 1195 // since size is positive movl does right thing on 64bit
stefank@3391 1196 __ movl(t1, Address(klass, Klass::layout_helper_offset()));
never@739 1197 // since size is postive movl does right thing on 64bit
duke@435 1198 __ movl(arr_size, length);
duke@435 1199 assert(t1 == rcx, "fixed register usage");
never@739 1200 __ shlptr(arr_size /* by t1=rcx, mod 32 */);
never@739 1201 __ shrptr(t1, Klass::_lh_header_size_shift);
never@739 1202 __ andptr(t1, Klass::_lh_header_size_mask);
never@739 1203 __ addptr(arr_size, t1);
never@739 1204 __ addptr(arr_size, MinObjAlignmentInBytesMask); // align up
never@739 1205 __ andptr(arr_size, ~MinObjAlignmentInBytesMask);
duke@435 1206
duke@435 1207 __ eden_allocate(obj, arr_size, 0, t1, slow_path); // preserves arr_size
phh@2423 1208 __ incr_allocated_bytes(thread, arr_size, 0);
duke@435 1209
duke@435 1210 __ initialize_header(obj, klass, length, t1, t2);
stefank@3391 1211 __ movb(t1, Address(klass, in_bytes(Klass::layout_helper_offset()) + (Klass::_lh_header_size_shift / BitsPerByte)));
duke@435 1212 assert(Klass::_lh_header_size_shift % BitsPerByte == 0, "bytewise");
duke@435 1213 assert(Klass::_lh_header_size_mask <= 0xFF, "bytewise");
never@739 1214 __ andptr(t1, Klass::_lh_header_size_mask);
never@739 1215 __ subptr(arr_size, t1); // body length
never@739 1216 __ addptr(t1, obj); // body start
duke@435 1217 __ initialize_body(t1, arr_size, 0, t2);
duke@435 1218 __ verify_oop(obj);
duke@435 1219 __ ret(0);
duke@435 1220
duke@435 1221 __ bind(slow_path);
duke@435 1222 }
duke@435 1223
duke@435 1224 __ enter();
duke@435 1225 OopMap* map = save_live_registers(sasm, 3);
duke@435 1226 int call_offset;
duke@435 1227 if (id == new_type_array_id) {
duke@435 1228 call_offset = __ call_RT(obj, noreg, CAST_FROM_FN_PTR(address, new_type_array), klass, length);
duke@435 1229 } else {
duke@435 1230 call_offset = __ call_RT(obj, noreg, CAST_FROM_FN_PTR(address, new_object_array), klass, length);
duke@435 1231 }
duke@435 1232
duke@435 1233 oop_maps = new OopMapSet();
duke@435 1234 oop_maps->add_gc_map(call_offset, map);
duke@435 1235 restore_live_registers_except_rax(sasm);
duke@435 1236
duke@435 1237 __ verify_oop(obj);
duke@435 1238 __ leave();
duke@435 1239 __ ret(0);
duke@435 1240
duke@435 1241 // rax,: new array
duke@435 1242 }
duke@435 1243 break;
duke@435 1244
duke@435 1245 case new_multi_array_id:
duke@435 1246 { StubFrame f(sasm, "new_multi_array", dont_gc_arguments);
duke@435 1247 // rax,: klass
duke@435 1248 // rbx,: rank
duke@435 1249 // rcx: address of 1st dimension
duke@435 1250 OopMap* map = save_live_registers(sasm, 4);
duke@435 1251 int call_offset = __ call_RT(rax, noreg, CAST_FROM_FN_PTR(address, new_multi_array), rax, rbx, rcx);
duke@435 1252
duke@435 1253 oop_maps = new OopMapSet();
duke@435 1254 oop_maps->add_gc_map(call_offset, map);
duke@435 1255 restore_live_registers_except_rax(sasm);
duke@435 1256
duke@435 1257 // rax,: new multi array
duke@435 1258 __ verify_oop(rax);
duke@435 1259 }
duke@435 1260 break;
duke@435 1261
duke@435 1262 case register_finalizer_id:
duke@435 1263 {
duke@435 1264 __ set_info("register_finalizer", dont_gc_arguments);
duke@435 1265
never@739 1266 // This is called via call_runtime so the arguments
never@739 1267 // will be place in C abi locations
never@739 1268
never@739 1269 #ifdef _LP64
never@739 1270 __ verify_oop(c_rarg0);
never@739 1271 __ mov(rax, c_rarg0);
never@739 1272 #else
duke@435 1273 // The object is passed on the stack and we haven't pushed a
duke@435 1274 // frame yet so it's one work away from top of stack.
never@739 1275 __ movptr(rax, Address(rsp, 1 * BytesPerWord));
duke@435 1276 __ verify_oop(rax);
never@739 1277 #endif // _LP64
duke@435 1278
duke@435 1279 // load the klass and check the has finalizer flag
duke@435 1280 Label register_finalizer;
duke@435 1281 Register t = rsi;
iveresov@2344 1282 __ load_klass(t, rax);
stefank@3391 1283 __ movl(t, Address(t, Klass::access_flags_offset()));
duke@435 1284 __ testl(t, JVM_ACC_HAS_FINALIZER);
duke@435 1285 __ jcc(Assembler::notZero, register_finalizer);
duke@435 1286 __ ret(0);
duke@435 1287
duke@435 1288 __ bind(register_finalizer);
duke@435 1289 __ enter();
duke@435 1290 OopMap* oop_map = save_live_registers(sasm, 2 /*num_rt_args */);
coleenp@4037 1291 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, SharedRuntime::register_finalizer), rax);
duke@435 1292 oop_maps = new OopMapSet();
duke@435 1293 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 1294
duke@435 1295 // Now restore all the live registers
duke@435 1296 restore_live_registers(sasm);
duke@435 1297
duke@435 1298 __ leave();
duke@435 1299 __ ret(0);
duke@435 1300 }
duke@435 1301 break;
duke@435 1302
duke@435 1303 case throw_range_check_failed_id:
duke@435 1304 { StubFrame f(sasm, "range_check_failed", dont_gc_arguments);
duke@435 1305 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_range_check_exception), true);
duke@435 1306 }
duke@435 1307 break;
duke@435 1308
duke@435 1309 case throw_index_exception_id:
duke@435 1310 { StubFrame f(sasm, "index_range_check_failed", dont_gc_arguments);
duke@435 1311 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_index_exception), true);
duke@435 1312 }
duke@435 1313 break;
duke@435 1314
duke@435 1315 case throw_div0_exception_id:
duke@435 1316 { StubFrame f(sasm, "throw_div0_exception", dont_gc_arguments);
duke@435 1317 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_div0_exception), false);
duke@435 1318 }
duke@435 1319 break;
duke@435 1320
duke@435 1321 case throw_null_pointer_exception_id:
duke@435 1322 { StubFrame f(sasm, "throw_null_pointer_exception", dont_gc_arguments);
duke@435 1323 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_null_pointer_exception), false);
duke@435 1324 }
duke@435 1325 break;
duke@435 1326
duke@435 1327 case handle_exception_nofpu_id:
duke@435 1328 case handle_exception_id:
duke@435 1329 { StubFrame f(sasm, "handle_exception", dont_gc_arguments);
twisti@2603 1330 oop_maps = generate_handle_exception(id, sasm);
twisti@2603 1331 }
twisti@2603 1332 break;
twisti@2603 1333
twisti@2603 1334 case handle_exception_from_callee_id:
twisti@2603 1335 { StubFrame f(sasm, "handle_exception_from_callee", dont_gc_arguments);
twisti@2603 1336 oop_maps = generate_handle_exception(id, sasm);
duke@435 1337 }
duke@435 1338 break;
duke@435 1339
duke@435 1340 case unwind_exception_id:
duke@435 1341 { __ set_info("unwind_exception", dont_gc_arguments);
duke@435 1342 // note: no stubframe since we are about to leave the current
duke@435 1343 // activation and we are calling a leaf VM function only.
duke@435 1344 generate_unwind_exception(sasm);
duke@435 1345 }
duke@435 1346 break;
duke@435 1347
duke@435 1348 case throw_array_store_exception_id:
duke@435 1349 { StubFrame f(sasm, "throw_array_store_exception", dont_gc_arguments);
duke@435 1350 // tos + 0: link
duke@435 1351 // + 1: return address
never@2488 1352 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_array_store_exception), true);
duke@435 1353 }
duke@435 1354 break;
duke@435 1355
duke@435 1356 case throw_class_cast_exception_id:
duke@435 1357 { StubFrame f(sasm, "throw_class_cast_exception", dont_gc_arguments);
duke@435 1358 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_class_cast_exception), true);
duke@435 1359 }
duke@435 1360 break;
duke@435 1361
duke@435 1362 case throw_incompatible_class_change_error_id:
duke@435 1363 { StubFrame f(sasm, "throw_incompatible_class_cast_exception", dont_gc_arguments);
duke@435 1364 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_incompatible_class_change_error), false);
duke@435 1365 }
duke@435 1366 break;
duke@435 1367
duke@435 1368 case slow_subtype_check_id:
duke@435 1369 {
jrose@1079 1370 // Typical calling sequence:
jrose@1079 1371 // __ push(klass_RInfo); // object klass or other subclass
jrose@1079 1372 // __ push(sup_k_RInfo); // array element klass or other superclass
jrose@1079 1373 // __ call(slow_subtype_check);
jrose@1079 1374 // Note that the subclass is pushed first, and is therefore deepest.
jrose@1079 1375 // Previous versions of this code reversed the names 'sub' and 'super'.
jrose@1079 1376 // This was operationally harmless but made the code unreadable.
duke@435 1377 enum layout {
never@739 1378 rax_off, SLOT2(raxH_off)
never@739 1379 rcx_off, SLOT2(rcxH_off)
never@739 1380 rsi_off, SLOT2(rsiH_off)
never@739 1381 rdi_off, SLOT2(rdiH_off)
never@739 1382 // saved_rbp_off, SLOT2(saved_rbpH_off)
never@739 1383 return_off, SLOT2(returnH_off)
jrose@1079 1384 sup_k_off, SLOT2(sup_kH_off)
jrose@1079 1385 klass_off, SLOT2(superH_off)
jrose@1079 1386 framesize,
jrose@1079 1387 result_off = klass_off // deepest argument is also the return value
duke@435 1388 };
duke@435 1389
duke@435 1390 __ set_info("slow_subtype_check", dont_gc_arguments);
never@739 1391 __ push(rdi);
never@739 1392 __ push(rsi);
never@739 1393 __ push(rcx);
never@739 1394 __ push(rax);
duke@435 1395
never@739 1396 // This is called by pushing args and not with C abi
jrose@1079 1397 __ movptr(rsi, Address(rsp, (klass_off) * VMRegImpl::stack_slot_size)); // subclass
jrose@1079 1398 __ movptr(rax, Address(rsp, (sup_k_off) * VMRegImpl::stack_slot_size)); // superclass
duke@435 1399
duke@435 1400 Label miss;
jrose@1079 1401 __ check_klass_subtype_slow_path(rsi, rax, rcx, rdi, NULL, &miss);
jrose@1079 1402
jrose@1079 1403 // fallthrough on success:
jrose@1079 1404 __ movptr(Address(rsp, (result_off) * VMRegImpl::stack_slot_size), 1); // result
never@739 1405 __ pop(rax);
never@739 1406 __ pop(rcx);
never@739 1407 __ pop(rsi);
never@739 1408 __ pop(rdi);
duke@435 1409 __ ret(0);
duke@435 1410
duke@435 1411 __ bind(miss);
jrose@1079 1412 __ movptr(Address(rsp, (result_off) * VMRegImpl::stack_slot_size), NULL_WORD); // result
never@739 1413 __ pop(rax);
never@739 1414 __ pop(rcx);
never@739 1415 __ pop(rsi);
never@739 1416 __ pop(rdi);
duke@435 1417 __ ret(0);
duke@435 1418 }
duke@435 1419 break;
duke@435 1420
duke@435 1421 case monitorenter_nofpu_id:
duke@435 1422 save_fpu_registers = false;
duke@435 1423 // fall through
duke@435 1424 case monitorenter_id:
duke@435 1425 {
duke@435 1426 StubFrame f(sasm, "monitorenter", dont_gc_arguments);
duke@435 1427 OopMap* map = save_live_registers(sasm, 3, save_fpu_registers);
duke@435 1428
never@739 1429 // Called with store_parameter and not C abi
never@739 1430
duke@435 1431 f.load_argument(1, rax); // rax,: object
duke@435 1432 f.load_argument(0, rbx); // rbx,: lock address
duke@435 1433
duke@435 1434 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, monitorenter), rax, rbx);
duke@435 1435
duke@435 1436 oop_maps = new OopMapSet();
duke@435 1437 oop_maps->add_gc_map(call_offset, map);
duke@435 1438 restore_live_registers(sasm, save_fpu_registers);
duke@435 1439 }
duke@435 1440 break;
duke@435 1441
duke@435 1442 case monitorexit_nofpu_id:
duke@435 1443 save_fpu_registers = false;
duke@435 1444 // fall through
duke@435 1445 case monitorexit_id:
duke@435 1446 {
duke@435 1447 StubFrame f(sasm, "monitorexit", dont_gc_arguments);
duke@435 1448 OopMap* map = save_live_registers(sasm, 2, save_fpu_registers);
duke@435 1449
never@739 1450 // Called with store_parameter and not C abi
never@739 1451
duke@435 1452 f.load_argument(0, rax); // rax,: lock address
duke@435 1453
duke@435 1454 // note: really a leaf routine but must setup last java sp
duke@435 1455 // => use call_RT for now (speed can be improved by
duke@435 1456 // doing last java sp setup manually)
duke@435 1457 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, monitorexit), rax);
duke@435 1458
duke@435 1459 oop_maps = new OopMapSet();
duke@435 1460 oop_maps->add_gc_map(call_offset, map);
duke@435 1461 restore_live_registers(sasm, save_fpu_registers);
twisti@3244 1462 }
twisti@3244 1463 break;
duke@435 1464
twisti@3244 1465 case deoptimize_id:
twisti@3244 1466 {
twisti@3244 1467 StubFrame f(sasm, "deoptimize", dont_gc_arguments);
twisti@3244 1468 const int num_rt_args = 1; // thread
twisti@3244 1469 OopMap* oop_map = save_live_registers(sasm, num_rt_args);
twisti@3244 1470 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, deoptimize));
twisti@3244 1471 oop_maps = new OopMapSet();
twisti@3244 1472 oop_maps->add_gc_map(call_offset, oop_map);
twisti@3244 1473 restore_live_registers(sasm);
twisti@3244 1474 DeoptimizationBlob* deopt_blob = SharedRuntime::deopt_blob();
twisti@3244 1475 assert(deopt_blob != NULL, "deoptimization blob must have been created");
twisti@3244 1476 __ leave();
twisti@3244 1477 __ jump(RuntimeAddress(deopt_blob->unpack_with_reexecution()));
duke@435 1478 }
duke@435 1479 break;
duke@435 1480
duke@435 1481 case access_field_patching_id:
duke@435 1482 { StubFrame f(sasm, "access_field_patching", dont_gc_arguments);
duke@435 1483 // we should set up register map
duke@435 1484 oop_maps = generate_patching(sasm, CAST_FROM_FN_PTR(address, access_field_patching));
duke@435 1485 }
duke@435 1486 break;
duke@435 1487
duke@435 1488 case load_klass_patching_id:
duke@435 1489 { StubFrame f(sasm, "load_klass_patching", dont_gc_arguments);
duke@435 1490 // we should set up register map
duke@435 1491 oop_maps = generate_patching(sasm, CAST_FROM_FN_PTR(address, move_klass_patching));
duke@435 1492 }
duke@435 1493 break;
duke@435 1494
coleenp@4037 1495 case load_mirror_patching_id:
coleenp@4037 1496 { StubFrame f(sasm, "load_mirror_patching", dont_gc_arguments);
coleenp@4037 1497 // we should set up register map
coleenp@4037 1498 oop_maps = generate_patching(sasm, CAST_FROM_FN_PTR(address, move_mirror_patching));
coleenp@4037 1499 }
coleenp@4037 1500 break;
coleenp@4037 1501
duke@435 1502 case dtrace_object_alloc_id:
duke@435 1503 { // rax,: object
duke@435 1504 StubFrame f(sasm, "dtrace_object_alloc", dont_gc_arguments);
duke@435 1505 // we can't gc here so skip the oopmap but make sure that all
duke@435 1506 // the live registers get saved.
duke@435 1507 save_live_registers(sasm, 1);
duke@435 1508
never@739 1509 __ NOT_LP64(push(rax)) LP64_ONLY(mov(c_rarg0, rax));
duke@435 1510 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, SharedRuntime::dtrace_object_alloc)));
never@739 1511 NOT_LP64(__ pop(rax));
duke@435 1512
duke@435 1513 restore_live_registers(sasm);
duke@435 1514 }
duke@435 1515 break;
duke@435 1516
duke@435 1517 case fpu2long_stub_id:
duke@435 1518 {
duke@435 1519 // rax, and rdx are destroyed, but should be free since the result is returned there
duke@435 1520 // preserve rsi,ecx
never@739 1521 __ push(rsi);
never@739 1522 __ push(rcx);
never@739 1523 LP64_ONLY(__ push(rdx);)
duke@435 1524
duke@435 1525 // check for NaN
duke@435 1526 Label return0, do_return, return_min_jlong, do_convert;
duke@435 1527
never@739 1528 Address value_high_word(rsp, wordSize + 4);
never@739 1529 Address value_low_word(rsp, wordSize);
never@739 1530 Address result_high_word(rsp, 3*wordSize + 4);
never@739 1531 Address result_low_word(rsp, 3*wordSize);
duke@435 1532
never@739 1533 __ subptr(rsp, 32); // more than enough on 32bit
duke@435 1534 __ fst_d(value_low_word);
duke@435 1535 __ movl(rax, value_high_word);
duke@435 1536 __ andl(rax, 0x7ff00000);
duke@435 1537 __ cmpl(rax, 0x7ff00000);
duke@435 1538 __ jcc(Assembler::notEqual, do_convert);
duke@435 1539 __ movl(rax, value_high_word);
duke@435 1540 __ andl(rax, 0xfffff);
duke@435 1541 __ orl(rax, value_low_word);
duke@435 1542 __ jcc(Assembler::notZero, return0);
duke@435 1543
duke@435 1544 __ bind(do_convert);
duke@435 1545 __ fnstcw(Address(rsp, 0));
never@739 1546 __ movzwl(rax, Address(rsp, 0));
duke@435 1547 __ orl(rax, 0xc00);
duke@435 1548 __ movw(Address(rsp, 2), rax);
duke@435 1549 __ fldcw(Address(rsp, 2));
duke@435 1550 __ fwait();
duke@435 1551 __ fistp_d(result_low_word);
duke@435 1552 __ fldcw(Address(rsp, 0));
duke@435 1553 __ fwait();
never@739 1554 // This gets the entire long in rax on 64bit
never@739 1555 __ movptr(rax, result_low_word);
never@739 1556 // testing of high bits
duke@435 1557 __ movl(rdx, result_high_word);
never@739 1558 __ mov(rcx, rax);
duke@435 1559 // What the heck is the point of the next instruction???
duke@435 1560 __ xorl(rcx, 0x0);
duke@435 1561 __ movl(rsi, 0x80000000);
duke@435 1562 __ xorl(rsi, rdx);
duke@435 1563 __ orl(rcx, rsi);
duke@435 1564 __ jcc(Assembler::notEqual, do_return);
duke@435 1565 __ fldz();
duke@435 1566 __ fcomp_d(value_low_word);
duke@435 1567 __ fnstsw_ax();
never@739 1568 #ifdef _LP64
never@739 1569 __ testl(rax, 0x4100); // ZF & CF == 0
never@739 1570 __ jcc(Assembler::equal, return_min_jlong);
never@739 1571 #else
duke@435 1572 __ sahf();
duke@435 1573 __ jcc(Assembler::above, return_min_jlong);
never@739 1574 #endif // _LP64
duke@435 1575 // return max_jlong
never@739 1576 #ifndef _LP64
duke@435 1577 __ movl(rdx, 0x7fffffff);
duke@435 1578 __ movl(rax, 0xffffffff);
never@739 1579 #else
never@739 1580 __ mov64(rax, CONST64(0x7fffffffffffffff));
never@739 1581 #endif // _LP64
duke@435 1582 __ jmp(do_return);
duke@435 1583
duke@435 1584 __ bind(return_min_jlong);
never@739 1585 #ifndef _LP64
duke@435 1586 __ movl(rdx, 0x80000000);
duke@435 1587 __ xorl(rax, rax);
never@739 1588 #else
never@739 1589 __ mov64(rax, CONST64(0x8000000000000000));
never@739 1590 #endif // _LP64
duke@435 1591 __ jmp(do_return);
duke@435 1592
duke@435 1593 __ bind(return0);
duke@435 1594 __ fpop();
never@739 1595 #ifndef _LP64
never@739 1596 __ xorptr(rdx,rdx);
never@739 1597 __ xorptr(rax,rax);
never@739 1598 #else
never@739 1599 __ xorptr(rax, rax);
never@739 1600 #endif // _LP64
duke@435 1601
duke@435 1602 __ bind(do_return);
never@739 1603 __ addptr(rsp, 32);
never@739 1604 LP64_ONLY(__ pop(rdx);)
never@739 1605 __ pop(rcx);
never@739 1606 __ pop(rsi);
duke@435 1607 __ ret(0);
duke@435 1608 }
duke@435 1609 break;
duke@435 1610
jprovino@4542 1611 #if INCLUDE_ALL_GCS
ysr@777 1612 case g1_pre_barrier_slow_id:
ysr@777 1613 {
ysr@777 1614 StubFrame f(sasm, "g1_pre_barrier", dont_gc_arguments);
ysr@777 1615 // arg0 : previous value of memory
ysr@777 1616
ysr@777 1617 BarrierSet* bs = Universe::heap()->barrier_set();
ysr@777 1618 if (bs->kind() != BarrierSet::G1SATBCTLogging) {
apetrusenko@797 1619 __ movptr(rax, (int)id);
ysr@777 1620 __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, unimplemented_entry), rax);
ysr@777 1621 __ should_not_reach_here();
ysr@777 1622 break;
ysr@777 1623 }
apetrusenko@797 1624 __ push(rax);
apetrusenko@797 1625 __ push(rdx);
ysr@777 1626
ysr@777 1627 const Register pre_val = rax;
apetrusenko@797 1628 const Register thread = NOT_LP64(rax) LP64_ONLY(r15_thread);
ysr@777 1629 const Register tmp = rdx;
ysr@777 1630
apetrusenko@797 1631 NOT_LP64(__ get_thread(thread);)
ysr@777 1632
ysr@777 1633 Address in_progress(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 1634 PtrQueue::byte_offset_of_active()));
ysr@777 1635
ysr@777 1636 Address queue_index(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 1637 PtrQueue::byte_offset_of_index()));
ysr@777 1638 Address buffer(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 1639 PtrQueue::byte_offset_of_buf()));
ysr@777 1640
ysr@777 1641
ysr@777 1642 Label done;
ysr@777 1643 Label runtime;
ysr@777 1644
ysr@777 1645 // Can we store original value in the thread's buffer?
ysr@777 1646
apetrusenko@797 1647 #ifdef _LP64
iveresov@1927 1648 __ movslq(tmp, queue_index);
apetrusenko@797 1649 __ cmpq(tmp, 0);
apetrusenko@797 1650 #else
ysr@777 1651 __ cmpl(queue_index, 0);
apetrusenko@797 1652 #endif
ysr@777 1653 __ jcc(Assembler::equal, runtime);
apetrusenko@797 1654 #ifdef _LP64
apetrusenko@797 1655 __ subq(tmp, wordSize);
apetrusenko@797 1656 __ movl(queue_index, tmp);
apetrusenko@797 1657 __ addq(tmp, buffer);
apetrusenko@797 1658 #else
ysr@777 1659 __ subl(queue_index, wordSize);
ysr@777 1660 __ movl(tmp, buffer);
ysr@777 1661 __ addl(tmp, queue_index);
apetrusenko@797 1662 #endif
apetrusenko@797 1663
ysr@777 1664 // prev_val (rax)
ysr@777 1665 f.load_argument(0, pre_val);
apetrusenko@797 1666 __ movptr(Address(tmp, 0), pre_val);
ysr@777 1667 __ jmp(done);
ysr@777 1668
ysr@777 1669 __ bind(runtime);
iveresov@1927 1670 __ push(rcx);
iveresov@1927 1671 #ifdef _LP64
iveresov@1927 1672 __ push(r8);
iveresov@1927 1673 __ push(r9);
iveresov@1927 1674 __ push(r10);
iveresov@1927 1675 __ push(r11);
iveresov@1927 1676 # ifndef _WIN64
iveresov@1927 1677 __ push(rdi);
iveresov@1927 1678 __ push(rsi);
iveresov@1927 1679 # endif
iveresov@1927 1680 #endif
ysr@777 1681 // load the pre-value
ysr@777 1682 f.load_argument(0, rcx);
ysr@777 1683 __ call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_pre), rcx, thread);
iveresov@1927 1684 #ifdef _LP64
iveresov@1927 1685 # ifndef _WIN64
iveresov@1927 1686 __ pop(rsi);
iveresov@1927 1687 __ pop(rdi);
iveresov@1927 1688 # endif
iveresov@1927 1689 __ pop(r11);
iveresov@1927 1690 __ pop(r10);
iveresov@1927 1691 __ pop(r9);
iveresov@1927 1692 __ pop(r8);
iveresov@1927 1693 #endif
apetrusenko@797 1694 __ pop(rcx);
iveresov@1927 1695 __ bind(done);
ysr@777 1696
apetrusenko@797 1697 __ pop(rdx);
apetrusenko@797 1698 __ pop(rax);
ysr@777 1699 }
ysr@777 1700 break;
ysr@777 1701
ysr@777 1702 case g1_post_barrier_slow_id:
ysr@777 1703 {
ysr@777 1704 StubFrame f(sasm, "g1_post_barrier", dont_gc_arguments);
ysr@777 1705
ysr@777 1706
ysr@777 1707 // arg0: store_address
ysr@777 1708 Address store_addr(rbp, 2*BytesPerWord);
ysr@777 1709
ysr@777 1710 BarrierSet* bs = Universe::heap()->barrier_set();
ysr@777 1711 CardTableModRefBS* ct = (CardTableModRefBS*)bs;
ysr@777 1712 Label done;
ysr@777 1713 Label runtime;
ysr@777 1714
ysr@777 1715 // At this point we know new_value is non-NULL and the new_value crosses regsion.
ysr@777 1716 // Must check to see if card is already dirty
ysr@777 1717
apetrusenko@797 1718 const Register thread = NOT_LP64(rax) LP64_ONLY(r15_thread);
ysr@777 1719
ysr@777 1720 Address queue_index(thread, in_bytes(JavaThread::dirty_card_queue_offset() +
ysr@777 1721 PtrQueue::byte_offset_of_index()));
ysr@777 1722 Address buffer(thread, in_bytes(JavaThread::dirty_card_queue_offset() +
ysr@777 1723 PtrQueue::byte_offset_of_buf()));
ysr@777 1724
apetrusenko@797 1725 __ push(rax);
iveresov@1927 1726 __ push(rcx);
ysr@777 1727
apetrusenko@797 1728 NOT_LP64(__ get_thread(thread);)
apetrusenko@797 1729 ExternalAddress cardtable((address)ct->byte_map_base);
ysr@777 1730 assert(sizeof(*ct->byte_map_base) == sizeof(jbyte), "adjust this code");
ysr@777 1731
iveresov@1927 1732 const Register card_addr = rcx;
apetrusenko@797 1733 #ifdef _LP64
apetrusenko@797 1734 const Register tmp = rscratch1;
apetrusenko@797 1735 f.load_argument(0, card_addr);
apetrusenko@797 1736 __ shrq(card_addr, CardTableModRefBS::card_shift);
apetrusenko@797 1737 __ lea(tmp, cardtable);
apetrusenko@797 1738 // get the address of the card
apetrusenko@797 1739 __ addq(card_addr, tmp);
apetrusenko@797 1740 #else
iveresov@1927 1741 const Register card_index = rcx;
apetrusenko@797 1742 f.load_argument(0, card_index);
apetrusenko@797 1743 __ shrl(card_index, CardTableModRefBS::card_shift);
apetrusenko@797 1744
ysr@777 1745 Address index(noreg, card_index, Address::times_1);
ysr@777 1746 __ leal(card_addr, __ as_Address(ArrayAddress(cardtable, index)));
apetrusenko@797 1747 #endif
apetrusenko@797 1748
ysr@777 1749 __ cmpb(Address(card_addr, 0), 0);
ysr@777 1750 __ jcc(Assembler::equal, done);
ysr@777 1751
ysr@777 1752 // storing region crossing non-NULL, card is clean.
ysr@777 1753 // dirty card and log.
ysr@777 1754
ysr@777 1755 __ movb(Address(card_addr, 0), 0);
ysr@777 1756
ysr@777 1757 __ cmpl(queue_index, 0);
ysr@777 1758 __ jcc(Assembler::equal, runtime);
ysr@777 1759 __ subl(queue_index, wordSize);
ysr@777 1760
ysr@777 1761 const Register buffer_addr = rbx;
apetrusenko@797 1762 __ push(rbx);
ysr@777 1763
apetrusenko@797 1764 __ movptr(buffer_addr, buffer);
apetrusenko@797 1765
apetrusenko@797 1766 #ifdef _LP64
apetrusenko@797 1767 __ movslq(rscratch1, queue_index);
apetrusenko@797 1768 __ addptr(buffer_addr, rscratch1);
apetrusenko@797 1769 #else
apetrusenko@797 1770 __ addptr(buffer_addr, queue_index);
apetrusenko@797 1771 #endif
apetrusenko@797 1772 __ movptr(Address(buffer_addr, 0), card_addr);
apetrusenko@797 1773
apetrusenko@797 1774 __ pop(rbx);
ysr@777 1775 __ jmp(done);
ysr@777 1776
ysr@777 1777 __ bind(runtime);
iveresov@1927 1778 __ push(rdx);
iveresov@1927 1779 #ifdef _LP64
iveresov@1927 1780 __ push(r8);
iveresov@1927 1781 __ push(r9);
iveresov@1927 1782 __ push(r10);
iveresov@1927 1783 __ push(r11);
iveresov@1927 1784 # ifndef _WIN64
iveresov@1927 1785 __ push(rdi);
iveresov@1927 1786 __ push(rsi);
iveresov@1927 1787 # endif
iveresov@1927 1788 #endif
ysr@777 1789 __ call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_post), card_addr, thread);
iveresov@1927 1790 #ifdef _LP64
iveresov@1927 1791 # ifndef _WIN64
iveresov@1927 1792 __ pop(rsi);
iveresov@1927 1793 __ pop(rdi);
iveresov@1927 1794 # endif
iveresov@1927 1795 __ pop(r11);
iveresov@1927 1796 __ pop(r10);
iveresov@1927 1797 __ pop(r9);
iveresov@1927 1798 __ pop(r8);
iveresov@1927 1799 #endif
iveresov@1927 1800 __ pop(rdx);
iveresov@1927 1801 __ bind(done);
ysr@777 1802
iveresov@1927 1803 __ pop(rcx);
apetrusenko@797 1804 __ pop(rax);
ysr@777 1805
ysr@777 1806 }
ysr@777 1807 break;
jprovino@4542 1808 #endif // INCLUDE_ALL_GCS
ysr@777 1809
roland@4860 1810 case predicate_failed_trap_id:
roland@4860 1811 {
roland@4860 1812 StubFrame f(sasm, "predicate_failed_trap", dont_gc_arguments);
roland@4860 1813
roland@4860 1814 OopMap* map = save_live_registers(sasm, 1);
roland@4860 1815
roland@4860 1816 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, predicate_failed_trap));
roland@4860 1817 oop_maps = new OopMapSet();
roland@4860 1818 oop_maps->add_gc_map(call_offset, map);
roland@4860 1819 restore_live_registers(sasm);
roland@4860 1820 __ leave();
roland@4860 1821 DeoptimizationBlob* deopt_blob = SharedRuntime::deopt_blob();
roland@4860 1822 assert(deopt_blob != NULL, "deoptimization blob must have been created");
roland@4860 1823
roland@4860 1824 __ jump(RuntimeAddress(deopt_blob->unpack_with_reexecution()));
roland@4860 1825 }
roland@4860 1826 break;
roland@4860 1827
duke@435 1828 default:
duke@435 1829 { StubFrame f(sasm, "unimplemented entry", dont_gc_arguments);
never@739 1830 __ movptr(rax, (int)id);
duke@435 1831 __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, unimplemented_entry), rax);
duke@435 1832 __ should_not_reach_here();
duke@435 1833 }
duke@435 1834 break;
duke@435 1835 }
duke@435 1836 return oop_maps;
duke@435 1837 }
duke@435 1838
duke@435 1839 #undef __
bobv@2036 1840
bobv@2036 1841 const char *Runtime1::pd_name_for_address(address entry) {
bobv@2036 1842 return "<unknown function>";
bobv@2036 1843 }

mercurial