src/cpu/x86/vm/c1_Runtime1_x86.cpp

Mon, 28 Feb 2011 06:07:12 -0800

author
twisti
date
Mon, 28 Feb 2011 06:07:12 -0800
changeset 2603
1b4e6a5d98e0
parent 2488
e4fee0bdaa85
child 2697
09f96c3ff1ad
permissions
-rw-r--r--

7012914: JSR 292 MethodHandlesTest C1: frame::verify_return_pc(return_address) failed: must be a return pc
Reviewed-by: never, bdelsart

duke@435 1 /*
phh@2423 2 * Copyright (c) 1999, 2011, Oracle and/or its affiliates. All rights reserved.
duke@435 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
duke@435 4 *
duke@435 5 * This code is free software; you can redistribute it and/or modify it
duke@435 6 * under the terms of the GNU General Public License version 2 only, as
duke@435 7 * published by the Free Software Foundation.
duke@435 8 *
duke@435 9 * This code is distributed in the hope that it will be useful, but WITHOUT
duke@435 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
duke@435 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
duke@435 12 * version 2 for more details (a copy is included in the LICENSE file that
duke@435 13 * accompanied this code).
duke@435 14 *
duke@435 15 * You should have received a copy of the GNU General Public License version
duke@435 16 * 2 along with this work; if not, write to the Free Software Foundation,
duke@435 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
duke@435 18 *
trims@1907 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
trims@1907 20 * or visit www.oracle.com if you need additional information or have any
trims@1907 21 * questions.
duke@435 22 *
duke@435 23 */
duke@435 24
stefank@2314 25 #include "precompiled.hpp"
stefank@2314 26 #include "c1/c1_Defs.hpp"
stefank@2314 27 #include "c1/c1_MacroAssembler.hpp"
stefank@2314 28 #include "c1/c1_Runtime1.hpp"
stefank@2314 29 #include "interpreter/interpreter.hpp"
stefank@2314 30 #include "nativeInst_x86.hpp"
stefank@2314 31 #include "oops/compiledICHolderOop.hpp"
stefank@2314 32 #include "oops/oop.inline.hpp"
stefank@2314 33 #include "prims/jvmtiExport.hpp"
stefank@2314 34 #include "register_x86.hpp"
stefank@2314 35 #include "runtime/sharedRuntime.hpp"
stefank@2314 36 #include "runtime/signature.hpp"
stefank@2314 37 #include "runtime/vframeArray.hpp"
stefank@2314 38 #include "vmreg_x86.inline.hpp"
duke@435 39
duke@435 40
duke@435 41 // Implementation of StubAssembler
duke@435 42
duke@435 43 int StubAssembler::call_RT(Register oop_result1, Register oop_result2, address entry, int args_size) {
duke@435 44 // setup registers
never@739 45 const Register thread = NOT_LP64(rdi) LP64_ONLY(r15_thread); // is callee-saved register (Visual C++ calling conventions)
duke@435 46 assert(!(oop_result1->is_valid() || oop_result2->is_valid()) || oop_result1 != oop_result2, "registers must be different");
duke@435 47 assert(oop_result1 != thread && oop_result2 != thread, "registers must be different");
duke@435 48 assert(args_size >= 0, "illegal args_size");
duke@435 49
never@739 50 #ifdef _LP64
never@739 51 mov(c_rarg0, thread);
never@739 52 set_num_rt_args(0); // Nothing on stack
never@739 53 #else
duke@435 54 set_num_rt_args(1 + args_size);
duke@435 55
duke@435 56 // push java thread (becomes first argument of C function)
duke@435 57 get_thread(thread);
never@739 58 push(thread);
never@739 59 #endif // _LP64
duke@435 60
duke@435 61 set_last_Java_frame(thread, noreg, rbp, NULL);
never@739 62
duke@435 63 // do the call
duke@435 64 call(RuntimeAddress(entry));
duke@435 65 int call_offset = offset();
duke@435 66 // verify callee-saved register
duke@435 67 #ifdef ASSERT
duke@435 68 guarantee(thread != rax, "change this code");
never@739 69 push(rax);
duke@435 70 { Label L;
duke@435 71 get_thread(rax);
never@739 72 cmpptr(thread, rax);
duke@435 73 jcc(Assembler::equal, L);
duke@435 74 int3();
duke@435 75 stop("StubAssembler::call_RT: rdi not callee saved?");
duke@435 76 bind(L);
duke@435 77 }
never@739 78 pop(rax);
duke@435 79 #endif
duke@435 80 reset_last_Java_frame(thread, true, false);
duke@435 81
duke@435 82 // discard thread and arguments
never@739 83 NOT_LP64(addptr(rsp, num_rt_args()*BytesPerWord));
duke@435 84
duke@435 85 // check for pending exceptions
duke@435 86 { Label L;
never@739 87 cmpptr(Address(thread, Thread::pending_exception_offset()), (int32_t)NULL_WORD);
duke@435 88 jcc(Assembler::equal, L);
duke@435 89 // exception pending => remove activation and forward to exception handler
never@739 90 movptr(rax, Address(thread, Thread::pending_exception_offset()));
duke@435 91 // make sure that the vm_results are cleared
duke@435 92 if (oop_result1->is_valid()) {
xlu@947 93 movptr(Address(thread, JavaThread::vm_result_offset()), NULL_WORD);
duke@435 94 }
duke@435 95 if (oop_result2->is_valid()) {
xlu@947 96 movptr(Address(thread, JavaThread::vm_result_2_offset()), NULL_WORD);
duke@435 97 }
duke@435 98 if (frame_size() == no_frame_size) {
duke@435 99 leave();
duke@435 100 jump(RuntimeAddress(StubRoutines::forward_exception_entry()));
duke@435 101 } else if (_stub_id == Runtime1::forward_exception_id) {
duke@435 102 should_not_reach_here();
duke@435 103 } else {
duke@435 104 jump(RuntimeAddress(Runtime1::entry_for(Runtime1::forward_exception_id)));
duke@435 105 }
duke@435 106 bind(L);
duke@435 107 }
duke@435 108 // get oop results if there are any and reset the values in the thread
duke@435 109 if (oop_result1->is_valid()) {
never@739 110 movptr(oop_result1, Address(thread, JavaThread::vm_result_offset()));
xlu@947 111 movptr(Address(thread, JavaThread::vm_result_offset()), NULL_WORD);
duke@435 112 verify_oop(oop_result1);
duke@435 113 }
duke@435 114 if (oop_result2->is_valid()) {
never@739 115 movptr(oop_result2, Address(thread, JavaThread::vm_result_2_offset()));
xlu@947 116 movptr(Address(thread, JavaThread::vm_result_2_offset()), NULL_WORD);
duke@435 117 verify_oop(oop_result2);
duke@435 118 }
duke@435 119 return call_offset;
duke@435 120 }
duke@435 121
duke@435 122
duke@435 123 int StubAssembler::call_RT(Register oop_result1, Register oop_result2, address entry, Register arg1) {
never@739 124 #ifdef _LP64
never@739 125 mov(c_rarg1, arg1);
never@739 126 #else
never@739 127 push(arg1);
never@739 128 #endif // _LP64
duke@435 129 return call_RT(oop_result1, oop_result2, entry, 1);
duke@435 130 }
duke@435 131
duke@435 132
duke@435 133 int StubAssembler::call_RT(Register oop_result1, Register oop_result2, address entry, Register arg1, Register arg2) {
never@739 134 #ifdef _LP64
never@739 135 if (c_rarg1 == arg2) {
never@739 136 if (c_rarg2 == arg1) {
never@739 137 xchgq(arg1, arg2);
never@739 138 } else {
never@739 139 mov(c_rarg2, arg2);
never@739 140 mov(c_rarg1, arg1);
never@739 141 }
never@739 142 } else {
never@739 143 mov(c_rarg1, arg1);
never@739 144 mov(c_rarg2, arg2);
never@739 145 }
never@739 146 #else
never@739 147 push(arg2);
never@739 148 push(arg1);
never@739 149 #endif // _LP64
duke@435 150 return call_RT(oop_result1, oop_result2, entry, 2);
duke@435 151 }
duke@435 152
duke@435 153
duke@435 154 int StubAssembler::call_RT(Register oop_result1, Register oop_result2, address entry, Register arg1, Register arg2, Register arg3) {
never@739 155 #ifdef _LP64
never@739 156 // if there is any conflict use the stack
never@739 157 if (arg1 == c_rarg2 || arg1 == c_rarg3 ||
never@739 158 arg2 == c_rarg1 || arg1 == c_rarg3 ||
never@739 159 arg3 == c_rarg1 || arg1 == c_rarg2) {
never@739 160 push(arg3);
never@739 161 push(arg2);
never@739 162 push(arg1);
never@739 163 pop(c_rarg1);
never@739 164 pop(c_rarg2);
never@739 165 pop(c_rarg3);
never@739 166 } else {
never@739 167 mov(c_rarg1, arg1);
never@739 168 mov(c_rarg2, arg2);
never@739 169 mov(c_rarg3, arg3);
never@739 170 }
never@739 171 #else
never@739 172 push(arg3);
never@739 173 push(arg2);
never@739 174 push(arg1);
never@739 175 #endif // _LP64
duke@435 176 return call_RT(oop_result1, oop_result2, entry, 3);
duke@435 177 }
duke@435 178
duke@435 179
duke@435 180 // Implementation of StubFrame
duke@435 181
duke@435 182 class StubFrame: public StackObj {
duke@435 183 private:
duke@435 184 StubAssembler* _sasm;
duke@435 185
duke@435 186 public:
duke@435 187 StubFrame(StubAssembler* sasm, const char* name, bool must_gc_arguments);
duke@435 188 void load_argument(int offset_in_words, Register reg);
duke@435 189
duke@435 190 ~StubFrame();
duke@435 191 };
duke@435 192
duke@435 193
duke@435 194 #define __ _sasm->
duke@435 195
duke@435 196 StubFrame::StubFrame(StubAssembler* sasm, const char* name, bool must_gc_arguments) {
duke@435 197 _sasm = sasm;
duke@435 198 __ set_info(name, must_gc_arguments);
duke@435 199 __ enter();
duke@435 200 }
duke@435 201
duke@435 202 // load parameters that were stored with LIR_Assembler::store_parameter
duke@435 203 // Note: offsets for store_parameter and load_argument must match
duke@435 204 void StubFrame::load_argument(int offset_in_words, Register reg) {
duke@435 205 // rbp, + 0: link
duke@435 206 // + 1: return address
duke@435 207 // + 2: argument with offset 0
duke@435 208 // + 3: argument with offset 1
duke@435 209 // + 4: ...
duke@435 210
never@739 211 __ movptr(reg, Address(rbp, (offset_in_words + 2) * BytesPerWord));
duke@435 212 }
duke@435 213
duke@435 214
duke@435 215 StubFrame::~StubFrame() {
duke@435 216 __ leave();
duke@435 217 __ ret(0);
duke@435 218 }
duke@435 219
duke@435 220 #undef __
duke@435 221
duke@435 222
duke@435 223 // Implementation of Runtime1
duke@435 224
duke@435 225 #define __ sasm->
duke@435 226
never@739 227 const int float_regs_as_doubles_size_in_slots = pd_nof_fpu_regs_frame_map * 2;
never@739 228 const int xmm_regs_as_doubles_size_in_slots = FrameMap::nof_xmm_regs * 2;
duke@435 229
duke@435 230 // Stack layout for saving/restoring all the registers needed during a runtime
duke@435 231 // call (this includes deoptimization)
duke@435 232 // Note: note that users of this frame may well have arguments to some runtime
duke@435 233 // while these values are on the stack. These positions neglect those arguments
duke@435 234 // but the code in save_live_registers will take the argument count into
duke@435 235 // account.
duke@435 236 //
never@739 237 #ifdef _LP64
never@739 238 #define SLOT2(x) x,
never@739 239 #define SLOT_PER_WORD 2
never@739 240 #else
never@739 241 #define SLOT2(x)
never@739 242 #define SLOT_PER_WORD 1
never@739 243 #endif // _LP64
never@739 244
duke@435 245 enum reg_save_layout {
never@739 246 // 64bit needs to keep stack 16 byte aligned. So we add some alignment dummies to make that
never@739 247 // happen and will assert if the stack size we create is misaligned
never@739 248 #ifdef _LP64
never@739 249 align_dummy_0, align_dummy_1,
never@739 250 #endif // _LP64
twisti@2603 251 #ifdef _WIN64
twisti@2603 252 // Windows always allocates space for it's argument registers (see
twisti@2603 253 // frame::arg_reg_save_area_bytes).
twisti@2603 254 arg_reg_save_1, arg_reg_save_1H, // 0, 4
twisti@2603 255 arg_reg_save_2, arg_reg_save_2H, // 8, 12
twisti@2603 256 arg_reg_save_3, arg_reg_save_3H, // 16, 20
twisti@2603 257 arg_reg_save_4, arg_reg_save_4H, // 24, 28
twisti@2603 258 #endif // _WIN64
never@739 259 xmm_regs_as_doubles_off, // 32
never@739 260 float_regs_as_doubles_off = xmm_regs_as_doubles_off + xmm_regs_as_doubles_size_in_slots, // 160
never@739 261 fpu_state_off = float_regs_as_doubles_off + float_regs_as_doubles_size_in_slots, // 224
never@739 262 // fpu_state_end_off is exclusive
never@739 263 fpu_state_end_off = fpu_state_off + (FPUStateSizeInWords / SLOT_PER_WORD), // 352
never@739 264 marker = fpu_state_end_off, SLOT2(markerH) // 352, 356
never@739 265 extra_space_offset, // 360
never@739 266 #ifdef _LP64
never@739 267 r15_off = extra_space_offset, r15H_off, // 360, 364
never@739 268 r14_off, r14H_off, // 368, 372
never@739 269 r13_off, r13H_off, // 376, 380
never@739 270 r12_off, r12H_off, // 384, 388
never@739 271 r11_off, r11H_off, // 392, 396
never@739 272 r10_off, r10H_off, // 400, 404
never@739 273 r9_off, r9H_off, // 408, 412
never@739 274 r8_off, r8H_off, // 416, 420
never@739 275 rdi_off, rdiH_off, // 424, 428
never@739 276 #else
duke@435 277 rdi_off = extra_space_offset,
never@739 278 #endif // _LP64
never@739 279 rsi_off, SLOT2(rsiH_off) // 432, 436
never@739 280 rbp_off, SLOT2(rbpH_off) // 440, 444
never@739 281 rsp_off, SLOT2(rspH_off) // 448, 452
never@739 282 rbx_off, SLOT2(rbxH_off) // 456, 460
never@739 283 rdx_off, SLOT2(rdxH_off) // 464, 468
never@739 284 rcx_off, SLOT2(rcxH_off) // 472, 476
never@739 285 rax_off, SLOT2(raxH_off) // 480, 484
never@739 286 saved_rbp_off, SLOT2(saved_rbpH_off) // 488, 492
never@739 287 return_off, SLOT2(returnH_off) // 496, 500
twisti@2603 288 reg_save_frame_size // As noted: neglects any parameters to runtime // 504
duke@435 289 };
duke@435 290
duke@435 291
duke@435 292
duke@435 293 // Save off registers which might be killed by calls into the runtime.
duke@435 294 // Tries to smart of about FP registers. In particular we separate
duke@435 295 // saving and describing the FPU registers for deoptimization since we
duke@435 296 // have to save the FPU registers twice if we describe them and on P4
duke@435 297 // saving FPU registers which don't contain anything appears
duke@435 298 // expensive. The deopt blob is the only thing which needs to
duke@435 299 // describe FPU registers. In all other cases it should be sufficient
duke@435 300 // to simply save their current value.
duke@435 301
duke@435 302 static OopMap* generate_oop_map(StubAssembler* sasm, int num_rt_args,
duke@435 303 bool save_fpu_registers = true) {
never@739 304
never@739 305 // In 64bit all the args are in regs so there are no additional stack slots
never@739 306 LP64_ONLY(num_rt_args = 0);
never@739 307 LP64_ONLY(assert((reg_save_frame_size * VMRegImpl::stack_slot_size) % 16 == 0, "must be 16 byte aligned");)
never@739 308 int frame_size_in_slots = reg_save_frame_size + num_rt_args; // args + thread
never@739 309 sasm->set_frame_size(frame_size_in_slots / VMRegImpl::slots_per_word );
duke@435 310
duke@435 311 // record saved value locations in an OopMap
duke@435 312 // locations are offsets from sp after runtime call; num_rt_args is number of arguments in call, including thread
never@739 313 OopMap* map = new OopMap(frame_size_in_slots, 0);
duke@435 314 map->set_callee_saved(VMRegImpl::stack2reg(rax_off + num_rt_args), rax->as_VMReg());
duke@435 315 map->set_callee_saved(VMRegImpl::stack2reg(rcx_off + num_rt_args), rcx->as_VMReg());
duke@435 316 map->set_callee_saved(VMRegImpl::stack2reg(rdx_off + num_rt_args), rdx->as_VMReg());
duke@435 317 map->set_callee_saved(VMRegImpl::stack2reg(rbx_off + num_rt_args), rbx->as_VMReg());
duke@435 318 map->set_callee_saved(VMRegImpl::stack2reg(rsi_off + num_rt_args), rsi->as_VMReg());
duke@435 319 map->set_callee_saved(VMRegImpl::stack2reg(rdi_off + num_rt_args), rdi->as_VMReg());
never@739 320 #ifdef _LP64
never@739 321 map->set_callee_saved(VMRegImpl::stack2reg(r8_off + num_rt_args), r8->as_VMReg());
never@739 322 map->set_callee_saved(VMRegImpl::stack2reg(r9_off + num_rt_args), r9->as_VMReg());
never@739 323 map->set_callee_saved(VMRegImpl::stack2reg(r10_off + num_rt_args), r10->as_VMReg());
never@739 324 map->set_callee_saved(VMRegImpl::stack2reg(r11_off + num_rt_args), r11->as_VMReg());
never@739 325 map->set_callee_saved(VMRegImpl::stack2reg(r12_off + num_rt_args), r12->as_VMReg());
never@739 326 map->set_callee_saved(VMRegImpl::stack2reg(r13_off + num_rt_args), r13->as_VMReg());
never@739 327 map->set_callee_saved(VMRegImpl::stack2reg(r14_off + num_rt_args), r14->as_VMReg());
never@739 328 map->set_callee_saved(VMRegImpl::stack2reg(r15_off + num_rt_args), r15->as_VMReg());
never@739 329
never@739 330 // This is stupid but needed.
never@739 331 map->set_callee_saved(VMRegImpl::stack2reg(raxH_off + num_rt_args), rax->as_VMReg()->next());
never@739 332 map->set_callee_saved(VMRegImpl::stack2reg(rcxH_off + num_rt_args), rcx->as_VMReg()->next());
never@739 333 map->set_callee_saved(VMRegImpl::stack2reg(rdxH_off + num_rt_args), rdx->as_VMReg()->next());
never@739 334 map->set_callee_saved(VMRegImpl::stack2reg(rbxH_off + num_rt_args), rbx->as_VMReg()->next());
never@739 335 map->set_callee_saved(VMRegImpl::stack2reg(rsiH_off + num_rt_args), rsi->as_VMReg()->next());
never@739 336 map->set_callee_saved(VMRegImpl::stack2reg(rdiH_off + num_rt_args), rdi->as_VMReg()->next());
never@739 337
never@739 338 map->set_callee_saved(VMRegImpl::stack2reg(r8H_off + num_rt_args), r8->as_VMReg()->next());
never@739 339 map->set_callee_saved(VMRegImpl::stack2reg(r9H_off + num_rt_args), r9->as_VMReg()->next());
never@739 340 map->set_callee_saved(VMRegImpl::stack2reg(r10H_off + num_rt_args), r10->as_VMReg()->next());
never@739 341 map->set_callee_saved(VMRegImpl::stack2reg(r11H_off + num_rt_args), r11->as_VMReg()->next());
never@739 342 map->set_callee_saved(VMRegImpl::stack2reg(r12H_off + num_rt_args), r12->as_VMReg()->next());
never@739 343 map->set_callee_saved(VMRegImpl::stack2reg(r13H_off + num_rt_args), r13->as_VMReg()->next());
never@739 344 map->set_callee_saved(VMRegImpl::stack2reg(r14H_off + num_rt_args), r14->as_VMReg()->next());
never@739 345 map->set_callee_saved(VMRegImpl::stack2reg(r15H_off + num_rt_args), r15->as_VMReg()->next());
never@739 346 #endif // _LP64
duke@435 347
duke@435 348 if (save_fpu_registers) {
duke@435 349 if (UseSSE < 2) {
duke@435 350 int fpu_off = float_regs_as_doubles_off;
duke@435 351 for (int n = 0; n < FrameMap::nof_fpu_regs; n++) {
duke@435 352 VMReg fpu_name_0 = FrameMap::fpu_regname(n);
duke@435 353 map->set_callee_saved(VMRegImpl::stack2reg(fpu_off + num_rt_args), fpu_name_0);
duke@435 354 // %%% This is really a waste but we'll keep things as they were for now
duke@435 355 if (true) {
duke@435 356 map->set_callee_saved(VMRegImpl::stack2reg(fpu_off + 1 + num_rt_args), fpu_name_0->next());
duke@435 357 }
duke@435 358 fpu_off += 2;
duke@435 359 }
duke@435 360 assert(fpu_off == fpu_state_off, "incorrect number of fpu stack slots");
duke@435 361 }
duke@435 362
duke@435 363 if (UseSSE >= 2) {
duke@435 364 int xmm_off = xmm_regs_as_doubles_off;
duke@435 365 for (int n = 0; n < FrameMap::nof_xmm_regs; n++) {
duke@435 366 VMReg xmm_name_0 = as_XMMRegister(n)->as_VMReg();
duke@435 367 map->set_callee_saved(VMRegImpl::stack2reg(xmm_off + num_rt_args), xmm_name_0);
duke@435 368 // %%% This is really a waste but we'll keep things as they were for now
duke@435 369 if (true) {
duke@435 370 map->set_callee_saved(VMRegImpl::stack2reg(xmm_off + 1 + num_rt_args), xmm_name_0->next());
duke@435 371 }
duke@435 372 xmm_off += 2;
duke@435 373 }
duke@435 374 assert(xmm_off == float_regs_as_doubles_off, "incorrect number of xmm registers");
duke@435 375
duke@435 376 } else if (UseSSE == 1) {
duke@435 377 int xmm_off = xmm_regs_as_doubles_off;
duke@435 378 for (int n = 0; n < FrameMap::nof_xmm_regs; n++) {
duke@435 379 VMReg xmm_name_0 = as_XMMRegister(n)->as_VMReg();
duke@435 380 map->set_callee_saved(VMRegImpl::stack2reg(xmm_off + num_rt_args), xmm_name_0);
duke@435 381 xmm_off += 2;
duke@435 382 }
duke@435 383 assert(xmm_off == float_regs_as_doubles_off, "incorrect number of xmm registers");
duke@435 384 }
duke@435 385 }
duke@435 386
duke@435 387 return map;
duke@435 388 }
duke@435 389
duke@435 390 static OopMap* save_live_registers(StubAssembler* sasm, int num_rt_args,
duke@435 391 bool save_fpu_registers = true) {
duke@435 392 __ block_comment("save_live_registers");
duke@435 393
never@739 394 __ pusha(); // integer registers
duke@435 395
duke@435 396 // assert(float_regs_as_doubles_off % 2 == 0, "misaligned offset");
duke@435 397 // assert(xmm_regs_as_doubles_off % 2 == 0, "misaligned offset");
duke@435 398
never@739 399 __ subptr(rsp, extra_space_offset * VMRegImpl::stack_slot_size);
duke@435 400
duke@435 401 #ifdef ASSERT
never@739 402 __ movptr(Address(rsp, marker * VMRegImpl::stack_slot_size), (int32_t)0xfeedbeef);
duke@435 403 #endif
duke@435 404
duke@435 405 if (save_fpu_registers) {
duke@435 406 if (UseSSE < 2) {
duke@435 407 // save FPU stack
never@739 408 __ fnsave(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size));
duke@435 409 __ fwait();
duke@435 410
duke@435 411 #ifdef ASSERT
duke@435 412 Label ok;
never@739 413 __ cmpw(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size), StubRoutines::fpu_cntrl_wrd_std());
duke@435 414 __ jccb(Assembler::equal, ok);
duke@435 415 __ stop("corrupted control word detected");
duke@435 416 __ bind(ok);
duke@435 417 #endif
duke@435 418
duke@435 419 // Reset the control word to guard against exceptions being unmasked
duke@435 420 // since fstp_d can cause FPU stack underflow exceptions. Write it
duke@435 421 // into the on stack copy and then reload that to make sure that the
duke@435 422 // current and future values are correct.
never@739 423 __ movw(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size), StubRoutines::fpu_cntrl_wrd_std());
never@739 424 __ frstor(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size));
duke@435 425
duke@435 426 // Save the FPU registers in de-opt-able form
never@739 427 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0));
never@739 428 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8));
never@739 429 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16));
never@739 430 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24));
never@739 431 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32));
never@739 432 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40));
never@739 433 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48));
never@739 434 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56));
duke@435 435 }
duke@435 436
duke@435 437 if (UseSSE >= 2) {
duke@435 438 // save XMM registers
duke@435 439 // XMM registers can contain float or double values, but this is not known here,
duke@435 440 // so always save them as doubles.
duke@435 441 // note that float values are _not_ converted automatically, so for float values
duke@435 442 // the second word contains only garbage data.
never@739 443 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0), xmm0);
never@739 444 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8), xmm1);
never@739 445 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16), xmm2);
never@739 446 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24), xmm3);
never@739 447 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32), xmm4);
never@739 448 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40), xmm5);
never@739 449 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48), xmm6);
never@739 450 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56), xmm7);
never@739 451 #ifdef _LP64
never@739 452 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 64), xmm8);
never@739 453 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 72), xmm9);
never@739 454 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 80), xmm10);
never@739 455 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 88), xmm11);
never@739 456 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 96), xmm12);
never@739 457 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 104), xmm13);
never@739 458 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 112), xmm14);
never@739 459 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 120), xmm15);
never@739 460 #endif // _LP64
duke@435 461 } else if (UseSSE == 1) {
duke@435 462 // save XMM registers as float because double not supported without SSE2
never@739 463 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0), xmm0);
never@739 464 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8), xmm1);
never@739 465 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16), xmm2);
never@739 466 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24), xmm3);
never@739 467 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32), xmm4);
never@739 468 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40), xmm5);
never@739 469 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48), xmm6);
never@739 470 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56), xmm7);
duke@435 471 }
duke@435 472 }
duke@435 473
duke@435 474 // FPU stack must be empty now
duke@435 475 __ verify_FPU(0, "save_live_registers");
duke@435 476
duke@435 477 return generate_oop_map(sasm, num_rt_args, save_fpu_registers);
duke@435 478 }
duke@435 479
duke@435 480
duke@435 481 static void restore_fpu(StubAssembler* sasm, bool restore_fpu_registers = true) {
duke@435 482 if (restore_fpu_registers) {
duke@435 483 if (UseSSE >= 2) {
duke@435 484 // restore XMM registers
never@739 485 __ movdbl(xmm0, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0));
never@739 486 __ movdbl(xmm1, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8));
never@739 487 __ movdbl(xmm2, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16));
never@739 488 __ movdbl(xmm3, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24));
never@739 489 __ movdbl(xmm4, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32));
never@739 490 __ movdbl(xmm5, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40));
never@739 491 __ movdbl(xmm6, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48));
never@739 492 __ movdbl(xmm7, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56));
never@739 493 #ifdef _LP64
never@739 494 __ movdbl(xmm8, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 64));
never@739 495 __ movdbl(xmm9, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 72));
never@739 496 __ movdbl(xmm10, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 80));
never@739 497 __ movdbl(xmm11, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 88));
never@739 498 __ movdbl(xmm12, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 96));
never@739 499 __ movdbl(xmm13, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 104));
never@739 500 __ movdbl(xmm14, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 112));
never@739 501 __ movdbl(xmm15, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 120));
never@739 502 #endif // _LP64
duke@435 503 } else if (UseSSE == 1) {
duke@435 504 // restore XMM registers
never@739 505 __ movflt(xmm0, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0));
never@739 506 __ movflt(xmm1, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8));
never@739 507 __ movflt(xmm2, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16));
never@739 508 __ movflt(xmm3, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24));
never@739 509 __ movflt(xmm4, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32));
never@739 510 __ movflt(xmm5, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40));
never@739 511 __ movflt(xmm6, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48));
never@739 512 __ movflt(xmm7, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56));
duke@435 513 }
duke@435 514
duke@435 515 if (UseSSE < 2) {
never@739 516 __ frstor(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size));
duke@435 517 } else {
duke@435 518 // check that FPU stack is really empty
duke@435 519 __ verify_FPU(0, "restore_live_registers");
duke@435 520 }
duke@435 521
duke@435 522 } else {
duke@435 523 // check that FPU stack is really empty
duke@435 524 __ verify_FPU(0, "restore_live_registers");
duke@435 525 }
duke@435 526
duke@435 527 #ifdef ASSERT
duke@435 528 {
duke@435 529 Label ok;
never@739 530 __ cmpptr(Address(rsp, marker * VMRegImpl::stack_slot_size), (int32_t)0xfeedbeef);
duke@435 531 __ jcc(Assembler::equal, ok);
duke@435 532 __ stop("bad offsets in frame");
duke@435 533 __ bind(ok);
duke@435 534 }
never@739 535 #endif // ASSERT
duke@435 536
never@739 537 __ addptr(rsp, extra_space_offset * VMRegImpl::stack_slot_size);
duke@435 538 }
duke@435 539
duke@435 540
duke@435 541 static void restore_live_registers(StubAssembler* sasm, bool restore_fpu_registers = true) {
duke@435 542 __ block_comment("restore_live_registers");
duke@435 543
duke@435 544 restore_fpu(sasm, restore_fpu_registers);
never@739 545 __ popa();
duke@435 546 }
duke@435 547
duke@435 548
duke@435 549 static void restore_live_registers_except_rax(StubAssembler* sasm, bool restore_fpu_registers = true) {
duke@435 550 __ block_comment("restore_live_registers_except_rax");
duke@435 551
duke@435 552 restore_fpu(sasm, restore_fpu_registers);
duke@435 553
never@739 554 #ifdef _LP64
never@739 555 __ movptr(r15, Address(rsp, 0));
never@739 556 __ movptr(r14, Address(rsp, wordSize));
never@739 557 __ movptr(r13, Address(rsp, 2 * wordSize));
never@739 558 __ movptr(r12, Address(rsp, 3 * wordSize));
never@739 559 __ movptr(r11, Address(rsp, 4 * wordSize));
never@739 560 __ movptr(r10, Address(rsp, 5 * wordSize));
never@739 561 __ movptr(r9, Address(rsp, 6 * wordSize));
never@739 562 __ movptr(r8, Address(rsp, 7 * wordSize));
never@739 563 __ movptr(rdi, Address(rsp, 8 * wordSize));
never@739 564 __ movptr(rsi, Address(rsp, 9 * wordSize));
never@739 565 __ movptr(rbp, Address(rsp, 10 * wordSize));
never@739 566 // skip rsp
never@739 567 __ movptr(rbx, Address(rsp, 12 * wordSize));
never@739 568 __ movptr(rdx, Address(rsp, 13 * wordSize));
never@739 569 __ movptr(rcx, Address(rsp, 14 * wordSize));
never@739 570
never@739 571 __ addptr(rsp, 16 * wordSize);
never@739 572 #else
never@739 573
never@739 574 __ pop(rdi);
never@739 575 __ pop(rsi);
never@739 576 __ pop(rbp);
never@739 577 __ pop(rbx); // skip this value
never@739 578 __ pop(rbx);
never@739 579 __ pop(rdx);
never@739 580 __ pop(rcx);
never@739 581 __ addptr(rsp, BytesPerWord);
never@739 582 #endif // _LP64
duke@435 583 }
duke@435 584
duke@435 585
duke@435 586 void Runtime1::initialize_pd() {
duke@435 587 // nothing to do
duke@435 588 }
duke@435 589
duke@435 590
duke@435 591 // target: the entry point of the method that creates and posts the exception oop
duke@435 592 // has_argument: true if the exception needs an argument (passed on stack because registers must be preserved)
duke@435 593
duke@435 594 OopMapSet* Runtime1::generate_exception_throw(StubAssembler* sasm, address target, bool has_argument) {
duke@435 595 // preserve all registers
duke@435 596 int num_rt_args = has_argument ? 2 : 1;
duke@435 597 OopMap* oop_map = save_live_registers(sasm, num_rt_args);
duke@435 598
duke@435 599 // now all registers are saved and can be used freely
duke@435 600 // verify that no old value is used accidentally
duke@435 601 __ invalidate_registers(true, true, true, true, true, true);
duke@435 602
duke@435 603 // registers used by this stub
duke@435 604 const Register temp_reg = rbx;
duke@435 605
duke@435 606 // load argument for exception that is passed as an argument into the stub
duke@435 607 if (has_argument) {
never@739 608 #ifdef _LP64
never@739 609 __ movptr(c_rarg1, Address(rbp, 2*BytesPerWord));
never@739 610 #else
never@739 611 __ movptr(temp_reg, Address(rbp, 2*BytesPerWord));
never@739 612 __ push(temp_reg);
never@739 613 #endif // _LP64
duke@435 614 }
duke@435 615 int call_offset = __ call_RT(noreg, noreg, target, num_rt_args - 1);
duke@435 616
duke@435 617 OopMapSet* oop_maps = new OopMapSet();
duke@435 618 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 619
duke@435 620 __ stop("should not reach here");
duke@435 621
duke@435 622 return oop_maps;
duke@435 623 }
duke@435 624
duke@435 625
twisti@2603 626 OopMapSet* Runtime1::generate_handle_exception(StubID id, StubAssembler *sasm) {
twisti@2603 627 __ block_comment("generate_handle_exception");
twisti@2603 628
duke@435 629 // incoming parameters
duke@435 630 const Register exception_oop = rax;
twisti@2603 631 const Register exception_pc = rdx;
duke@435 632 // other registers used in this stub
never@739 633 const Register thread = NOT_LP64(rdi) LP64_ONLY(r15_thread);
duke@435 634
twisti@2603 635 // Save registers, if required.
twisti@2603 636 OopMapSet* oop_maps = new OopMapSet();
twisti@2603 637 OopMap* oop_map = NULL;
twisti@2603 638 switch (id) {
twisti@2603 639 case forward_exception_id:
twisti@2603 640 // We're handling an exception in the context of a compiled frame.
twisti@2603 641 // The registers have been saved in the standard places. Perform
twisti@2603 642 // an exception lookup in the caller and dispatch to the handler
twisti@2603 643 // if found. Otherwise unwind and dispatch to the callers
twisti@2603 644 // exception handler.
twisti@2603 645 oop_map = generate_oop_map(sasm, 1 /*thread*/);
twisti@2603 646
twisti@2603 647 // load and clear pending exception oop into RAX
twisti@2603 648 __ movptr(exception_oop, Address(thread, Thread::pending_exception_offset()));
twisti@2603 649 __ movptr(Address(thread, Thread::pending_exception_offset()), NULL_WORD);
twisti@2603 650
twisti@2603 651 // load issuing PC (the return address for this stub) into rdx
twisti@2603 652 __ movptr(exception_pc, Address(rbp, 1*BytesPerWord));
twisti@2603 653
twisti@2603 654 // make sure that the vm_results are cleared (may be unnecessary)
twisti@2603 655 __ movptr(Address(thread, JavaThread::vm_result_offset()), NULL_WORD);
twisti@2603 656 __ movptr(Address(thread, JavaThread::vm_result_2_offset()), NULL_WORD);
twisti@2603 657 break;
twisti@2603 658 case handle_exception_nofpu_id:
twisti@2603 659 case handle_exception_id:
twisti@2603 660 // At this point all registers MAY be live.
twisti@2603 661 oop_map = save_live_registers(sasm, 1 /*thread*/, id == handle_exception_nofpu_id);
twisti@2603 662 break;
twisti@2603 663 case handle_exception_from_callee_id: {
twisti@2603 664 // At this point all registers except exception oop (RAX) and
twisti@2603 665 // exception pc (RDX) are dead.
twisti@2603 666 const int frame_size = 2 /*BP, return address*/ NOT_LP64(+ 1 /*thread*/) WIN64_ONLY(+ frame::arg_reg_save_area_bytes / BytesPerWord);
twisti@2603 667 oop_map = new OopMap(frame_size * VMRegImpl::slots_per_word, 0);
twisti@2603 668 sasm->set_frame_size(frame_size);
twisti@2603 669 WIN64_ONLY(__ subq(rsp, frame::arg_reg_save_area_bytes));
twisti@2603 670 break;
twisti@2603 671 }
twisti@2603 672 default: ShouldNotReachHere();
twisti@2603 673 }
duke@435 674
duke@435 675 #ifdef TIERED
duke@435 676 // C2 can leave the fpu stack dirty
twisti@2603 677 if (UseSSE < 2) {
duke@435 678 __ empty_FPU_stack();
duke@435 679 }
duke@435 680 #endif // TIERED
duke@435 681
duke@435 682 // verify that only rax, and rdx is valid at this time
duke@435 683 __ invalidate_registers(false, true, true, false, true, true);
duke@435 684 // verify that rax, contains a valid exception
duke@435 685 __ verify_not_null_oop(exception_oop);
duke@435 686
duke@435 687 // load address of JavaThread object for thread-local data
never@739 688 NOT_LP64(__ get_thread(thread);)
duke@435 689
duke@435 690 #ifdef ASSERT
duke@435 691 // check that fields in JavaThread for exception oop and issuing pc are
duke@435 692 // empty before writing to them
duke@435 693 Label oop_empty;
never@739 694 __ cmpptr(Address(thread, JavaThread::exception_oop_offset()), (int32_t) NULL_WORD);
duke@435 695 __ jcc(Assembler::equal, oop_empty);
duke@435 696 __ stop("exception oop already set");
duke@435 697 __ bind(oop_empty);
duke@435 698
duke@435 699 Label pc_empty;
never@739 700 __ cmpptr(Address(thread, JavaThread::exception_pc_offset()), 0);
duke@435 701 __ jcc(Assembler::equal, pc_empty);
duke@435 702 __ stop("exception pc already set");
duke@435 703 __ bind(pc_empty);
duke@435 704 #endif
duke@435 705
duke@435 706 // save exception oop and issuing pc into JavaThread
duke@435 707 // (exception handler will load it from here)
never@739 708 __ movptr(Address(thread, JavaThread::exception_oop_offset()), exception_oop);
twisti@2603 709 __ movptr(Address(thread, JavaThread::exception_pc_offset()), exception_pc);
duke@435 710
duke@435 711 // patch throwing pc into return address (has bci & oop map)
never@739 712 __ movptr(Address(rbp, 1*BytesPerWord), exception_pc);
duke@435 713
duke@435 714 // compute the exception handler.
duke@435 715 // the exception oop and the throwing pc are read from the fields in JavaThread
duke@435 716 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, exception_handler_for_pc));
duke@435 717 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 718
twisti@2603 719 // rax: handler address
duke@435 720 // will be the deopt blob if nmethod was deoptimized while we looked up
duke@435 721 // handler regardless of whether handler existed in the nmethod.
duke@435 722
duke@435 723 // only rax, is valid at this time, all other registers have been destroyed by the runtime call
duke@435 724 __ invalidate_registers(false, true, true, true, true, true);
duke@435 725
twisti@2603 726 // patch the return address, this stub will directly return to the exception handler
never@739 727 __ movptr(Address(rbp, 1*BytesPerWord), rax);
duke@435 728
twisti@2603 729 switch (id) {
twisti@2603 730 case forward_exception_id:
twisti@2603 731 case handle_exception_nofpu_id:
twisti@2603 732 case handle_exception_id:
twisti@2603 733 // Restore the registers that were saved at the beginning.
twisti@2603 734 restore_live_registers(sasm, id == handle_exception_nofpu_id);
twisti@2603 735 break;
twisti@2603 736 case handle_exception_from_callee_id:
twisti@2603 737 // WIN64_ONLY: No need to add frame::arg_reg_save_area_bytes to SP
twisti@2603 738 // since we do a leave anyway.
duke@435 739
twisti@2603 740 // Pop the return address since we are possibly changing SP (restoring from BP).
twisti@2603 741 __ leave();
twisti@2603 742 __ pop(rcx);
duke@435 743
twisti@2603 744 // Restore SP from BP if the exception PC is a method handle call site.
twisti@2603 745 NOT_LP64(__ get_thread(thread);)
twisti@2603 746 __ cmpl(Address(thread, JavaThread::is_method_handle_return_offset()), 0);
twisti@2603 747 __ cmovptr(Assembler::notEqual, rsp, rbp_mh_SP_save);
twisti@2603 748 __ jmp(rcx); // jump to exception handler
twisti@2603 749 break;
twisti@2603 750 default: ShouldNotReachHere();
twisti@2603 751 }
twisti@2603 752
twisti@2603 753 return oop_maps;
duke@435 754 }
duke@435 755
duke@435 756
duke@435 757 void Runtime1::generate_unwind_exception(StubAssembler *sasm) {
duke@435 758 // incoming parameters
duke@435 759 const Register exception_oop = rax;
twisti@1730 760 // callee-saved copy of exception_oop during runtime call
twisti@1730 761 const Register exception_oop_callee_saved = NOT_LP64(rsi) LP64_ONLY(r14);
duke@435 762 // other registers used in this stub
duke@435 763 const Register exception_pc = rdx;
duke@435 764 const Register handler_addr = rbx;
never@739 765 const Register thread = NOT_LP64(rdi) LP64_ONLY(r15_thread);
duke@435 766
duke@435 767 // verify that only rax, is valid at this time
duke@435 768 __ invalidate_registers(false, true, true, true, true, true);
duke@435 769
duke@435 770 #ifdef ASSERT
duke@435 771 // check that fields in JavaThread for exception oop and issuing pc are empty
never@739 772 NOT_LP64(__ get_thread(thread);)
duke@435 773 Label oop_empty;
never@739 774 __ cmpptr(Address(thread, JavaThread::exception_oop_offset()), 0);
duke@435 775 __ jcc(Assembler::equal, oop_empty);
duke@435 776 __ stop("exception oop must be empty");
duke@435 777 __ bind(oop_empty);
duke@435 778
duke@435 779 Label pc_empty;
never@739 780 __ cmpptr(Address(thread, JavaThread::exception_pc_offset()), 0);
duke@435 781 __ jcc(Assembler::equal, pc_empty);
duke@435 782 __ stop("exception pc must be empty");
duke@435 783 __ bind(pc_empty);
duke@435 784 #endif
duke@435 785
duke@435 786 // clear the FPU stack in case any FPU results are left behind
duke@435 787 __ empty_FPU_stack();
duke@435 788
twisti@1730 789 // save exception_oop in callee-saved register to preserve it during runtime calls
twisti@1730 790 __ verify_not_null_oop(exception_oop);
twisti@1730 791 __ movptr(exception_oop_callee_saved, exception_oop);
twisti@1730 792
twisti@1730 793 NOT_LP64(__ get_thread(thread);)
twisti@1730 794 // Get return address (is on top of stack after leave).
never@739 795 __ movptr(exception_pc, Address(rsp, 0));
duke@435 796
twisti@1730 797 // search the exception handler address of the caller (using the return address)
twisti@1730 798 __ call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::exception_handler_for_return_address), thread, exception_pc);
twisti@1730 799 // rax: exception handler address of the caller
duke@435 800
twisti@1730 801 // Only RAX and RSI are valid at this time, all other registers have been destroyed by the call.
twisti@1730 802 __ invalidate_registers(false, true, true, true, false, true);
duke@435 803
duke@435 804 // move result of call into correct register
never@739 805 __ movptr(handler_addr, rax);
duke@435 806
twisti@1730 807 // Restore exception oop to RAX (required convention of exception handler).
twisti@1730 808 __ movptr(exception_oop, exception_oop_callee_saved);
duke@435 809
twisti@1730 810 // verify that there is really a valid exception in rax
twisti@1730 811 __ verify_not_null_oop(exception_oop);
duke@435 812
duke@435 813 // get throwing pc (= return address).
duke@435 814 // rdx has been destroyed by the call, so it must be set again
duke@435 815 // the pop is also necessary to simulate the effect of a ret(0)
never@739 816 __ pop(exception_pc);
duke@435 817
twisti@2603 818 // Restore SP from BP if the exception PC is a method handle call site.
twisti@1730 819 NOT_LP64(__ get_thread(thread);)
twisti@1803 820 __ cmpl(Address(thread, JavaThread::is_method_handle_return_offset()), 0);
twisti@1919 821 __ cmovptr(Assembler::notEqual, rsp, rbp_mh_SP_save);
duke@435 822
duke@435 823 // continue at exception handler (return address removed)
duke@435 824 // note: do *not* remove arguments when unwinding the
duke@435 825 // activation since the caller assumes having
duke@435 826 // all arguments on the stack when entering the
duke@435 827 // runtime to determine the exception handler
duke@435 828 // (GC happens at call site with arguments!)
twisti@1730 829 // rax: exception oop
duke@435 830 // rdx: throwing pc
twisti@1730 831 // rbx: exception handler
duke@435 832 __ jmp(handler_addr);
duke@435 833 }
duke@435 834
duke@435 835
duke@435 836 OopMapSet* Runtime1::generate_patching(StubAssembler* sasm, address target) {
duke@435 837 // use the maximum number of runtime-arguments here because it is difficult to
duke@435 838 // distinguish each RT-Call.
duke@435 839 // Note: This number affects also the RT-Call in generate_handle_exception because
duke@435 840 // the oop-map is shared for all calls.
duke@435 841 const int num_rt_args = 2; // thread + dummy
duke@435 842
duke@435 843 DeoptimizationBlob* deopt_blob = SharedRuntime::deopt_blob();
duke@435 844 assert(deopt_blob != NULL, "deoptimization blob must have been created");
duke@435 845
duke@435 846 OopMap* oop_map = save_live_registers(sasm, num_rt_args);
duke@435 847
never@739 848 #ifdef _LP64
never@739 849 const Register thread = r15_thread;
never@739 850 // No need to worry about dummy
never@739 851 __ mov(c_rarg0, thread);
never@739 852 #else
never@739 853 __ push(rax); // push dummy
duke@435 854
duke@435 855 const Register thread = rdi; // is callee-saved register (Visual C++ calling conventions)
duke@435 856 // push java thread (becomes first argument of C function)
duke@435 857 __ get_thread(thread);
never@739 858 __ push(thread);
never@739 859 #endif // _LP64
duke@435 860 __ set_last_Java_frame(thread, noreg, rbp, NULL);
duke@435 861 // do the call
duke@435 862 __ call(RuntimeAddress(target));
duke@435 863 OopMapSet* oop_maps = new OopMapSet();
duke@435 864 oop_maps->add_gc_map(__ offset(), oop_map);
duke@435 865 // verify callee-saved register
duke@435 866 #ifdef ASSERT
duke@435 867 guarantee(thread != rax, "change this code");
never@739 868 __ push(rax);
duke@435 869 { Label L;
duke@435 870 __ get_thread(rax);
never@739 871 __ cmpptr(thread, rax);
duke@435 872 __ jcc(Assembler::equal, L);
never@739 873 __ stop("StubAssembler::call_RT: rdi/r15 not callee saved?");
duke@435 874 __ bind(L);
duke@435 875 }
never@739 876 __ pop(rax);
duke@435 877 #endif
duke@435 878 __ reset_last_Java_frame(thread, true, false);
never@739 879 #ifndef _LP64
never@739 880 __ pop(rcx); // discard thread arg
never@739 881 __ pop(rcx); // discard dummy
never@739 882 #endif // _LP64
duke@435 883
duke@435 884 // check for pending exceptions
duke@435 885 { Label L;
never@739 886 __ cmpptr(Address(thread, Thread::pending_exception_offset()), (int32_t)NULL_WORD);
duke@435 887 __ jcc(Assembler::equal, L);
duke@435 888 // exception pending => remove activation and forward to exception handler
duke@435 889
never@739 890 __ testptr(rax, rax); // have we deoptimized?
duke@435 891 __ jump_cc(Assembler::equal,
duke@435 892 RuntimeAddress(Runtime1::entry_for(Runtime1::forward_exception_id)));
duke@435 893
duke@435 894 // the deopt blob expects exceptions in the special fields of
duke@435 895 // JavaThread, so copy and clear pending exception.
duke@435 896
duke@435 897 // load and clear pending exception
never@739 898 __ movptr(rax, Address(thread, Thread::pending_exception_offset()));
xlu@947 899 __ movptr(Address(thread, Thread::pending_exception_offset()), NULL_WORD);
duke@435 900
duke@435 901 // check that there is really a valid exception
duke@435 902 __ verify_not_null_oop(rax);
duke@435 903
duke@435 904 // load throwing pc: this is the return address of the stub
never@739 905 __ movptr(rdx, Address(rsp, return_off * VMRegImpl::stack_slot_size));
duke@435 906
duke@435 907 #ifdef ASSERT
duke@435 908 // check that fields in JavaThread for exception oop and issuing pc are empty
duke@435 909 Label oop_empty;
never@739 910 __ cmpptr(Address(thread, JavaThread::exception_oop_offset()), (int32_t)NULL_WORD);
duke@435 911 __ jcc(Assembler::equal, oop_empty);
duke@435 912 __ stop("exception oop must be empty");
duke@435 913 __ bind(oop_empty);
duke@435 914
duke@435 915 Label pc_empty;
never@739 916 __ cmpptr(Address(thread, JavaThread::exception_pc_offset()), (int32_t)NULL_WORD);
duke@435 917 __ jcc(Assembler::equal, pc_empty);
duke@435 918 __ stop("exception pc must be empty");
duke@435 919 __ bind(pc_empty);
duke@435 920 #endif
duke@435 921
duke@435 922 // store exception oop and throwing pc to JavaThread
never@739 923 __ movptr(Address(thread, JavaThread::exception_oop_offset()), rax);
never@739 924 __ movptr(Address(thread, JavaThread::exception_pc_offset()), rdx);
duke@435 925
duke@435 926 restore_live_registers(sasm);
duke@435 927
duke@435 928 __ leave();
never@739 929 __ addptr(rsp, BytesPerWord); // remove return address from stack
duke@435 930
duke@435 931 // Forward the exception directly to deopt blob. We can blow no
duke@435 932 // registers and must leave throwing pc on the stack. A patch may
duke@435 933 // have values live in registers so the entry point with the
duke@435 934 // exception in tls.
duke@435 935 __ jump(RuntimeAddress(deopt_blob->unpack_with_exception_in_tls()));
duke@435 936
duke@435 937 __ bind(L);
duke@435 938 }
duke@435 939
duke@435 940
duke@435 941 // Runtime will return true if the nmethod has been deoptimized during
duke@435 942 // the patching process. In that case we must do a deopt reexecute instead.
duke@435 943
duke@435 944 Label reexecuteEntry, cont;
duke@435 945
never@739 946 __ testptr(rax, rax); // have we deoptimized?
duke@435 947 __ jcc(Assembler::equal, cont); // no
duke@435 948
duke@435 949 // Will reexecute. Proper return address is already on the stack we just restore
duke@435 950 // registers, pop all of our frame but the return address and jump to the deopt blob
duke@435 951 restore_live_registers(sasm);
duke@435 952 __ leave();
duke@435 953 __ jump(RuntimeAddress(deopt_blob->unpack_with_reexecution()));
duke@435 954
duke@435 955 __ bind(cont);
duke@435 956 restore_live_registers(sasm);
duke@435 957 __ leave();
duke@435 958 __ ret(0);
duke@435 959
duke@435 960 return oop_maps;
duke@435 961 }
duke@435 962
duke@435 963
duke@435 964 OopMapSet* Runtime1::generate_code_for(StubID id, StubAssembler* sasm) {
duke@435 965
duke@435 966 // for better readability
duke@435 967 const bool must_gc_arguments = true;
duke@435 968 const bool dont_gc_arguments = false;
duke@435 969
duke@435 970 // default value; overwritten for some optimized stubs that are called from methods that do not use the fpu
duke@435 971 bool save_fpu_registers = true;
duke@435 972
duke@435 973 // stub code & info for the different stubs
duke@435 974 OopMapSet* oop_maps = NULL;
duke@435 975 switch (id) {
duke@435 976 case forward_exception_id:
duke@435 977 {
twisti@2603 978 oop_maps = generate_handle_exception(id, sasm);
twisti@2603 979 __ leave();
twisti@2603 980 __ ret(0);
duke@435 981 }
duke@435 982 break;
duke@435 983
duke@435 984 case new_instance_id:
duke@435 985 case fast_new_instance_id:
duke@435 986 case fast_new_instance_init_check_id:
duke@435 987 {
duke@435 988 Register klass = rdx; // Incoming
duke@435 989 Register obj = rax; // Result
duke@435 990
duke@435 991 if (id == new_instance_id) {
duke@435 992 __ set_info("new_instance", dont_gc_arguments);
duke@435 993 } else if (id == fast_new_instance_id) {
duke@435 994 __ set_info("fast new_instance", dont_gc_arguments);
duke@435 995 } else {
duke@435 996 assert(id == fast_new_instance_init_check_id, "bad StubID");
duke@435 997 __ set_info("fast new_instance init check", dont_gc_arguments);
duke@435 998 }
duke@435 999
duke@435 1000 if ((id == fast_new_instance_id || id == fast_new_instance_init_check_id) &&
duke@435 1001 UseTLAB && FastTLABRefill) {
duke@435 1002 Label slow_path;
duke@435 1003 Register obj_size = rcx;
duke@435 1004 Register t1 = rbx;
duke@435 1005 Register t2 = rsi;
duke@435 1006 assert_different_registers(klass, obj, obj_size, t1, t2);
duke@435 1007
never@739 1008 __ push(rdi);
never@739 1009 __ push(rbx);
duke@435 1010
duke@435 1011 if (id == fast_new_instance_init_check_id) {
duke@435 1012 // make sure the klass is initialized
duke@435 1013 __ cmpl(Address(klass, instanceKlass::init_state_offset_in_bytes() + sizeof(oopDesc)), instanceKlass::fully_initialized);
duke@435 1014 __ jcc(Assembler::notEqual, slow_path);
duke@435 1015 }
duke@435 1016
duke@435 1017 #ifdef ASSERT
duke@435 1018 // assert object can be fast path allocated
duke@435 1019 {
duke@435 1020 Label ok, not_ok;
duke@435 1021 __ movl(obj_size, Address(klass, Klass::layout_helper_offset_in_bytes() + sizeof(oopDesc)));
duke@435 1022 __ cmpl(obj_size, 0); // make sure it's an instance (LH > 0)
duke@435 1023 __ jcc(Assembler::lessEqual, not_ok);
duke@435 1024 __ testl(obj_size, Klass::_lh_instance_slow_path_bit);
duke@435 1025 __ jcc(Assembler::zero, ok);
duke@435 1026 __ bind(not_ok);
duke@435 1027 __ stop("assert(can be fast path allocated)");
duke@435 1028 __ should_not_reach_here();
duke@435 1029 __ bind(ok);
duke@435 1030 }
duke@435 1031 #endif // ASSERT
duke@435 1032
duke@435 1033 // if we got here then the TLAB allocation failed, so try
duke@435 1034 // refilling the TLAB or allocating directly from eden.
duke@435 1035 Label retry_tlab, try_eden;
phh@2423 1036 const Register thread =
phh@2423 1037 __ tlab_refill(retry_tlab, try_eden, slow_path); // does not destroy rdx (klass), returns rdi
duke@435 1038
duke@435 1039 __ bind(retry_tlab);
duke@435 1040
never@739 1041 // get the instance size (size is postive so movl is fine for 64bit)
duke@435 1042 __ movl(obj_size, Address(klass, klassOopDesc::header_size() * HeapWordSize + Klass::layout_helper_offset_in_bytes()));
phh@2423 1043
duke@435 1044 __ tlab_allocate(obj, obj_size, 0, t1, t2, slow_path);
phh@2423 1045
duke@435 1046 __ initialize_object(obj, klass, obj_size, 0, t1, t2);
duke@435 1047 __ verify_oop(obj);
never@739 1048 __ pop(rbx);
never@739 1049 __ pop(rdi);
duke@435 1050 __ ret(0);
duke@435 1051
duke@435 1052 __ bind(try_eden);
never@739 1053 // get the instance size (size is postive so movl is fine for 64bit)
duke@435 1054 __ movl(obj_size, Address(klass, klassOopDesc::header_size() * HeapWordSize + Klass::layout_helper_offset_in_bytes()));
phh@2423 1055
duke@435 1056 __ eden_allocate(obj, obj_size, 0, t1, slow_path);
phh@2423 1057 __ incr_allocated_bytes(thread, obj_size, 0);
phh@2423 1058
duke@435 1059 __ initialize_object(obj, klass, obj_size, 0, t1, t2);
duke@435 1060 __ verify_oop(obj);
never@739 1061 __ pop(rbx);
never@739 1062 __ pop(rdi);
duke@435 1063 __ ret(0);
duke@435 1064
duke@435 1065 __ bind(slow_path);
never@739 1066 __ pop(rbx);
never@739 1067 __ pop(rdi);
duke@435 1068 }
duke@435 1069
duke@435 1070 __ enter();
duke@435 1071 OopMap* map = save_live_registers(sasm, 2);
duke@435 1072 int call_offset = __ call_RT(obj, noreg, CAST_FROM_FN_PTR(address, new_instance), klass);
duke@435 1073 oop_maps = new OopMapSet();
duke@435 1074 oop_maps->add_gc_map(call_offset, map);
duke@435 1075 restore_live_registers_except_rax(sasm);
duke@435 1076 __ verify_oop(obj);
duke@435 1077 __ leave();
duke@435 1078 __ ret(0);
duke@435 1079
duke@435 1080 // rax,: new instance
duke@435 1081 }
duke@435 1082
duke@435 1083 break;
duke@435 1084
duke@435 1085 case counter_overflow_id:
duke@435 1086 {
iveresov@2138 1087 Register bci = rax, method = rbx;
duke@435 1088 __ enter();
iveresov@2138 1089 OopMap* map = save_live_registers(sasm, 3);
duke@435 1090 // Retrieve bci
duke@435 1091 __ movl(bci, Address(rbp, 2*BytesPerWord));
iveresov@2138 1092 // And a pointer to the methodOop
iveresov@2138 1093 __ movptr(method, Address(rbp, 3*BytesPerWord));
iveresov@2138 1094 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, counter_overflow), bci, method);
duke@435 1095 oop_maps = new OopMapSet();
duke@435 1096 oop_maps->add_gc_map(call_offset, map);
duke@435 1097 restore_live_registers(sasm);
duke@435 1098 __ leave();
duke@435 1099 __ ret(0);
duke@435 1100 }
duke@435 1101 break;
duke@435 1102
duke@435 1103 case new_type_array_id:
duke@435 1104 case new_object_array_id:
duke@435 1105 {
duke@435 1106 Register length = rbx; // Incoming
duke@435 1107 Register klass = rdx; // Incoming
duke@435 1108 Register obj = rax; // Result
duke@435 1109
duke@435 1110 if (id == new_type_array_id) {
duke@435 1111 __ set_info("new_type_array", dont_gc_arguments);
duke@435 1112 } else {
duke@435 1113 __ set_info("new_object_array", dont_gc_arguments);
duke@435 1114 }
duke@435 1115
duke@435 1116 #ifdef ASSERT
duke@435 1117 // assert object type is really an array of the proper kind
duke@435 1118 {
duke@435 1119 Label ok;
duke@435 1120 Register t0 = obj;
duke@435 1121 __ movl(t0, Address(klass, Klass::layout_helper_offset_in_bytes() + sizeof(oopDesc)));
duke@435 1122 __ sarl(t0, Klass::_lh_array_tag_shift);
duke@435 1123 int tag = ((id == new_type_array_id)
duke@435 1124 ? Klass::_lh_array_tag_type_value
duke@435 1125 : Klass::_lh_array_tag_obj_value);
duke@435 1126 __ cmpl(t0, tag);
duke@435 1127 __ jcc(Assembler::equal, ok);
duke@435 1128 __ stop("assert(is an array klass)");
duke@435 1129 __ should_not_reach_here();
duke@435 1130 __ bind(ok);
duke@435 1131 }
duke@435 1132 #endif // ASSERT
duke@435 1133
duke@435 1134 if (UseTLAB && FastTLABRefill) {
duke@435 1135 Register arr_size = rsi;
duke@435 1136 Register t1 = rcx; // must be rcx for use as shift count
duke@435 1137 Register t2 = rdi;
duke@435 1138 Label slow_path;
duke@435 1139 assert_different_registers(length, klass, obj, arr_size, t1, t2);
duke@435 1140
duke@435 1141 // check that array length is small enough for fast path.
duke@435 1142 __ cmpl(length, C1_MacroAssembler::max_array_allocation_length);
duke@435 1143 __ jcc(Assembler::above, slow_path);
duke@435 1144
duke@435 1145 // if we got here then the TLAB allocation failed, so try
duke@435 1146 // refilling the TLAB or allocating directly from eden.
duke@435 1147 Label retry_tlab, try_eden;
phh@2423 1148 const Register thread =
phh@2423 1149 __ tlab_refill(retry_tlab, try_eden, slow_path); // preserves rbx & rdx, returns rdi
duke@435 1150
duke@435 1151 __ bind(retry_tlab);
duke@435 1152
duke@435 1153 // get the allocation size: round_up(hdr + length << (layout_helper & 0x1F))
phh@2423 1154 // since size is positive movl does right thing on 64bit
duke@435 1155 __ movl(t1, Address(klass, klassOopDesc::header_size() * HeapWordSize + Klass::layout_helper_offset_in_bytes()));
never@739 1156 // since size is postive movl does right thing on 64bit
duke@435 1157 __ movl(arr_size, length);
duke@435 1158 assert(t1 == rcx, "fixed register usage");
never@739 1159 __ shlptr(arr_size /* by t1=rcx, mod 32 */);
never@739 1160 __ shrptr(t1, Klass::_lh_header_size_shift);
never@739 1161 __ andptr(t1, Klass::_lh_header_size_mask);
never@739 1162 __ addptr(arr_size, t1);
never@739 1163 __ addptr(arr_size, MinObjAlignmentInBytesMask); // align up
never@739 1164 __ andptr(arr_size, ~MinObjAlignmentInBytesMask);
duke@435 1165
duke@435 1166 __ tlab_allocate(obj, arr_size, 0, t1, t2, slow_path); // preserves arr_size
duke@435 1167
duke@435 1168 __ initialize_header(obj, klass, length, t1, t2);
duke@435 1169 __ movb(t1, Address(klass, klassOopDesc::header_size() * HeapWordSize + Klass::layout_helper_offset_in_bytes() + (Klass::_lh_header_size_shift / BitsPerByte)));
duke@435 1170 assert(Klass::_lh_header_size_shift % BitsPerByte == 0, "bytewise");
duke@435 1171 assert(Klass::_lh_header_size_mask <= 0xFF, "bytewise");
never@739 1172 __ andptr(t1, Klass::_lh_header_size_mask);
never@739 1173 __ subptr(arr_size, t1); // body length
never@739 1174 __ addptr(t1, obj); // body start
duke@435 1175 __ initialize_body(t1, arr_size, 0, t2);
duke@435 1176 __ verify_oop(obj);
duke@435 1177 __ ret(0);
duke@435 1178
duke@435 1179 __ bind(try_eden);
duke@435 1180 // get the allocation size: round_up(hdr + length << (layout_helper & 0x1F))
phh@2423 1181 // since size is positive movl does right thing on 64bit
duke@435 1182 __ movl(t1, Address(klass, klassOopDesc::header_size() * HeapWordSize + Klass::layout_helper_offset_in_bytes()));
never@739 1183 // since size is postive movl does right thing on 64bit
duke@435 1184 __ movl(arr_size, length);
duke@435 1185 assert(t1 == rcx, "fixed register usage");
never@739 1186 __ shlptr(arr_size /* by t1=rcx, mod 32 */);
never@739 1187 __ shrptr(t1, Klass::_lh_header_size_shift);
never@739 1188 __ andptr(t1, Klass::_lh_header_size_mask);
never@739 1189 __ addptr(arr_size, t1);
never@739 1190 __ addptr(arr_size, MinObjAlignmentInBytesMask); // align up
never@739 1191 __ andptr(arr_size, ~MinObjAlignmentInBytesMask);
duke@435 1192
duke@435 1193 __ eden_allocate(obj, arr_size, 0, t1, slow_path); // preserves arr_size
phh@2423 1194 __ incr_allocated_bytes(thread, arr_size, 0);
duke@435 1195
duke@435 1196 __ initialize_header(obj, klass, length, t1, t2);
duke@435 1197 __ movb(t1, Address(klass, klassOopDesc::header_size() * HeapWordSize + Klass::layout_helper_offset_in_bytes() + (Klass::_lh_header_size_shift / BitsPerByte)));
duke@435 1198 assert(Klass::_lh_header_size_shift % BitsPerByte == 0, "bytewise");
duke@435 1199 assert(Klass::_lh_header_size_mask <= 0xFF, "bytewise");
never@739 1200 __ andptr(t1, Klass::_lh_header_size_mask);
never@739 1201 __ subptr(arr_size, t1); // body length
never@739 1202 __ addptr(t1, obj); // body start
duke@435 1203 __ initialize_body(t1, arr_size, 0, t2);
duke@435 1204 __ verify_oop(obj);
duke@435 1205 __ ret(0);
duke@435 1206
duke@435 1207 __ bind(slow_path);
duke@435 1208 }
duke@435 1209
duke@435 1210 __ enter();
duke@435 1211 OopMap* map = save_live_registers(sasm, 3);
duke@435 1212 int call_offset;
duke@435 1213 if (id == new_type_array_id) {
duke@435 1214 call_offset = __ call_RT(obj, noreg, CAST_FROM_FN_PTR(address, new_type_array), klass, length);
duke@435 1215 } else {
duke@435 1216 call_offset = __ call_RT(obj, noreg, CAST_FROM_FN_PTR(address, new_object_array), klass, length);
duke@435 1217 }
duke@435 1218
duke@435 1219 oop_maps = new OopMapSet();
duke@435 1220 oop_maps->add_gc_map(call_offset, map);
duke@435 1221 restore_live_registers_except_rax(sasm);
duke@435 1222
duke@435 1223 __ verify_oop(obj);
duke@435 1224 __ leave();
duke@435 1225 __ ret(0);
duke@435 1226
duke@435 1227 // rax,: new array
duke@435 1228 }
duke@435 1229 break;
duke@435 1230
duke@435 1231 case new_multi_array_id:
duke@435 1232 { StubFrame f(sasm, "new_multi_array", dont_gc_arguments);
duke@435 1233 // rax,: klass
duke@435 1234 // rbx,: rank
duke@435 1235 // rcx: address of 1st dimension
duke@435 1236 OopMap* map = save_live_registers(sasm, 4);
duke@435 1237 int call_offset = __ call_RT(rax, noreg, CAST_FROM_FN_PTR(address, new_multi_array), rax, rbx, rcx);
duke@435 1238
duke@435 1239 oop_maps = new OopMapSet();
duke@435 1240 oop_maps->add_gc_map(call_offset, map);
duke@435 1241 restore_live_registers_except_rax(sasm);
duke@435 1242
duke@435 1243 // rax,: new multi array
duke@435 1244 __ verify_oop(rax);
duke@435 1245 }
duke@435 1246 break;
duke@435 1247
duke@435 1248 case register_finalizer_id:
duke@435 1249 {
duke@435 1250 __ set_info("register_finalizer", dont_gc_arguments);
duke@435 1251
never@739 1252 // This is called via call_runtime so the arguments
never@739 1253 // will be place in C abi locations
never@739 1254
never@739 1255 #ifdef _LP64
never@739 1256 __ verify_oop(c_rarg0);
never@739 1257 __ mov(rax, c_rarg0);
never@739 1258 #else
duke@435 1259 // The object is passed on the stack and we haven't pushed a
duke@435 1260 // frame yet so it's one work away from top of stack.
never@739 1261 __ movptr(rax, Address(rsp, 1 * BytesPerWord));
duke@435 1262 __ verify_oop(rax);
never@739 1263 #endif // _LP64
duke@435 1264
duke@435 1265 // load the klass and check the has finalizer flag
duke@435 1266 Label register_finalizer;
duke@435 1267 Register t = rsi;
iveresov@2344 1268 __ load_klass(t, rax);
duke@435 1269 __ movl(t, Address(t, Klass::access_flags_offset_in_bytes() + sizeof(oopDesc)));
duke@435 1270 __ testl(t, JVM_ACC_HAS_FINALIZER);
duke@435 1271 __ jcc(Assembler::notZero, register_finalizer);
duke@435 1272 __ ret(0);
duke@435 1273
duke@435 1274 __ bind(register_finalizer);
duke@435 1275 __ enter();
duke@435 1276 OopMap* oop_map = save_live_registers(sasm, 2 /*num_rt_args */);
duke@435 1277 int call_offset = __ call_RT(noreg, noreg,
duke@435 1278 CAST_FROM_FN_PTR(address, SharedRuntime::register_finalizer), rax);
duke@435 1279 oop_maps = new OopMapSet();
duke@435 1280 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 1281
duke@435 1282 // Now restore all the live registers
duke@435 1283 restore_live_registers(sasm);
duke@435 1284
duke@435 1285 __ leave();
duke@435 1286 __ ret(0);
duke@435 1287 }
duke@435 1288 break;
duke@435 1289
duke@435 1290 case throw_range_check_failed_id:
duke@435 1291 { StubFrame f(sasm, "range_check_failed", dont_gc_arguments);
duke@435 1292 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_range_check_exception), true);
duke@435 1293 }
duke@435 1294 break;
duke@435 1295
duke@435 1296 case throw_index_exception_id:
duke@435 1297 { StubFrame f(sasm, "index_range_check_failed", dont_gc_arguments);
duke@435 1298 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_index_exception), true);
duke@435 1299 }
duke@435 1300 break;
duke@435 1301
duke@435 1302 case throw_div0_exception_id:
duke@435 1303 { StubFrame f(sasm, "throw_div0_exception", dont_gc_arguments);
duke@435 1304 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_div0_exception), false);
duke@435 1305 }
duke@435 1306 break;
duke@435 1307
duke@435 1308 case throw_null_pointer_exception_id:
duke@435 1309 { StubFrame f(sasm, "throw_null_pointer_exception", dont_gc_arguments);
duke@435 1310 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_null_pointer_exception), false);
duke@435 1311 }
duke@435 1312 break;
duke@435 1313
duke@435 1314 case handle_exception_nofpu_id:
duke@435 1315 case handle_exception_id:
duke@435 1316 { StubFrame f(sasm, "handle_exception", dont_gc_arguments);
twisti@2603 1317 oop_maps = generate_handle_exception(id, sasm);
twisti@2603 1318 }
twisti@2603 1319 break;
twisti@2603 1320
twisti@2603 1321 case handle_exception_from_callee_id:
twisti@2603 1322 { StubFrame f(sasm, "handle_exception_from_callee", dont_gc_arguments);
twisti@2603 1323 oop_maps = generate_handle_exception(id, sasm);
duke@435 1324 }
duke@435 1325 break;
duke@435 1326
duke@435 1327 case unwind_exception_id:
duke@435 1328 { __ set_info("unwind_exception", dont_gc_arguments);
duke@435 1329 // note: no stubframe since we are about to leave the current
duke@435 1330 // activation and we are calling a leaf VM function only.
duke@435 1331 generate_unwind_exception(sasm);
duke@435 1332 }
duke@435 1333 break;
duke@435 1334
duke@435 1335 case throw_array_store_exception_id:
duke@435 1336 { StubFrame f(sasm, "throw_array_store_exception", dont_gc_arguments);
duke@435 1337 // tos + 0: link
duke@435 1338 // + 1: return address
never@2488 1339 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_array_store_exception), true);
duke@435 1340 }
duke@435 1341 break;
duke@435 1342
duke@435 1343 case throw_class_cast_exception_id:
duke@435 1344 { StubFrame f(sasm, "throw_class_cast_exception", dont_gc_arguments);
duke@435 1345 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_class_cast_exception), true);
duke@435 1346 }
duke@435 1347 break;
duke@435 1348
duke@435 1349 case throw_incompatible_class_change_error_id:
duke@435 1350 { StubFrame f(sasm, "throw_incompatible_class_cast_exception", dont_gc_arguments);
duke@435 1351 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_incompatible_class_change_error), false);
duke@435 1352 }
duke@435 1353 break;
duke@435 1354
duke@435 1355 case slow_subtype_check_id:
duke@435 1356 {
jrose@1079 1357 // Typical calling sequence:
jrose@1079 1358 // __ push(klass_RInfo); // object klass or other subclass
jrose@1079 1359 // __ push(sup_k_RInfo); // array element klass or other superclass
jrose@1079 1360 // __ call(slow_subtype_check);
jrose@1079 1361 // Note that the subclass is pushed first, and is therefore deepest.
jrose@1079 1362 // Previous versions of this code reversed the names 'sub' and 'super'.
jrose@1079 1363 // This was operationally harmless but made the code unreadable.
duke@435 1364 enum layout {
never@739 1365 rax_off, SLOT2(raxH_off)
never@739 1366 rcx_off, SLOT2(rcxH_off)
never@739 1367 rsi_off, SLOT2(rsiH_off)
never@739 1368 rdi_off, SLOT2(rdiH_off)
never@739 1369 // saved_rbp_off, SLOT2(saved_rbpH_off)
never@739 1370 return_off, SLOT2(returnH_off)
jrose@1079 1371 sup_k_off, SLOT2(sup_kH_off)
jrose@1079 1372 klass_off, SLOT2(superH_off)
jrose@1079 1373 framesize,
jrose@1079 1374 result_off = klass_off // deepest argument is also the return value
duke@435 1375 };
duke@435 1376
duke@435 1377 __ set_info("slow_subtype_check", dont_gc_arguments);
never@739 1378 __ push(rdi);
never@739 1379 __ push(rsi);
never@739 1380 __ push(rcx);
never@739 1381 __ push(rax);
duke@435 1382
never@739 1383 // This is called by pushing args and not with C abi
jrose@1079 1384 __ movptr(rsi, Address(rsp, (klass_off) * VMRegImpl::stack_slot_size)); // subclass
jrose@1079 1385 __ movptr(rax, Address(rsp, (sup_k_off) * VMRegImpl::stack_slot_size)); // superclass
duke@435 1386
duke@435 1387 Label miss;
jrose@1079 1388 __ check_klass_subtype_slow_path(rsi, rax, rcx, rdi, NULL, &miss);
jrose@1079 1389
jrose@1079 1390 // fallthrough on success:
jrose@1079 1391 __ movptr(Address(rsp, (result_off) * VMRegImpl::stack_slot_size), 1); // result
never@739 1392 __ pop(rax);
never@739 1393 __ pop(rcx);
never@739 1394 __ pop(rsi);
never@739 1395 __ pop(rdi);
duke@435 1396 __ ret(0);
duke@435 1397
duke@435 1398 __ bind(miss);
jrose@1079 1399 __ movptr(Address(rsp, (result_off) * VMRegImpl::stack_slot_size), NULL_WORD); // result
never@739 1400 __ pop(rax);
never@739 1401 __ pop(rcx);
never@739 1402 __ pop(rsi);
never@739 1403 __ pop(rdi);
duke@435 1404 __ ret(0);
duke@435 1405 }
duke@435 1406 break;
duke@435 1407
duke@435 1408 case monitorenter_nofpu_id:
duke@435 1409 save_fpu_registers = false;
duke@435 1410 // fall through
duke@435 1411 case monitorenter_id:
duke@435 1412 {
duke@435 1413 StubFrame f(sasm, "monitorenter", dont_gc_arguments);
duke@435 1414 OopMap* map = save_live_registers(sasm, 3, save_fpu_registers);
duke@435 1415
never@739 1416 // Called with store_parameter and not C abi
never@739 1417
duke@435 1418 f.load_argument(1, rax); // rax,: object
duke@435 1419 f.load_argument(0, rbx); // rbx,: lock address
duke@435 1420
duke@435 1421 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, monitorenter), rax, rbx);
duke@435 1422
duke@435 1423 oop_maps = new OopMapSet();
duke@435 1424 oop_maps->add_gc_map(call_offset, map);
duke@435 1425 restore_live_registers(sasm, save_fpu_registers);
duke@435 1426 }
duke@435 1427 break;
duke@435 1428
duke@435 1429 case monitorexit_nofpu_id:
duke@435 1430 save_fpu_registers = false;
duke@435 1431 // fall through
duke@435 1432 case monitorexit_id:
duke@435 1433 {
duke@435 1434 StubFrame f(sasm, "monitorexit", dont_gc_arguments);
duke@435 1435 OopMap* map = save_live_registers(sasm, 2, save_fpu_registers);
duke@435 1436
never@739 1437 // Called with store_parameter and not C abi
never@739 1438
duke@435 1439 f.load_argument(0, rax); // rax,: lock address
duke@435 1440
duke@435 1441 // note: really a leaf routine but must setup last java sp
duke@435 1442 // => use call_RT for now (speed can be improved by
duke@435 1443 // doing last java sp setup manually)
duke@435 1444 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, monitorexit), rax);
duke@435 1445
duke@435 1446 oop_maps = new OopMapSet();
duke@435 1447 oop_maps->add_gc_map(call_offset, map);
duke@435 1448 restore_live_registers(sasm, save_fpu_registers);
duke@435 1449
duke@435 1450 }
duke@435 1451 break;
duke@435 1452
duke@435 1453 case access_field_patching_id:
duke@435 1454 { StubFrame f(sasm, "access_field_patching", dont_gc_arguments);
duke@435 1455 // we should set up register map
duke@435 1456 oop_maps = generate_patching(sasm, CAST_FROM_FN_PTR(address, access_field_patching));
duke@435 1457 }
duke@435 1458 break;
duke@435 1459
duke@435 1460 case load_klass_patching_id:
duke@435 1461 { StubFrame f(sasm, "load_klass_patching", dont_gc_arguments);
duke@435 1462 // we should set up register map
duke@435 1463 oop_maps = generate_patching(sasm, CAST_FROM_FN_PTR(address, move_klass_patching));
duke@435 1464 }
duke@435 1465 break;
duke@435 1466
duke@435 1467 case jvmti_exception_throw_id:
duke@435 1468 { // rax,: exception oop
duke@435 1469 StubFrame f(sasm, "jvmti_exception_throw", dont_gc_arguments);
duke@435 1470 // Preserve all registers across this potentially blocking call
duke@435 1471 const int num_rt_args = 2; // thread, exception oop
duke@435 1472 OopMap* map = save_live_registers(sasm, num_rt_args);
duke@435 1473 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, Runtime1::post_jvmti_exception_throw), rax);
duke@435 1474 oop_maps = new OopMapSet();
duke@435 1475 oop_maps->add_gc_map(call_offset, map);
duke@435 1476 restore_live_registers(sasm);
duke@435 1477 }
duke@435 1478 break;
duke@435 1479
duke@435 1480 case dtrace_object_alloc_id:
duke@435 1481 { // rax,: object
duke@435 1482 StubFrame f(sasm, "dtrace_object_alloc", dont_gc_arguments);
duke@435 1483 // we can't gc here so skip the oopmap but make sure that all
duke@435 1484 // the live registers get saved.
duke@435 1485 save_live_registers(sasm, 1);
duke@435 1486
never@739 1487 __ NOT_LP64(push(rax)) LP64_ONLY(mov(c_rarg0, rax));
duke@435 1488 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, SharedRuntime::dtrace_object_alloc)));
never@739 1489 NOT_LP64(__ pop(rax));
duke@435 1490
duke@435 1491 restore_live_registers(sasm);
duke@435 1492 }
duke@435 1493 break;
duke@435 1494
duke@435 1495 case fpu2long_stub_id:
duke@435 1496 {
duke@435 1497 // rax, and rdx are destroyed, but should be free since the result is returned there
duke@435 1498 // preserve rsi,ecx
never@739 1499 __ push(rsi);
never@739 1500 __ push(rcx);
never@739 1501 LP64_ONLY(__ push(rdx);)
duke@435 1502
duke@435 1503 // check for NaN
duke@435 1504 Label return0, do_return, return_min_jlong, do_convert;
duke@435 1505
never@739 1506 Address value_high_word(rsp, wordSize + 4);
never@739 1507 Address value_low_word(rsp, wordSize);
never@739 1508 Address result_high_word(rsp, 3*wordSize + 4);
never@739 1509 Address result_low_word(rsp, 3*wordSize);
duke@435 1510
never@739 1511 __ subptr(rsp, 32); // more than enough on 32bit
duke@435 1512 __ fst_d(value_low_word);
duke@435 1513 __ movl(rax, value_high_word);
duke@435 1514 __ andl(rax, 0x7ff00000);
duke@435 1515 __ cmpl(rax, 0x7ff00000);
duke@435 1516 __ jcc(Assembler::notEqual, do_convert);
duke@435 1517 __ movl(rax, value_high_word);
duke@435 1518 __ andl(rax, 0xfffff);
duke@435 1519 __ orl(rax, value_low_word);
duke@435 1520 __ jcc(Assembler::notZero, return0);
duke@435 1521
duke@435 1522 __ bind(do_convert);
duke@435 1523 __ fnstcw(Address(rsp, 0));
never@739 1524 __ movzwl(rax, Address(rsp, 0));
duke@435 1525 __ orl(rax, 0xc00);
duke@435 1526 __ movw(Address(rsp, 2), rax);
duke@435 1527 __ fldcw(Address(rsp, 2));
duke@435 1528 __ fwait();
duke@435 1529 __ fistp_d(result_low_word);
duke@435 1530 __ fldcw(Address(rsp, 0));
duke@435 1531 __ fwait();
never@739 1532 // This gets the entire long in rax on 64bit
never@739 1533 __ movptr(rax, result_low_word);
never@739 1534 // testing of high bits
duke@435 1535 __ movl(rdx, result_high_word);
never@739 1536 __ mov(rcx, rax);
duke@435 1537 // What the heck is the point of the next instruction???
duke@435 1538 __ xorl(rcx, 0x0);
duke@435 1539 __ movl(rsi, 0x80000000);
duke@435 1540 __ xorl(rsi, rdx);
duke@435 1541 __ orl(rcx, rsi);
duke@435 1542 __ jcc(Assembler::notEqual, do_return);
duke@435 1543 __ fldz();
duke@435 1544 __ fcomp_d(value_low_word);
duke@435 1545 __ fnstsw_ax();
never@739 1546 #ifdef _LP64
never@739 1547 __ testl(rax, 0x4100); // ZF & CF == 0
never@739 1548 __ jcc(Assembler::equal, return_min_jlong);
never@739 1549 #else
duke@435 1550 __ sahf();
duke@435 1551 __ jcc(Assembler::above, return_min_jlong);
never@739 1552 #endif // _LP64
duke@435 1553 // return max_jlong
never@739 1554 #ifndef _LP64
duke@435 1555 __ movl(rdx, 0x7fffffff);
duke@435 1556 __ movl(rax, 0xffffffff);
never@739 1557 #else
never@739 1558 __ mov64(rax, CONST64(0x7fffffffffffffff));
never@739 1559 #endif // _LP64
duke@435 1560 __ jmp(do_return);
duke@435 1561
duke@435 1562 __ bind(return_min_jlong);
never@739 1563 #ifndef _LP64
duke@435 1564 __ movl(rdx, 0x80000000);
duke@435 1565 __ xorl(rax, rax);
never@739 1566 #else
never@739 1567 __ mov64(rax, CONST64(0x8000000000000000));
never@739 1568 #endif // _LP64
duke@435 1569 __ jmp(do_return);
duke@435 1570
duke@435 1571 __ bind(return0);
duke@435 1572 __ fpop();
never@739 1573 #ifndef _LP64
never@739 1574 __ xorptr(rdx,rdx);
never@739 1575 __ xorptr(rax,rax);
never@739 1576 #else
never@739 1577 __ xorptr(rax, rax);
never@739 1578 #endif // _LP64
duke@435 1579
duke@435 1580 __ bind(do_return);
never@739 1581 __ addptr(rsp, 32);
never@739 1582 LP64_ONLY(__ pop(rdx);)
never@739 1583 __ pop(rcx);
never@739 1584 __ pop(rsi);
duke@435 1585 __ ret(0);
duke@435 1586 }
duke@435 1587 break;
duke@435 1588
ysr@777 1589 #ifndef SERIALGC
ysr@777 1590 case g1_pre_barrier_slow_id:
ysr@777 1591 {
ysr@777 1592 StubFrame f(sasm, "g1_pre_barrier", dont_gc_arguments);
ysr@777 1593 // arg0 : previous value of memory
ysr@777 1594
ysr@777 1595 BarrierSet* bs = Universe::heap()->barrier_set();
ysr@777 1596 if (bs->kind() != BarrierSet::G1SATBCTLogging) {
apetrusenko@797 1597 __ movptr(rax, (int)id);
ysr@777 1598 __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, unimplemented_entry), rax);
ysr@777 1599 __ should_not_reach_here();
ysr@777 1600 break;
ysr@777 1601 }
apetrusenko@797 1602 __ push(rax);
apetrusenko@797 1603 __ push(rdx);
ysr@777 1604
ysr@777 1605 const Register pre_val = rax;
apetrusenko@797 1606 const Register thread = NOT_LP64(rax) LP64_ONLY(r15_thread);
ysr@777 1607 const Register tmp = rdx;
ysr@777 1608
apetrusenko@797 1609 NOT_LP64(__ get_thread(thread);)
ysr@777 1610
ysr@777 1611 Address in_progress(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 1612 PtrQueue::byte_offset_of_active()));
ysr@777 1613
ysr@777 1614 Address queue_index(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 1615 PtrQueue::byte_offset_of_index()));
ysr@777 1616 Address buffer(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 1617 PtrQueue::byte_offset_of_buf()));
ysr@777 1618
ysr@777 1619
ysr@777 1620 Label done;
ysr@777 1621 Label runtime;
ysr@777 1622
ysr@777 1623 // Can we store original value in the thread's buffer?
ysr@777 1624
apetrusenko@797 1625 #ifdef _LP64
iveresov@1927 1626 __ movslq(tmp, queue_index);
apetrusenko@797 1627 __ cmpq(tmp, 0);
apetrusenko@797 1628 #else
ysr@777 1629 __ cmpl(queue_index, 0);
apetrusenko@797 1630 #endif
ysr@777 1631 __ jcc(Assembler::equal, runtime);
apetrusenko@797 1632 #ifdef _LP64
apetrusenko@797 1633 __ subq(tmp, wordSize);
apetrusenko@797 1634 __ movl(queue_index, tmp);
apetrusenko@797 1635 __ addq(tmp, buffer);
apetrusenko@797 1636 #else
ysr@777 1637 __ subl(queue_index, wordSize);
ysr@777 1638 __ movl(tmp, buffer);
ysr@777 1639 __ addl(tmp, queue_index);
apetrusenko@797 1640 #endif
apetrusenko@797 1641
ysr@777 1642 // prev_val (rax)
ysr@777 1643 f.load_argument(0, pre_val);
apetrusenko@797 1644 __ movptr(Address(tmp, 0), pre_val);
ysr@777 1645 __ jmp(done);
ysr@777 1646
ysr@777 1647 __ bind(runtime);
iveresov@1927 1648 __ push(rcx);
iveresov@1927 1649 #ifdef _LP64
iveresov@1927 1650 __ push(r8);
iveresov@1927 1651 __ push(r9);
iveresov@1927 1652 __ push(r10);
iveresov@1927 1653 __ push(r11);
iveresov@1927 1654 # ifndef _WIN64
iveresov@1927 1655 __ push(rdi);
iveresov@1927 1656 __ push(rsi);
iveresov@1927 1657 # endif
iveresov@1927 1658 #endif
ysr@777 1659 // load the pre-value
ysr@777 1660 f.load_argument(0, rcx);
ysr@777 1661 __ call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_pre), rcx, thread);
iveresov@1927 1662 #ifdef _LP64
iveresov@1927 1663 # ifndef _WIN64
iveresov@1927 1664 __ pop(rsi);
iveresov@1927 1665 __ pop(rdi);
iveresov@1927 1666 # endif
iveresov@1927 1667 __ pop(r11);
iveresov@1927 1668 __ pop(r10);
iveresov@1927 1669 __ pop(r9);
iveresov@1927 1670 __ pop(r8);
iveresov@1927 1671 #endif
apetrusenko@797 1672 __ pop(rcx);
iveresov@1927 1673 __ bind(done);
ysr@777 1674
apetrusenko@797 1675 __ pop(rdx);
apetrusenko@797 1676 __ pop(rax);
ysr@777 1677 }
ysr@777 1678 break;
ysr@777 1679
ysr@777 1680 case g1_post_barrier_slow_id:
ysr@777 1681 {
ysr@777 1682 StubFrame f(sasm, "g1_post_barrier", dont_gc_arguments);
ysr@777 1683
ysr@777 1684
ysr@777 1685 // arg0: store_address
ysr@777 1686 Address store_addr(rbp, 2*BytesPerWord);
ysr@777 1687
ysr@777 1688 BarrierSet* bs = Universe::heap()->barrier_set();
ysr@777 1689 CardTableModRefBS* ct = (CardTableModRefBS*)bs;
ysr@777 1690 Label done;
ysr@777 1691 Label runtime;
ysr@777 1692
ysr@777 1693 // At this point we know new_value is non-NULL and the new_value crosses regsion.
ysr@777 1694 // Must check to see if card is already dirty
ysr@777 1695
apetrusenko@797 1696 const Register thread = NOT_LP64(rax) LP64_ONLY(r15_thread);
ysr@777 1697
ysr@777 1698 Address queue_index(thread, in_bytes(JavaThread::dirty_card_queue_offset() +
ysr@777 1699 PtrQueue::byte_offset_of_index()));
ysr@777 1700 Address buffer(thread, in_bytes(JavaThread::dirty_card_queue_offset() +
ysr@777 1701 PtrQueue::byte_offset_of_buf()));
ysr@777 1702
apetrusenko@797 1703 __ push(rax);
iveresov@1927 1704 __ push(rcx);
ysr@777 1705
apetrusenko@797 1706 NOT_LP64(__ get_thread(thread);)
apetrusenko@797 1707 ExternalAddress cardtable((address)ct->byte_map_base);
ysr@777 1708 assert(sizeof(*ct->byte_map_base) == sizeof(jbyte), "adjust this code");
ysr@777 1709
iveresov@1927 1710 const Register card_addr = rcx;
apetrusenko@797 1711 #ifdef _LP64
apetrusenko@797 1712 const Register tmp = rscratch1;
apetrusenko@797 1713 f.load_argument(0, card_addr);
apetrusenko@797 1714 __ shrq(card_addr, CardTableModRefBS::card_shift);
apetrusenko@797 1715 __ lea(tmp, cardtable);
apetrusenko@797 1716 // get the address of the card
apetrusenko@797 1717 __ addq(card_addr, tmp);
apetrusenko@797 1718 #else
iveresov@1927 1719 const Register card_index = rcx;
apetrusenko@797 1720 f.load_argument(0, card_index);
apetrusenko@797 1721 __ shrl(card_index, CardTableModRefBS::card_shift);
apetrusenko@797 1722
ysr@777 1723 Address index(noreg, card_index, Address::times_1);
ysr@777 1724 __ leal(card_addr, __ as_Address(ArrayAddress(cardtable, index)));
apetrusenko@797 1725 #endif
apetrusenko@797 1726
ysr@777 1727 __ cmpb(Address(card_addr, 0), 0);
ysr@777 1728 __ jcc(Assembler::equal, done);
ysr@777 1729
ysr@777 1730 // storing region crossing non-NULL, card is clean.
ysr@777 1731 // dirty card and log.
ysr@777 1732
ysr@777 1733 __ movb(Address(card_addr, 0), 0);
ysr@777 1734
ysr@777 1735 __ cmpl(queue_index, 0);
ysr@777 1736 __ jcc(Assembler::equal, runtime);
ysr@777 1737 __ subl(queue_index, wordSize);
ysr@777 1738
ysr@777 1739 const Register buffer_addr = rbx;
apetrusenko@797 1740 __ push(rbx);
ysr@777 1741
apetrusenko@797 1742 __ movptr(buffer_addr, buffer);
apetrusenko@797 1743
apetrusenko@797 1744 #ifdef _LP64
apetrusenko@797 1745 __ movslq(rscratch1, queue_index);
apetrusenko@797 1746 __ addptr(buffer_addr, rscratch1);
apetrusenko@797 1747 #else
apetrusenko@797 1748 __ addptr(buffer_addr, queue_index);
apetrusenko@797 1749 #endif
apetrusenko@797 1750 __ movptr(Address(buffer_addr, 0), card_addr);
apetrusenko@797 1751
apetrusenko@797 1752 __ pop(rbx);
ysr@777 1753 __ jmp(done);
ysr@777 1754
ysr@777 1755 __ bind(runtime);
iveresov@1927 1756 __ push(rdx);
iveresov@1927 1757 #ifdef _LP64
iveresov@1927 1758 __ push(r8);
iveresov@1927 1759 __ push(r9);
iveresov@1927 1760 __ push(r10);
iveresov@1927 1761 __ push(r11);
iveresov@1927 1762 # ifndef _WIN64
iveresov@1927 1763 __ push(rdi);
iveresov@1927 1764 __ push(rsi);
iveresov@1927 1765 # endif
iveresov@1927 1766 #endif
ysr@777 1767 __ call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_post), card_addr, thread);
iveresov@1927 1768 #ifdef _LP64
iveresov@1927 1769 # ifndef _WIN64
iveresov@1927 1770 __ pop(rsi);
iveresov@1927 1771 __ pop(rdi);
iveresov@1927 1772 # endif
iveresov@1927 1773 __ pop(r11);
iveresov@1927 1774 __ pop(r10);
iveresov@1927 1775 __ pop(r9);
iveresov@1927 1776 __ pop(r8);
iveresov@1927 1777 #endif
iveresov@1927 1778 __ pop(rdx);
iveresov@1927 1779 __ bind(done);
ysr@777 1780
iveresov@1927 1781 __ pop(rcx);
apetrusenko@797 1782 __ pop(rax);
ysr@777 1783
ysr@777 1784 }
ysr@777 1785 break;
ysr@777 1786 #endif // !SERIALGC
ysr@777 1787
duke@435 1788 default:
duke@435 1789 { StubFrame f(sasm, "unimplemented entry", dont_gc_arguments);
never@739 1790 __ movptr(rax, (int)id);
duke@435 1791 __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, unimplemented_entry), rax);
duke@435 1792 __ should_not_reach_here();
duke@435 1793 }
duke@435 1794 break;
duke@435 1795 }
duke@435 1796 return oop_maps;
duke@435 1797 }
duke@435 1798
duke@435 1799 #undef __
bobv@2036 1800
bobv@2036 1801 const char *Runtime1::pd_name_for_address(address entry) {
bobv@2036 1802 return "<unknown function>";
bobv@2036 1803 }

mercurial