src/cpu/x86/vm/c1_Runtime1_x86.cpp

Fri, 25 Jan 2013 10:04:08 -0500

author
zgu
date
Fri, 25 Jan 2013 10:04:08 -0500
changeset 4492
8b46b0196eb0
parent 4037
da91efe96a93
child 4542
db9981fd3124
permissions
-rw-r--r--

8000692: Remove old KERNEL code
Summary: Removed depreciated kernel VM source code from hotspot VM
Reviewed-by: dholmes, acorn

duke@435 1 /*
coleenp@4037 2 * Copyright (c) 1999, 2012, Oracle and/or its affiliates. All rights reserved.
duke@435 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
duke@435 4 *
duke@435 5 * This code is free software; you can redistribute it and/or modify it
duke@435 6 * under the terms of the GNU General Public License version 2 only, as
duke@435 7 * published by the Free Software Foundation.
duke@435 8 *
duke@435 9 * This code is distributed in the hope that it will be useful, but WITHOUT
duke@435 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
duke@435 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
duke@435 12 * version 2 for more details (a copy is included in the LICENSE file that
duke@435 13 * accompanied this code).
duke@435 14 *
duke@435 15 * You should have received a copy of the GNU General Public License version
duke@435 16 * 2 along with this work; if not, write to the Free Software Foundation,
duke@435 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
duke@435 18 *
trims@1907 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
trims@1907 20 * or visit www.oracle.com if you need additional information or have any
trims@1907 21 * questions.
duke@435 22 *
duke@435 23 */
duke@435 24
stefank@2314 25 #include "precompiled.hpp"
twisti@2697 26 #include "asm/assembler.hpp"
stefank@2314 27 #include "c1/c1_Defs.hpp"
stefank@2314 28 #include "c1/c1_MacroAssembler.hpp"
stefank@2314 29 #include "c1/c1_Runtime1.hpp"
stefank@2314 30 #include "interpreter/interpreter.hpp"
stefank@2314 31 #include "nativeInst_x86.hpp"
coleenp@4037 32 #include "oops/compiledICHolder.hpp"
stefank@2314 33 #include "oops/oop.inline.hpp"
stefank@2314 34 #include "prims/jvmtiExport.hpp"
stefank@2314 35 #include "register_x86.hpp"
stefank@2314 36 #include "runtime/sharedRuntime.hpp"
stefank@2314 37 #include "runtime/signature.hpp"
stefank@2314 38 #include "runtime/vframeArray.hpp"
stefank@2314 39 #include "vmreg_x86.inline.hpp"
duke@435 40
duke@435 41
duke@435 42 // Implementation of StubAssembler
duke@435 43
coleenp@4037 44 int StubAssembler::call_RT(Register oop_result1, Register metadata_result, address entry, int args_size) {
duke@435 45 // setup registers
never@739 46 const Register thread = NOT_LP64(rdi) LP64_ONLY(r15_thread); // is callee-saved register (Visual C++ calling conventions)
coleenp@4037 47 assert(!(oop_result1->is_valid() || metadata_result->is_valid()) || oop_result1 != metadata_result, "registers must be different");
coleenp@4037 48 assert(oop_result1 != thread && metadata_result != thread, "registers must be different");
duke@435 49 assert(args_size >= 0, "illegal args_size");
roland@3607 50 bool align_stack = false;
roland@3607 51 #ifdef _LP64
roland@3607 52 // At a method handle call, the stack may not be properly aligned
roland@3607 53 // when returning with an exception.
roland@3607 54 align_stack = (stub_id() == Runtime1::handle_exception_from_callee_id);
roland@3607 55 #endif
duke@435 56
never@739 57 #ifdef _LP64
never@739 58 mov(c_rarg0, thread);
never@739 59 set_num_rt_args(0); // Nothing on stack
never@739 60 #else
duke@435 61 set_num_rt_args(1 + args_size);
duke@435 62
duke@435 63 // push java thread (becomes first argument of C function)
duke@435 64 get_thread(thread);
never@739 65 push(thread);
never@739 66 #endif // _LP64
duke@435 67
roland@3607 68 int call_offset;
roland@3607 69 if (!align_stack) {
roland@3607 70 set_last_Java_frame(thread, noreg, rbp, NULL);
roland@3607 71 } else {
roland@3607 72 address the_pc = pc();
roland@3607 73 call_offset = offset();
roland@3607 74 set_last_Java_frame(thread, noreg, rbp, the_pc);
roland@3607 75 andptr(rsp, -(StackAlignmentInBytes)); // Align stack
roland@3607 76 }
never@739 77
duke@435 78 // do the call
duke@435 79 call(RuntimeAddress(entry));
roland@3607 80 if (!align_stack) {
roland@3607 81 call_offset = offset();
roland@3607 82 }
duke@435 83 // verify callee-saved register
duke@435 84 #ifdef ASSERT
duke@435 85 guarantee(thread != rax, "change this code");
never@739 86 push(rax);
duke@435 87 { Label L;
duke@435 88 get_thread(rax);
never@739 89 cmpptr(thread, rax);
duke@435 90 jcc(Assembler::equal, L);
duke@435 91 int3();
duke@435 92 stop("StubAssembler::call_RT: rdi not callee saved?");
duke@435 93 bind(L);
duke@435 94 }
never@739 95 pop(rax);
duke@435 96 #endif
roland@3607 97 reset_last_Java_frame(thread, true, align_stack);
duke@435 98
duke@435 99 // discard thread and arguments
never@739 100 NOT_LP64(addptr(rsp, num_rt_args()*BytesPerWord));
duke@435 101
duke@435 102 // check for pending exceptions
duke@435 103 { Label L;
never@739 104 cmpptr(Address(thread, Thread::pending_exception_offset()), (int32_t)NULL_WORD);
duke@435 105 jcc(Assembler::equal, L);
duke@435 106 // exception pending => remove activation and forward to exception handler
never@739 107 movptr(rax, Address(thread, Thread::pending_exception_offset()));
duke@435 108 // make sure that the vm_results are cleared
duke@435 109 if (oop_result1->is_valid()) {
xlu@947 110 movptr(Address(thread, JavaThread::vm_result_offset()), NULL_WORD);
duke@435 111 }
coleenp@4037 112 if (metadata_result->is_valid()) {
xlu@947 113 movptr(Address(thread, JavaThread::vm_result_2_offset()), NULL_WORD);
duke@435 114 }
duke@435 115 if (frame_size() == no_frame_size) {
duke@435 116 leave();
duke@435 117 jump(RuntimeAddress(StubRoutines::forward_exception_entry()));
duke@435 118 } else if (_stub_id == Runtime1::forward_exception_id) {
duke@435 119 should_not_reach_here();
duke@435 120 } else {
duke@435 121 jump(RuntimeAddress(Runtime1::entry_for(Runtime1::forward_exception_id)));
duke@435 122 }
duke@435 123 bind(L);
duke@435 124 }
duke@435 125 // get oop results if there are any and reset the values in the thread
duke@435 126 if (oop_result1->is_valid()) {
coleenp@4037 127 get_vm_result(oop_result1, thread);
duke@435 128 }
coleenp@4037 129 if (metadata_result->is_valid()) {
coleenp@4037 130 get_vm_result_2(metadata_result, thread);
duke@435 131 }
duke@435 132 return call_offset;
duke@435 133 }
duke@435 134
duke@435 135
coleenp@4037 136 int StubAssembler::call_RT(Register oop_result1, Register metadata_result, address entry, Register arg1) {
never@739 137 #ifdef _LP64
never@739 138 mov(c_rarg1, arg1);
never@739 139 #else
never@739 140 push(arg1);
never@739 141 #endif // _LP64
coleenp@4037 142 return call_RT(oop_result1, metadata_result, entry, 1);
duke@435 143 }
duke@435 144
duke@435 145
coleenp@4037 146 int StubAssembler::call_RT(Register oop_result1, Register metadata_result, address entry, Register arg1, Register arg2) {
never@739 147 #ifdef _LP64
never@739 148 if (c_rarg1 == arg2) {
never@739 149 if (c_rarg2 == arg1) {
never@739 150 xchgq(arg1, arg2);
never@739 151 } else {
never@739 152 mov(c_rarg2, arg2);
never@739 153 mov(c_rarg1, arg1);
never@739 154 }
never@739 155 } else {
never@739 156 mov(c_rarg1, arg1);
never@739 157 mov(c_rarg2, arg2);
never@739 158 }
never@739 159 #else
never@739 160 push(arg2);
never@739 161 push(arg1);
never@739 162 #endif // _LP64
coleenp@4037 163 return call_RT(oop_result1, metadata_result, entry, 2);
duke@435 164 }
duke@435 165
duke@435 166
coleenp@4037 167 int StubAssembler::call_RT(Register oop_result1, Register metadata_result, address entry, Register arg1, Register arg2, Register arg3) {
never@739 168 #ifdef _LP64
never@739 169 // if there is any conflict use the stack
never@739 170 if (arg1 == c_rarg2 || arg1 == c_rarg3 ||
never@739 171 arg2 == c_rarg1 || arg1 == c_rarg3 ||
never@739 172 arg3 == c_rarg1 || arg1 == c_rarg2) {
never@739 173 push(arg3);
never@739 174 push(arg2);
never@739 175 push(arg1);
never@739 176 pop(c_rarg1);
never@739 177 pop(c_rarg2);
never@739 178 pop(c_rarg3);
never@739 179 } else {
never@739 180 mov(c_rarg1, arg1);
never@739 181 mov(c_rarg2, arg2);
never@739 182 mov(c_rarg3, arg3);
never@739 183 }
never@739 184 #else
never@739 185 push(arg3);
never@739 186 push(arg2);
never@739 187 push(arg1);
never@739 188 #endif // _LP64
coleenp@4037 189 return call_RT(oop_result1, metadata_result, entry, 3);
duke@435 190 }
duke@435 191
duke@435 192
duke@435 193 // Implementation of StubFrame
duke@435 194
duke@435 195 class StubFrame: public StackObj {
duke@435 196 private:
duke@435 197 StubAssembler* _sasm;
duke@435 198
duke@435 199 public:
duke@435 200 StubFrame(StubAssembler* sasm, const char* name, bool must_gc_arguments);
duke@435 201 void load_argument(int offset_in_words, Register reg);
duke@435 202
duke@435 203 ~StubFrame();
duke@435 204 };
duke@435 205
duke@435 206
duke@435 207 #define __ _sasm->
duke@435 208
duke@435 209 StubFrame::StubFrame(StubAssembler* sasm, const char* name, bool must_gc_arguments) {
duke@435 210 _sasm = sasm;
duke@435 211 __ set_info(name, must_gc_arguments);
duke@435 212 __ enter();
duke@435 213 }
duke@435 214
duke@435 215 // load parameters that were stored with LIR_Assembler::store_parameter
duke@435 216 // Note: offsets for store_parameter and load_argument must match
duke@435 217 void StubFrame::load_argument(int offset_in_words, Register reg) {
duke@435 218 // rbp, + 0: link
duke@435 219 // + 1: return address
duke@435 220 // + 2: argument with offset 0
duke@435 221 // + 3: argument with offset 1
duke@435 222 // + 4: ...
duke@435 223
never@739 224 __ movptr(reg, Address(rbp, (offset_in_words + 2) * BytesPerWord));
duke@435 225 }
duke@435 226
duke@435 227
duke@435 228 StubFrame::~StubFrame() {
duke@435 229 __ leave();
duke@435 230 __ ret(0);
duke@435 231 }
duke@435 232
duke@435 233 #undef __
duke@435 234
duke@435 235
duke@435 236 // Implementation of Runtime1
duke@435 237
duke@435 238 #define __ sasm->
duke@435 239
never@739 240 const int float_regs_as_doubles_size_in_slots = pd_nof_fpu_regs_frame_map * 2;
never@739 241 const int xmm_regs_as_doubles_size_in_slots = FrameMap::nof_xmm_regs * 2;
duke@435 242
duke@435 243 // Stack layout for saving/restoring all the registers needed during a runtime
duke@435 244 // call (this includes deoptimization)
duke@435 245 // Note: note that users of this frame may well have arguments to some runtime
duke@435 246 // while these values are on the stack. These positions neglect those arguments
duke@435 247 // but the code in save_live_registers will take the argument count into
duke@435 248 // account.
duke@435 249 //
never@739 250 #ifdef _LP64
never@739 251 #define SLOT2(x) x,
never@739 252 #define SLOT_PER_WORD 2
never@739 253 #else
never@739 254 #define SLOT2(x)
never@739 255 #define SLOT_PER_WORD 1
never@739 256 #endif // _LP64
never@739 257
duke@435 258 enum reg_save_layout {
never@739 259 // 64bit needs to keep stack 16 byte aligned. So we add some alignment dummies to make that
never@739 260 // happen and will assert if the stack size we create is misaligned
never@739 261 #ifdef _LP64
never@739 262 align_dummy_0, align_dummy_1,
never@739 263 #endif // _LP64
twisti@2603 264 #ifdef _WIN64
twisti@2603 265 // Windows always allocates space for it's argument registers (see
twisti@2603 266 // frame::arg_reg_save_area_bytes).
twisti@2603 267 arg_reg_save_1, arg_reg_save_1H, // 0, 4
twisti@2603 268 arg_reg_save_2, arg_reg_save_2H, // 8, 12
twisti@2603 269 arg_reg_save_3, arg_reg_save_3H, // 16, 20
twisti@2603 270 arg_reg_save_4, arg_reg_save_4H, // 24, 28
twisti@2603 271 #endif // _WIN64
never@739 272 xmm_regs_as_doubles_off, // 32
never@739 273 float_regs_as_doubles_off = xmm_regs_as_doubles_off + xmm_regs_as_doubles_size_in_slots, // 160
never@739 274 fpu_state_off = float_regs_as_doubles_off + float_regs_as_doubles_size_in_slots, // 224
never@739 275 // fpu_state_end_off is exclusive
never@739 276 fpu_state_end_off = fpu_state_off + (FPUStateSizeInWords / SLOT_PER_WORD), // 352
never@739 277 marker = fpu_state_end_off, SLOT2(markerH) // 352, 356
never@739 278 extra_space_offset, // 360
never@739 279 #ifdef _LP64
never@739 280 r15_off = extra_space_offset, r15H_off, // 360, 364
never@739 281 r14_off, r14H_off, // 368, 372
never@739 282 r13_off, r13H_off, // 376, 380
never@739 283 r12_off, r12H_off, // 384, 388
never@739 284 r11_off, r11H_off, // 392, 396
never@739 285 r10_off, r10H_off, // 400, 404
never@739 286 r9_off, r9H_off, // 408, 412
never@739 287 r8_off, r8H_off, // 416, 420
never@739 288 rdi_off, rdiH_off, // 424, 428
never@739 289 #else
duke@435 290 rdi_off = extra_space_offset,
never@739 291 #endif // _LP64
never@739 292 rsi_off, SLOT2(rsiH_off) // 432, 436
never@739 293 rbp_off, SLOT2(rbpH_off) // 440, 444
never@739 294 rsp_off, SLOT2(rspH_off) // 448, 452
never@739 295 rbx_off, SLOT2(rbxH_off) // 456, 460
never@739 296 rdx_off, SLOT2(rdxH_off) // 464, 468
never@739 297 rcx_off, SLOT2(rcxH_off) // 472, 476
never@739 298 rax_off, SLOT2(raxH_off) // 480, 484
never@739 299 saved_rbp_off, SLOT2(saved_rbpH_off) // 488, 492
never@739 300 return_off, SLOT2(returnH_off) // 496, 500
twisti@2603 301 reg_save_frame_size // As noted: neglects any parameters to runtime // 504
duke@435 302 };
duke@435 303
duke@435 304
duke@435 305
duke@435 306 // Save off registers which might be killed by calls into the runtime.
duke@435 307 // Tries to smart of about FP registers. In particular we separate
duke@435 308 // saving and describing the FPU registers for deoptimization since we
duke@435 309 // have to save the FPU registers twice if we describe them and on P4
duke@435 310 // saving FPU registers which don't contain anything appears
duke@435 311 // expensive. The deopt blob is the only thing which needs to
duke@435 312 // describe FPU registers. In all other cases it should be sufficient
duke@435 313 // to simply save their current value.
duke@435 314
duke@435 315 static OopMap* generate_oop_map(StubAssembler* sasm, int num_rt_args,
duke@435 316 bool save_fpu_registers = true) {
never@739 317
never@739 318 // In 64bit all the args are in regs so there are no additional stack slots
never@739 319 LP64_ONLY(num_rt_args = 0);
never@739 320 LP64_ONLY(assert((reg_save_frame_size * VMRegImpl::stack_slot_size) % 16 == 0, "must be 16 byte aligned");)
never@739 321 int frame_size_in_slots = reg_save_frame_size + num_rt_args; // args + thread
never@739 322 sasm->set_frame_size(frame_size_in_slots / VMRegImpl::slots_per_word );
duke@435 323
duke@435 324 // record saved value locations in an OopMap
duke@435 325 // locations are offsets from sp after runtime call; num_rt_args is number of arguments in call, including thread
never@739 326 OopMap* map = new OopMap(frame_size_in_slots, 0);
duke@435 327 map->set_callee_saved(VMRegImpl::stack2reg(rax_off + num_rt_args), rax->as_VMReg());
duke@435 328 map->set_callee_saved(VMRegImpl::stack2reg(rcx_off + num_rt_args), rcx->as_VMReg());
duke@435 329 map->set_callee_saved(VMRegImpl::stack2reg(rdx_off + num_rt_args), rdx->as_VMReg());
duke@435 330 map->set_callee_saved(VMRegImpl::stack2reg(rbx_off + num_rt_args), rbx->as_VMReg());
duke@435 331 map->set_callee_saved(VMRegImpl::stack2reg(rsi_off + num_rt_args), rsi->as_VMReg());
duke@435 332 map->set_callee_saved(VMRegImpl::stack2reg(rdi_off + num_rt_args), rdi->as_VMReg());
never@739 333 #ifdef _LP64
never@739 334 map->set_callee_saved(VMRegImpl::stack2reg(r8_off + num_rt_args), r8->as_VMReg());
never@739 335 map->set_callee_saved(VMRegImpl::stack2reg(r9_off + num_rt_args), r9->as_VMReg());
never@739 336 map->set_callee_saved(VMRegImpl::stack2reg(r10_off + num_rt_args), r10->as_VMReg());
never@739 337 map->set_callee_saved(VMRegImpl::stack2reg(r11_off + num_rt_args), r11->as_VMReg());
never@739 338 map->set_callee_saved(VMRegImpl::stack2reg(r12_off + num_rt_args), r12->as_VMReg());
never@739 339 map->set_callee_saved(VMRegImpl::stack2reg(r13_off + num_rt_args), r13->as_VMReg());
never@739 340 map->set_callee_saved(VMRegImpl::stack2reg(r14_off + num_rt_args), r14->as_VMReg());
never@739 341 map->set_callee_saved(VMRegImpl::stack2reg(r15_off + num_rt_args), r15->as_VMReg());
never@739 342
never@739 343 // This is stupid but needed.
never@739 344 map->set_callee_saved(VMRegImpl::stack2reg(raxH_off + num_rt_args), rax->as_VMReg()->next());
never@739 345 map->set_callee_saved(VMRegImpl::stack2reg(rcxH_off + num_rt_args), rcx->as_VMReg()->next());
never@739 346 map->set_callee_saved(VMRegImpl::stack2reg(rdxH_off + num_rt_args), rdx->as_VMReg()->next());
never@739 347 map->set_callee_saved(VMRegImpl::stack2reg(rbxH_off + num_rt_args), rbx->as_VMReg()->next());
never@739 348 map->set_callee_saved(VMRegImpl::stack2reg(rsiH_off + num_rt_args), rsi->as_VMReg()->next());
never@739 349 map->set_callee_saved(VMRegImpl::stack2reg(rdiH_off + num_rt_args), rdi->as_VMReg()->next());
never@739 350
never@739 351 map->set_callee_saved(VMRegImpl::stack2reg(r8H_off + num_rt_args), r8->as_VMReg()->next());
never@739 352 map->set_callee_saved(VMRegImpl::stack2reg(r9H_off + num_rt_args), r9->as_VMReg()->next());
never@739 353 map->set_callee_saved(VMRegImpl::stack2reg(r10H_off + num_rt_args), r10->as_VMReg()->next());
never@739 354 map->set_callee_saved(VMRegImpl::stack2reg(r11H_off + num_rt_args), r11->as_VMReg()->next());
never@739 355 map->set_callee_saved(VMRegImpl::stack2reg(r12H_off + num_rt_args), r12->as_VMReg()->next());
never@739 356 map->set_callee_saved(VMRegImpl::stack2reg(r13H_off + num_rt_args), r13->as_VMReg()->next());
never@739 357 map->set_callee_saved(VMRegImpl::stack2reg(r14H_off + num_rt_args), r14->as_VMReg()->next());
never@739 358 map->set_callee_saved(VMRegImpl::stack2reg(r15H_off + num_rt_args), r15->as_VMReg()->next());
never@739 359 #endif // _LP64
duke@435 360
duke@435 361 if (save_fpu_registers) {
duke@435 362 if (UseSSE < 2) {
duke@435 363 int fpu_off = float_regs_as_doubles_off;
duke@435 364 for (int n = 0; n < FrameMap::nof_fpu_regs; n++) {
duke@435 365 VMReg fpu_name_0 = FrameMap::fpu_regname(n);
duke@435 366 map->set_callee_saved(VMRegImpl::stack2reg(fpu_off + num_rt_args), fpu_name_0);
duke@435 367 // %%% This is really a waste but we'll keep things as they were for now
duke@435 368 if (true) {
duke@435 369 map->set_callee_saved(VMRegImpl::stack2reg(fpu_off + 1 + num_rt_args), fpu_name_0->next());
duke@435 370 }
duke@435 371 fpu_off += 2;
duke@435 372 }
duke@435 373 assert(fpu_off == fpu_state_off, "incorrect number of fpu stack slots");
duke@435 374 }
duke@435 375
duke@435 376 if (UseSSE >= 2) {
duke@435 377 int xmm_off = xmm_regs_as_doubles_off;
duke@435 378 for (int n = 0; n < FrameMap::nof_xmm_regs; n++) {
duke@435 379 VMReg xmm_name_0 = as_XMMRegister(n)->as_VMReg();
duke@435 380 map->set_callee_saved(VMRegImpl::stack2reg(xmm_off + num_rt_args), xmm_name_0);
duke@435 381 // %%% This is really a waste but we'll keep things as they were for now
duke@435 382 if (true) {
duke@435 383 map->set_callee_saved(VMRegImpl::stack2reg(xmm_off + 1 + num_rt_args), xmm_name_0->next());
duke@435 384 }
duke@435 385 xmm_off += 2;
duke@435 386 }
duke@435 387 assert(xmm_off == float_regs_as_doubles_off, "incorrect number of xmm registers");
duke@435 388
duke@435 389 } else if (UseSSE == 1) {
duke@435 390 int xmm_off = xmm_regs_as_doubles_off;
duke@435 391 for (int n = 0; n < FrameMap::nof_xmm_regs; n++) {
duke@435 392 VMReg xmm_name_0 = as_XMMRegister(n)->as_VMReg();
duke@435 393 map->set_callee_saved(VMRegImpl::stack2reg(xmm_off + num_rt_args), xmm_name_0);
duke@435 394 xmm_off += 2;
duke@435 395 }
duke@435 396 assert(xmm_off == float_regs_as_doubles_off, "incorrect number of xmm registers");
duke@435 397 }
duke@435 398 }
duke@435 399
duke@435 400 return map;
duke@435 401 }
duke@435 402
duke@435 403 static OopMap* save_live_registers(StubAssembler* sasm, int num_rt_args,
duke@435 404 bool save_fpu_registers = true) {
duke@435 405 __ block_comment("save_live_registers");
duke@435 406
never@739 407 __ pusha(); // integer registers
duke@435 408
duke@435 409 // assert(float_regs_as_doubles_off % 2 == 0, "misaligned offset");
duke@435 410 // assert(xmm_regs_as_doubles_off % 2 == 0, "misaligned offset");
duke@435 411
never@739 412 __ subptr(rsp, extra_space_offset * VMRegImpl::stack_slot_size);
duke@435 413
duke@435 414 #ifdef ASSERT
never@739 415 __ movptr(Address(rsp, marker * VMRegImpl::stack_slot_size), (int32_t)0xfeedbeef);
duke@435 416 #endif
duke@435 417
duke@435 418 if (save_fpu_registers) {
duke@435 419 if (UseSSE < 2) {
duke@435 420 // save FPU stack
never@739 421 __ fnsave(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size));
duke@435 422 __ fwait();
duke@435 423
duke@435 424 #ifdef ASSERT
duke@435 425 Label ok;
never@739 426 __ cmpw(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size), StubRoutines::fpu_cntrl_wrd_std());
duke@435 427 __ jccb(Assembler::equal, ok);
duke@435 428 __ stop("corrupted control word detected");
duke@435 429 __ bind(ok);
duke@435 430 #endif
duke@435 431
duke@435 432 // Reset the control word to guard against exceptions being unmasked
duke@435 433 // since fstp_d can cause FPU stack underflow exceptions. Write it
duke@435 434 // into the on stack copy and then reload that to make sure that the
duke@435 435 // current and future values are correct.
never@739 436 __ movw(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size), StubRoutines::fpu_cntrl_wrd_std());
never@739 437 __ frstor(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size));
duke@435 438
duke@435 439 // Save the FPU registers in de-opt-able form
never@739 440 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0));
never@739 441 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8));
never@739 442 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16));
never@739 443 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24));
never@739 444 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32));
never@739 445 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40));
never@739 446 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48));
never@739 447 __ fstp_d(Address(rsp, float_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56));
duke@435 448 }
duke@435 449
duke@435 450 if (UseSSE >= 2) {
duke@435 451 // save XMM registers
duke@435 452 // XMM registers can contain float or double values, but this is not known here,
duke@435 453 // so always save them as doubles.
duke@435 454 // note that float values are _not_ converted automatically, so for float values
duke@435 455 // the second word contains only garbage data.
never@739 456 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0), xmm0);
never@739 457 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8), xmm1);
never@739 458 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16), xmm2);
never@739 459 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24), xmm3);
never@739 460 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32), xmm4);
never@739 461 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40), xmm5);
never@739 462 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48), xmm6);
never@739 463 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56), xmm7);
never@739 464 #ifdef _LP64
never@739 465 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 64), xmm8);
never@739 466 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 72), xmm9);
never@739 467 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 80), xmm10);
never@739 468 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 88), xmm11);
never@739 469 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 96), xmm12);
never@739 470 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 104), xmm13);
never@739 471 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 112), xmm14);
never@739 472 __ movdbl(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 120), xmm15);
never@739 473 #endif // _LP64
duke@435 474 } else if (UseSSE == 1) {
duke@435 475 // save XMM registers as float because double not supported without SSE2
never@739 476 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0), xmm0);
never@739 477 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8), xmm1);
never@739 478 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16), xmm2);
never@739 479 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24), xmm3);
never@739 480 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32), xmm4);
never@739 481 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40), xmm5);
never@739 482 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48), xmm6);
never@739 483 __ movflt(Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56), xmm7);
duke@435 484 }
duke@435 485 }
duke@435 486
duke@435 487 // FPU stack must be empty now
duke@435 488 __ verify_FPU(0, "save_live_registers");
duke@435 489
duke@435 490 return generate_oop_map(sasm, num_rt_args, save_fpu_registers);
duke@435 491 }
duke@435 492
duke@435 493
duke@435 494 static void restore_fpu(StubAssembler* sasm, bool restore_fpu_registers = true) {
duke@435 495 if (restore_fpu_registers) {
duke@435 496 if (UseSSE >= 2) {
duke@435 497 // restore XMM registers
never@739 498 __ movdbl(xmm0, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0));
never@739 499 __ movdbl(xmm1, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8));
never@739 500 __ movdbl(xmm2, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16));
never@739 501 __ movdbl(xmm3, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24));
never@739 502 __ movdbl(xmm4, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32));
never@739 503 __ movdbl(xmm5, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40));
never@739 504 __ movdbl(xmm6, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48));
never@739 505 __ movdbl(xmm7, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56));
never@739 506 #ifdef _LP64
never@739 507 __ movdbl(xmm8, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 64));
never@739 508 __ movdbl(xmm9, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 72));
never@739 509 __ movdbl(xmm10, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 80));
never@739 510 __ movdbl(xmm11, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 88));
never@739 511 __ movdbl(xmm12, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 96));
never@739 512 __ movdbl(xmm13, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 104));
never@739 513 __ movdbl(xmm14, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 112));
never@739 514 __ movdbl(xmm15, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 120));
never@739 515 #endif // _LP64
duke@435 516 } else if (UseSSE == 1) {
duke@435 517 // restore XMM registers
never@739 518 __ movflt(xmm0, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 0));
never@739 519 __ movflt(xmm1, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 8));
never@739 520 __ movflt(xmm2, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 16));
never@739 521 __ movflt(xmm3, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 24));
never@739 522 __ movflt(xmm4, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 32));
never@739 523 __ movflt(xmm5, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 40));
never@739 524 __ movflt(xmm6, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 48));
never@739 525 __ movflt(xmm7, Address(rsp, xmm_regs_as_doubles_off * VMRegImpl::stack_slot_size + 56));
duke@435 526 }
duke@435 527
duke@435 528 if (UseSSE < 2) {
never@739 529 __ frstor(Address(rsp, fpu_state_off * VMRegImpl::stack_slot_size));
duke@435 530 } else {
duke@435 531 // check that FPU stack is really empty
duke@435 532 __ verify_FPU(0, "restore_live_registers");
duke@435 533 }
duke@435 534
duke@435 535 } else {
duke@435 536 // check that FPU stack is really empty
duke@435 537 __ verify_FPU(0, "restore_live_registers");
duke@435 538 }
duke@435 539
duke@435 540 #ifdef ASSERT
duke@435 541 {
duke@435 542 Label ok;
never@739 543 __ cmpptr(Address(rsp, marker * VMRegImpl::stack_slot_size), (int32_t)0xfeedbeef);
duke@435 544 __ jcc(Assembler::equal, ok);
duke@435 545 __ stop("bad offsets in frame");
duke@435 546 __ bind(ok);
duke@435 547 }
never@739 548 #endif // ASSERT
duke@435 549
never@739 550 __ addptr(rsp, extra_space_offset * VMRegImpl::stack_slot_size);
duke@435 551 }
duke@435 552
duke@435 553
duke@435 554 static void restore_live_registers(StubAssembler* sasm, bool restore_fpu_registers = true) {
duke@435 555 __ block_comment("restore_live_registers");
duke@435 556
duke@435 557 restore_fpu(sasm, restore_fpu_registers);
never@739 558 __ popa();
duke@435 559 }
duke@435 560
duke@435 561
duke@435 562 static void restore_live_registers_except_rax(StubAssembler* sasm, bool restore_fpu_registers = true) {
duke@435 563 __ block_comment("restore_live_registers_except_rax");
duke@435 564
duke@435 565 restore_fpu(sasm, restore_fpu_registers);
duke@435 566
never@739 567 #ifdef _LP64
never@739 568 __ movptr(r15, Address(rsp, 0));
never@739 569 __ movptr(r14, Address(rsp, wordSize));
never@739 570 __ movptr(r13, Address(rsp, 2 * wordSize));
never@739 571 __ movptr(r12, Address(rsp, 3 * wordSize));
never@739 572 __ movptr(r11, Address(rsp, 4 * wordSize));
never@739 573 __ movptr(r10, Address(rsp, 5 * wordSize));
never@739 574 __ movptr(r9, Address(rsp, 6 * wordSize));
never@739 575 __ movptr(r8, Address(rsp, 7 * wordSize));
never@739 576 __ movptr(rdi, Address(rsp, 8 * wordSize));
never@739 577 __ movptr(rsi, Address(rsp, 9 * wordSize));
never@739 578 __ movptr(rbp, Address(rsp, 10 * wordSize));
never@739 579 // skip rsp
never@739 580 __ movptr(rbx, Address(rsp, 12 * wordSize));
never@739 581 __ movptr(rdx, Address(rsp, 13 * wordSize));
never@739 582 __ movptr(rcx, Address(rsp, 14 * wordSize));
never@739 583
never@739 584 __ addptr(rsp, 16 * wordSize);
never@739 585 #else
never@739 586
never@739 587 __ pop(rdi);
never@739 588 __ pop(rsi);
never@739 589 __ pop(rbp);
never@739 590 __ pop(rbx); // skip this value
never@739 591 __ pop(rbx);
never@739 592 __ pop(rdx);
never@739 593 __ pop(rcx);
never@739 594 __ addptr(rsp, BytesPerWord);
never@739 595 #endif // _LP64
duke@435 596 }
duke@435 597
duke@435 598
duke@435 599 void Runtime1::initialize_pd() {
duke@435 600 // nothing to do
duke@435 601 }
duke@435 602
duke@435 603
duke@435 604 // target: the entry point of the method that creates and posts the exception oop
duke@435 605 // has_argument: true if the exception needs an argument (passed on stack because registers must be preserved)
duke@435 606
duke@435 607 OopMapSet* Runtime1::generate_exception_throw(StubAssembler* sasm, address target, bool has_argument) {
duke@435 608 // preserve all registers
duke@435 609 int num_rt_args = has_argument ? 2 : 1;
duke@435 610 OopMap* oop_map = save_live_registers(sasm, num_rt_args);
duke@435 611
duke@435 612 // now all registers are saved and can be used freely
duke@435 613 // verify that no old value is used accidentally
duke@435 614 __ invalidate_registers(true, true, true, true, true, true);
duke@435 615
duke@435 616 // registers used by this stub
duke@435 617 const Register temp_reg = rbx;
duke@435 618
duke@435 619 // load argument for exception that is passed as an argument into the stub
duke@435 620 if (has_argument) {
never@739 621 #ifdef _LP64
never@739 622 __ movptr(c_rarg1, Address(rbp, 2*BytesPerWord));
never@739 623 #else
never@739 624 __ movptr(temp_reg, Address(rbp, 2*BytesPerWord));
never@739 625 __ push(temp_reg);
never@739 626 #endif // _LP64
duke@435 627 }
duke@435 628 int call_offset = __ call_RT(noreg, noreg, target, num_rt_args - 1);
duke@435 629
duke@435 630 OopMapSet* oop_maps = new OopMapSet();
duke@435 631 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 632
duke@435 633 __ stop("should not reach here");
duke@435 634
duke@435 635 return oop_maps;
duke@435 636 }
duke@435 637
duke@435 638
twisti@2603 639 OopMapSet* Runtime1::generate_handle_exception(StubID id, StubAssembler *sasm) {
twisti@2603 640 __ block_comment("generate_handle_exception");
twisti@2603 641
duke@435 642 // incoming parameters
duke@435 643 const Register exception_oop = rax;
twisti@2603 644 const Register exception_pc = rdx;
duke@435 645 // other registers used in this stub
never@739 646 const Register thread = NOT_LP64(rdi) LP64_ONLY(r15_thread);
duke@435 647
twisti@2603 648 // Save registers, if required.
twisti@2603 649 OopMapSet* oop_maps = new OopMapSet();
twisti@2603 650 OopMap* oop_map = NULL;
twisti@2603 651 switch (id) {
twisti@2603 652 case forward_exception_id:
twisti@2603 653 // We're handling an exception in the context of a compiled frame.
twisti@2603 654 // The registers have been saved in the standard places. Perform
twisti@2603 655 // an exception lookup in the caller and dispatch to the handler
twisti@2603 656 // if found. Otherwise unwind and dispatch to the callers
twisti@2603 657 // exception handler.
twisti@2603 658 oop_map = generate_oop_map(sasm, 1 /*thread*/);
twisti@2603 659
twisti@2603 660 // load and clear pending exception oop into RAX
twisti@2603 661 __ movptr(exception_oop, Address(thread, Thread::pending_exception_offset()));
twisti@2603 662 __ movptr(Address(thread, Thread::pending_exception_offset()), NULL_WORD);
twisti@2603 663
twisti@2603 664 // load issuing PC (the return address for this stub) into rdx
twisti@2603 665 __ movptr(exception_pc, Address(rbp, 1*BytesPerWord));
twisti@2603 666
twisti@2603 667 // make sure that the vm_results are cleared (may be unnecessary)
twisti@2603 668 __ movptr(Address(thread, JavaThread::vm_result_offset()), NULL_WORD);
twisti@2603 669 __ movptr(Address(thread, JavaThread::vm_result_2_offset()), NULL_WORD);
twisti@2603 670 break;
twisti@2603 671 case handle_exception_nofpu_id:
twisti@2603 672 case handle_exception_id:
twisti@2603 673 // At this point all registers MAY be live.
twisti@2603 674 oop_map = save_live_registers(sasm, 1 /*thread*/, id == handle_exception_nofpu_id);
twisti@2603 675 break;
twisti@2603 676 case handle_exception_from_callee_id: {
twisti@2603 677 // At this point all registers except exception oop (RAX) and
twisti@2603 678 // exception pc (RDX) are dead.
twisti@2603 679 const int frame_size = 2 /*BP, return address*/ NOT_LP64(+ 1 /*thread*/) WIN64_ONLY(+ frame::arg_reg_save_area_bytes / BytesPerWord);
twisti@2603 680 oop_map = new OopMap(frame_size * VMRegImpl::slots_per_word, 0);
twisti@2603 681 sasm->set_frame_size(frame_size);
twisti@2603 682 WIN64_ONLY(__ subq(rsp, frame::arg_reg_save_area_bytes));
twisti@2603 683 break;
twisti@2603 684 }
twisti@2603 685 default: ShouldNotReachHere();
twisti@2603 686 }
duke@435 687
duke@435 688 #ifdef TIERED
duke@435 689 // C2 can leave the fpu stack dirty
twisti@2603 690 if (UseSSE < 2) {
duke@435 691 __ empty_FPU_stack();
duke@435 692 }
duke@435 693 #endif // TIERED
duke@435 694
duke@435 695 // verify that only rax, and rdx is valid at this time
duke@435 696 __ invalidate_registers(false, true, true, false, true, true);
duke@435 697 // verify that rax, contains a valid exception
duke@435 698 __ verify_not_null_oop(exception_oop);
duke@435 699
duke@435 700 // load address of JavaThread object for thread-local data
never@739 701 NOT_LP64(__ get_thread(thread);)
duke@435 702
duke@435 703 #ifdef ASSERT
duke@435 704 // check that fields in JavaThread for exception oop and issuing pc are
duke@435 705 // empty before writing to them
duke@435 706 Label oop_empty;
never@739 707 __ cmpptr(Address(thread, JavaThread::exception_oop_offset()), (int32_t) NULL_WORD);
duke@435 708 __ jcc(Assembler::equal, oop_empty);
duke@435 709 __ stop("exception oop already set");
duke@435 710 __ bind(oop_empty);
duke@435 711
duke@435 712 Label pc_empty;
never@739 713 __ cmpptr(Address(thread, JavaThread::exception_pc_offset()), 0);
duke@435 714 __ jcc(Assembler::equal, pc_empty);
duke@435 715 __ stop("exception pc already set");
duke@435 716 __ bind(pc_empty);
duke@435 717 #endif
duke@435 718
duke@435 719 // save exception oop and issuing pc into JavaThread
duke@435 720 // (exception handler will load it from here)
never@739 721 __ movptr(Address(thread, JavaThread::exception_oop_offset()), exception_oop);
twisti@2603 722 __ movptr(Address(thread, JavaThread::exception_pc_offset()), exception_pc);
duke@435 723
duke@435 724 // patch throwing pc into return address (has bci & oop map)
never@739 725 __ movptr(Address(rbp, 1*BytesPerWord), exception_pc);
duke@435 726
duke@435 727 // compute the exception handler.
duke@435 728 // the exception oop and the throwing pc are read from the fields in JavaThread
duke@435 729 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, exception_handler_for_pc));
duke@435 730 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 731
twisti@2603 732 // rax: handler address
duke@435 733 // will be the deopt blob if nmethod was deoptimized while we looked up
duke@435 734 // handler regardless of whether handler existed in the nmethod.
duke@435 735
duke@435 736 // only rax, is valid at this time, all other registers have been destroyed by the runtime call
duke@435 737 __ invalidate_registers(false, true, true, true, true, true);
duke@435 738
twisti@2603 739 // patch the return address, this stub will directly return to the exception handler
never@739 740 __ movptr(Address(rbp, 1*BytesPerWord), rax);
duke@435 741
twisti@2603 742 switch (id) {
twisti@2603 743 case forward_exception_id:
twisti@2603 744 case handle_exception_nofpu_id:
twisti@2603 745 case handle_exception_id:
twisti@2603 746 // Restore the registers that were saved at the beginning.
twisti@2603 747 restore_live_registers(sasm, id == handle_exception_nofpu_id);
twisti@2603 748 break;
twisti@2603 749 case handle_exception_from_callee_id:
twisti@2603 750 // WIN64_ONLY: No need to add frame::arg_reg_save_area_bytes to SP
twisti@2603 751 // since we do a leave anyway.
duke@435 752
twisti@2603 753 // Pop the return address since we are possibly changing SP (restoring from BP).
twisti@2603 754 __ leave();
twisti@2603 755 __ pop(rcx);
duke@435 756
twisti@2603 757 // Restore SP from BP if the exception PC is a method handle call site.
twisti@2603 758 NOT_LP64(__ get_thread(thread);)
twisti@2603 759 __ cmpl(Address(thread, JavaThread::is_method_handle_return_offset()), 0);
twisti@2603 760 __ cmovptr(Assembler::notEqual, rsp, rbp_mh_SP_save);
twisti@2603 761 __ jmp(rcx); // jump to exception handler
twisti@2603 762 break;
twisti@2603 763 default: ShouldNotReachHere();
twisti@2603 764 }
twisti@2603 765
twisti@2603 766 return oop_maps;
duke@435 767 }
duke@435 768
duke@435 769
duke@435 770 void Runtime1::generate_unwind_exception(StubAssembler *sasm) {
duke@435 771 // incoming parameters
duke@435 772 const Register exception_oop = rax;
twisti@1730 773 // callee-saved copy of exception_oop during runtime call
twisti@1730 774 const Register exception_oop_callee_saved = NOT_LP64(rsi) LP64_ONLY(r14);
duke@435 775 // other registers used in this stub
duke@435 776 const Register exception_pc = rdx;
duke@435 777 const Register handler_addr = rbx;
never@739 778 const Register thread = NOT_LP64(rdi) LP64_ONLY(r15_thread);
duke@435 779
duke@435 780 // verify that only rax, is valid at this time
duke@435 781 __ invalidate_registers(false, true, true, true, true, true);
duke@435 782
duke@435 783 #ifdef ASSERT
duke@435 784 // check that fields in JavaThread for exception oop and issuing pc are empty
never@739 785 NOT_LP64(__ get_thread(thread);)
duke@435 786 Label oop_empty;
never@739 787 __ cmpptr(Address(thread, JavaThread::exception_oop_offset()), 0);
duke@435 788 __ jcc(Assembler::equal, oop_empty);
duke@435 789 __ stop("exception oop must be empty");
duke@435 790 __ bind(oop_empty);
duke@435 791
duke@435 792 Label pc_empty;
never@739 793 __ cmpptr(Address(thread, JavaThread::exception_pc_offset()), 0);
duke@435 794 __ jcc(Assembler::equal, pc_empty);
duke@435 795 __ stop("exception pc must be empty");
duke@435 796 __ bind(pc_empty);
duke@435 797 #endif
duke@435 798
duke@435 799 // clear the FPU stack in case any FPU results are left behind
duke@435 800 __ empty_FPU_stack();
duke@435 801
twisti@1730 802 // save exception_oop in callee-saved register to preserve it during runtime calls
twisti@1730 803 __ verify_not_null_oop(exception_oop);
twisti@1730 804 __ movptr(exception_oop_callee_saved, exception_oop);
twisti@1730 805
twisti@1730 806 NOT_LP64(__ get_thread(thread);)
twisti@1730 807 // Get return address (is on top of stack after leave).
never@739 808 __ movptr(exception_pc, Address(rsp, 0));
duke@435 809
twisti@1730 810 // search the exception handler address of the caller (using the return address)
twisti@1730 811 __ call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::exception_handler_for_return_address), thread, exception_pc);
twisti@1730 812 // rax: exception handler address of the caller
duke@435 813
twisti@1730 814 // Only RAX and RSI are valid at this time, all other registers have been destroyed by the call.
twisti@1730 815 __ invalidate_registers(false, true, true, true, false, true);
duke@435 816
duke@435 817 // move result of call into correct register
never@739 818 __ movptr(handler_addr, rax);
duke@435 819
twisti@1730 820 // Restore exception oop to RAX (required convention of exception handler).
twisti@1730 821 __ movptr(exception_oop, exception_oop_callee_saved);
duke@435 822
twisti@1730 823 // verify that there is really a valid exception in rax
twisti@1730 824 __ verify_not_null_oop(exception_oop);
duke@435 825
duke@435 826 // get throwing pc (= return address).
duke@435 827 // rdx has been destroyed by the call, so it must be set again
duke@435 828 // the pop is also necessary to simulate the effect of a ret(0)
never@739 829 __ pop(exception_pc);
duke@435 830
twisti@2603 831 // Restore SP from BP if the exception PC is a method handle call site.
twisti@1730 832 NOT_LP64(__ get_thread(thread);)
twisti@1803 833 __ cmpl(Address(thread, JavaThread::is_method_handle_return_offset()), 0);
twisti@1919 834 __ cmovptr(Assembler::notEqual, rsp, rbp_mh_SP_save);
duke@435 835
duke@435 836 // continue at exception handler (return address removed)
duke@435 837 // note: do *not* remove arguments when unwinding the
duke@435 838 // activation since the caller assumes having
duke@435 839 // all arguments on the stack when entering the
duke@435 840 // runtime to determine the exception handler
duke@435 841 // (GC happens at call site with arguments!)
twisti@1730 842 // rax: exception oop
duke@435 843 // rdx: throwing pc
twisti@1730 844 // rbx: exception handler
duke@435 845 __ jmp(handler_addr);
duke@435 846 }
duke@435 847
duke@435 848
duke@435 849 OopMapSet* Runtime1::generate_patching(StubAssembler* sasm, address target) {
duke@435 850 // use the maximum number of runtime-arguments here because it is difficult to
duke@435 851 // distinguish each RT-Call.
duke@435 852 // Note: This number affects also the RT-Call in generate_handle_exception because
duke@435 853 // the oop-map is shared for all calls.
duke@435 854 const int num_rt_args = 2; // thread + dummy
duke@435 855
duke@435 856 DeoptimizationBlob* deopt_blob = SharedRuntime::deopt_blob();
duke@435 857 assert(deopt_blob != NULL, "deoptimization blob must have been created");
duke@435 858
duke@435 859 OopMap* oop_map = save_live_registers(sasm, num_rt_args);
duke@435 860
never@739 861 #ifdef _LP64
never@739 862 const Register thread = r15_thread;
never@739 863 // No need to worry about dummy
never@739 864 __ mov(c_rarg0, thread);
never@739 865 #else
never@739 866 __ push(rax); // push dummy
duke@435 867
duke@435 868 const Register thread = rdi; // is callee-saved register (Visual C++ calling conventions)
duke@435 869 // push java thread (becomes first argument of C function)
duke@435 870 __ get_thread(thread);
never@739 871 __ push(thread);
never@739 872 #endif // _LP64
duke@435 873 __ set_last_Java_frame(thread, noreg, rbp, NULL);
duke@435 874 // do the call
duke@435 875 __ call(RuntimeAddress(target));
duke@435 876 OopMapSet* oop_maps = new OopMapSet();
duke@435 877 oop_maps->add_gc_map(__ offset(), oop_map);
duke@435 878 // verify callee-saved register
duke@435 879 #ifdef ASSERT
duke@435 880 guarantee(thread != rax, "change this code");
never@739 881 __ push(rax);
duke@435 882 { Label L;
duke@435 883 __ get_thread(rax);
never@739 884 __ cmpptr(thread, rax);
duke@435 885 __ jcc(Assembler::equal, L);
never@739 886 __ stop("StubAssembler::call_RT: rdi/r15 not callee saved?");
duke@435 887 __ bind(L);
duke@435 888 }
never@739 889 __ pop(rax);
duke@435 890 #endif
duke@435 891 __ reset_last_Java_frame(thread, true, false);
never@739 892 #ifndef _LP64
never@739 893 __ pop(rcx); // discard thread arg
never@739 894 __ pop(rcx); // discard dummy
never@739 895 #endif // _LP64
duke@435 896
duke@435 897 // check for pending exceptions
duke@435 898 { Label L;
never@739 899 __ cmpptr(Address(thread, Thread::pending_exception_offset()), (int32_t)NULL_WORD);
duke@435 900 __ jcc(Assembler::equal, L);
duke@435 901 // exception pending => remove activation and forward to exception handler
duke@435 902
never@739 903 __ testptr(rax, rax); // have we deoptimized?
duke@435 904 __ jump_cc(Assembler::equal,
duke@435 905 RuntimeAddress(Runtime1::entry_for(Runtime1::forward_exception_id)));
duke@435 906
duke@435 907 // the deopt blob expects exceptions in the special fields of
duke@435 908 // JavaThread, so copy and clear pending exception.
duke@435 909
duke@435 910 // load and clear pending exception
never@739 911 __ movptr(rax, Address(thread, Thread::pending_exception_offset()));
xlu@947 912 __ movptr(Address(thread, Thread::pending_exception_offset()), NULL_WORD);
duke@435 913
duke@435 914 // check that there is really a valid exception
duke@435 915 __ verify_not_null_oop(rax);
duke@435 916
duke@435 917 // load throwing pc: this is the return address of the stub
never@739 918 __ movptr(rdx, Address(rsp, return_off * VMRegImpl::stack_slot_size));
duke@435 919
duke@435 920 #ifdef ASSERT
duke@435 921 // check that fields in JavaThread for exception oop and issuing pc are empty
duke@435 922 Label oop_empty;
never@739 923 __ cmpptr(Address(thread, JavaThread::exception_oop_offset()), (int32_t)NULL_WORD);
duke@435 924 __ jcc(Assembler::equal, oop_empty);
duke@435 925 __ stop("exception oop must be empty");
duke@435 926 __ bind(oop_empty);
duke@435 927
duke@435 928 Label pc_empty;
never@739 929 __ cmpptr(Address(thread, JavaThread::exception_pc_offset()), (int32_t)NULL_WORD);
duke@435 930 __ jcc(Assembler::equal, pc_empty);
duke@435 931 __ stop("exception pc must be empty");
duke@435 932 __ bind(pc_empty);
duke@435 933 #endif
duke@435 934
duke@435 935 // store exception oop and throwing pc to JavaThread
never@739 936 __ movptr(Address(thread, JavaThread::exception_oop_offset()), rax);
never@739 937 __ movptr(Address(thread, JavaThread::exception_pc_offset()), rdx);
duke@435 938
duke@435 939 restore_live_registers(sasm);
duke@435 940
duke@435 941 __ leave();
never@739 942 __ addptr(rsp, BytesPerWord); // remove return address from stack
duke@435 943
duke@435 944 // Forward the exception directly to deopt blob. We can blow no
duke@435 945 // registers and must leave throwing pc on the stack. A patch may
duke@435 946 // have values live in registers so the entry point with the
duke@435 947 // exception in tls.
duke@435 948 __ jump(RuntimeAddress(deopt_blob->unpack_with_exception_in_tls()));
duke@435 949
duke@435 950 __ bind(L);
duke@435 951 }
duke@435 952
duke@435 953
duke@435 954 // Runtime will return true if the nmethod has been deoptimized during
duke@435 955 // the patching process. In that case we must do a deopt reexecute instead.
duke@435 956
duke@435 957 Label reexecuteEntry, cont;
duke@435 958
never@739 959 __ testptr(rax, rax); // have we deoptimized?
duke@435 960 __ jcc(Assembler::equal, cont); // no
duke@435 961
duke@435 962 // Will reexecute. Proper return address is already on the stack we just restore
duke@435 963 // registers, pop all of our frame but the return address and jump to the deopt blob
duke@435 964 restore_live_registers(sasm);
duke@435 965 __ leave();
duke@435 966 __ jump(RuntimeAddress(deopt_blob->unpack_with_reexecution()));
duke@435 967
duke@435 968 __ bind(cont);
duke@435 969 restore_live_registers(sasm);
duke@435 970 __ leave();
duke@435 971 __ ret(0);
duke@435 972
duke@435 973 return oop_maps;
duke@435 974 }
duke@435 975
duke@435 976
duke@435 977 OopMapSet* Runtime1::generate_code_for(StubID id, StubAssembler* sasm) {
duke@435 978
duke@435 979 // for better readability
duke@435 980 const bool must_gc_arguments = true;
duke@435 981 const bool dont_gc_arguments = false;
duke@435 982
duke@435 983 // default value; overwritten for some optimized stubs that are called from methods that do not use the fpu
duke@435 984 bool save_fpu_registers = true;
duke@435 985
duke@435 986 // stub code & info for the different stubs
duke@435 987 OopMapSet* oop_maps = NULL;
duke@435 988 switch (id) {
duke@435 989 case forward_exception_id:
duke@435 990 {
twisti@2603 991 oop_maps = generate_handle_exception(id, sasm);
twisti@2603 992 __ leave();
twisti@2603 993 __ ret(0);
duke@435 994 }
duke@435 995 break;
duke@435 996
duke@435 997 case new_instance_id:
duke@435 998 case fast_new_instance_id:
duke@435 999 case fast_new_instance_init_check_id:
duke@435 1000 {
duke@435 1001 Register klass = rdx; // Incoming
duke@435 1002 Register obj = rax; // Result
duke@435 1003
duke@435 1004 if (id == new_instance_id) {
duke@435 1005 __ set_info("new_instance", dont_gc_arguments);
duke@435 1006 } else if (id == fast_new_instance_id) {
duke@435 1007 __ set_info("fast new_instance", dont_gc_arguments);
duke@435 1008 } else {
duke@435 1009 assert(id == fast_new_instance_init_check_id, "bad StubID");
duke@435 1010 __ set_info("fast new_instance init check", dont_gc_arguments);
duke@435 1011 }
duke@435 1012
duke@435 1013 if ((id == fast_new_instance_id || id == fast_new_instance_init_check_id) &&
duke@435 1014 UseTLAB && FastTLABRefill) {
duke@435 1015 Label slow_path;
duke@435 1016 Register obj_size = rcx;
duke@435 1017 Register t1 = rbx;
duke@435 1018 Register t2 = rsi;
duke@435 1019 assert_different_registers(klass, obj, obj_size, t1, t2);
duke@435 1020
never@739 1021 __ push(rdi);
never@739 1022 __ push(rbx);
duke@435 1023
duke@435 1024 if (id == fast_new_instance_init_check_id) {
duke@435 1025 // make sure the klass is initialized
coleenp@4037 1026 __ cmpb(Address(klass, InstanceKlass::init_state_offset()), InstanceKlass::fully_initialized);
duke@435 1027 __ jcc(Assembler::notEqual, slow_path);
duke@435 1028 }
duke@435 1029
duke@435 1030 #ifdef ASSERT
duke@435 1031 // assert object can be fast path allocated
duke@435 1032 {
duke@435 1033 Label ok, not_ok;
stefank@3391 1034 __ movl(obj_size, Address(klass, Klass::layout_helper_offset()));
duke@435 1035 __ cmpl(obj_size, 0); // make sure it's an instance (LH > 0)
duke@435 1036 __ jcc(Assembler::lessEqual, not_ok);
duke@435 1037 __ testl(obj_size, Klass::_lh_instance_slow_path_bit);
duke@435 1038 __ jcc(Assembler::zero, ok);
duke@435 1039 __ bind(not_ok);
duke@435 1040 __ stop("assert(can be fast path allocated)");
duke@435 1041 __ should_not_reach_here();
duke@435 1042 __ bind(ok);
duke@435 1043 }
duke@435 1044 #endif // ASSERT
duke@435 1045
duke@435 1046 // if we got here then the TLAB allocation failed, so try
duke@435 1047 // refilling the TLAB or allocating directly from eden.
duke@435 1048 Label retry_tlab, try_eden;
phh@2423 1049 const Register thread =
phh@2423 1050 __ tlab_refill(retry_tlab, try_eden, slow_path); // does not destroy rdx (klass), returns rdi
duke@435 1051
duke@435 1052 __ bind(retry_tlab);
duke@435 1053
never@739 1054 // get the instance size (size is postive so movl is fine for 64bit)
stefank@3391 1055 __ movl(obj_size, Address(klass, Klass::layout_helper_offset()));
phh@2423 1056
duke@435 1057 __ tlab_allocate(obj, obj_size, 0, t1, t2, slow_path);
phh@2423 1058
duke@435 1059 __ initialize_object(obj, klass, obj_size, 0, t1, t2);
duke@435 1060 __ verify_oop(obj);
never@739 1061 __ pop(rbx);
never@739 1062 __ pop(rdi);
duke@435 1063 __ ret(0);
duke@435 1064
duke@435 1065 __ bind(try_eden);
never@739 1066 // get the instance size (size is postive so movl is fine for 64bit)
stefank@3391 1067 __ movl(obj_size, Address(klass, Klass::layout_helper_offset()));
phh@2423 1068
duke@435 1069 __ eden_allocate(obj, obj_size, 0, t1, slow_path);
phh@2423 1070 __ incr_allocated_bytes(thread, obj_size, 0);
phh@2423 1071
duke@435 1072 __ initialize_object(obj, klass, obj_size, 0, t1, t2);
duke@435 1073 __ verify_oop(obj);
never@739 1074 __ pop(rbx);
never@739 1075 __ pop(rdi);
duke@435 1076 __ ret(0);
duke@435 1077
duke@435 1078 __ bind(slow_path);
never@739 1079 __ pop(rbx);
never@739 1080 __ pop(rdi);
duke@435 1081 }
duke@435 1082
duke@435 1083 __ enter();
duke@435 1084 OopMap* map = save_live_registers(sasm, 2);
duke@435 1085 int call_offset = __ call_RT(obj, noreg, CAST_FROM_FN_PTR(address, new_instance), klass);
duke@435 1086 oop_maps = new OopMapSet();
duke@435 1087 oop_maps->add_gc_map(call_offset, map);
duke@435 1088 restore_live_registers_except_rax(sasm);
duke@435 1089 __ verify_oop(obj);
duke@435 1090 __ leave();
duke@435 1091 __ ret(0);
duke@435 1092
duke@435 1093 // rax,: new instance
duke@435 1094 }
duke@435 1095
duke@435 1096 break;
duke@435 1097
duke@435 1098 case counter_overflow_id:
duke@435 1099 {
iveresov@2138 1100 Register bci = rax, method = rbx;
duke@435 1101 __ enter();
iveresov@2138 1102 OopMap* map = save_live_registers(sasm, 3);
duke@435 1103 // Retrieve bci
duke@435 1104 __ movl(bci, Address(rbp, 2*BytesPerWord));
coleenp@4037 1105 // And a pointer to the Method*
iveresov@2138 1106 __ movptr(method, Address(rbp, 3*BytesPerWord));
iveresov@2138 1107 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, counter_overflow), bci, method);
duke@435 1108 oop_maps = new OopMapSet();
duke@435 1109 oop_maps->add_gc_map(call_offset, map);
duke@435 1110 restore_live_registers(sasm);
duke@435 1111 __ leave();
duke@435 1112 __ ret(0);
duke@435 1113 }
duke@435 1114 break;
duke@435 1115
duke@435 1116 case new_type_array_id:
duke@435 1117 case new_object_array_id:
duke@435 1118 {
duke@435 1119 Register length = rbx; // Incoming
duke@435 1120 Register klass = rdx; // Incoming
duke@435 1121 Register obj = rax; // Result
duke@435 1122
duke@435 1123 if (id == new_type_array_id) {
duke@435 1124 __ set_info("new_type_array", dont_gc_arguments);
duke@435 1125 } else {
duke@435 1126 __ set_info("new_object_array", dont_gc_arguments);
duke@435 1127 }
duke@435 1128
duke@435 1129 #ifdef ASSERT
duke@435 1130 // assert object type is really an array of the proper kind
duke@435 1131 {
duke@435 1132 Label ok;
duke@435 1133 Register t0 = obj;
stefank@3391 1134 __ movl(t0, Address(klass, Klass::layout_helper_offset()));
duke@435 1135 __ sarl(t0, Klass::_lh_array_tag_shift);
duke@435 1136 int tag = ((id == new_type_array_id)
duke@435 1137 ? Klass::_lh_array_tag_type_value
duke@435 1138 : Klass::_lh_array_tag_obj_value);
duke@435 1139 __ cmpl(t0, tag);
duke@435 1140 __ jcc(Assembler::equal, ok);
duke@435 1141 __ stop("assert(is an array klass)");
duke@435 1142 __ should_not_reach_here();
duke@435 1143 __ bind(ok);
duke@435 1144 }
duke@435 1145 #endif // ASSERT
duke@435 1146
duke@435 1147 if (UseTLAB && FastTLABRefill) {
duke@435 1148 Register arr_size = rsi;
duke@435 1149 Register t1 = rcx; // must be rcx for use as shift count
duke@435 1150 Register t2 = rdi;
duke@435 1151 Label slow_path;
duke@435 1152 assert_different_registers(length, klass, obj, arr_size, t1, t2);
duke@435 1153
duke@435 1154 // check that array length is small enough for fast path.
duke@435 1155 __ cmpl(length, C1_MacroAssembler::max_array_allocation_length);
duke@435 1156 __ jcc(Assembler::above, slow_path);
duke@435 1157
duke@435 1158 // if we got here then the TLAB allocation failed, so try
duke@435 1159 // refilling the TLAB or allocating directly from eden.
duke@435 1160 Label retry_tlab, try_eden;
phh@2423 1161 const Register thread =
phh@2423 1162 __ tlab_refill(retry_tlab, try_eden, slow_path); // preserves rbx & rdx, returns rdi
duke@435 1163
duke@435 1164 __ bind(retry_tlab);
duke@435 1165
duke@435 1166 // get the allocation size: round_up(hdr + length << (layout_helper & 0x1F))
phh@2423 1167 // since size is positive movl does right thing on 64bit
stefank@3391 1168 __ movl(t1, Address(klass, Klass::layout_helper_offset()));
never@739 1169 // since size is postive movl does right thing on 64bit
duke@435 1170 __ movl(arr_size, length);
duke@435 1171 assert(t1 == rcx, "fixed register usage");
never@739 1172 __ shlptr(arr_size /* by t1=rcx, mod 32 */);
never@739 1173 __ shrptr(t1, Klass::_lh_header_size_shift);
never@739 1174 __ andptr(t1, Klass::_lh_header_size_mask);
never@739 1175 __ addptr(arr_size, t1);
never@739 1176 __ addptr(arr_size, MinObjAlignmentInBytesMask); // align up
never@739 1177 __ andptr(arr_size, ~MinObjAlignmentInBytesMask);
duke@435 1178
duke@435 1179 __ tlab_allocate(obj, arr_size, 0, t1, t2, slow_path); // preserves arr_size
duke@435 1180
duke@435 1181 __ initialize_header(obj, klass, length, t1, t2);
stefank@3391 1182 __ movb(t1, Address(klass, in_bytes(Klass::layout_helper_offset()) + (Klass::_lh_header_size_shift / BitsPerByte)));
duke@435 1183 assert(Klass::_lh_header_size_shift % BitsPerByte == 0, "bytewise");
duke@435 1184 assert(Klass::_lh_header_size_mask <= 0xFF, "bytewise");
never@739 1185 __ andptr(t1, Klass::_lh_header_size_mask);
never@739 1186 __ subptr(arr_size, t1); // body length
never@739 1187 __ addptr(t1, obj); // body start
duke@435 1188 __ initialize_body(t1, arr_size, 0, t2);
duke@435 1189 __ verify_oop(obj);
duke@435 1190 __ ret(0);
duke@435 1191
duke@435 1192 __ bind(try_eden);
duke@435 1193 // get the allocation size: round_up(hdr + length << (layout_helper & 0x1F))
phh@2423 1194 // since size is positive movl does right thing on 64bit
stefank@3391 1195 __ movl(t1, Address(klass, Klass::layout_helper_offset()));
never@739 1196 // since size is postive movl does right thing on 64bit
duke@435 1197 __ movl(arr_size, length);
duke@435 1198 assert(t1 == rcx, "fixed register usage");
never@739 1199 __ shlptr(arr_size /* by t1=rcx, mod 32 */);
never@739 1200 __ shrptr(t1, Klass::_lh_header_size_shift);
never@739 1201 __ andptr(t1, Klass::_lh_header_size_mask);
never@739 1202 __ addptr(arr_size, t1);
never@739 1203 __ addptr(arr_size, MinObjAlignmentInBytesMask); // align up
never@739 1204 __ andptr(arr_size, ~MinObjAlignmentInBytesMask);
duke@435 1205
duke@435 1206 __ eden_allocate(obj, arr_size, 0, t1, slow_path); // preserves arr_size
phh@2423 1207 __ incr_allocated_bytes(thread, arr_size, 0);
duke@435 1208
duke@435 1209 __ initialize_header(obj, klass, length, t1, t2);
stefank@3391 1210 __ movb(t1, Address(klass, in_bytes(Klass::layout_helper_offset()) + (Klass::_lh_header_size_shift / BitsPerByte)));
duke@435 1211 assert(Klass::_lh_header_size_shift % BitsPerByte == 0, "bytewise");
duke@435 1212 assert(Klass::_lh_header_size_mask <= 0xFF, "bytewise");
never@739 1213 __ andptr(t1, Klass::_lh_header_size_mask);
never@739 1214 __ subptr(arr_size, t1); // body length
never@739 1215 __ addptr(t1, obj); // body start
duke@435 1216 __ initialize_body(t1, arr_size, 0, t2);
duke@435 1217 __ verify_oop(obj);
duke@435 1218 __ ret(0);
duke@435 1219
duke@435 1220 __ bind(slow_path);
duke@435 1221 }
duke@435 1222
duke@435 1223 __ enter();
duke@435 1224 OopMap* map = save_live_registers(sasm, 3);
duke@435 1225 int call_offset;
duke@435 1226 if (id == new_type_array_id) {
duke@435 1227 call_offset = __ call_RT(obj, noreg, CAST_FROM_FN_PTR(address, new_type_array), klass, length);
duke@435 1228 } else {
duke@435 1229 call_offset = __ call_RT(obj, noreg, CAST_FROM_FN_PTR(address, new_object_array), klass, length);
duke@435 1230 }
duke@435 1231
duke@435 1232 oop_maps = new OopMapSet();
duke@435 1233 oop_maps->add_gc_map(call_offset, map);
duke@435 1234 restore_live_registers_except_rax(sasm);
duke@435 1235
duke@435 1236 __ verify_oop(obj);
duke@435 1237 __ leave();
duke@435 1238 __ ret(0);
duke@435 1239
duke@435 1240 // rax,: new array
duke@435 1241 }
duke@435 1242 break;
duke@435 1243
duke@435 1244 case new_multi_array_id:
duke@435 1245 { StubFrame f(sasm, "new_multi_array", dont_gc_arguments);
duke@435 1246 // rax,: klass
duke@435 1247 // rbx,: rank
duke@435 1248 // rcx: address of 1st dimension
duke@435 1249 OopMap* map = save_live_registers(sasm, 4);
duke@435 1250 int call_offset = __ call_RT(rax, noreg, CAST_FROM_FN_PTR(address, new_multi_array), rax, rbx, rcx);
duke@435 1251
duke@435 1252 oop_maps = new OopMapSet();
duke@435 1253 oop_maps->add_gc_map(call_offset, map);
duke@435 1254 restore_live_registers_except_rax(sasm);
duke@435 1255
duke@435 1256 // rax,: new multi array
duke@435 1257 __ verify_oop(rax);
duke@435 1258 }
duke@435 1259 break;
duke@435 1260
duke@435 1261 case register_finalizer_id:
duke@435 1262 {
duke@435 1263 __ set_info("register_finalizer", dont_gc_arguments);
duke@435 1264
never@739 1265 // This is called via call_runtime so the arguments
never@739 1266 // will be place in C abi locations
never@739 1267
never@739 1268 #ifdef _LP64
never@739 1269 __ verify_oop(c_rarg0);
never@739 1270 __ mov(rax, c_rarg0);
never@739 1271 #else
duke@435 1272 // The object is passed on the stack and we haven't pushed a
duke@435 1273 // frame yet so it's one work away from top of stack.
never@739 1274 __ movptr(rax, Address(rsp, 1 * BytesPerWord));
duke@435 1275 __ verify_oop(rax);
never@739 1276 #endif // _LP64
duke@435 1277
duke@435 1278 // load the klass and check the has finalizer flag
duke@435 1279 Label register_finalizer;
duke@435 1280 Register t = rsi;
iveresov@2344 1281 __ load_klass(t, rax);
stefank@3391 1282 __ movl(t, Address(t, Klass::access_flags_offset()));
duke@435 1283 __ testl(t, JVM_ACC_HAS_FINALIZER);
duke@435 1284 __ jcc(Assembler::notZero, register_finalizer);
duke@435 1285 __ ret(0);
duke@435 1286
duke@435 1287 __ bind(register_finalizer);
duke@435 1288 __ enter();
duke@435 1289 OopMap* oop_map = save_live_registers(sasm, 2 /*num_rt_args */);
coleenp@4037 1290 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, SharedRuntime::register_finalizer), rax);
duke@435 1291 oop_maps = new OopMapSet();
duke@435 1292 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 1293
duke@435 1294 // Now restore all the live registers
duke@435 1295 restore_live_registers(sasm);
duke@435 1296
duke@435 1297 __ leave();
duke@435 1298 __ ret(0);
duke@435 1299 }
duke@435 1300 break;
duke@435 1301
duke@435 1302 case throw_range_check_failed_id:
duke@435 1303 { StubFrame f(sasm, "range_check_failed", dont_gc_arguments);
duke@435 1304 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_range_check_exception), true);
duke@435 1305 }
duke@435 1306 break;
duke@435 1307
duke@435 1308 case throw_index_exception_id:
duke@435 1309 { StubFrame f(sasm, "index_range_check_failed", dont_gc_arguments);
duke@435 1310 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_index_exception), true);
duke@435 1311 }
duke@435 1312 break;
duke@435 1313
duke@435 1314 case throw_div0_exception_id:
duke@435 1315 { StubFrame f(sasm, "throw_div0_exception", dont_gc_arguments);
duke@435 1316 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_div0_exception), false);
duke@435 1317 }
duke@435 1318 break;
duke@435 1319
duke@435 1320 case throw_null_pointer_exception_id:
duke@435 1321 { StubFrame f(sasm, "throw_null_pointer_exception", dont_gc_arguments);
duke@435 1322 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_null_pointer_exception), false);
duke@435 1323 }
duke@435 1324 break;
duke@435 1325
duke@435 1326 case handle_exception_nofpu_id:
duke@435 1327 case handle_exception_id:
duke@435 1328 { StubFrame f(sasm, "handle_exception", dont_gc_arguments);
twisti@2603 1329 oop_maps = generate_handle_exception(id, sasm);
twisti@2603 1330 }
twisti@2603 1331 break;
twisti@2603 1332
twisti@2603 1333 case handle_exception_from_callee_id:
twisti@2603 1334 { StubFrame f(sasm, "handle_exception_from_callee", dont_gc_arguments);
twisti@2603 1335 oop_maps = generate_handle_exception(id, sasm);
duke@435 1336 }
duke@435 1337 break;
duke@435 1338
duke@435 1339 case unwind_exception_id:
duke@435 1340 { __ set_info("unwind_exception", dont_gc_arguments);
duke@435 1341 // note: no stubframe since we are about to leave the current
duke@435 1342 // activation and we are calling a leaf VM function only.
duke@435 1343 generate_unwind_exception(sasm);
duke@435 1344 }
duke@435 1345 break;
duke@435 1346
duke@435 1347 case throw_array_store_exception_id:
duke@435 1348 { StubFrame f(sasm, "throw_array_store_exception", dont_gc_arguments);
duke@435 1349 // tos + 0: link
duke@435 1350 // + 1: return address
never@2488 1351 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_array_store_exception), true);
duke@435 1352 }
duke@435 1353 break;
duke@435 1354
duke@435 1355 case throw_class_cast_exception_id:
duke@435 1356 { StubFrame f(sasm, "throw_class_cast_exception", dont_gc_arguments);
duke@435 1357 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_class_cast_exception), true);
duke@435 1358 }
duke@435 1359 break;
duke@435 1360
duke@435 1361 case throw_incompatible_class_change_error_id:
duke@435 1362 { StubFrame f(sasm, "throw_incompatible_class_cast_exception", dont_gc_arguments);
duke@435 1363 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_incompatible_class_change_error), false);
duke@435 1364 }
duke@435 1365 break;
duke@435 1366
duke@435 1367 case slow_subtype_check_id:
duke@435 1368 {
jrose@1079 1369 // Typical calling sequence:
jrose@1079 1370 // __ push(klass_RInfo); // object klass or other subclass
jrose@1079 1371 // __ push(sup_k_RInfo); // array element klass or other superclass
jrose@1079 1372 // __ call(slow_subtype_check);
jrose@1079 1373 // Note that the subclass is pushed first, and is therefore deepest.
jrose@1079 1374 // Previous versions of this code reversed the names 'sub' and 'super'.
jrose@1079 1375 // This was operationally harmless but made the code unreadable.
duke@435 1376 enum layout {
never@739 1377 rax_off, SLOT2(raxH_off)
never@739 1378 rcx_off, SLOT2(rcxH_off)
never@739 1379 rsi_off, SLOT2(rsiH_off)
never@739 1380 rdi_off, SLOT2(rdiH_off)
never@739 1381 // saved_rbp_off, SLOT2(saved_rbpH_off)
never@739 1382 return_off, SLOT2(returnH_off)
jrose@1079 1383 sup_k_off, SLOT2(sup_kH_off)
jrose@1079 1384 klass_off, SLOT2(superH_off)
jrose@1079 1385 framesize,
jrose@1079 1386 result_off = klass_off // deepest argument is also the return value
duke@435 1387 };
duke@435 1388
duke@435 1389 __ set_info("slow_subtype_check", dont_gc_arguments);
never@739 1390 __ push(rdi);
never@739 1391 __ push(rsi);
never@739 1392 __ push(rcx);
never@739 1393 __ push(rax);
duke@435 1394
never@739 1395 // This is called by pushing args and not with C abi
jrose@1079 1396 __ movptr(rsi, Address(rsp, (klass_off) * VMRegImpl::stack_slot_size)); // subclass
jrose@1079 1397 __ movptr(rax, Address(rsp, (sup_k_off) * VMRegImpl::stack_slot_size)); // superclass
duke@435 1398
duke@435 1399 Label miss;
jrose@1079 1400 __ check_klass_subtype_slow_path(rsi, rax, rcx, rdi, NULL, &miss);
jrose@1079 1401
jrose@1079 1402 // fallthrough on success:
jrose@1079 1403 __ movptr(Address(rsp, (result_off) * VMRegImpl::stack_slot_size), 1); // result
never@739 1404 __ pop(rax);
never@739 1405 __ pop(rcx);
never@739 1406 __ pop(rsi);
never@739 1407 __ pop(rdi);
duke@435 1408 __ ret(0);
duke@435 1409
duke@435 1410 __ bind(miss);
jrose@1079 1411 __ movptr(Address(rsp, (result_off) * VMRegImpl::stack_slot_size), NULL_WORD); // result
never@739 1412 __ pop(rax);
never@739 1413 __ pop(rcx);
never@739 1414 __ pop(rsi);
never@739 1415 __ pop(rdi);
duke@435 1416 __ ret(0);
duke@435 1417 }
duke@435 1418 break;
duke@435 1419
duke@435 1420 case monitorenter_nofpu_id:
duke@435 1421 save_fpu_registers = false;
duke@435 1422 // fall through
duke@435 1423 case monitorenter_id:
duke@435 1424 {
duke@435 1425 StubFrame f(sasm, "monitorenter", dont_gc_arguments);
duke@435 1426 OopMap* map = save_live_registers(sasm, 3, save_fpu_registers);
duke@435 1427
never@739 1428 // Called with store_parameter and not C abi
never@739 1429
duke@435 1430 f.load_argument(1, rax); // rax,: object
duke@435 1431 f.load_argument(0, rbx); // rbx,: lock address
duke@435 1432
duke@435 1433 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, monitorenter), rax, rbx);
duke@435 1434
duke@435 1435 oop_maps = new OopMapSet();
duke@435 1436 oop_maps->add_gc_map(call_offset, map);
duke@435 1437 restore_live_registers(sasm, save_fpu_registers);
duke@435 1438 }
duke@435 1439 break;
duke@435 1440
duke@435 1441 case monitorexit_nofpu_id:
duke@435 1442 save_fpu_registers = false;
duke@435 1443 // fall through
duke@435 1444 case monitorexit_id:
duke@435 1445 {
duke@435 1446 StubFrame f(sasm, "monitorexit", dont_gc_arguments);
duke@435 1447 OopMap* map = save_live_registers(sasm, 2, save_fpu_registers);
duke@435 1448
never@739 1449 // Called with store_parameter and not C abi
never@739 1450
duke@435 1451 f.load_argument(0, rax); // rax,: lock address
duke@435 1452
duke@435 1453 // note: really a leaf routine but must setup last java sp
duke@435 1454 // => use call_RT for now (speed can be improved by
duke@435 1455 // doing last java sp setup manually)
duke@435 1456 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, monitorexit), rax);
duke@435 1457
duke@435 1458 oop_maps = new OopMapSet();
duke@435 1459 oop_maps->add_gc_map(call_offset, map);
duke@435 1460 restore_live_registers(sasm, save_fpu_registers);
twisti@3244 1461 }
twisti@3244 1462 break;
duke@435 1463
twisti@3244 1464 case deoptimize_id:
twisti@3244 1465 {
twisti@3244 1466 StubFrame f(sasm, "deoptimize", dont_gc_arguments);
twisti@3244 1467 const int num_rt_args = 1; // thread
twisti@3244 1468 OopMap* oop_map = save_live_registers(sasm, num_rt_args);
twisti@3244 1469 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, deoptimize));
twisti@3244 1470 oop_maps = new OopMapSet();
twisti@3244 1471 oop_maps->add_gc_map(call_offset, oop_map);
twisti@3244 1472 restore_live_registers(sasm);
twisti@3244 1473 DeoptimizationBlob* deopt_blob = SharedRuntime::deopt_blob();
twisti@3244 1474 assert(deopt_blob != NULL, "deoptimization blob must have been created");
twisti@3244 1475 __ leave();
twisti@3244 1476 __ jump(RuntimeAddress(deopt_blob->unpack_with_reexecution()));
duke@435 1477 }
duke@435 1478 break;
duke@435 1479
duke@435 1480 case access_field_patching_id:
duke@435 1481 { StubFrame f(sasm, "access_field_patching", dont_gc_arguments);
duke@435 1482 // we should set up register map
duke@435 1483 oop_maps = generate_patching(sasm, CAST_FROM_FN_PTR(address, access_field_patching));
duke@435 1484 }
duke@435 1485 break;
duke@435 1486
duke@435 1487 case load_klass_patching_id:
duke@435 1488 { StubFrame f(sasm, "load_klass_patching", dont_gc_arguments);
duke@435 1489 // we should set up register map
duke@435 1490 oop_maps = generate_patching(sasm, CAST_FROM_FN_PTR(address, move_klass_patching));
duke@435 1491 }
duke@435 1492 break;
duke@435 1493
coleenp@4037 1494 case load_mirror_patching_id:
coleenp@4037 1495 { StubFrame f(sasm, "load_mirror_patching", dont_gc_arguments);
coleenp@4037 1496 // we should set up register map
coleenp@4037 1497 oop_maps = generate_patching(sasm, CAST_FROM_FN_PTR(address, move_mirror_patching));
coleenp@4037 1498 }
coleenp@4037 1499 break;
coleenp@4037 1500
duke@435 1501 case dtrace_object_alloc_id:
duke@435 1502 { // rax,: object
duke@435 1503 StubFrame f(sasm, "dtrace_object_alloc", dont_gc_arguments);
duke@435 1504 // we can't gc here so skip the oopmap but make sure that all
duke@435 1505 // the live registers get saved.
duke@435 1506 save_live_registers(sasm, 1);
duke@435 1507
never@739 1508 __ NOT_LP64(push(rax)) LP64_ONLY(mov(c_rarg0, rax));
duke@435 1509 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, SharedRuntime::dtrace_object_alloc)));
never@739 1510 NOT_LP64(__ pop(rax));
duke@435 1511
duke@435 1512 restore_live_registers(sasm);
duke@435 1513 }
duke@435 1514 break;
duke@435 1515
duke@435 1516 case fpu2long_stub_id:
duke@435 1517 {
duke@435 1518 // rax, and rdx are destroyed, but should be free since the result is returned there
duke@435 1519 // preserve rsi,ecx
never@739 1520 __ push(rsi);
never@739 1521 __ push(rcx);
never@739 1522 LP64_ONLY(__ push(rdx);)
duke@435 1523
duke@435 1524 // check for NaN
duke@435 1525 Label return0, do_return, return_min_jlong, do_convert;
duke@435 1526
never@739 1527 Address value_high_word(rsp, wordSize + 4);
never@739 1528 Address value_low_word(rsp, wordSize);
never@739 1529 Address result_high_word(rsp, 3*wordSize + 4);
never@739 1530 Address result_low_word(rsp, 3*wordSize);
duke@435 1531
never@739 1532 __ subptr(rsp, 32); // more than enough on 32bit
duke@435 1533 __ fst_d(value_low_word);
duke@435 1534 __ movl(rax, value_high_word);
duke@435 1535 __ andl(rax, 0x7ff00000);
duke@435 1536 __ cmpl(rax, 0x7ff00000);
duke@435 1537 __ jcc(Assembler::notEqual, do_convert);
duke@435 1538 __ movl(rax, value_high_word);
duke@435 1539 __ andl(rax, 0xfffff);
duke@435 1540 __ orl(rax, value_low_word);
duke@435 1541 __ jcc(Assembler::notZero, return0);
duke@435 1542
duke@435 1543 __ bind(do_convert);
duke@435 1544 __ fnstcw(Address(rsp, 0));
never@739 1545 __ movzwl(rax, Address(rsp, 0));
duke@435 1546 __ orl(rax, 0xc00);
duke@435 1547 __ movw(Address(rsp, 2), rax);
duke@435 1548 __ fldcw(Address(rsp, 2));
duke@435 1549 __ fwait();
duke@435 1550 __ fistp_d(result_low_word);
duke@435 1551 __ fldcw(Address(rsp, 0));
duke@435 1552 __ fwait();
never@739 1553 // This gets the entire long in rax on 64bit
never@739 1554 __ movptr(rax, result_low_word);
never@739 1555 // testing of high bits
duke@435 1556 __ movl(rdx, result_high_word);
never@739 1557 __ mov(rcx, rax);
duke@435 1558 // What the heck is the point of the next instruction???
duke@435 1559 __ xorl(rcx, 0x0);
duke@435 1560 __ movl(rsi, 0x80000000);
duke@435 1561 __ xorl(rsi, rdx);
duke@435 1562 __ orl(rcx, rsi);
duke@435 1563 __ jcc(Assembler::notEqual, do_return);
duke@435 1564 __ fldz();
duke@435 1565 __ fcomp_d(value_low_word);
duke@435 1566 __ fnstsw_ax();
never@739 1567 #ifdef _LP64
never@739 1568 __ testl(rax, 0x4100); // ZF & CF == 0
never@739 1569 __ jcc(Assembler::equal, return_min_jlong);
never@739 1570 #else
duke@435 1571 __ sahf();
duke@435 1572 __ jcc(Assembler::above, return_min_jlong);
never@739 1573 #endif // _LP64
duke@435 1574 // return max_jlong
never@739 1575 #ifndef _LP64
duke@435 1576 __ movl(rdx, 0x7fffffff);
duke@435 1577 __ movl(rax, 0xffffffff);
never@739 1578 #else
never@739 1579 __ mov64(rax, CONST64(0x7fffffffffffffff));
never@739 1580 #endif // _LP64
duke@435 1581 __ jmp(do_return);
duke@435 1582
duke@435 1583 __ bind(return_min_jlong);
never@739 1584 #ifndef _LP64
duke@435 1585 __ movl(rdx, 0x80000000);
duke@435 1586 __ xorl(rax, rax);
never@739 1587 #else
never@739 1588 __ mov64(rax, CONST64(0x8000000000000000));
never@739 1589 #endif // _LP64
duke@435 1590 __ jmp(do_return);
duke@435 1591
duke@435 1592 __ bind(return0);
duke@435 1593 __ fpop();
never@739 1594 #ifndef _LP64
never@739 1595 __ xorptr(rdx,rdx);
never@739 1596 __ xorptr(rax,rax);
never@739 1597 #else
never@739 1598 __ xorptr(rax, rax);
never@739 1599 #endif // _LP64
duke@435 1600
duke@435 1601 __ bind(do_return);
never@739 1602 __ addptr(rsp, 32);
never@739 1603 LP64_ONLY(__ pop(rdx);)
never@739 1604 __ pop(rcx);
never@739 1605 __ pop(rsi);
duke@435 1606 __ ret(0);
duke@435 1607 }
duke@435 1608 break;
duke@435 1609
ysr@777 1610 #ifndef SERIALGC
ysr@777 1611 case g1_pre_barrier_slow_id:
ysr@777 1612 {
ysr@777 1613 StubFrame f(sasm, "g1_pre_barrier", dont_gc_arguments);
ysr@777 1614 // arg0 : previous value of memory
ysr@777 1615
ysr@777 1616 BarrierSet* bs = Universe::heap()->barrier_set();
ysr@777 1617 if (bs->kind() != BarrierSet::G1SATBCTLogging) {
apetrusenko@797 1618 __ movptr(rax, (int)id);
ysr@777 1619 __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, unimplemented_entry), rax);
ysr@777 1620 __ should_not_reach_here();
ysr@777 1621 break;
ysr@777 1622 }
apetrusenko@797 1623 __ push(rax);
apetrusenko@797 1624 __ push(rdx);
ysr@777 1625
ysr@777 1626 const Register pre_val = rax;
apetrusenko@797 1627 const Register thread = NOT_LP64(rax) LP64_ONLY(r15_thread);
ysr@777 1628 const Register tmp = rdx;
ysr@777 1629
apetrusenko@797 1630 NOT_LP64(__ get_thread(thread);)
ysr@777 1631
ysr@777 1632 Address in_progress(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 1633 PtrQueue::byte_offset_of_active()));
ysr@777 1634
ysr@777 1635 Address queue_index(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 1636 PtrQueue::byte_offset_of_index()));
ysr@777 1637 Address buffer(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 1638 PtrQueue::byte_offset_of_buf()));
ysr@777 1639
ysr@777 1640
ysr@777 1641 Label done;
ysr@777 1642 Label runtime;
ysr@777 1643
ysr@777 1644 // Can we store original value in the thread's buffer?
ysr@777 1645
apetrusenko@797 1646 #ifdef _LP64
iveresov@1927 1647 __ movslq(tmp, queue_index);
apetrusenko@797 1648 __ cmpq(tmp, 0);
apetrusenko@797 1649 #else
ysr@777 1650 __ cmpl(queue_index, 0);
apetrusenko@797 1651 #endif
ysr@777 1652 __ jcc(Assembler::equal, runtime);
apetrusenko@797 1653 #ifdef _LP64
apetrusenko@797 1654 __ subq(tmp, wordSize);
apetrusenko@797 1655 __ movl(queue_index, tmp);
apetrusenko@797 1656 __ addq(tmp, buffer);
apetrusenko@797 1657 #else
ysr@777 1658 __ subl(queue_index, wordSize);
ysr@777 1659 __ movl(tmp, buffer);
ysr@777 1660 __ addl(tmp, queue_index);
apetrusenko@797 1661 #endif
apetrusenko@797 1662
ysr@777 1663 // prev_val (rax)
ysr@777 1664 f.load_argument(0, pre_val);
apetrusenko@797 1665 __ movptr(Address(tmp, 0), pre_val);
ysr@777 1666 __ jmp(done);
ysr@777 1667
ysr@777 1668 __ bind(runtime);
iveresov@1927 1669 __ push(rcx);
iveresov@1927 1670 #ifdef _LP64
iveresov@1927 1671 __ push(r8);
iveresov@1927 1672 __ push(r9);
iveresov@1927 1673 __ push(r10);
iveresov@1927 1674 __ push(r11);
iveresov@1927 1675 # ifndef _WIN64
iveresov@1927 1676 __ push(rdi);
iveresov@1927 1677 __ push(rsi);
iveresov@1927 1678 # endif
iveresov@1927 1679 #endif
ysr@777 1680 // load the pre-value
ysr@777 1681 f.load_argument(0, rcx);
ysr@777 1682 __ call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_pre), rcx, thread);
iveresov@1927 1683 #ifdef _LP64
iveresov@1927 1684 # ifndef _WIN64
iveresov@1927 1685 __ pop(rsi);
iveresov@1927 1686 __ pop(rdi);
iveresov@1927 1687 # endif
iveresov@1927 1688 __ pop(r11);
iveresov@1927 1689 __ pop(r10);
iveresov@1927 1690 __ pop(r9);
iveresov@1927 1691 __ pop(r8);
iveresov@1927 1692 #endif
apetrusenko@797 1693 __ pop(rcx);
iveresov@1927 1694 __ bind(done);
ysr@777 1695
apetrusenko@797 1696 __ pop(rdx);
apetrusenko@797 1697 __ pop(rax);
ysr@777 1698 }
ysr@777 1699 break;
ysr@777 1700
ysr@777 1701 case g1_post_barrier_slow_id:
ysr@777 1702 {
ysr@777 1703 StubFrame f(sasm, "g1_post_barrier", dont_gc_arguments);
ysr@777 1704
ysr@777 1705
ysr@777 1706 // arg0: store_address
ysr@777 1707 Address store_addr(rbp, 2*BytesPerWord);
ysr@777 1708
ysr@777 1709 BarrierSet* bs = Universe::heap()->barrier_set();
ysr@777 1710 CardTableModRefBS* ct = (CardTableModRefBS*)bs;
ysr@777 1711 Label done;
ysr@777 1712 Label runtime;
ysr@777 1713
ysr@777 1714 // At this point we know new_value is non-NULL and the new_value crosses regsion.
ysr@777 1715 // Must check to see if card is already dirty
ysr@777 1716
apetrusenko@797 1717 const Register thread = NOT_LP64(rax) LP64_ONLY(r15_thread);
ysr@777 1718
ysr@777 1719 Address queue_index(thread, in_bytes(JavaThread::dirty_card_queue_offset() +
ysr@777 1720 PtrQueue::byte_offset_of_index()));
ysr@777 1721 Address buffer(thread, in_bytes(JavaThread::dirty_card_queue_offset() +
ysr@777 1722 PtrQueue::byte_offset_of_buf()));
ysr@777 1723
apetrusenko@797 1724 __ push(rax);
iveresov@1927 1725 __ push(rcx);
ysr@777 1726
apetrusenko@797 1727 NOT_LP64(__ get_thread(thread);)
apetrusenko@797 1728 ExternalAddress cardtable((address)ct->byte_map_base);
ysr@777 1729 assert(sizeof(*ct->byte_map_base) == sizeof(jbyte), "adjust this code");
ysr@777 1730
iveresov@1927 1731 const Register card_addr = rcx;
apetrusenko@797 1732 #ifdef _LP64
apetrusenko@797 1733 const Register tmp = rscratch1;
apetrusenko@797 1734 f.load_argument(0, card_addr);
apetrusenko@797 1735 __ shrq(card_addr, CardTableModRefBS::card_shift);
apetrusenko@797 1736 __ lea(tmp, cardtable);
apetrusenko@797 1737 // get the address of the card
apetrusenko@797 1738 __ addq(card_addr, tmp);
apetrusenko@797 1739 #else
iveresov@1927 1740 const Register card_index = rcx;
apetrusenko@797 1741 f.load_argument(0, card_index);
apetrusenko@797 1742 __ shrl(card_index, CardTableModRefBS::card_shift);
apetrusenko@797 1743
ysr@777 1744 Address index(noreg, card_index, Address::times_1);
ysr@777 1745 __ leal(card_addr, __ as_Address(ArrayAddress(cardtable, index)));
apetrusenko@797 1746 #endif
apetrusenko@797 1747
ysr@777 1748 __ cmpb(Address(card_addr, 0), 0);
ysr@777 1749 __ jcc(Assembler::equal, done);
ysr@777 1750
ysr@777 1751 // storing region crossing non-NULL, card is clean.
ysr@777 1752 // dirty card and log.
ysr@777 1753
ysr@777 1754 __ movb(Address(card_addr, 0), 0);
ysr@777 1755
ysr@777 1756 __ cmpl(queue_index, 0);
ysr@777 1757 __ jcc(Assembler::equal, runtime);
ysr@777 1758 __ subl(queue_index, wordSize);
ysr@777 1759
ysr@777 1760 const Register buffer_addr = rbx;
apetrusenko@797 1761 __ push(rbx);
ysr@777 1762
apetrusenko@797 1763 __ movptr(buffer_addr, buffer);
apetrusenko@797 1764
apetrusenko@797 1765 #ifdef _LP64
apetrusenko@797 1766 __ movslq(rscratch1, queue_index);
apetrusenko@797 1767 __ addptr(buffer_addr, rscratch1);
apetrusenko@797 1768 #else
apetrusenko@797 1769 __ addptr(buffer_addr, queue_index);
apetrusenko@797 1770 #endif
apetrusenko@797 1771 __ movptr(Address(buffer_addr, 0), card_addr);
apetrusenko@797 1772
apetrusenko@797 1773 __ pop(rbx);
ysr@777 1774 __ jmp(done);
ysr@777 1775
ysr@777 1776 __ bind(runtime);
iveresov@1927 1777 __ push(rdx);
iveresov@1927 1778 #ifdef _LP64
iveresov@1927 1779 __ push(r8);
iveresov@1927 1780 __ push(r9);
iveresov@1927 1781 __ push(r10);
iveresov@1927 1782 __ push(r11);
iveresov@1927 1783 # ifndef _WIN64
iveresov@1927 1784 __ push(rdi);
iveresov@1927 1785 __ push(rsi);
iveresov@1927 1786 # endif
iveresov@1927 1787 #endif
ysr@777 1788 __ call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_post), card_addr, thread);
iveresov@1927 1789 #ifdef _LP64
iveresov@1927 1790 # ifndef _WIN64
iveresov@1927 1791 __ pop(rsi);
iveresov@1927 1792 __ pop(rdi);
iveresov@1927 1793 # endif
iveresov@1927 1794 __ pop(r11);
iveresov@1927 1795 __ pop(r10);
iveresov@1927 1796 __ pop(r9);
iveresov@1927 1797 __ pop(r8);
iveresov@1927 1798 #endif
iveresov@1927 1799 __ pop(rdx);
iveresov@1927 1800 __ bind(done);
ysr@777 1801
iveresov@1927 1802 __ pop(rcx);
apetrusenko@797 1803 __ pop(rax);
ysr@777 1804
ysr@777 1805 }
ysr@777 1806 break;
ysr@777 1807 #endif // !SERIALGC
ysr@777 1808
duke@435 1809 default:
duke@435 1810 { StubFrame f(sasm, "unimplemented entry", dont_gc_arguments);
never@739 1811 __ movptr(rax, (int)id);
duke@435 1812 __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, unimplemented_entry), rax);
duke@435 1813 __ should_not_reach_here();
duke@435 1814 }
duke@435 1815 break;
duke@435 1816 }
duke@435 1817 return oop_maps;
duke@435 1818 }
duke@435 1819
duke@435 1820 #undef __
bobv@2036 1821
bobv@2036 1822 const char *Runtime1::pd_name_for_address(address entry) {
bobv@2036 1823 return "<unknown function>";
bobv@2036 1824 }

mercurial