src/cpu/sparc/vm/vm_version_sparc.cpp

Fri, 10 Apr 2015 15:27:05 -0700

author
iveresov
date
Fri, 10 Apr 2015 15:27:05 -0700
changeset 7767
f79d8e8caecb
parent 7135
d635fd1ac81c
child 7994
04ff2f6cd0eb
child 8329
d2dd79a4fd69
permissions
-rw-r--r--

8076968: PICL based initialization of L2 cache line size on some SPARC systems is incorrect
Summary: Chcek both l2-dcache-line-size and l2-cache-line-size properties to determine the size of the line
Reviewed-by: kvn

duke@435 1 /*
kvn@6653 2 * Copyright (c) 1997, 2014, Oracle and/or its affiliates. All rights reserved.
duke@435 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
duke@435 4 *
duke@435 5 * This code is free software; you can redistribute it and/or modify it
duke@435 6 * under the terms of the GNU General Public License version 2 only, as
duke@435 7 * published by the Free Software Foundation.
duke@435 8 *
duke@435 9 * This code is distributed in the hope that it will be useful, but WITHOUT
duke@435 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
duke@435 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
duke@435 12 * version 2 for more details (a copy is included in the LICENSE file that
duke@435 13 * accompanied this code).
duke@435 14 *
duke@435 15 * You should have received a copy of the GNU General Public License version
duke@435 16 * 2 along with this work; if not, write to the Free Software Foundation,
duke@435 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
duke@435 18 *
trims@1907 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
trims@1907 20 * or visit www.oracle.com if you need additional information or have any
trims@1907 21 * questions.
duke@435 22 *
duke@435 23 */
duke@435 24
stefank@2314 25 #include "precompiled.hpp"
twisti@4323 26 #include "asm/macroAssembler.inline.hpp"
stefank@2314 27 #include "memory/resourceArea.hpp"
stefank@2314 28 #include "runtime/java.hpp"
stefank@2314 29 #include "runtime/stubCodeGenerator.hpp"
stefank@2314 30 #include "vm_version_sparc.hpp"
stefank@2314 31 #ifdef TARGET_OS_FAMILY_linux
stefank@2314 32 # include "os_linux.inline.hpp"
stefank@2314 33 #endif
stefank@2314 34 #ifdef TARGET_OS_FAMILY_solaris
stefank@2314 35 # include "os_solaris.inline.hpp"
stefank@2314 36 #endif
duke@435 37
duke@435 38 int VM_Version::_features = VM_Version::unknown_m;
duke@435 39 const char* VM_Version::_features_str = "";
iveresov@7767 40 unsigned int VM_Version::_L2_data_cache_line_size = 0;
duke@435 41
duke@435 42 void VM_Version::initialize() {
duke@435 43 _features = determine_features();
duke@435 44 PrefetchCopyIntervalInBytes = prefetch_copy_interval_in_bytes();
duke@435 45 PrefetchScanIntervalInBytes = prefetch_scan_interval_in_bytes();
duke@435 46 PrefetchFieldsAhead = prefetch_fields_ahead();
duke@435 47
kvn@3052 48 assert(0 <= AllocatePrefetchInstr && AllocatePrefetchInstr <= 1, "invalid value");
kvn@3052 49 if( AllocatePrefetchInstr < 0 ) AllocatePrefetchInstr = 0;
kvn@3052 50 if( AllocatePrefetchInstr > 1 ) AllocatePrefetchInstr = 0;
kvn@3052 51
duke@435 52 // Allocation prefetch settings
kvn@3052 53 intx cache_line_size = prefetch_data_size();
duke@435 54 if( cache_line_size > AllocatePrefetchStepSize )
duke@435 55 AllocatePrefetchStepSize = cache_line_size;
kvn@3052 56
kvn@3052 57 assert(AllocatePrefetchLines > 0, "invalid value");
kvn@3052 58 if( AllocatePrefetchLines < 1 ) // set valid value in product VM
kvn@3052 59 AllocatePrefetchLines = 3;
kvn@3052 60 assert(AllocateInstancePrefetchLines > 0, "invalid value");
kvn@3052 61 if( AllocateInstancePrefetchLines < 1 ) // set valid value in product VM
kvn@3052 62 AllocateInstancePrefetchLines = 1;
duke@435 63
duke@435 64 AllocatePrefetchDistance = allocate_prefetch_distance();
duke@435 65 AllocatePrefetchStyle = allocate_prefetch_style();
duke@435 66
kvn@3052 67 assert((AllocatePrefetchDistance % AllocatePrefetchStepSize) == 0 &&
kvn@3052 68 (AllocatePrefetchDistance > 0), "invalid value");
kvn@3052 69 if ((AllocatePrefetchDistance % AllocatePrefetchStepSize) != 0 ||
kvn@3052 70 (AllocatePrefetchDistance <= 0)) {
kvn@3052 71 AllocatePrefetchDistance = AllocatePrefetchStepSize;
kvn@3052 72 }
duke@435 73
kvn@3037 74 if (AllocatePrefetchStyle == 3 && !has_blk_init()) {
kvn@3037 75 warning("BIS instructions are not available on this CPU");
kvn@3037 76 FLAG_SET_DEFAULT(AllocatePrefetchStyle, 1);
kvn@3037 77 }
kvn@3037 78
morris@5283 79 guarantee(VM_Version::has_v9(), "only SPARC v9 is supported");
morris@5283 80
morris@5283 81 assert(ArraycopySrcPrefetchDistance < 4096, "invalid value");
morris@5283 82 if (ArraycopySrcPrefetchDistance >= 4096)
morris@5283 83 ArraycopySrcPrefetchDistance = 4064;
morris@5283 84 assert(ArraycopyDstPrefetchDistance < 4096, "invalid value");
morris@5283 85 if (ArraycopyDstPrefetchDistance >= 4096)
morris@5283 86 ArraycopyDstPrefetchDistance = 4064;
kvn@3103 87
duke@435 88 UseSSE = 0; // Only on x86 and x64
duke@435 89
kvn@3052 90 _supports_cx8 = has_v9();
roland@4106 91 _supports_atomic_getset4 = true; // swap instruction
duke@435 92
simonis@6154 93 // There are Fujitsu Sparc64 CPUs which support blk_init as well so
simonis@6154 94 // we have to take this check out of the 'is_niagara()' block below.
simonis@6154 95 if (has_blk_init()) {
simonis@6154 96 // When using CMS or G1, we cannot use memset() in BOT updates
simonis@6154 97 // because the sun4v/CMT version in libc_psr uses BIS which
simonis@6154 98 // exposes "phantom zeros" to concurrent readers. See 6948537.
simonis@6154 99 if (FLAG_IS_DEFAULT(UseMemSetInBOT) && (UseConcMarkSweepGC || UseG1GC)) {
simonis@6154 100 FLAG_SET_DEFAULT(UseMemSetInBOT, false);
simonis@6154 101 }
simonis@6154 102 // Issue a stern warning if the user has explicitly set
simonis@6154 103 // UseMemSetInBOT (it is known to cause issues), but allow
simonis@6154 104 // use for experimentation and debugging.
simonis@6154 105 if (UseConcMarkSweepGC || UseG1GC) {
simonis@6154 106 if (UseMemSetInBOT) {
simonis@6154 107 assert(!FLAG_IS_DEFAULT(UseMemSetInBOT), "Error");
simonis@6154 108 warning("Experimental flag -XX:+UseMemSetInBOT is known to cause instability"
simonis@6154 109 " on sun4v; please understand that you are using at your own risk!");
simonis@6154 110 }
simonis@6154 111 }
simonis@6154 112 }
simonis@6154 113
kvn@2403 114 if (is_niagara()) {
duke@435 115 // Indirect branch is the same cost as direct
duke@435 116 if (FLAG_IS_DEFAULT(UseInlineCaches)) {
kvn@1110 117 FLAG_SET_DEFAULT(UseInlineCaches, false);
duke@435 118 }
kvn@2403 119 // Align loops on a single instruction boundary.
kvn@2403 120 if (FLAG_IS_DEFAULT(OptoLoopAlignment)) {
kvn@2403 121 FLAG_SET_DEFAULT(OptoLoopAlignment, 4);
kvn@2403 122 }
coleenp@548 123 #ifdef _LP64
kvn@1077 124 // 32-bit oops don't make sense for the 64-bit VM on sparc
kvn@1077 125 // since the 32-bit VM has the same registers and smaller objects.
kvn@1077 126 Universe::set_narrow_oop_shift(LogMinObjAlignmentInBytes);
roland@4159 127 Universe::set_narrow_klass_shift(LogKlassAlignmentInBytes);
coleenp@548 128 #endif // _LP64
duke@435 129 #ifdef COMPILER2
duke@435 130 // Indirect branch is the same cost as direct
duke@435 131 if (FLAG_IS_DEFAULT(UseJumpTables)) {
kvn@1110 132 FLAG_SET_DEFAULT(UseJumpTables, true);
duke@435 133 }
duke@435 134 // Single-issue, so entry and loop tops are
duke@435 135 // aligned on a single instruction boundary
duke@435 136 if (FLAG_IS_DEFAULT(InteriorEntryAlignment)) {
kvn@1110 137 FLAG_SET_DEFAULT(InteriorEntryAlignment, 4);
duke@435 138 }
kvn@2403 139 if (is_niagara_plus()) {
kvn@3052 140 if (has_blk_init() && UseTLAB &&
kvn@3052 141 FLAG_IS_DEFAULT(AllocatePrefetchInstr)) {
kvn@3052 142 // Use BIS instruction for TLAB allocation prefetch.
kvn@3052 143 FLAG_SET_ERGO(intx, AllocatePrefetchInstr, 1);
kvn@3052 144 if (FLAG_IS_DEFAULT(AllocatePrefetchStyle)) {
kvn@3052 145 FLAG_SET_ERGO(intx, AllocatePrefetchStyle, 3);
kvn@3052 146 }
kvn@1802 147 if (FLAG_IS_DEFAULT(AllocatePrefetchDistance)) {
kvn@3052 148 // Use smaller prefetch distance with BIS
kvn@1802 149 FLAG_SET_DEFAULT(AllocatePrefetchDistance, 64);
kvn@1802 150 }
kvn@1802 151 }
kvn@3052 152 if (is_T4()) {
kvn@3052 153 // Double number of prefetched cache lines on T4
kvn@3052 154 // since L2 cache line size is smaller (32 bytes).
kvn@3052 155 if (FLAG_IS_DEFAULT(AllocatePrefetchLines)) {
kvn@3052 156 FLAG_SET_ERGO(intx, AllocatePrefetchLines, AllocatePrefetchLines*2);
kvn@3052 157 }
kvn@3052 158 if (FLAG_IS_DEFAULT(AllocateInstancePrefetchLines)) {
kvn@3052 159 FLAG_SET_ERGO(intx, AllocateInstancePrefetchLines, AllocateInstancePrefetchLines*2);
kvn@3052 160 }
kvn@3052 161 }
kvn@1802 162 if (AllocatePrefetchStyle != 3 && FLAG_IS_DEFAULT(AllocatePrefetchDistance)) {
kvn@1802 163 // Use different prefetch distance without BIS
kvn@1802 164 FLAG_SET_DEFAULT(AllocatePrefetchDistance, 256);
kvn@1802 165 }
kvn@3052 166 if (AllocatePrefetchInstr == 1) {
kvn@3052 167 // Need a space at the end of TLAB for BIS since it
kvn@3052 168 // will fault when accessing memory outside of heap.
kvn@3052 169
kvn@3052 170 // +1 for rounding up to next cache line, +1 to be safe
kvn@3052 171 int lines = AllocatePrefetchLines + 2;
kvn@3052 172 int step_size = AllocatePrefetchStepSize;
kvn@3052 173 int distance = AllocatePrefetchDistance;
kvn@3052 174 _reserve_for_allocation_prefetch = (distance + step_size*lines)/(int)HeapWordSize;
kvn@3052 175 }
duke@435 176 }
duke@435 177 #endif
duke@435 178 }
duke@435 179
twisti@1078 180 // Use hardware population count instruction if available.
twisti@1078 181 if (has_hardware_popc()) {
twisti@1078 182 if (FLAG_IS_DEFAULT(UsePopCountInstruction)) {
kvn@1110 183 FLAG_SET_DEFAULT(UsePopCountInstruction, true);
twisti@1078 184 }
kvn@3037 185 } else if (UsePopCountInstruction) {
kvn@3037 186 warning("POPC instruction is not available on this CPU");
kvn@3037 187 FLAG_SET_DEFAULT(UsePopCountInstruction, false);
kvn@3037 188 }
kvn@3037 189
kvn@3037 190 // T4 and newer Sparc cpus have new compare and branch instruction.
kvn@3037 191 if (has_cbcond()) {
kvn@3037 192 if (FLAG_IS_DEFAULT(UseCBCond)) {
kvn@3037 193 FLAG_SET_DEFAULT(UseCBCond, true);
kvn@3037 194 }
kvn@3037 195 } else if (UseCBCond) {
kvn@3037 196 warning("CBCOND instruction is not available on this CPU");
kvn@3037 197 FLAG_SET_DEFAULT(UseCBCond, false);
twisti@1078 198 }
twisti@1078 199
kvn@3092 200 assert(BlockZeroingLowLimit > 0, "invalid value");
iveresov@7135 201 if (has_block_zeroing() && cache_line_size > 0) {
kvn@3092 202 if (FLAG_IS_DEFAULT(UseBlockZeroing)) {
kvn@3092 203 FLAG_SET_DEFAULT(UseBlockZeroing, true);
kvn@3092 204 }
kvn@3092 205 } else if (UseBlockZeroing) {
kvn@3092 206 warning("BIS zeroing instructions are not available on this CPU");
kvn@3092 207 FLAG_SET_DEFAULT(UseBlockZeroing, false);
kvn@3092 208 }
kvn@3092 209
kvn@3103 210 assert(BlockCopyLowLimit > 0, "invalid value");
iveresov@7135 211 if (has_block_zeroing() && cache_line_size > 0) { // has_blk_init() && is_T4(): core's local L2 cache
kvn@3103 212 if (FLAG_IS_DEFAULT(UseBlockCopy)) {
kvn@3103 213 FLAG_SET_DEFAULT(UseBlockCopy, true);
kvn@3103 214 }
kvn@3103 215 } else if (UseBlockCopy) {
kvn@3103 216 warning("BIS instructions are not available or expensive on this CPU");
kvn@3103 217 FLAG_SET_DEFAULT(UseBlockCopy, false);
kvn@3103 218 }
kvn@3103 219
never@2085 220 #ifdef COMPILER2
kvn@3037 221 // T4 and newer Sparc cpus have fast RDPC.
kvn@3037 222 if (has_fast_rdpc() && FLAG_IS_DEFAULT(UseRDPCForConstantTableBase)) {
twisti@3249 223 FLAG_SET_DEFAULT(UseRDPCForConstantTableBase, true);
kvn@3037 224 }
kvn@3037 225
never@2085 226 // Currently not supported anywhere.
never@2085 227 FLAG_SET_DEFAULT(UseFPUForSpilling, false);
kvn@3049 228
kvn@3882 229 MaxVectorSize = 8;
kvn@3882 230
kvn@3049 231 assert((InteriorEntryAlignment % relocInfo::addr_unit()) == 0, "alignment is not a multiple of NOP size");
never@2085 232 #endif
never@2085 233
kvn@3049 234 assert((CodeEntryAlignment % relocInfo::addr_unit()) == 0, "alignment is not a multiple of NOP size");
kvn@3049 235 assert((OptoLoopAlignment % relocInfo::addr_unit()) == 0, "alignment is not a multiple of NOP size");
kvn@3049 236
duke@435 237 char buf[512];
kvn@7027 238 jio_snprintf(buf, sizeof(buf), "%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s",
kvn@3037 239 (has_v9() ? ", v9" : (has_v8() ? ", v8" : "")),
twisti@1078 240 (has_hardware_popc() ? ", popc" : ""),
kvn@3037 241 (has_vis1() ? ", vis1" : ""),
kvn@3037 242 (has_vis2() ? ", vis2" : ""),
kvn@3037 243 (has_vis3() ? ", vis3" : ""),
kvn@3037 244 (has_blk_init() ? ", blk_init" : ""),
kvn@3037 245 (has_cbcond() ? ", cbcond" : ""),
kvn@6312 246 (has_aes() ? ", aes" : ""),
kvn@7027 247 (has_sha1() ? ", sha1" : ""),
kvn@7027 248 (has_sha256() ? ", sha256" : ""),
kvn@7027 249 (has_sha512() ? ", sha512" : ""),
kvn@3037 250 (is_ultra3() ? ", ultra3" : ""),
kvn@3037 251 (is_sun4v() ? ", sun4v" : ""),
kvn@3037 252 (is_niagara_plus() ? ", niagara_plus" : (is_niagara() ? ", niagara" : "")),
kvn@3037 253 (is_sparc64() ? ", sparc64" : ""),
twisti@1076 254 (!has_hardware_mul32() ? ", no-mul32" : ""),
twisti@1076 255 (!has_hardware_div32() ? ", no-div32" : ""),
duke@435 256 (!has_hardware_fsmuld() ? ", no-fsmuld" : ""));
duke@435 257
duke@435 258 // buf is started with ", " or is empty
duke@435 259 _features_str = strdup(strlen(buf) > 2 ? buf + 2 : buf);
duke@435 260
kvn@3001 261 // UseVIS is set to the smallest of what hardware supports and what
kvn@3001 262 // the command line requires. I.e., you cannot set UseVIS to 3 on
kvn@3001 263 // older UltraSparc which do not support it.
kvn@3001 264 if (UseVIS > 3) UseVIS=3;
kvn@3001 265 if (UseVIS < 0) UseVIS=0;
kvn@3001 266 if (!has_vis3()) // Drop to 2 if no VIS3 support
kvn@3001 267 UseVIS = MIN2((intx)2,UseVIS);
kvn@3001 268 if (!has_vis2()) // Drop to 1 if no VIS2 support
kvn@3001 269 UseVIS = MIN2((intx)1,UseVIS);
kvn@3001 270 if (!has_vis1()) // Drop to 0 if no VIS1 support
kvn@3001 271 UseVIS = 0;
kvn@3001 272
kvn@6653 273 // SPARC T4 and above should have support for AES instructions
kvn@6312 274 if (has_aes()) {
kvn@6653 275 if (UseVIS > 2) { // AES intrinsics use MOVxTOd/MOVdTOx which are VIS3
kvn@6312 276 if (FLAG_IS_DEFAULT(UseAES)) {
kvn@6312 277 FLAG_SET_DEFAULT(UseAES, true);
kvn@6312 278 }
kvn@6312 279 if (FLAG_IS_DEFAULT(UseAESIntrinsics)) {
kvn@6312 280 FLAG_SET_DEFAULT(UseAESIntrinsics, true);
kvn@6312 281 }
kvn@6312 282 // we disable both the AES flags if either of them is disabled on the command line
kvn@6312 283 if (!UseAES || !UseAESIntrinsics) {
kvn@6312 284 FLAG_SET_DEFAULT(UseAES, false);
kvn@6312 285 FLAG_SET_DEFAULT(UseAESIntrinsics, false);
kvn@6312 286 }
kvn@6312 287 } else {
kvn@6312 288 if (UseAES || UseAESIntrinsics) {
kvn@6653 289 warning("SPARC AES intrinsics require VIS3 instruction support. Intrinsics will be disabled.");
kvn@6312 290 if (UseAES) {
kvn@6312 291 FLAG_SET_DEFAULT(UseAES, false);
kvn@6312 292 }
kvn@6312 293 if (UseAESIntrinsics) {
kvn@6312 294 FLAG_SET_DEFAULT(UseAESIntrinsics, false);
kvn@6312 295 }
kvn@6312 296 }
kvn@6312 297 }
kvn@6312 298 } else if (UseAES || UseAESIntrinsics) {
kvn@6312 299 warning("AES instructions are not available on this CPU");
kvn@6312 300 if (UseAES) {
kvn@6312 301 FLAG_SET_DEFAULT(UseAES, false);
kvn@6312 302 }
kvn@6312 303 if (UseAESIntrinsics) {
kvn@6312 304 FLAG_SET_DEFAULT(UseAESIntrinsics, false);
kvn@6312 305 }
kvn@6312 306 }
kvn@6312 307
kvn@7027 308 // SHA1, SHA256, and SHA512 instructions were added to SPARC T-series at different times
kvn@7027 309 if (has_sha1() || has_sha256() || has_sha512()) {
kvn@7027 310 if (UseVIS > 0) { // SHA intrinsics use VIS1 instructions
kvn@7027 311 if (FLAG_IS_DEFAULT(UseSHA)) {
kvn@7027 312 FLAG_SET_DEFAULT(UseSHA, true);
kvn@7027 313 }
kvn@7027 314 } else {
kvn@7027 315 if (UseSHA) {
kvn@7027 316 warning("SPARC SHA intrinsics require VIS1 instruction support. Intrinsics will be disabled.");
kvn@7027 317 FLAG_SET_DEFAULT(UseSHA, false);
kvn@7027 318 }
kvn@7027 319 }
kvn@7027 320 } else if (UseSHA) {
kvn@7027 321 warning("SHA instructions are not available on this CPU");
kvn@7027 322 FLAG_SET_DEFAULT(UseSHA, false);
kvn@7027 323 }
kvn@7027 324
kvn@7027 325 if (!UseSHA) {
kvn@7027 326 FLAG_SET_DEFAULT(UseSHA1Intrinsics, false);
kvn@7027 327 FLAG_SET_DEFAULT(UseSHA256Intrinsics, false);
kvn@7027 328 FLAG_SET_DEFAULT(UseSHA512Intrinsics, false);
kvn@7027 329 } else {
kvn@7027 330 if (has_sha1()) {
kvn@7027 331 if (FLAG_IS_DEFAULT(UseSHA1Intrinsics)) {
kvn@7027 332 FLAG_SET_DEFAULT(UseSHA1Intrinsics, true);
kvn@7027 333 }
kvn@7027 334 } else if (UseSHA1Intrinsics) {
kvn@7027 335 warning("SHA1 instruction is not available on this CPU.");
kvn@7027 336 FLAG_SET_DEFAULT(UseSHA1Intrinsics, false);
kvn@7027 337 }
kvn@7027 338 if (has_sha256()) {
kvn@7027 339 if (FLAG_IS_DEFAULT(UseSHA256Intrinsics)) {
kvn@7027 340 FLAG_SET_DEFAULT(UseSHA256Intrinsics, true);
kvn@7027 341 }
kvn@7027 342 } else if (UseSHA256Intrinsics) {
kvn@7027 343 warning("SHA256 instruction (for SHA-224 and SHA-256) is not available on this CPU.");
kvn@7027 344 FLAG_SET_DEFAULT(UseSHA256Intrinsics, false);
kvn@7027 345 }
kvn@7027 346
kvn@7027 347 if (has_sha512()) {
kvn@7027 348 if (FLAG_IS_DEFAULT(UseSHA512Intrinsics)) {
kvn@7027 349 FLAG_SET_DEFAULT(UseSHA512Intrinsics, true);
kvn@7027 350 }
kvn@7027 351 } else if (UseSHA512Intrinsics) {
kvn@7027 352 warning("SHA512 instruction (for SHA-384 and SHA-512) is not available on this CPU.");
kvn@7027 353 FLAG_SET_DEFAULT(UseSHA512Intrinsics, false);
kvn@7027 354 }
kvn@7027 355 if (!(UseSHA1Intrinsics || UseSHA256Intrinsics || UseSHA512Intrinsics)) {
kvn@7027 356 FLAG_SET_DEFAULT(UseSHA, false);
kvn@7027 357 }
kvn@7027 358 }
kvn@7027 359
jwilhelm@4430 360 if (FLAG_IS_DEFAULT(ContendedPaddingWidth) &&
jwilhelm@4430 361 (cache_line_size > ContendedPaddingWidth))
jwilhelm@4430 362 ContendedPaddingWidth = cache_line_size;
jwilhelm@4430 363
duke@435 364 #ifndef PRODUCT
duke@435 365 if (PrintMiscellaneous && Verbose) {
iveresov@7767 366 tty->print_cr("L2 data cache line size: %u", L2_data_cache_line_size());
kvn@3052 367 tty->print("Allocation");
duke@435 368 if (AllocatePrefetchStyle <= 0) {
kvn@3052 369 tty->print_cr(": no prefetching");
duke@435 370 } else {
kvn@3052 371 tty->print(" prefetching: ");
kvn@3052 372 if (AllocatePrefetchInstr == 0) {
kvn@3052 373 tty->print("PREFETCH");
kvn@3052 374 } else if (AllocatePrefetchInstr == 1) {
kvn@3052 375 tty->print("BIS");
kvn@3052 376 }
duke@435 377 if (AllocatePrefetchLines > 1) {
drchase@6680 378 tty->print_cr(" at distance %d, %d lines of %d bytes", (int) AllocatePrefetchDistance, (int) AllocatePrefetchLines, (int) AllocatePrefetchStepSize);
duke@435 379 } else {
drchase@6680 380 tty->print_cr(" at distance %d, one line of %d bytes", (int) AllocatePrefetchDistance, (int) AllocatePrefetchStepSize);
duke@435 381 }
duke@435 382 }
duke@435 383 if (PrefetchCopyIntervalInBytes > 0) {
drchase@6680 384 tty->print_cr("PrefetchCopyIntervalInBytes %d", (int) PrefetchCopyIntervalInBytes);
duke@435 385 }
duke@435 386 if (PrefetchScanIntervalInBytes > 0) {
drchase@6680 387 tty->print_cr("PrefetchScanIntervalInBytes %d", (int) PrefetchScanIntervalInBytes);
duke@435 388 }
duke@435 389 if (PrefetchFieldsAhead > 0) {
drchase@6680 390 tty->print_cr("PrefetchFieldsAhead %d", (int) PrefetchFieldsAhead);
duke@435 391 }
jwilhelm@4430 392 if (ContendedPaddingWidth > 0) {
drchase@6680 393 tty->print_cr("ContendedPaddingWidth %d", (int) ContendedPaddingWidth);
jwilhelm@4430 394 }
duke@435 395 }
duke@435 396 #endif // PRODUCT
duke@435 397 }
duke@435 398
duke@435 399 void VM_Version::print_features() {
duke@435 400 tty->print_cr("Version:%s", cpu_features());
duke@435 401 }
duke@435 402
duke@435 403 int VM_Version::determine_features() {
duke@435 404 if (UseV8InstrsOnly) {
duke@435 405 NOT_PRODUCT(if (PrintMiscellaneous && Verbose) tty->print_cr("Version is Forced-V8");)
duke@435 406 return generic_v8_m;
duke@435 407 }
duke@435 408
duke@435 409 int features = platform_features(unknown_m); // platform_features() is os_arch specific
duke@435 410
duke@435 411 if (features == unknown_m) {
duke@435 412 features = generic_v9_m;
duke@435 413 warning("Cannot recognize SPARC version. Default to V9");
duke@435 414 }
duke@435 415
kvn@2403 416 assert(is_T_family(features) == is_niagara(features), "Niagara should be T series");
kvn@2403 417 if (UseNiagaraInstrs) { // Force code generation for Niagara
kvn@2403 418 if (is_T_family(features)) {
duke@435 419 // Happy to accomodate...
duke@435 420 } else {
duke@435 421 NOT_PRODUCT(if (PrintMiscellaneous && Verbose) tty->print_cr("Version is Forced-Niagara");)
kvn@2403 422 features |= T_family_m;
duke@435 423 }
duke@435 424 } else {
kvn@2403 425 if (is_T_family(features) && !FLAG_IS_DEFAULT(UseNiagaraInstrs)) {
duke@435 426 NOT_PRODUCT(if (PrintMiscellaneous && Verbose) tty->print_cr("Version is Forced-Not-Niagara");)
kvn@2403 427 features &= ~(T_family_m | T1_model_m);
duke@435 428 } else {
duke@435 429 // Happy to accomodate...
duke@435 430 }
duke@435 431 }
duke@435 432
duke@435 433 return features;
duke@435 434 }
duke@435 435
duke@435 436 static int saved_features = 0;
duke@435 437
duke@435 438 void VM_Version::allow_all() {
duke@435 439 saved_features = _features;
duke@435 440 _features = all_features_m;
duke@435 441 }
duke@435 442
duke@435 443 void VM_Version::revert() {
duke@435 444 _features = saved_features;
duke@435 445 }
jmasa@445 446
jmasa@445 447 unsigned int VM_Version::calc_parallel_worker_threads() {
jmasa@445 448 unsigned int result;
twisti@4108 449 if (is_M_series()) {
twisti@4108 450 // for now, use same gc thread calculation for M-series as for niagara-plus
twisti@4108 451 // in future, we may want to tweak parameters for nof_parallel_worker_thread
twisti@4108 452 result = nof_parallel_worker_threads(5, 16, 8);
twisti@4108 453 } else if (is_niagara_plus()) {
jmasa@445 454 result = nof_parallel_worker_threads(5, 16, 8);
jmasa@445 455 } else {
jmasa@445 456 result = nof_parallel_worker_threads(5, 8, 8);
jmasa@445 457 }
jmasa@445 458 return result;
jmasa@445 459 }

mercurial