src/share/vm/opto/matcher.cpp

Wed, 07 Sep 2011 09:35:52 +0200

author
roland
date
Wed, 07 Sep 2011 09:35:52 +0200
changeset 3109
c2d3caa64b3e
parent 3105
c26de9aef2ed
child 3260
670a74b863fc
permissions
-rw-r--r--

7086394: c2/arm: enable UseFPUForSpilling
Summary: ARM has instructions to move data directly between the fpu and integer registers.
Reviewed-by: kvn, never

duke@435 1 /*
trims@2708 2 * Copyright (c) 1997, 2011, Oracle and/or its affiliates. All rights reserved.
duke@435 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
duke@435 4 *
duke@435 5 * This code is free software; you can redistribute it and/or modify it
duke@435 6 * under the terms of the GNU General Public License version 2 only, as
duke@435 7 * published by the Free Software Foundation.
duke@435 8 *
duke@435 9 * This code is distributed in the hope that it will be useful, but WITHOUT
duke@435 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
duke@435 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
duke@435 12 * version 2 for more details (a copy is included in the LICENSE file that
duke@435 13 * accompanied this code).
duke@435 14 *
duke@435 15 * You should have received a copy of the GNU General Public License version
duke@435 16 * 2 along with this work; if not, write to the Free Software Foundation,
duke@435 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
duke@435 18 *
trims@1907 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
trims@1907 20 * or visit www.oracle.com if you need additional information or have any
trims@1907 21 * questions.
duke@435 22 *
duke@435 23 */
duke@435 24
stefank@2314 25 #include "precompiled.hpp"
stefank@2314 26 #include "memory/allocation.inline.hpp"
stefank@2314 27 #include "opto/addnode.hpp"
stefank@2314 28 #include "opto/callnode.hpp"
stefank@2314 29 #include "opto/connode.hpp"
stefank@2314 30 #include "opto/idealGraphPrinter.hpp"
stefank@2314 31 #include "opto/matcher.hpp"
stefank@2314 32 #include "opto/memnode.hpp"
stefank@2314 33 #include "opto/opcodes.hpp"
stefank@2314 34 #include "opto/regmask.hpp"
stefank@2314 35 #include "opto/rootnode.hpp"
stefank@2314 36 #include "opto/runtime.hpp"
stefank@2314 37 #include "opto/type.hpp"
stefank@2314 38 #include "runtime/atomic.hpp"
stefank@2314 39 #include "runtime/os.hpp"
stefank@2314 40 #ifdef TARGET_ARCH_MODEL_x86_32
stefank@2314 41 # include "adfiles/ad_x86_32.hpp"
stefank@2314 42 #endif
stefank@2314 43 #ifdef TARGET_ARCH_MODEL_x86_64
stefank@2314 44 # include "adfiles/ad_x86_64.hpp"
stefank@2314 45 #endif
stefank@2314 46 #ifdef TARGET_ARCH_MODEL_sparc
stefank@2314 47 # include "adfiles/ad_sparc.hpp"
stefank@2314 48 #endif
stefank@2314 49 #ifdef TARGET_ARCH_MODEL_zero
stefank@2314 50 # include "adfiles/ad_zero.hpp"
stefank@2314 51 #endif
roland@2683 52 #ifdef TARGET_ARCH_MODEL_arm
roland@2683 53 # include "adfiles/ad_arm.hpp"
roland@2683 54 #endif
jcoomes@2993 55 #ifdef TARGET_ARCH_MODEL_ppc
jcoomes@2993 56 # include "adfiles/ad_ppc.hpp"
jcoomes@2993 57 #endif
duke@435 58
duke@435 59 OptoReg::Name OptoReg::c_frame_pointer;
duke@435 60
duke@435 61
duke@435 62
duke@435 63 const int Matcher::base2reg[Type::lastype] = {
coleenp@548 64 Node::NotAMachineReg,0,0, Op_RegI, Op_RegL, 0, Op_RegN,
duke@435 65 Node::NotAMachineReg, Node::NotAMachineReg, /* tuple, array */
duke@435 66 Op_RegP, Op_RegP, Op_RegP, Op_RegP, Op_RegP, Op_RegP, /* the pointers */
duke@435 67 0, 0/*abio*/,
duke@435 68 Op_RegP /* Return address */, 0, /* the memories */
duke@435 69 Op_RegF, Op_RegF, Op_RegF, Op_RegD, Op_RegD, Op_RegD,
duke@435 70 0 /*bottom*/
duke@435 71 };
duke@435 72
duke@435 73 const RegMask *Matcher::idealreg2regmask[_last_machine_leaf];
duke@435 74 RegMask Matcher::mreg2regmask[_last_Mach_Reg];
duke@435 75 RegMask Matcher::STACK_ONLY_mask;
duke@435 76 RegMask Matcher::c_frame_ptr_mask;
duke@435 77 const uint Matcher::_begin_rematerialize = _BEGIN_REMATERIALIZE;
duke@435 78 const uint Matcher::_end_rematerialize = _END_REMATERIALIZE;
duke@435 79
duke@435 80 //---------------------------Matcher-------------------------------------------
duke@435 81 Matcher::Matcher( Node_List &proj_list ) :
duke@435 82 PhaseTransform( Phase::Ins_Select ),
duke@435 83 #ifdef ASSERT
duke@435 84 _old2new_map(C->comp_arena()),
never@657 85 _new2old_map(C->comp_arena()),
duke@435 86 #endif
kvn@603 87 _shared_nodes(C->comp_arena()),
duke@435 88 _reduceOp(reduceOp), _leftOp(leftOp), _rightOp(rightOp),
duke@435 89 _swallowed(swallowed),
duke@435 90 _begin_inst_chain_rule(_BEGIN_INST_CHAIN_RULE),
duke@435 91 _end_inst_chain_rule(_END_INST_CHAIN_RULE),
duke@435 92 _must_clone(must_clone), _proj_list(proj_list),
duke@435 93 _register_save_policy(register_save_policy),
duke@435 94 _c_reg_save_policy(c_reg_save_policy),
duke@435 95 _register_save_type(register_save_type),
duke@435 96 _ruleName(ruleName),
duke@435 97 _allocation_started(false),
duke@435 98 _states_arena(Chunk::medium_size),
duke@435 99 _visited(&_states_arena),
duke@435 100 _shared(&_states_arena),
duke@435 101 _dontcare(&_states_arena) {
duke@435 102 C->set_matcher(this);
duke@435 103
twisti@1572 104 idealreg2spillmask [Op_RegI] = NULL;
twisti@1572 105 idealreg2spillmask [Op_RegN] = NULL;
twisti@1572 106 idealreg2spillmask [Op_RegL] = NULL;
twisti@1572 107 idealreg2spillmask [Op_RegF] = NULL;
twisti@1572 108 idealreg2spillmask [Op_RegD] = NULL;
twisti@1572 109 idealreg2spillmask [Op_RegP] = NULL;
duke@435 110
twisti@1572 111 idealreg2debugmask [Op_RegI] = NULL;
twisti@1572 112 idealreg2debugmask [Op_RegN] = NULL;
twisti@1572 113 idealreg2debugmask [Op_RegL] = NULL;
twisti@1572 114 idealreg2debugmask [Op_RegF] = NULL;
twisti@1572 115 idealreg2debugmask [Op_RegD] = NULL;
twisti@1572 116 idealreg2debugmask [Op_RegP] = NULL;
twisti@1572 117
twisti@1572 118 idealreg2mhdebugmask[Op_RegI] = NULL;
twisti@1572 119 idealreg2mhdebugmask[Op_RegN] = NULL;
twisti@1572 120 idealreg2mhdebugmask[Op_RegL] = NULL;
twisti@1572 121 idealreg2mhdebugmask[Op_RegF] = NULL;
twisti@1572 122 idealreg2mhdebugmask[Op_RegD] = NULL;
twisti@1572 123 idealreg2mhdebugmask[Op_RegP] = NULL;
twisti@1572 124
kvn@651 125 debug_only(_mem_node = NULL;) // Ideal memory node consumed by mach node
duke@435 126 }
duke@435 127
duke@435 128 //------------------------------warp_incoming_stk_arg------------------------
duke@435 129 // This warps a VMReg into an OptoReg::Name
duke@435 130 OptoReg::Name Matcher::warp_incoming_stk_arg( VMReg reg ) {
duke@435 131 OptoReg::Name warped;
duke@435 132 if( reg->is_stack() ) { // Stack slot argument?
duke@435 133 warped = OptoReg::add(_old_SP, reg->reg2stack() );
duke@435 134 warped = OptoReg::add(warped, C->out_preserve_stack_slots());
duke@435 135 if( warped >= _in_arg_limit )
duke@435 136 _in_arg_limit = OptoReg::add(warped, 1); // Bump max stack slot seen
duke@435 137 if (!RegMask::can_represent(warped)) {
duke@435 138 // the compiler cannot represent this method's calling sequence
duke@435 139 C->record_method_not_compilable_all_tiers("unsupported incoming calling sequence");
duke@435 140 return OptoReg::Bad;
duke@435 141 }
duke@435 142 return warped;
duke@435 143 }
duke@435 144 return OptoReg::as_OptoReg(reg);
duke@435 145 }
duke@435 146
duke@435 147 //---------------------------compute_old_SP------------------------------------
duke@435 148 OptoReg::Name Compile::compute_old_SP() {
duke@435 149 int fixed = fixed_slots();
duke@435 150 int preserve = in_preserve_stack_slots();
duke@435 151 return OptoReg::stack2reg(round_to(fixed + preserve, Matcher::stack_alignment_in_slots()));
duke@435 152 }
duke@435 153
duke@435 154
duke@435 155
duke@435 156 #ifdef ASSERT
duke@435 157 void Matcher::verify_new_nodes_only(Node* xroot) {
duke@435 158 // Make sure that the new graph only references new nodes
duke@435 159 ResourceMark rm;
duke@435 160 Unique_Node_List worklist;
duke@435 161 VectorSet visited(Thread::current()->resource_area());
duke@435 162 worklist.push(xroot);
duke@435 163 while (worklist.size() > 0) {
duke@435 164 Node* n = worklist.pop();
duke@435 165 visited <<= n->_idx;
duke@435 166 assert(C->node_arena()->contains(n), "dead node");
duke@435 167 for (uint j = 0; j < n->req(); j++) {
duke@435 168 Node* in = n->in(j);
duke@435 169 if (in != NULL) {
duke@435 170 assert(C->node_arena()->contains(in), "dead node");
duke@435 171 if (!visited.test(in->_idx)) {
duke@435 172 worklist.push(in);
duke@435 173 }
duke@435 174 }
duke@435 175 }
duke@435 176 }
duke@435 177 }
duke@435 178 #endif
duke@435 179
duke@435 180
duke@435 181 //---------------------------match---------------------------------------------
duke@435 182 void Matcher::match( ) {
kvn@1258 183 if( MaxLabelRootDepth < 100 ) { // Too small?
kvn@1258 184 assert(false, "invalid MaxLabelRootDepth, increase it to 100 minimum");
kvn@1258 185 MaxLabelRootDepth = 100;
kvn@1258 186 }
duke@435 187 // One-time initialization of some register masks.
duke@435 188 init_spill_mask( C->root()->in(1) );
duke@435 189 _return_addr_mask = return_addr();
duke@435 190 #ifdef _LP64
duke@435 191 // Pointers take 2 slots in 64-bit land
duke@435 192 _return_addr_mask.Insert(OptoReg::add(return_addr(),1));
duke@435 193 #endif
duke@435 194
duke@435 195 // Map a Java-signature return type into return register-value
duke@435 196 // machine registers for 0, 1 and 2 returned values.
duke@435 197 const TypeTuple *range = C->tf()->range();
duke@435 198 if( range->cnt() > TypeFunc::Parms ) { // If not a void function
duke@435 199 // Get ideal-register return type
duke@435 200 int ireg = base2reg[range->field_at(TypeFunc::Parms)->base()];
duke@435 201 // Get machine return register
duke@435 202 uint sop = C->start()->Opcode();
duke@435 203 OptoRegPair regs = return_value(ireg, false);
duke@435 204
duke@435 205 // And mask for same
duke@435 206 _return_value_mask = RegMask(regs.first());
duke@435 207 if( OptoReg::is_valid(regs.second()) )
duke@435 208 _return_value_mask.Insert(regs.second());
duke@435 209 }
duke@435 210
duke@435 211 // ---------------
duke@435 212 // Frame Layout
duke@435 213
duke@435 214 // Need the method signature to determine the incoming argument types,
duke@435 215 // because the types determine which registers the incoming arguments are
duke@435 216 // in, and this affects the matched code.
duke@435 217 const TypeTuple *domain = C->tf()->domain();
duke@435 218 uint argcnt = domain->cnt() - TypeFunc::Parms;
duke@435 219 BasicType *sig_bt = NEW_RESOURCE_ARRAY( BasicType, argcnt );
duke@435 220 VMRegPair *vm_parm_regs = NEW_RESOURCE_ARRAY( VMRegPair, argcnt );
duke@435 221 _parm_regs = NEW_RESOURCE_ARRAY( OptoRegPair, argcnt );
duke@435 222 _calling_convention_mask = NEW_RESOURCE_ARRAY( RegMask, argcnt );
duke@435 223 uint i;
duke@435 224 for( i = 0; i<argcnt; i++ ) {
duke@435 225 sig_bt[i] = domain->field_at(i+TypeFunc::Parms)->basic_type();
duke@435 226 }
duke@435 227
duke@435 228 // Pass array of ideal registers and length to USER code (from the AD file)
duke@435 229 // that will convert this to an array of register numbers.
duke@435 230 const StartNode *start = C->start();
duke@435 231 start->calling_convention( sig_bt, vm_parm_regs, argcnt );
duke@435 232 #ifdef ASSERT
duke@435 233 // Sanity check users' calling convention. Real handy while trying to
duke@435 234 // get the initial port correct.
duke@435 235 { for (uint i = 0; i<argcnt; i++) {
duke@435 236 if( !vm_parm_regs[i].first()->is_valid() && !vm_parm_regs[i].second()->is_valid() ) {
duke@435 237 assert(domain->field_at(i+TypeFunc::Parms)==Type::HALF, "only allowed on halve" );
duke@435 238 _parm_regs[i].set_bad();
duke@435 239 continue;
duke@435 240 }
duke@435 241 VMReg parm_reg = vm_parm_regs[i].first();
duke@435 242 assert(parm_reg->is_valid(), "invalid arg?");
duke@435 243 if (parm_reg->is_reg()) {
duke@435 244 OptoReg::Name opto_parm_reg = OptoReg::as_OptoReg(parm_reg);
duke@435 245 assert(can_be_java_arg(opto_parm_reg) ||
duke@435 246 C->stub_function() == CAST_FROM_FN_PTR(address, OptoRuntime::rethrow_C) ||
duke@435 247 opto_parm_reg == inline_cache_reg(),
duke@435 248 "parameters in register must be preserved by runtime stubs");
duke@435 249 }
duke@435 250 for (uint j = 0; j < i; j++) {
duke@435 251 assert(parm_reg != vm_parm_regs[j].first(),
duke@435 252 "calling conv. must produce distinct regs");
duke@435 253 }
duke@435 254 }
duke@435 255 }
duke@435 256 #endif
duke@435 257
duke@435 258 // Do some initial frame layout.
duke@435 259
duke@435 260 // Compute the old incoming SP (may be called FP) as
duke@435 261 // OptoReg::stack0() + locks + in_preserve_stack_slots + pad2.
duke@435 262 _old_SP = C->compute_old_SP();
duke@435 263 assert( is_even(_old_SP), "must be even" );
duke@435 264
duke@435 265 // Compute highest incoming stack argument as
duke@435 266 // _old_SP + out_preserve_stack_slots + incoming argument size.
duke@435 267 _in_arg_limit = OptoReg::add(_old_SP, C->out_preserve_stack_slots());
duke@435 268 assert( is_even(_in_arg_limit), "out_preserve must be even" );
duke@435 269 for( i = 0; i < argcnt; i++ ) {
duke@435 270 // Permit args to have no register
duke@435 271 _calling_convention_mask[i].Clear();
duke@435 272 if( !vm_parm_regs[i].first()->is_valid() && !vm_parm_regs[i].second()->is_valid() ) {
duke@435 273 continue;
duke@435 274 }
duke@435 275 // calling_convention returns stack arguments as a count of
duke@435 276 // slots beyond OptoReg::stack0()/VMRegImpl::stack0. We need to convert this to
duke@435 277 // the allocators point of view, taking into account all the
duke@435 278 // preserve area, locks & pad2.
duke@435 279
duke@435 280 OptoReg::Name reg1 = warp_incoming_stk_arg(vm_parm_regs[i].first());
duke@435 281 if( OptoReg::is_valid(reg1))
duke@435 282 _calling_convention_mask[i].Insert(reg1);
duke@435 283
duke@435 284 OptoReg::Name reg2 = warp_incoming_stk_arg(vm_parm_regs[i].second());
duke@435 285 if( OptoReg::is_valid(reg2))
duke@435 286 _calling_convention_mask[i].Insert(reg2);
duke@435 287
duke@435 288 // Saved biased stack-slot register number
duke@435 289 _parm_regs[i].set_pair(reg2, reg1);
duke@435 290 }
duke@435 291
duke@435 292 // Finally, make sure the incoming arguments take up an even number of
duke@435 293 // words, in case the arguments or locals need to contain doubleword stack
duke@435 294 // slots. The rest of the system assumes that stack slot pairs (in
duke@435 295 // particular, in the spill area) which look aligned will in fact be
duke@435 296 // aligned relative to the stack pointer in the target machine. Double
duke@435 297 // stack slots will always be allocated aligned.
duke@435 298 _new_SP = OptoReg::Name(round_to(_in_arg_limit, RegMask::SlotsPerLong));
duke@435 299
duke@435 300 // Compute highest outgoing stack argument as
duke@435 301 // _new_SP + out_preserve_stack_slots + max(outgoing argument size).
duke@435 302 _out_arg_limit = OptoReg::add(_new_SP, C->out_preserve_stack_slots());
duke@435 303 assert( is_even(_out_arg_limit), "out_preserve must be even" );
duke@435 304
duke@435 305 if (!RegMask::can_represent(OptoReg::add(_out_arg_limit,-1))) {
duke@435 306 // the compiler cannot represent this method's calling sequence
duke@435 307 C->record_method_not_compilable("must be able to represent all call arguments in reg mask");
duke@435 308 }
duke@435 309
duke@435 310 if (C->failing()) return; // bailed out on incoming arg failure
duke@435 311
duke@435 312 // ---------------
duke@435 313 // Collect roots of matcher trees. Every node for which
duke@435 314 // _shared[_idx] is cleared is guaranteed to not be shared, and thus
duke@435 315 // can be a valid interior of some tree.
duke@435 316 find_shared( C->root() );
duke@435 317 find_shared( C->top() );
duke@435 318
never@802 319 C->print_method("Before Matching");
duke@435 320
kvn@1164 321 // Create new ideal node ConP #NULL even if it does exist in old space
kvn@1164 322 // to avoid false sharing if the corresponding mach node is not used.
kvn@1164 323 // The corresponding mach node is only used in rare cases for derived
kvn@1164 324 // pointers.
kvn@1164 325 Node* new_ideal_null = ConNode::make(C, TypePtr::NULL_PTR);
kvn@1164 326
duke@435 327 // Swap out to old-space; emptying new-space
duke@435 328 Arena *old = C->node_arena()->move_contents(C->old_arena());
duke@435 329
duke@435 330 // Save debug and profile information for nodes in old space:
duke@435 331 _old_node_note_array = C->node_note_array();
duke@435 332 if (_old_node_note_array != NULL) {
duke@435 333 C->set_node_note_array(new(C->comp_arena()) GrowableArray<Node_Notes*>
duke@435 334 (C->comp_arena(), _old_node_note_array->length(),
duke@435 335 0, NULL));
duke@435 336 }
duke@435 337
duke@435 338 // Pre-size the new_node table to avoid the need for range checks.
duke@435 339 grow_new_node_array(C->unique());
duke@435 340
duke@435 341 // Reset node counter so MachNodes start with _idx at 0
duke@435 342 int nodes = C->unique(); // save value
duke@435 343 C->set_unique(0);
duke@435 344
duke@435 345 // Recursively match trees from old space into new space.
duke@435 346 // Correct leaves of new-space Nodes; they point to old-space.
duke@435 347 _visited.Clear(); // Clear visit bits for xform call
duke@435 348 C->set_cached_top_node(xform( C->top(), nodes ));
duke@435 349 if (!C->failing()) {
duke@435 350 Node* xroot = xform( C->root(), 1 );
duke@435 351 if (xroot == NULL) {
duke@435 352 Matcher::soft_match_failure(); // recursive matching process failed
duke@435 353 C->record_method_not_compilable("instruction match failed");
duke@435 354 } else {
duke@435 355 // During matching shared constants were attached to C->root()
duke@435 356 // because xroot wasn't available yet, so transfer the uses to
duke@435 357 // the xroot.
duke@435 358 for( DUIterator_Fast jmax, j = C->root()->fast_outs(jmax); j < jmax; j++ ) {
duke@435 359 Node* n = C->root()->fast_out(j);
duke@435 360 if (C->node_arena()->contains(n)) {
duke@435 361 assert(n->in(0) == C->root(), "should be control user");
duke@435 362 n->set_req(0, xroot);
duke@435 363 --j;
duke@435 364 --jmax;
duke@435 365 }
duke@435 366 }
duke@435 367
kvn@1164 368 // Generate new mach node for ConP #NULL
kvn@1164 369 assert(new_ideal_null != NULL, "sanity");
kvn@1164 370 _mach_null = match_tree(new_ideal_null);
kvn@1164 371 // Don't set control, it will confuse GCM since there are no uses.
kvn@1164 372 // The control will be set when this node is used first time
kvn@1164 373 // in find_base_for_derived().
kvn@1164 374 assert(_mach_null != NULL, "");
kvn@1164 375
duke@435 376 C->set_root(xroot->is_Root() ? xroot->as_Root() : NULL);
kvn@1164 377
duke@435 378 #ifdef ASSERT
duke@435 379 verify_new_nodes_only(xroot);
duke@435 380 #endif
duke@435 381 }
duke@435 382 }
duke@435 383 if (C->top() == NULL || C->root() == NULL) {
duke@435 384 C->record_method_not_compilable("graph lost"); // %%% cannot happen?
duke@435 385 }
duke@435 386 if (C->failing()) {
duke@435 387 // delete old;
duke@435 388 old->destruct_contents();
duke@435 389 return;
duke@435 390 }
duke@435 391 assert( C->top(), "" );
duke@435 392 assert( C->root(), "" );
duke@435 393 validate_null_checks();
duke@435 394
duke@435 395 // Now smoke old-space
duke@435 396 NOT_DEBUG( old->destruct_contents() );
duke@435 397
duke@435 398 // ------------------------
duke@435 399 // Set up save-on-entry registers
duke@435 400 Fixup_Save_On_Entry( );
duke@435 401 }
duke@435 402
duke@435 403
duke@435 404 //------------------------------Fixup_Save_On_Entry----------------------------
duke@435 405 // The stated purpose of this routine is to take care of save-on-entry
duke@435 406 // registers. However, the overall goal of the Match phase is to convert into
duke@435 407 // machine-specific instructions which have RegMasks to guide allocation.
duke@435 408 // So what this procedure really does is put a valid RegMask on each input
duke@435 409 // to the machine-specific variations of all Return, TailCall and Halt
duke@435 410 // instructions. It also adds edgs to define the save-on-entry values (and of
duke@435 411 // course gives them a mask).
duke@435 412
duke@435 413 static RegMask *init_input_masks( uint size, RegMask &ret_adr, RegMask &fp ) {
duke@435 414 RegMask *rms = NEW_RESOURCE_ARRAY( RegMask, size );
duke@435 415 // Do all the pre-defined register masks
duke@435 416 rms[TypeFunc::Control ] = RegMask::Empty;
duke@435 417 rms[TypeFunc::I_O ] = RegMask::Empty;
duke@435 418 rms[TypeFunc::Memory ] = RegMask::Empty;
duke@435 419 rms[TypeFunc::ReturnAdr] = ret_adr;
duke@435 420 rms[TypeFunc::FramePtr ] = fp;
duke@435 421 return rms;
duke@435 422 }
duke@435 423
duke@435 424 //---------------------------init_first_stack_mask-----------------------------
duke@435 425 // Create the initial stack mask used by values spilling to the stack.
duke@435 426 // Disallow any debug info in outgoing argument areas by setting the
duke@435 427 // initial mask accordingly.
duke@435 428 void Matcher::init_first_stack_mask() {
duke@435 429
duke@435 430 // Allocate storage for spill masks as masks for the appropriate load type.
twisti@1572 431 RegMask *rms = (RegMask*)C->comp_arena()->Amalloc_D(sizeof(RegMask) * 3*6);
twisti@1572 432
twisti@1572 433 idealreg2spillmask [Op_RegN] = &rms[0];
twisti@1572 434 idealreg2spillmask [Op_RegI] = &rms[1];
twisti@1572 435 idealreg2spillmask [Op_RegL] = &rms[2];
twisti@1572 436 idealreg2spillmask [Op_RegF] = &rms[3];
twisti@1572 437 idealreg2spillmask [Op_RegD] = &rms[4];
twisti@1572 438 idealreg2spillmask [Op_RegP] = &rms[5];
twisti@1572 439
twisti@1572 440 idealreg2debugmask [Op_RegN] = &rms[6];
twisti@1572 441 idealreg2debugmask [Op_RegI] = &rms[7];
twisti@1572 442 idealreg2debugmask [Op_RegL] = &rms[8];
twisti@1572 443 idealreg2debugmask [Op_RegF] = &rms[9];
twisti@1572 444 idealreg2debugmask [Op_RegD] = &rms[10];
twisti@1572 445 idealreg2debugmask [Op_RegP] = &rms[11];
twisti@1572 446
twisti@1572 447 idealreg2mhdebugmask[Op_RegN] = &rms[12];
twisti@1572 448 idealreg2mhdebugmask[Op_RegI] = &rms[13];
twisti@1572 449 idealreg2mhdebugmask[Op_RegL] = &rms[14];
twisti@1572 450 idealreg2mhdebugmask[Op_RegF] = &rms[15];
twisti@1572 451 idealreg2mhdebugmask[Op_RegD] = &rms[16];
twisti@1572 452 idealreg2mhdebugmask[Op_RegP] = &rms[17];
duke@435 453
duke@435 454 OptoReg::Name i;
duke@435 455
duke@435 456 // At first, start with the empty mask
duke@435 457 C->FIRST_STACK_mask().Clear();
duke@435 458
duke@435 459 // Add in the incoming argument area
duke@435 460 OptoReg::Name init = OptoReg::add(_old_SP, C->out_preserve_stack_slots());
duke@435 461 for (i = init; i < _in_arg_limit; i = OptoReg::add(i,1))
duke@435 462 C->FIRST_STACK_mask().Insert(i);
duke@435 463
duke@435 464 // Add in all bits past the outgoing argument area
duke@435 465 guarantee(RegMask::can_represent(OptoReg::add(_out_arg_limit,-1)),
duke@435 466 "must be able to represent all call arguments in reg mask");
duke@435 467 init = _out_arg_limit;
duke@435 468 for (i = init; RegMask::can_represent(i); i = OptoReg::add(i,1))
duke@435 469 C->FIRST_STACK_mask().Insert(i);
duke@435 470
duke@435 471 // Finally, set the "infinite stack" bit.
duke@435 472 C->FIRST_STACK_mask().set_AllStack();
duke@435 473
duke@435 474 // Make spill masks. Registers for their class, plus FIRST_STACK_mask.
coleenp@548 475 #ifdef _LP64
coleenp@548 476 *idealreg2spillmask[Op_RegN] = *idealreg2regmask[Op_RegN];
coleenp@548 477 idealreg2spillmask[Op_RegN]->OR(C->FIRST_STACK_mask());
coleenp@548 478 #endif
duke@435 479 *idealreg2spillmask[Op_RegI] = *idealreg2regmask[Op_RegI];
duke@435 480 idealreg2spillmask[Op_RegI]->OR(C->FIRST_STACK_mask());
duke@435 481 *idealreg2spillmask[Op_RegL] = *idealreg2regmask[Op_RegL];
duke@435 482 idealreg2spillmask[Op_RegL]->OR(C->FIRST_STACK_mask());
duke@435 483 *idealreg2spillmask[Op_RegF] = *idealreg2regmask[Op_RegF];
duke@435 484 idealreg2spillmask[Op_RegF]->OR(C->FIRST_STACK_mask());
duke@435 485 *idealreg2spillmask[Op_RegD] = *idealreg2regmask[Op_RegD];
duke@435 486 idealreg2spillmask[Op_RegD]->OR(C->FIRST_STACK_mask());
duke@435 487 *idealreg2spillmask[Op_RegP] = *idealreg2regmask[Op_RegP];
duke@435 488 idealreg2spillmask[Op_RegP]->OR(C->FIRST_STACK_mask());
duke@435 489
never@2085 490 if (UseFPUForSpilling) {
never@2085 491 // This mask logic assumes that the spill operations are
never@2085 492 // symmetric and that the registers involved are the same size.
never@2085 493 // On sparc for instance we may have to use 64 bit moves will
never@2085 494 // kill 2 registers when used with F0-F31.
never@2085 495 idealreg2spillmask[Op_RegI]->OR(*idealreg2regmask[Op_RegF]);
never@2085 496 idealreg2spillmask[Op_RegF]->OR(*idealreg2regmask[Op_RegI]);
never@2085 497 #ifdef _LP64
never@2085 498 idealreg2spillmask[Op_RegN]->OR(*idealreg2regmask[Op_RegF]);
never@2085 499 idealreg2spillmask[Op_RegL]->OR(*idealreg2regmask[Op_RegD]);
never@2085 500 idealreg2spillmask[Op_RegD]->OR(*idealreg2regmask[Op_RegL]);
never@2085 501 idealreg2spillmask[Op_RegP]->OR(*idealreg2regmask[Op_RegD]);
never@2085 502 #else
never@2085 503 idealreg2spillmask[Op_RegP]->OR(*idealreg2regmask[Op_RegF]);
roland@3109 504 #ifdef ARM
roland@3109 505 // ARM has support for moving 64bit values between a pair of
roland@3109 506 // integer registers and a double register
roland@3109 507 idealreg2spillmask[Op_RegL]->OR(*idealreg2regmask[Op_RegD]);
roland@3109 508 idealreg2spillmask[Op_RegD]->OR(*idealreg2regmask[Op_RegL]);
roland@3109 509 #endif
never@2085 510 #endif
never@2085 511 }
never@2085 512
duke@435 513 // Make up debug masks. Any spill slot plus callee-save registers.
duke@435 514 // Caller-save registers are assumed to be trashable by the various
duke@435 515 // inline-cache fixup routines.
twisti@1572 516 *idealreg2debugmask [Op_RegN]= *idealreg2spillmask[Op_RegN];
twisti@1572 517 *idealreg2debugmask [Op_RegI]= *idealreg2spillmask[Op_RegI];
twisti@1572 518 *idealreg2debugmask [Op_RegL]= *idealreg2spillmask[Op_RegL];
twisti@1572 519 *idealreg2debugmask [Op_RegF]= *idealreg2spillmask[Op_RegF];
twisti@1572 520 *idealreg2debugmask [Op_RegD]= *idealreg2spillmask[Op_RegD];
twisti@1572 521 *idealreg2debugmask [Op_RegP]= *idealreg2spillmask[Op_RegP];
twisti@1572 522
twisti@1572 523 *idealreg2mhdebugmask[Op_RegN]= *idealreg2spillmask[Op_RegN];
twisti@1572 524 *idealreg2mhdebugmask[Op_RegI]= *idealreg2spillmask[Op_RegI];
twisti@1572 525 *idealreg2mhdebugmask[Op_RegL]= *idealreg2spillmask[Op_RegL];
twisti@1572 526 *idealreg2mhdebugmask[Op_RegF]= *idealreg2spillmask[Op_RegF];
twisti@1572 527 *idealreg2mhdebugmask[Op_RegD]= *idealreg2spillmask[Op_RegD];
twisti@1572 528 *idealreg2mhdebugmask[Op_RegP]= *idealreg2spillmask[Op_RegP];
duke@435 529
duke@435 530 // Prevent stub compilations from attempting to reference
duke@435 531 // callee-saved registers from debug info
duke@435 532 bool exclude_soe = !Compile::current()->is_method_compilation();
duke@435 533
duke@435 534 for( i=OptoReg::Name(0); i<OptoReg::Name(_last_Mach_Reg); i = OptoReg::add(i,1) ) {
duke@435 535 // registers the caller has to save do not work
duke@435 536 if( _register_save_policy[i] == 'C' ||
duke@435 537 _register_save_policy[i] == 'A' ||
duke@435 538 (_register_save_policy[i] == 'E' && exclude_soe) ) {
twisti@1572 539 idealreg2debugmask [Op_RegN]->Remove(i);
twisti@1572 540 idealreg2debugmask [Op_RegI]->Remove(i); // Exclude save-on-call
twisti@1572 541 idealreg2debugmask [Op_RegL]->Remove(i); // registers from debug
twisti@1572 542 idealreg2debugmask [Op_RegF]->Remove(i); // masks
twisti@1572 543 idealreg2debugmask [Op_RegD]->Remove(i);
twisti@1572 544 idealreg2debugmask [Op_RegP]->Remove(i);
twisti@1572 545
twisti@1572 546 idealreg2mhdebugmask[Op_RegN]->Remove(i);
twisti@1572 547 idealreg2mhdebugmask[Op_RegI]->Remove(i);
twisti@1572 548 idealreg2mhdebugmask[Op_RegL]->Remove(i);
twisti@1572 549 idealreg2mhdebugmask[Op_RegF]->Remove(i);
twisti@1572 550 idealreg2mhdebugmask[Op_RegD]->Remove(i);
twisti@1572 551 idealreg2mhdebugmask[Op_RegP]->Remove(i);
duke@435 552 }
duke@435 553 }
twisti@1572 554
twisti@1572 555 // Subtract the register we use to save the SP for MethodHandle
twisti@1572 556 // invokes to from the debug mask.
twisti@1572 557 const RegMask save_mask = method_handle_invoke_SP_save_mask();
twisti@1572 558 idealreg2mhdebugmask[Op_RegN]->SUBTRACT(save_mask);
twisti@1572 559 idealreg2mhdebugmask[Op_RegI]->SUBTRACT(save_mask);
twisti@1572 560 idealreg2mhdebugmask[Op_RegL]->SUBTRACT(save_mask);
twisti@1572 561 idealreg2mhdebugmask[Op_RegF]->SUBTRACT(save_mask);
twisti@1572 562 idealreg2mhdebugmask[Op_RegD]->SUBTRACT(save_mask);
twisti@1572 563 idealreg2mhdebugmask[Op_RegP]->SUBTRACT(save_mask);
duke@435 564 }
duke@435 565
duke@435 566 //---------------------------is_save_on_entry----------------------------------
duke@435 567 bool Matcher::is_save_on_entry( int reg ) {
duke@435 568 return
duke@435 569 _register_save_policy[reg] == 'E' ||
duke@435 570 _register_save_policy[reg] == 'A' || // Save-on-entry register?
duke@435 571 // Also save argument registers in the trampolining stubs
duke@435 572 (C->save_argument_registers() && is_spillable_arg(reg));
duke@435 573 }
duke@435 574
duke@435 575 //---------------------------Fixup_Save_On_Entry-------------------------------
duke@435 576 void Matcher::Fixup_Save_On_Entry( ) {
duke@435 577 init_first_stack_mask();
duke@435 578
duke@435 579 Node *root = C->root(); // Short name for root
duke@435 580 // Count number of save-on-entry registers.
duke@435 581 uint soe_cnt = number_of_saved_registers();
duke@435 582 uint i;
duke@435 583
duke@435 584 // Find the procedure Start Node
duke@435 585 StartNode *start = C->start();
duke@435 586 assert( start, "Expect a start node" );
duke@435 587
duke@435 588 // Save argument registers in the trampolining stubs
duke@435 589 if( C->save_argument_registers() )
duke@435 590 for( i = 0; i < _last_Mach_Reg; i++ )
duke@435 591 if( is_spillable_arg(i) )
duke@435 592 soe_cnt++;
duke@435 593
duke@435 594 // Input RegMask array shared by all Returns.
duke@435 595 // The type for doubles and longs has a count of 2, but
duke@435 596 // there is only 1 returned value
duke@435 597 uint ret_edge_cnt = TypeFunc::Parms + ((C->tf()->range()->cnt() == TypeFunc::Parms) ? 0 : 1);
duke@435 598 RegMask *ret_rms = init_input_masks( ret_edge_cnt + soe_cnt, _return_addr_mask, c_frame_ptr_mask );
duke@435 599 // Returns have 0 or 1 returned values depending on call signature.
duke@435 600 // Return register is specified by return_value in the AD file.
duke@435 601 if (ret_edge_cnt > TypeFunc::Parms)
duke@435 602 ret_rms[TypeFunc::Parms+0] = _return_value_mask;
duke@435 603
duke@435 604 // Input RegMask array shared by all Rethrows.
duke@435 605 uint reth_edge_cnt = TypeFunc::Parms+1;
duke@435 606 RegMask *reth_rms = init_input_masks( reth_edge_cnt + soe_cnt, _return_addr_mask, c_frame_ptr_mask );
duke@435 607 // Rethrow takes exception oop only, but in the argument 0 slot.
duke@435 608 reth_rms[TypeFunc::Parms] = mreg2regmask[find_receiver(false)];
duke@435 609 #ifdef _LP64
duke@435 610 // Need two slots for ptrs in 64-bit land
duke@435 611 reth_rms[TypeFunc::Parms].Insert(OptoReg::add(OptoReg::Name(find_receiver(false)),1));
duke@435 612 #endif
duke@435 613
duke@435 614 // Input RegMask array shared by all TailCalls
duke@435 615 uint tail_call_edge_cnt = TypeFunc::Parms+2;
duke@435 616 RegMask *tail_call_rms = init_input_masks( tail_call_edge_cnt + soe_cnt, _return_addr_mask, c_frame_ptr_mask );
duke@435 617
duke@435 618 // Input RegMask array shared by all TailJumps
duke@435 619 uint tail_jump_edge_cnt = TypeFunc::Parms+2;
duke@435 620 RegMask *tail_jump_rms = init_input_masks( tail_jump_edge_cnt + soe_cnt, _return_addr_mask, c_frame_ptr_mask );
duke@435 621
duke@435 622 // TailCalls have 2 returned values (target & moop), whose masks come
duke@435 623 // from the usual MachNode/MachOper mechanism. Find a sample
duke@435 624 // TailCall to extract these masks and put the correct masks into
duke@435 625 // the tail_call_rms array.
duke@435 626 for( i=1; i < root->req(); i++ ) {
duke@435 627 MachReturnNode *m = root->in(i)->as_MachReturn();
duke@435 628 if( m->ideal_Opcode() == Op_TailCall ) {
duke@435 629 tail_call_rms[TypeFunc::Parms+0] = m->MachNode::in_RegMask(TypeFunc::Parms+0);
duke@435 630 tail_call_rms[TypeFunc::Parms+1] = m->MachNode::in_RegMask(TypeFunc::Parms+1);
duke@435 631 break;
duke@435 632 }
duke@435 633 }
duke@435 634
duke@435 635 // TailJumps have 2 returned values (target & ex_oop), whose masks come
duke@435 636 // from the usual MachNode/MachOper mechanism. Find a sample
duke@435 637 // TailJump to extract these masks and put the correct masks into
duke@435 638 // the tail_jump_rms array.
duke@435 639 for( i=1; i < root->req(); i++ ) {
duke@435 640 MachReturnNode *m = root->in(i)->as_MachReturn();
duke@435 641 if( m->ideal_Opcode() == Op_TailJump ) {
duke@435 642 tail_jump_rms[TypeFunc::Parms+0] = m->MachNode::in_RegMask(TypeFunc::Parms+0);
duke@435 643 tail_jump_rms[TypeFunc::Parms+1] = m->MachNode::in_RegMask(TypeFunc::Parms+1);
duke@435 644 break;
duke@435 645 }
duke@435 646 }
duke@435 647
duke@435 648 // Input RegMask array shared by all Halts
duke@435 649 uint halt_edge_cnt = TypeFunc::Parms;
duke@435 650 RegMask *halt_rms = init_input_masks( halt_edge_cnt + soe_cnt, _return_addr_mask, c_frame_ptr_mask );
duke@435 651
duke@435 652 // Capture the return input masks into each exit flavor
duke@435 653 for( i=1; i < root->req(); i++ ) {
duke@435 654 MachReturnNode *exit = root->in(i)->as_MachReturn();
duke@435 655 switch( exit->ideal_Opcode() ) {
duke@435 656 case Op_Return : exit->_in_rms = ret_rms; break;
duke@435 657 case Op_Rethrow : exit->_in_rms = reth_rms; break;
duke@435 658 case Op_TailCall : exit->_in_rms = tail_call_rms; break;
duke@435 659 case Op_TailJump : exit->_in_rms = tail_jump_rms; break;
duke@435 660 case Op_Halt : exit->_in_rms = halt_rms; break;
duke@435 661 default : ShouldNotReachHere();
duke@435 662 }
duke@435 663 }
duke@435 664
duke@435 665 // Next unused projection number from Start.
duke@435 666 int proj_cnt = C->tf()->domain()->cnt();
duke@435 667
duke@435 668 // Do all the save-on-entry registers. Make projections from Start for
duke@435 669 // them, and give them a use at the exit points. To the allocator, they
duke@435 670 // look like incoming register arguments.
duke@435 671 for( i = 0; i < _last_Mach_Reg; i++ ) {
duke@435 672 if( is_save_on_entry(i) ) {
duke@435 673
duke@435 674 // Add the save-on-entry to the mask array
duke@435 675 ret_rms [ ret_edge_cnt] = mreg2regmask[i];
duke@435 676 reth_rms [ reth_edge_cnt] = mreg2regmask[i];
duke@435 677 tail_call_rms[tail_call_edge_cnt] = mreg2regmask[i];
duke@435 678 tail_jump_rms[tail_jump_edge_cnt] = mreg2regmask[i];
duke@435 679 // Halts need the SOE registers, but only in the stack as debug info.
duke@435 680 // A just-prior uncommon-trap or deoptimization will use the SOE regs.
duke@435 681 halt_rms [ halt_edge_cnt] = *idealreg2spillmask[_register_save_type[i]];
duke@435 682
duke@435 683 Node *mproj;
duke@435 684
duke@435 685 // Is this a RegF low half of a RegD? Double up 2 adjacent RegF's
duke@435 686 // into a single RegD.
duke@435 687 if( (i&1) == 0 &&
duke@435 688 _register_save_type[i ] == Op_RegF &&
duke@435 689 _register_save_type[i+1] == Op_RegF &&
duke@435 690 is_save_on_entry(i+1) ) {
duke@435 691 // Add other bit for double
duke@435 692 ret_rms [ ret_edge_cnt].Insert(OptoReg::Name(i+1));
duke@435 693 reth_rms [ reth_edge_cnt].Insert(OptoReg::Name(i+1));
duke@435 694 tail_call_rms[tail_call_edge_cnt].Insert(OptoReg::Name(i+1));
duke@435 695 tail_jump_rms[tail_jump_edge_cnt].Insert(OptoReg::Name(i+1));
duke@435 696 halt_rms [ halt_edge_cnt].Insert(OptoReg::Name(i+1));
duke@435 697 mproj = new (C, 1) MachProjNode( start, proj_cnt, ret_rms[ret_edge_cnt], Op_RegD );
duke@435 698 proj_cnt += 2; // Skip 2 for doubles
duke@435 699 }
duke@435 700 else if( (i&1) == 1 && // Else check for high half of double
duke@435 701 _register_save_type[i-1] == Op_RegF &&
duke@435 702 _register_save_type[i ] == Op_RegF &&
duke@435 703 is_save_on_entry(i-1) ) {
duke@435 704 ret_rms [ ret_edge_cnt] = RegMask::Empty;
duke@435 705 reth_rms [ reth_edge_cnt] = RegMask::Empty;
duke@435 706 tail_call_rms[tail_call_edge_cnt] = RegMask::Empty;
duke@435 707 tail_jump_rms[tail_jump_edge_cnt] = RegMask::Empty;
duke@435 708 halt_rms [ halt_edge_cnt] = RegMask::Empty;
duke@435 709 mproj = C->top();
duke@435 710 }
duke@435 711 // Is this a RegI low half of a RegL? Double up 2 adjacent RegI's
duke@435 712 // into a single RegL.
duke@435 713 else if( (i&1) == 0 &&
duke@435 714 _register_save_type[i ] == Op_RegI &&
duke@435 715 _register_save_type[i+1] == Op_RegI &&
duke@435 716 is_save_on_entry(i+1) ) {
duke@435 717 // Add other bit for long
duke@435 718 ret_rms [ ret_edge_cnt].Insert(OptoReg::Name(i+1));
duke@435 719 reth_rms [ reth_edge_cnt].Insert(OptoReg::Name(i+1));
duke@435 720 tail_call_rms[tail_call_edge_cnt].Insert(OptoReg::Name(i+1));
duke@435 721 tail_jump_rms[tail_jump_edge_cnt].Insert(OptoReg::Name(i+1));
duke@435 722 halt_rms [ halt_edge_cnt].Insert(OptoReg::Name(i+1));
duke@435 723 mproj = new (C, 1) MachProjNode( start, proj_cnt, ret_rms[ret_edge_cnt], Op_RegL );
duke@435 724 proj_cnt += 2; // Skip 2 for longs
duke@435 725 }
duke@435 726 else if( (i&1) == 1 && // Else check for high half of long
duke@435 727 _register_save_type[i-1] == Op_RegI &&
duke@435 728 _register_save_type[i ] == Op_RegI &&
duke@435 729 is_save_on_entry(i-1) ) {
duke@435 730 ret_rms [ ret_edge_cnt] = RegMask::Empty;
duke@435 731 reth_rms [ reth_edge_cnt] = RegMask::Empty;
duke@435 732 tail_call_rms[tail_call_edge_cnt] = RegMask::Empty;
duke@435 733 tail_jump_rms[tail_jump_edge_cnt] = RegMask::Empty;
duke@435 734 halt_rms [ halt_edge_cnt] = RegMask::Empty;
duke@435 735 mproj = C->top();
duke@435 736 } else {
duke@435 737 // Make a projection for it off the Start
duke@435 738 mproj = new (C, 1) MachProjNode( start, proj_cnt++, ret_rms[ret_edge_cnt], _register_save_type[i] );
duke@435 739 }
duke@435 740
duke@435 741 ret_edge_cnt ++;
duke@435 742 reth_edge_cnt ++;
duke@435 743 tail_call_edge_cnt ++;
duke@435 744 tail_jump_edge_cnt ++;
duke@435 745 halt_edge_cnt ++;
duke@435 746
duke@435 747 // Add a use of the SOE register to all exit paths
duke@435 748 for( uint j=1; j < root->req(); j++ )
duke@435 749 root->in(j)->add_req(mproj);
duke@435 750 } // End of if a save-on-entry register
duke@435 751 } // End of for all machine registers
duke@435 752 }
duke@435 753
duke@435 754 //------------------------------init_spill_mask--------------------------------
duke@435 755 void Matcher::init_spill_mask( Node *ret ) {
duke@435 756 if( idealreg2regmask[Op_RegI] ) return; // One time only init
duke@435 757
duke@435 758 OptoReg::c_frame_pointer = c_frame_pointer();
duke@435 759 c_frame_ptr_mask = c_frame_pointer();
duke@435 760 #ifdef _LP64
duke@435 761 // pointers are twice as big
duke@435 762 c_frame_ptr_mask.Insert(OptoReg::add(c_frame_pointer(),1));
duke@435 763 #endif
duke@435 764
duke@435 765 // Start at OptoReg::stack0()
duke@435 766 STACK_ONLY_mask.Clear();
duke@435 767 OptoReg::Name init = OptoReg::stack2reg(0);
duke@435 768 // STACK_ONLY_mask is all stack bits
duke@435 769 OptoReg::Name i;
duke@435 770 for (i = init; RegMask::can_represent(i); i = OptoReg::add(i,1))
duke@435 771 STACK_ONLY_mask.Insert(i);
duke@435 772 // Also set the "infinite stack" bit.
duke@435 773 STACK_ONLY_mask.set_AllStack();
duke@435 774
duke@435 775 // Copy the register names over into the shared world
duke@435 776 for( i=OptoReg::Name(0); i<OptoReg::Name(_last_Mach_Reg); i = OptoReg::add(i,1) ) {
duke@435 777 // SharedInfo::regName[i] = regName[i];
duke@435 778 // Handy RegMasks per machine register
duke@435 779 mreg2regmask[i].Insert(i);
duke@435 780 }
duke@435 781
duke@435 782 // Grab the Frame Pointer
duke@435 783 Node *fp = ret->in(TypeFunc::FramePtr);
duke@435 784 Node *mem = ret->in(TypeFunc::Memory);
duke@435 785 const TypePtr* atp = TypePtr::BOTTOM;
duke@435 786 // Share frame pointer while making spill ops
duke@435 787 set_shared(fp);
duke@435 788
duke@435 789 // Compute generic short-offset Loads
coleenp@548 790 #ifdef _LP64
coleenp@548 791 MachNode *spillCP = match_tree(new (C, 3) LoadNNode(NULL,mem,fp,atp,TypeInstPtr::BOTTOM));
coleenp@548 792 #endif
duke@435 793 MachNode *spillI = match_tree(new (C, 3) LoadINode(NULL,mem,fp,atp));
duke@435 794 MachNode *spillL = match_tree(new (C, 3) LoadLNode(NULL,mem,fp,atp));
duke@435 795 MachNode *spillF = match_tree(new (C, 3) LoadFNode(NULL,mem,fp,atp));
duke@435 796 MachNode *spillD = match_tree(new (C, 3) LoadDNode(NULL,mem,fp,atp));
duke@435 797 MachNode *spillP = match_tree(new (C, 3) LoadPNode(NULL,mem,fp,atp,TypeInstPtr::BOTTOM));
duke@435 798 assert(spillI != NULL && spillL != NULL && spillF != NULL &&
duke@435 799 spillD != NULL && spillP != NULL, "");
duke@435 800
duke@435 801 // Get the ADLC notion of the right regmask, for each basic type.
coleenp@548 802 #ifdef _LP64
coleenp@548 803 idealreg2regmask[Op_RegN] = &spillCP->out_RegMask();
coleenp@548 804 #endif
duke@435 805 idealreg2regmask[Op_RegI] = &spillI->out_RegMask();
duke@435 806 idealreg2regmask[Op_RegL] = &spillL->out_RegMask();
duke@435 807 idealreg2regmask[Op_RegF] = &spillF->out_RegMask();
duke@435 808 idealreg2regmask[Op_RegD] = &spillD->out_RegMask();
duke@435 809 idealreg2regmask[Op_RegP] = &spillP->out_RegMask();
duke@435 810 }
duke@435 811
duke@435 812 #ifdef ASSERT
duke@435 813 static void match_alias_type(Compile* C, Node* n, Node* m) {
duke@435 814 if (!VerifyAliases) return; // do not go looking for trouble by default
duke@435 815 const TypePtr* nat = n->adr_type();
duke@435 816 const TypePtr* mat = m->adr_type();
duke@435 817 int nidx = C->get_alias_index(nat);
duke@435 818 int midx = C->get_alias_index(mat);
duke@435 819 // Detune the assert for cases like (AndI 0xFF (LoadB p)).
duke@435 820 if (nidx == Compile::AliasIdxTop && midx >= Compile::AliasIdxRaw) {
duke@435 821 for (uint i = 1; i < n->req(); i++) {
duke@435 822 Node* n1 = n->in(i);
duke@435 823 const TypePtr* n1at = n1->adr_type();
duke@435 824 if (n1at != NULL) {
duke@435 825 nat = n1at;
duke@435 826 nidx = C->get_alias_index(n1at);
duke@435 827 }
duke@435 828 }
duke@435 829 }
duke@435 830 // %%% Kludgery. Instead, fix ideal adr_type methods for all these cases:
duke@435 831 if (nidx == Compile::AliasIdxTop && midx == Compile::AliasIdxRaw) {
duke@435 832 switch (n->Opcode()) {
duke@435 833 case Op_PrefetchRead:
duke@435 834 case Op_PrefetchWrite:
kvn@3052 835 case Op_PrefetchAllocation:
duke@435 836 nidx = Compile::AliasIdxRaw;
duke@435 837 nat = TypeRawPtr::BOTTOM;
duke@435 838 break;
duke@435 839 }
duke@435 840 }
duke@435 841 if (nidx == Compile::AliasIdxRaw && midx == Compile::AliasIdxTop) {
duke@435 842 switch (n->Opcode()) {
duke@435 843 case Op_ClearArray:
duke@435 844 midx = Compile::AliasIdxRaw;
duke@435 845 mat = TypeRawPtr::BOTTOM;
duke@435 846 break;
duke@435 847 }
duke@435 848 }
duke@435 849 if (nidx == Compile::AliasIdxTop && midx == Compile::AliasIdxBot) {
duke@435 850 switch (n->Opcode()) {
duke@435 851 case Op_Return:
duke@435 852 case Op_Rethrow:
duke@435 853 case Op_Halt:
duke@435 854 case Op_TailCall:
duke@435 855 case Op_TailJump:
duke@435 856 nidx = Compile::AliasIdxBot;
duke@435 857 nat = TypePtr::BOTTOM;
duke@435 858 break;
duke@435 859 }
duke@435 860 }
duke@435 861 if (nidx == Compile::AliasIdxBot && midx == Compile::AliasIdxTop) {
duke@435 862 switch (n->Opcode()) {
duke@435 863 case Op_StrComp:
cfang@1116 864 case Op_StrEquals:
cfang@1116 865 case Op_StrIndexOf:
rasbold@604 866 case Op_AryEq:
duke@435 867 case Op_MemBarVolatile:
duke@435 868 case Op_MemBarCPUOrder: // %%% these ideals should have narrower adr_type?
duke@435 869 nidx = Compile::AliasIdxTop;
duke@435 870 nat = NULL;
duke@435 871 break;
duke@435 872 }
duke@435 873 }
duke@435 874 if (nidx != midx) {
duke@435 875 if (PrintOpto || (PrintMiscellaneous && (WizardMode || Verbose))) {
duke@435 876 tty->print_cr("==== Matcher alias shift %d => %d", nidx, midx);
duke@435 877 n->dump();
duke@435 878 m->dump();
duke@435 879 }
duke@435 880 assert(C->subsume_loads() && C->must_alias(nat, midx),
duke@435 881 "must not lose alias info when matching");
duke@435 882 }
duke@435 883 }
duke@435 884 #endif
duke@435 885
duke@435 886
duke@435 887 //------------------------------MStack-----------------------------------------
duke@435 888 // State and MStack class used in xform() and find_shared() iterative methods.
duke@435 889 enum Node_State { Pre_Visit, // node has to be pre-visited
duke@435 890 Visit, // visit node
duke@435 891 Post_Visit, // post-visit node
duke@435 892 Alt_Post_Visit // alternative post-visit path
duke@435 893 };
duke@435 894
duke@435 895 class MStack: public Node_Stack {
duke@435 896 public:
duke@435 897 MStack(int size) : Node_Stack(size) { }
duke@435 898
duke@435 899 void push(Node *n, Node_State ns) {
duke@435 900 Node_Stack::push(n, (uint)ns);
duke@435 901 }
duke@435 902 void push(Node *n, Node_State ns, Node *parent, int indx) {
duke@435 903 ++_inode_top;
duke@435 904 if ((_inode_top + 1) >= _inode_max) grow();
duke@435 905 _inode_top->node = parent;
duke@435 906 _inode_top->indx = (uint)indx;
duke@435 907 ++_inode_top;
duke@435 908 _inode_top->node = n;
duke@435 909 _inode_top->indx = (uint)ns;
duke@435 910 }
duke@435 911 Node *parent() {
duke@435 912 pop();
duke@435 913 return node();
duke@435 914 }
duke@435 915 Node_State state() const {
duke@435 916 return (Node_State)index();
duke@435 917 }
duke@435 918 void set_state(Node_State ns) {
duke@435 919 set_index((uint)ns);
duke@435 920 }
duke@435 921 };
duke@435 922
duke@435 923
duke@435 924 //------------------------------xform------------------------------------------
duke@435 925 // Given a Node in old-space, Match him (Label/Reduce) to produce a machine
duke@435 926 // Node in new-space. Given a new-space Node, recursively walk his children.
duke@435 927 Node *Matcher::transform( Node *n ) { ShouldNotCallThis(); return n; }
duke@435 928 Node *Matcher::xform( Node *n, int max_stack ) {
duke@435 929 // Use one stack to keep both: child's node/state and parent's node/index
duke@435 930 MStack mstack(max_stack * 2 * 2); // C->unique() * 2 * 2
duke@435 931 mstack.push(n, Visit, NULL, -1); // set NULL as parent to indicate root
duke@435 932
duke@435 933 while (mstack.is_nonempty()) {
duke@435 934 n = mstack.node(); // Leave node on stack
duke@435 935 Node_State nstate = mstack.state();
duke@435 936 if (nstate == Visit) {
duke@435 937 mstack.set_state(Post_Visit);
duke@435 938 Node *oldn = n;
duke@435 939 // Old-space or new-space check
duke@435 940 if (!C->node_arena()->contains(n)) {
duke@435 941 // Old space!
duke@435 942 Node* m;
duke@435 943 if (has_new_node(n)) { // Not yet Label/Reduced
duke@435 944 m = new_node(n);
duke@435 945 } else {
duke@435 946 if (!is_dontcare(n)) { // Matcher can match this guy
duke@435 947 // Calls match special. They match alone with no children.
duke@435 948 // Their children, the incoming arguments, match normally.
duke@435 949 m = n->is_SafePoint() ? match_sfpt(n->as_SafePoint()):match_tree(n);
duke@435 950 if (C->failing()) return NULL;
duke@435 951 if (m == NULL) { Matcher::soft_match_failure(); return NULL; }
duke@435 952 } else { // Nothing the matcher cares about
duke@435 953 if( n->is_Proj() && n->in(0)->is_Multi()) { // Projections?
duke@435 954 // Convert to machine-dependent projection
duke@435 955 m = n->in(0)->as_Multi()->match( n->as_Proj(), this );
never@657 956 #ifdef ASSERT
never@657 957 _new2old_map.map(m->_idx, n);
never@657 958 #endif
duke@435 959 if (m->in(0) != NULL) // m might be top
kvn@803 960 collect_null_checks(m, n);
duke@435 961 } else { // Else just a regular 'ol guy
duke@435 962 m = n->clone(); // So just clone into new-space
never@657 963 #ifdef ASSERT
never@657 964 _new2old_map.map(m->_idx, n);
never@657 965 #endif
duke@435 966 // Def-Use edges will be added incrementally as Uses
duke@435 967 // of this node are matched.
duke@435 968 assert(m->outcnt() == 0, "no Uses of this clone yet");
duke@435 969 }
duke@435 970 }
duke@435 971
duke@435 972 set_new_node(n, m); // Map old to new
duke@435 973 if (_old_node_note_array != NULL) {
duke@435 974 Node_Notes* nn = C->locate_node_notes(_old_node_note_array,
duke@435 975 n->_idx);
duke@435 976 C->set_node_notes_at(m->_idx, nn);
duke@435 977 }
duke@435 978 debug_only(match_alias_type(C, n, m));
duke@435 979 }
duke@435 980 n = m; // n is now a new-space node
duke@435 981 mstack.set_node(n);
duke@435 982 }
duke@435 983
duke@435 984 // New space!
duke@435 985 if (_visited.test_set(n->_idx)) continue; // while(mstack.is_nonempty())
duke@435 986
duke@435 987 int i;
duke@435 988 // Put precedence edges on stack first (match them last).
duke@435 989 for (i = oldn->req(); (uint)i < oldn->len(); i++) {
duke@435 990 Node *m = oldn->in(i);
duke@435 991 if (m == NULL) break;
duke@435 992 // set -1 to call add_prec() instead of set_req() during Step1
duke@435 993 mstack.push(m, Visit, n, -1);
duke@435 994 }
duke@435 995
duke@435 996 // For constant debug info, I'd rather have unmatched constants.
duke@435 997 int cnt = n->req();
duke@435 998 JVMState* jvms = n->jvms();
duke@435 999 int debug_cnt = jvms ? jvms->debug_start() : cnt;
duke@435 1000
duke@435 1001 // Now do only debug info. Clone constants rather than matching.
duke@435 1002 // Constants are represented directly in the debug info without
duke@435 1003 // the need for executable machine instructions.
duke@435 1004 // Monitor boxes are also represented directly.
duke@435 1005 for (i = cnt - 1; i >= debug_cnt; --i) { // For all debug inputs do
duke@435 1006 Node *m = n->in(i); // Get input
duke@435 1007 int op = m->Opcode();
duke@435 1008 assert((op == Op_BoxLock) == jvms->is_monitor_use(i), "boxes only at monitor sites");
kvn@598 1009 if( op == Op_ConI || op == Op_ConP || op == Op_ConN ||
duke@435 1010 op == Op_ConF || op == Op_ConD || op == Op_ConL
duke@435 1011 // || op == Op_BoxLock // %%%% enable this and remove (+++) in chaitin.cpp
duke@435 1012 ) {
duke@435 1013 m = m->clone();
never@657 1014 #ifdef ASSERT
never@657 1015 _new2old_map.map(m->_idx, n);
never@657 1016 #endif
twisti@1040 1017 mstack.push(m, Post_Visit, n, i); // Don't need to visit
duke@435 1018 mstack.push(m->in(0), Visit, m, 0);
duke@435 1019 } else {
duke@435 1020 mstack.push(m, Visit, n, i);
duke@435 1021 }
duke@435 1022 }
duke@435 1023
duke@435 1024 // And now walk his children, and convert his inputs to new-space.
duke@435 1025 for( ; i >= 0; --i ) { // For all normal inputs do
duke@435 1026 Node *m = n->in(i); // Get input
duke@435 1027 if(m != NULL)
duke@435 1028 mstack.push(m, Visit, n, i);
duke@435 1029 }
duke@435 1030
duke@435 1031 }
duke@435 1032 else if (nstate == Post_Visit) {
duke@435 1033 // Set xformed input
duke@435 1034 Node *p = mstack.parent();
duke@435 1035 if (p != NULL) { // root doesn't have parent
duke@435 1036 int i = (int)mstack.index();
duke@435 1037 if (i >= 0)
duke@435 1038 p->set_req(i, n); // required input
duke@435 1039 else if (i == -1)
duke@435 1040 p->add_prec(n); // precedence input
duke@435 1041 else
duke@435 1042 ShouldNotReachHere();
duke@435 1043 }
duke@435 1044 mstack.pop(); // remove processed node from stack
duke@435 1045 }
duke@435 1046 else {
duke@435 1047 ShouldNotReachHere();
duke@435 1048 }
duke@435 1049 } // while (mstack.is_nonempty())
duke@435 1050 return n; // Return new-space Node
duke@435 1051 }
duke@435 1052
duke@435 1053 //------------------------------warp_outgoing_stk_arg------------------------
duke@435 1054 OptoReg::Name Matcher::warp_outgoing_stk_arg( VMReg reg, OptoReg::Name begin_out_arg_area, OptoReg::Name &out_arg_limit_per_call ) {
duke@435 1055 // Convert outgoing argument location to a pre-biased stack offset
duke@435 1056 if (reg->is_stack()) {
duke@435 1057 OptoReg::Name warped = reg->reg2stack();
duke@435 1058 // Adjust the stack slot offset to be the register number used
duke@435 1059 // by the allocator.
duke@435 1060 warped = OptoReg::add(begin_out_arg_area, warped);
duke@435 1061 // Keep track of the largest numbered stack slot used for an arg.
duke@435 1062 // Largest used slot per call-site indicates the amount of stack
duke@435 1063 // that is killed by the call.
duke@435 1064 if( warped >= out_arg_limit_per_call )
duke@435 1065 out_arg_limit_per_call = OptoReg::add(warped,1);
duke@435 1066 if (!RegMask::can_represent(warped)) {
duke@435 1067 C->record_method_not_compilable_all_tiers("unsupported calling sequence");
duke@435 1068 return OptoReg::Bad;
duke@435 1069 }
duke@435 1070 return warped;
duke@435 1071 }
duke@435 1072 return OptoReg::as_OptoReg(reg);
duke@435 1073 }
duke@435 1074
duke@435 1075
duke@435 1076 //------------------------------match_sfpt-------------------------------------
duke@435 1077 // Helper function to match call instructions. Calls match special.
duke@435 1078 // They match alone with no children. Their children, the incoming
duke@435 1079 // arguments, match normally.
duke@435 1080 MachNode *Matcher::match_sfpt( SafePointNode *sfpt ) {
duke@435 1081 MachSafePointNode *msfpt = NULL;
duke@435 1082 MachCallNode *mcall = NULL;
duke@435 1083 uint cnt;
duke@435 1084 // Split out case for SafePoint vs Call
duke@435 1085 CallNode *call;
duke@435 1086 const TypeTuple *domain;
duke@435 1087 ciMethod* method = NULL;
twisti@1572 1088 bool is_method_handle_invoke = false; // for special kill effects
duke@435 1089 if( sfpt->is_Call() ) {
duke@435 1090 call = sfpt->as_Call();
duke@435 1091 domain = call->tf()->domain();
duke@435 1092 cnt = domain->cnt();
duke@435 1093
duke@435 1094 // Match just the call, nothing else
duke@435 1095 MachNode *m = match_tree(call);
duke@435 1096 if (C->failing()) return NULL;
duke@435 1097 if( m == NULL ) { Matcher::soft_match_failure(); return NULL; }
duke@435 1098
duke@435 1099 // Copy data from the Ideal SafePoint to the machine version
duke@435 1100 mcall = m->as_MachCall();
duke@435 1101
duke@435 1102 mcall->set_tf( call->tf());
duke@435 1103 mcall->set_entry_point(call->entry_point());
duke@435 1104 mcall->set_cnt( call->cnt());
duke@435 1105
duke@435 1106 if( mcall->is_MachCallJava() ) {
duke@435 1107 MachCallJavaNode *mcall_java = mcall->as_MachCallJava();
duke@435 1108 const CallJavaNode *call_java = call->as_CallJava();
duke@435 1109 method = call_java->method();
duke@435 1110 mcall_java->_method = method;
duke@435 1111 mcall_java->_bci = call_java->_bci;
duke@435 1112 mcall_java->_optimized_virtual = call_java->is_optimized_virtual();
twisti@1572 1113 is_method_handle_invoke = call_java->is_method_handle_invoke();
twisti@1572 1114 mcall_java->_method_handle_invoke = is_method_handle_invoke;
never@3105 1115 if (is_method_handle_invoke) {
never@3105 1116 C->set_has_method_handle_invokes(true);
never@3105 1117 }
duke@435 1118 if( mcall_java->is_MachCallStaticJava() )
duke@435 1119 mcall_java->as_MachCallStaticJava()->_name =
duke@435 1120 call_java->as_CallStaticJava()->_name;
duke@435 1121 if( mcall_java->is_MachCallDynamicJava() )
duke@435 1122 mcall_java->as_MachCallDynamicJava()->_vtable_index =
duke@435 1123 call_java->as_CallDynamicJava()->_vtable_index;
duke@435 1124 }
duke@435 1125 else if( mcall->is_MachCallRuntime() ) {
duke@435 1126 mcall->as_MachCallRuntime()->_name = call->as_CallRuntime()->_name;
duke@435 1127 }
duke@435 1128 msfpt = mcall;
duke@435 1129 }
duke@435 1130 // This is a non-call safepoint
duke@435 1131 else {
duke@435 1132 call = NULL;
duke@435 1133 domain = NULL;
duke@435 1134 MachNode *mn = match_tree(sfpt);
duke@435 1135 if (C->failing()) return NULL;
duke@435 1136 msfpt = mn->as_MachSafePoint();
duke@435 1137 cnt = TypeFunc::Parms;
duke@435 1138 }
duke@435 1139
duke@435 1140 // Advertise the correct memory effects (for anti-dependence computation).
duke@435 1141 msfpt->set_adr_type(sfpt->adr_type());
duke@435 1142
duke@435 1143 // Allocate a private array of RegMasks. These RegMasks are not shared.
duke@435 1144 msfpt->_in_rms = NEW_RESOURCE_ARRAY( RegMask, cnt );
duke@435 1145 // Empty them all.
duke@435 1146 memset( msfpt->_in_rms, 0, sizeof(RegMask)*cnt );
duke@435 1147
duke@435 1148 // Do all the pre-defined non-Empty register masks
duke@435 1149 msfpt->_in_rms[TypeFunc::ReturnAdr] = _return_addr_mask;
duke@435 1150 msfpt->_in_rms[TypeFunc::FramePtr ] = c_frame_ptr_mask;
duke@435 1151
duke@435 1152 // Place first outgoing argument can possibly be put.
duke@435 1153 OptoReg::Name begin_out_arg_area = OptoReg::add(_new_SP, C->out_preserve_stack_slots());
duke@435 1154 assert( is_even(begin_out_arg_area), "" );
duke@435 1155 // Compute max outgoing register number per call site.
duke@435 1156 OptoReg::Name out_arg_limit_per_call = begin_out_arg_area;
duke@435 1157 // Calls to C may hammer extra stack slots above and beyond any arguments.
duke@435 1158 // These are usually backing store for register arguments for varargs.
duke@435 1159 if( call != NULL && call->is_CallRuntime() )
duke@435 1160 out_arg_limit_per_call = OptoReg::add(out_arg_limit_per_call,C->varargs_C_out_slots_killed());
duke@435 1161
duke@435 1162
duke@435 1163 // Do the normal argument list (parameters) register masks
duke@435 1164 int argcnt = cnt - TypeFunc::Parms;
duke@435 1165 if( argcnt > 0 ) { // Skip it all if we have no args
duke@435 1166 BasicType *sig_bt = NEW_RESOURCE_ARRAY( BasicType, argcnt );
duke@435 1167 VMRegPair *parm_regs = NEW_RESOURCE_ARRAY( VMRegPair, argcnt );
duke@435 1168 int i;
duke@435 1169 for( i = 0; i < argcnt; i++ ) {
duke@435 1170 sig_bt[i] = domain->field_at(i+TypeFunc::Parms)->basic_type();
duke@435 1171 }
duke@435 1172 // V-call to pick proper calling convention
duke@435 1173 call->calling_convention( sig_bt, parm_regs, argcnt );
duke@435 1174
duke@435 1175 #ifdef ASSERT
duke@435 1176 // Sanity check users' calling convention. Really handy during
duke@435 1177 // the initial porting effort. Fairly expensive otherwise.
duke@435 1178 { for (int i = 0; i<argcnt; i++) {
duke@435 1179 if( !parm_regs[i].first()->is_valid() &&
duke@435 1180 !parm_regs[i].second()->is_valid() ) continue;
duke@435 1181 VMReg reg1 = parm_regs[i].first();
duke@435 1182 VMReg reg2 = parm_regs[i].second();
duke@435 1183 for (int j = 0; j < i; j++) {
duke@435 1184 if( !parm_regs[j].first()->is_valid() &&
duke@435 1185 !parm_regs[j].second()->is_valid() ) continue;
duke@435 1186 VMReg reg3 = parm_regs[j].first();
duke@435 1187 VMReg reg4 = parm_regs[j].second();
duke@435 1188 if( !reg1->is_valid() ) {
duke@435 1189 assert( !reg2->is_valid(), "valid halvsies" );
duke@435 1190 } else if( !reg3->is_valid() ) {
duke@435 1191 assert( !reg4->is_valid(), "valid halvsies" );
duke@435 1192 } else {
duke@435 1193 assert( reg1 != reg2, "calling conv. must produce distinct regs");
duke@435 1194 assert( reg1 != reg3, "calling conv. must produce distinct regs");
duke@435 1195 assert( reg1 != reg4, "calling conv. must produce distinct regs");
duke@435 1196 assert( reg2 != reg3, "calling conv. must produce distinct regs");
duke@435 1197 assert( reg2 != reg4 || !reg2->is_valid(), "calling conv. must produce distinct regs");
duke@435 1198 assert( reg3 != reg4, "calling conv. must produce distinct regs");
duke@435 1199 }
duke@435 1200 }
duke@435 1201 }
duke@435 1202 }
duke@435 1203 #endif
duke@435 1204
duke@435 1205 // Visit each argument. Compute its outgoing register mask.
duke@435 1206 // Return results now can have 2 bits returned.
duke@435 1207 // Compute max over all outgoing arguments both per call-site
duke@435 1208 // and over the entire method.
duke@435 1209 for( i = 0; i < argcnt; i++ ) {
duke@435 1210 // Address of incoming argument mask to fill in
duke@435 1211 RegMask *rm = &mcall->_in_rms[i+TypeFunc::Parms];
duke@435 1212 if( !parm_regs[i].first()->is_valid() &&
duke@435 1213 !parm_regs[i].second()->is_valid() ) {
duke@435 1214 continue; // Avoid Halves
duke@435 1215 }
duke@435 1216 // Grab first register, adjust stack slots and insert in mask.
duke@435 1217 OptoReg::Name reg1 = warp_outgoing_stk_arg(parm_regs[i].first(), begin_out_arg_area, out_arg_limit_per_call );
duke@435 1218 if (OptoReg::is_valid(reg1))
duke@435 1219 rm->Insert( reg1 );
duke@435 1220 // Grab second register (if any), adjust stack slots and insert in mask.
duke@435 1221 OptoReg::Name reg2 = warp_outgoing_stk_arg(parm_regs[i].second(), begin_out_arg_area, out_arg_limit_per_call );
duke@435 1222 if (OptoReg::is_valid(reg2))
duke@435 1223 rm->Insert( reg2 );
duke@435 1224 } // End of for all arguments
duke@435 1225
duke@435 1226 // Compute number of stack slots needed to restore stack in case of
duke@435 1227 // Pascal-style argument popping.
duke@435 1228 mcall->_argsize = out_arg_limit_per_call - begin_out_arg_area;
duke@435 1229 }
duke@435 1230
twisti@1572 1231 if (is_method_handle_invoke) {
twisti@1572 1232 // Kill some extra stack space in case method handles want to do
twisti@1572 1233 // a little in-place argument insertion.
twisti@1572 1234 int regs_per_word = NOT_LP64(1) LP64_ONLY(2); // %%% make a global const!
twisti@1572 1235 out_arg_limit_per_call += MethodHandlePushLimit * regs_per_word;
twisti@1572 1236 // Do not update mcall->_argsize because (a) the extra space is not
twisti@1572 1237 // pushed as arguments and (b) _argsize is dead (not used anywhere).
twisti@1572 1238 }
twisti@1572 1239
duke@435 1240 // Compute the max stack slot killed by any call. These will not be
duke@435 1241 // available for debug info, and will be used to adjust FIRST_STACK_mask
duke@435 1242 // after all call sites have been visited.
duke@435 1243 if( _out_arg_limit < out_arg_limit_per_call)
duke@435 1244 _out_arg_limit = out_arg_limit_per_call;
duke@435 1245
duke@435 1246 if (mcall) {
duke@435 1247 // Kill the outgoing argument area, including any non-argument holes and
duke@435 1248 // any legacy C-killed slots. Use Fat-Projections to do the killing.
duke@435 1249 // Since the max-per-method covers the max-per-call-site and debug info
duke@435 1250 // is excluded on the max-per-method basis, debug info cannot land in
duke@435 1251 // this killed area.
duke@435 1252 uint r_cnt = mcall->tf()->range()->cnt();
duke@435 1253 MachProjNode *proj = new (C, 1) MachProjNode( mcall, r_cnt+10000, RegMask::Empty, MachProjNode::fat_proj );
duke@435 1254 if (!RegMask::can_represent(OptoReg::Name(out_arg_limit_per_call-1))) {
duke@435 1255 C->record_method_not_compilable_all_tiers("unsupported outgoing calling sequence");
duke@435 1256 } else {
duke@435 1257 for (int i = begin_out_arg_area; i < out_arg_limit_per_call; i++)
duke@435 1258 proj->_rout.Insert(OptoReg::Name(i));
duke@435 1259 }
duke@435 1260 if( proj->_rout.is_NotEmpty() )
duke@435 1261 _proj_list.push(proj);
duke@435 1262 }
duke@435 1263 // Transfer the safepoint information from the call to the mcall
duke@435 1264 // Move the JVMState list
duke@435 1265 msfpt->set_jvms(sfpt->jvms());
duke@435 1266 for (JVMState* jvms = msfpt->jvms(); jvms; jvms = jvms->caller()) {
duke@435 1267 jvms->set_map(sfpt);
duke@435 1268 }
duke@435 1269
duke@435 1270 // Debug inputs begin just after the last incoming parameter
duke@435 1271 assert( (mcall == NULL) || (mcall->jvms() == NULL) ||
duke@435 1272 (mcall->jvms()->debug_start() + mcall->_jvmadj == mcall->tf()->domain()->cnt()), "" );
duke@435 1273
duke@435 1274 // Move the OopMap
duke@435 1275 msfpt->_oop_map = sfpt->_oop_map;
duke@435 1276
duke@435 1277 // Registers killed by the call are set in the local scheduling pass
duke@435 1278 // of Global Code Motion.
duke@435 1279 return msfpt;
duke@435 1280 }
duke@435 1281
duke@435 1282 //---------------------------match_tree----------------------------------------
duke@435 1283 // Match a Ideal Node DAG - turn it into a tree; Label & Reduce. Used as part
duke@435 1284 // of the whole-sale conversion from Ideal to Mach Nodes. Also used for
duke@435 1285 // making GotoNodes while building the CFG and in init_spill_mask() to identify
duke@435 1286 // a Load's result RegMask for memoization in idealreg2regmask[]
duke@435 1287 MachNode *Matcher::match_tree( const Node *n ) {
duke@435 1288 assert( n->Opcode() != Op_Phi, "cannot match" );
duke@435 1289 assert( !n->is_block_start(), "cannot match" );
duke@435 1290 // Set the mark for all locally allocated State objects.
duke@435 1291 // When this call returns, the _states_arena arena will be reset
duke@435 1292 // freeing all State objects.
duke@435 1293 ResourceMark rm( &_states_arena );
duke@435 1294
duke@435 1295 LabelRootDepth = 0;
duke@435 1296
duke@435 1297 // StoreNodes require their Memory input to match any LoadNodes
duke@435 1298 Node *mem = n->is_Store() ? n->in(MemNode::Memory) : (Node*)1 ;
kvn@651 1299 #ifdef ASSERT
kvn@651 1300 Node* save_mem_node = _mem_node;
kvn@651 1301 _mem_node = n->is_Store() ? (Node*)n : NULL;
kvn@651 1302 #endif
duke@435 1303 // State object for root node of match tree
duke@435 1304 // Allocate it on _states_arena - stack allocation can cause stack overflow.
duke@435 1305 State *s = new (&_states_arena) State;
duke@435 1306 s->_kids[0] = NULL;
duke@435 1307 s->_kids[1] = NULL;
duke@435 1308 s->_leaf = (Node*)n;
duke@435 1309 // Label the input tree, allocating labels from top-level arena
duke@435 1310 Label_Root( n, s, n->in(0), mem );
duke@435 1311 if (C->failing()) return NULL;
duke@435 1312
duke@435 1313 // The minimum cost match for the whole tree is found at the root State
duke@435 1314 uint mincost = max_juint;
duke@435 1315 uint cost = max_juint;
duke@435 1316 uint i;
duke@435 1317 for( i = 0; i < NUM_OPERANDS; i++ ) {
duke@435 1318 if( s->valid(i) && // valid entry and
duke@435 1319 s->_cost[i] < cost && // low cost and
duke@435 1320 s->_rule[i] >= NUM_OPERANDS ) // not an operand
duke@435 1321 cost = s->_cost[mincost=i];
duke@435 1322 }
duke@435 1323 if (mincost == max_juint) {
duke@435 1324 #ifndef PRODUCT
duke@435 1325 tty->print("No matching rule for:");
duke@435 1326 s->dump();
duke@435 1327 #endif
duke@435 1328 Matcher::soft_match_failure();
duke@435 1329 return NULL;
duke@435 1330 }
duke@435 1331 // Reduce input tree based upon the state labels to machine Nodes
duke@435 1332 MachNode *m = ReduceInst( s, s->_rule[mincost], mem );
duke@435 1333 #ifdef ASSERT
duke@435 1334 _old2new_map.map(n->_idx, m);
never@657 1335 _new2old_map.map(m->_idx, (Node*)n);
duke@435 1336 #endif
duke@435 1337
duke@435 1338 // Add any Matcher-ignored edges
duke@435 1339 uint cnt = n->req();
duke@435 1340 uint start = 1;
duke@435 1341 if( mem != (Node*)1 ) start = MemNode::Memory+1;
kvn@603 1342 if( n->is_AddP() ) {
duke@435 1343 assert( mem == (Node*)1, "" );
duke@435 1344 start = AddPNode::Base+1;
duke@435 1345 }
duke@435 1346 for( i = start; i < cnt; i++ ) {
duke@435 1347 if( !n->match_edge(i) ) {
duke@435 1348 if( i < m->req() )
duke@435 1349 m->ins_req( i, n->in(i) );
duke@435 1350 else
duke@435 1351 m->add_req( n->in(i) );
duke@435 1352 }
duke@435 1353 }
duke@435 1354
kvn@651 1355 debug_only( _mem_node = save_mem_node; )
duke@435 1356 return m;
duke@435 1357 }
duke@435 1358
duke@435 1359
duke@435 1360 //------------------------------match_into_reg---------------------------------
duke@435 1361 // Choose to either match this Node in a register or part of the current
duke@435 1362 // match tree. Return true for requiring a register and false for matching
duke@435 1363 // as part of the current match tree.
duke@435 1364 static bool match_into_reg( const Node *n, Node *m, Node *control, int i, bool shared ) {
duke@435 1365
duke@435 1366 const Type *t = m->bottom_type();
duke@435 1367
duke@435 1368 if( t->singleton() ) {
duke@435 1369 // Never force constants into registers. Allow them to match as
duke@435 1370 // constants or registers. Copies of the same value will share
kvn@603 1371 // the same register. See find_shared_node.
duke@435 1372 return false;
duke@435 1373 } else { // Not a constant
duke@435 1374 // Stop recursion if they have different Controls.
duke@435 1375 // Slot 0 of constants is not really a Control.
duke@435 1376 if( control && m->in(0) && control != m->in(0) ) {
duke@435 1377
duke@435 1378 // Actually, we can live with the most conservative control we
duke@435 1379 // find, if it post-dominates the others. This allows us to
duke@435 1380 // pick up load/op/store trees where the load can float a little
duke@435 1381 // above the store.
duke@435 1382 Node *x = control;
duke@435 1383 const uint max_scan = 6; // Arbitrary scan cutoff
duke@435 1384 uint j;
duke@435 1385 for( j=0; j<max_scan; j++ ) {
duke@435 1386 if( x->is_Region() ) // Bail out at merge points
duke@435 1387 return true;
duke@435 1388 x = x->in(0);
duke@435 1389 if( x == m->in(0) ) // Does 'control' post-dominate
duke@435 1390 break; // m->in(0)? If so, we can use it
duke@435 1391 }
duke@435 1392 if( j == max_scan ) // No post-domination before scan end?
duke@435 1393 return true; // Then break the match tree up
duke@435 1394 }
kvn@1930 1395 if (m->is_DecodeN() && Matcher::narrow_oop_use_complex_address()) {
coleenp@548 1396 // These are commonly used in address expressions and can
kvn@603 1397 // efficiently fold into them on X64 in some cases.
kvn@603 1398 return false;
coleenp@548 1399 }
duke@435 1400 }
duke@435 1401
twisti@1040 1402 // Not forceable cloning. If shared, put it into a register.
duke@435 1403 return shared;
duke@435 1404 }
duke@435 1405
duke@435 1406
duke@435 1407 //------------------------------Instruction Selection--------------------------
duke@435 1408 // Label method walks a "tree" of nodes, using the ADLC generated DFA to match
duke@435 1409 // ideal nodes to machine instructions. Trees are delimited by shared Nodes,
duke@435 1410 // things the Matcher does not match (e.g., Memory), and things with different
duke@435 1411 // Controls (hence forced into different blocks). We pass in the Control
duke@435 1412 // selected for this entire State tree.
duke@435 1413
duke@435 1414 // The Matcher works on Trees, but an Intel add-to-memory requires a DAG: the
duke@435 1415 // Store and the Load must have identical Memories (as well as identical
duke@435 1416 // pointers). Since the Matcher does not have anything for Memory (and
duke@435 1417 // does not handle DAGs), I have to match the Memory input myself. If the
duke@435 1418 // Tree root is a Store, I require all Loads to have the identical memory.
duke@435 1419 Node *Matcher::Label_Root( const Node *n, State *svec, Node *control, const Node *mem){
duke@435 1420 // Since Label_Root is a recursive function, its possible that we might run
duke@435 1421 // out of stack space. See bugs 6272980 & 6227033 for more info.
duke@435 1422 LabelRootDepth++;
duke@435 1423 if (LabelRootDepth > MaxLabelRootDepth) {
duke@435 1424 C->record_method_not_compilable_all_tiers("Out of stack space, increase MaxLabelRootDepth");
duke@435 1425 return NULL;
duke@435 1426 }
duke@435 1427 uint care = 0; // Edges matcher cares about
duke@435 1428 uint cnt = n->req();
duke@435 1429 uint i = 0;
duke@435 1430
duke@435 1431 // Examine children for memory state
duke@435 1432 // Can only subsume a child into your match-tree if that child's memory state
duke@435 1433 // is not modified along the path to another input.
duke@435 1434 // It is unsafe even if the other inputs are separate roots.
duke@435 1435 Node *input_mem = NULL;
duke@435 1436 for( i = 1; i < cnt; i++ ) {
duke@435 1437 if( !n->match_edge(i) ) continue;
duke@435 1438 Node *m = n->in(i); // Get ith input
duke@435 1439 assert( m, "expect non-null children" );
duke@435 1440 if( m->is_Load() ) {
duke@435 1441 if( input_mem == NULL ) {
duke@435 1442 input_mem = m->in(MemNode::Memory);
duke@435 1443 } else if( input_mem != m->in(MemNode::Memory) ) {
duke@435 1444 input_mem = NodeSentinel;
duke@435 1445 }
duke@435 1446 }
duke@435 1447 }
duke@435 1448
duke@435 1449 for( i = 1; i < cnt; i++ ){// For my children
duke@435 1450 if( !n->match_edge(i) ) continue;
duke@435 1451 Node *m = n->in(i); // Get ith input
duke@435 1452 // Allocate states out of a private arena
duke@435 1453 State *s = new (&_states_arena) State;
duke@435 1454 svec->_kids[care++] = s;
duke@435 1455 assert( care <= 2, "binary only for now" );
duke@435 1456
duke@435 1457 // Recursively label the State tree.
duke@435 1458 s->_kids[0] = NULL;
duke@435 1459 s->_kids[1] = NULL;
duke@435 1460 s->_leaf = m;
duke@435 1461
duke@435 1462 // Check for leaves of the State Tree; things that cannot be a part of
duke@435 1463 // the current tree. If it finds any, that value is matched as a
duke@435 1464 // register operand. If not, then the normal matching is used.
duke@435 1465 if( match_into_reg(n, m, control, i, is_shared(m)) ||
duke@435 1466 //
duke@435 1467 // Stop recursion if this is LoadNode and the root of this tree is a
duke@435 1468 // StoreNode and the load & store have different memories.
duke@435 1469 ((mem!=(Node*)1) && m->is_Load() && m->in(MemNode::Memory) != mem) ||
duke@435 1470 // Can NOT include the match of a subtree when its memory state
duke@435 1471 // is used by any of the other subtrees
duke@435 1472 (input_mem == NodeSentinel) ) {
duke@435 1473 #ifndef PRODUCT
duke@435 1474 // Print when we exclude matching due to different memory states at input-loads
duke@435 1475 if( PrintOpto && (Verbose && WizardMode) && (input_mem == NodeSentinel)
duke@435 1476 && !((mem!=(Node*)1) && m->is_Load() && m->in(MemNode::Memory) != mem) ) {
duke@435 1477 tty->print_cr("invalid input_mem");
duke@435 1478 }
duke@435 1479 #endif
duke@435 1480 // Switch to a register-only opcode; this value must be in a register
duke@435 1481 // and cannot be subsumed as part of a larger instruction.
duke@435 1482 s->DFA( m->ideal_reg(), m );
duke@435 1483
duke@435 1484 } else {
duke@435 1485 // If match tree has no control and we do, adopt it for entire tree
duke@435 1486 if( control == NULL && m->in(0) != NULL && m->req() > 1 )
duke@435 1487 control = m->in(0); // Pick up control
duke@435 1488 // Else match as a normal part of the match tree.
duke@435 1489 control = Label_Root(m,s,control,mem);
duke@435 1490 if (C->failing()) return NULL;
duke@435 1491 }
duke@435 1492 }
duke@435 1493
duke@435 1494
duke@435 1495 // Call DFA to match this node, and return
duke@435 1496 svec->DFA( n->Opcode(), n );
duke@435 1497
duke@435 1498 #ifdef ASSERT
duke@435 1499 uint x;
duke@435 1500 for( x = 0; x < _LAST_MACH_OPER; x++ )
duke@435 1501 if( svec->valid(x) )
duke@435 1502 break;
duke@435 1503
duke@435 1504 if (x >= _LAST_MACH_OPER) {
duke@435 1505 n->dump();
duke@435 1506 svec->dump();
duke@435 1507 assert( false, "bad AD file" );
duke@435 1508 }
duke@435 1509 #endif
duke@435 1510 return control;
duke@435 1511 }
duke@435 1512
duke@435 1513
duke@435 1514 // Con nodes reduced using the same rule can share their MachNode
duke@435 1515 // which reduces the number of copies of a constant in the final
duke@435 1516 // program. The register allocator is free to split uses later to
duke@435 1517 // split live ranges.
kvn@603 1518 MachNode* Matcher::find_shared_node(Node* leaf, uint rule) {
kvn@603 1519 if (!leaf->is_Con() && !leaf->is_DecodeN()) return NULL;
duke@435 1520
duke@435 1521 // See if this Con has already been reduced using this rule.
kvn@603 1522 if (_shared_nodes.Size() <= leaf->_idx) return NULL;
kvn@603 1523 MachNode* last = (MachNode*)_shared_nodes.at(leaf->_idx);
duke@435 1524 if (last != NULL && rule == last->rule()) {
kvn@603 1525 // Don't expect control change for DecodeN
kvn@603 1526 if (leaf->is_DecodeN())
kvn@603 1527 return last;
duke@435 1528 // Get the new space root.
duke@435 1529 Node* xroot = new_node(C->root());
duke@435 1530 if (xroot == NULL) {
duke@435 1531 // This shouldn't happen give the order of matching.
duke@435 1532 return NULL;
duke@435 1533 }
duke@435 1534
duke@435 1535 // Shared constants need to have their control be root so they
duke@435 1536 // can be scheduled properly.
duke@435 1537 Node* control = last->in(0);
duke@435 1538 if (control != xroot) {
duke@435 1539 if (control == NULL || control == C->root()) {
duke@435 1540 last->set_req(0, xroot);
duke@435 1541 } else {
duke@435 1542 assert(false, "unexpected control");
duke@435 1543 return NULL;
duke@435 1544 }
duke@435 1545 }
duke@435 1546 return last;
duke@435 1547 }
duke@435 1548 return NULL;
duke@435 1549 }
duke@435 1550
duke@435 1551
duke@435 1552 //------------------------------ReduceInst-------------------------------------
duke@435 1553 // Reduce a State tree (with given Control) into a tree of MachNodes.
duke@435 1554 // This routine (and it's cohort ReduceOper) convert Ideal Nodes into
duke@435 1555 // complicated machine Nodes. Each MachNode covers some tree of Ideal Nodes.
duke@435 1556 // Each MachNode has a number of complicated MachOper operands; each
duke@435 1557 // MachOper also covers a further tree of Ideal Nodes.
duke@435 1558
duke@435 1559 // The root of the Ideal match tree is always an instruction, so we enter
duke@435 1560 // the recursion here. After building the MachNode, we need to recurse
duke@435 1561 // the tree checking for these cases:
duke@435 1562 // (1) Child is an instruction -
duke@435 1563 // Build the instruction (recursively), add it as an edge.
duke@435 1564 // Build a simple operand (register) to hold the result of the instruction.
duke@435 1565 // (2) Child is an interior part of an instruction -
duke@435 1566 // Skip over it (do nothing)
duke@435 1567 // (3) Child is the start of a operand -
duke@435 1568 // Build the operand, place it inside the instruction
duke@435 1569 // Call ReduceOper.
duke@435 1570 MachNode *Matcher::ReduceInst( State *s, int rule, Node *&mem ) {
duke@435 1571 assert( rule >= NUM_OPERANDS, "called with operand rule" );
duke@435 1572
kvn@603 1573 MachNode* shared_node = find_shared_node(s->_leaf, rule);
kvn@603 1574 if (shared_node != NULL) {
kvn@603 1575 return shared_node;
duke@435 1576 }
duke@435 1577
duke@435 1578 // Build the object to represent this state & prepare for recursive calls
duke@435 1579 MachNode *mach = s->MachNodeGenerator( rule, C );
duke@435 1580 mach->_opnds[0] = s->MachOperGenerator( _reduceOp[rule], C );
duke@435 1581 assert( mach->_opnds[0] != NULL, "Missing result operand" );
duke@435 1582 Node *leaf = s->_leaf;
duke@435 1583 // Check for instruction or instruction chain rule
duke@435 1584 if( rule >= _END_INST_CHAIN_RULE || rule < _BEGIN_INST_CHAIN_RULE ) {
never@744 1585 assert(C->node_arena()->contains(s->_leaf) || !has_new_node(s->_leaf),
never@744 1586 "duplicating node that's already been matched");
duke@435 1587 // Instruction
duke@435 1588 mach->add_req( leaf->in(0) ); // Set initial control
duke@435 1589 // Reduce interior of complex instruction
duke@435 1590 ReduceInst_Interior( s, rule, mem, mach, 1 );
duke@435 1591 } else {
duke@435 1592 // Instruction chain rules are data-dependent on their inputs
duke@435 1593 mach->add_req(0); // Set initial control to none
duke@435 1594 ReduceInst_Chain_Rule( s, rule, mem, mach );
duke@435 1595 }
duke@435 1596
duke@435 1597 // If a Memory was used, insert a Memory edge
kvn@651 1598 if( mem != (Node*)1 ) {
duke@435 1599 mach->ins_req(MemNode::Memory,mem);
kvn@651 1600 #ifdef ASSERT
kvn@651 1601 // Verify adr type after matching memory operation
kvn@651 1602 const MachOper* oper = mach->memory_operand();
kvn@1286 1603 if (oper != NULL && oper != (MachOper*)-1) {
kvn@651 1604 // It has a unique memory operand. Find corresponding ideal mem node.
kvn@651 1605 Node* m = NULL;
kvn@651 1606 if (leaf->is_Mem()) {
kvn@651 1607 m = leaf;
kvn@651 1608 } else {
kvn@651 1609 m = _mem_node;
kvn@651 1610 assert(m != NULL && m->is_Mem(), "expecting memory node");
kvn@651 1611 }
kvn@803 1612 const Type* mach_at = mach->adr_type();
kvn@803 1613 // DecodeN node consumed by an address may have different type
kvn@803 1614 // then its input. Don't compare types for such case.
kvn@1077 1615 if (m->adr_type() != mach_at &&
kvn@1077 1616 (m->in(MemNode::Address)->is_DecodeN() ||
kvn@1077 1617 m->in(MemNode::Address)->is_AddP() &&
kvn@1077 1618 m->in(MemNode::Address)->in(AddPNode::Address)->is_DecodeN() ||
kvn@1077 1619 m->in(MemNode::Address)->is_AddP() &&
kvn@1077 1620 m->in(MemNode::Address)->in(AddPNode::Address)->is_AddP() &&
kvn@1077 1621 m->in(MemNode::Address)->in(AddPNode::Address)->in(AddPNode::Address)->is_DecodeN())) {
kvn@803 1622 mach_at = m->adr_type();
kvn@803 1623 }
kvn@803 1624 if (m->adr_type() != mach_at) {
kvn@651 1625 m->dump();
kvn@651 1626 tty->print_cr("mach:");
kvn@651 1627 mach->dump(1);
kvn@651 1628 }
kvn@803 1629 assert(m->adr_type() == mach_at, "matcher should not change adr type");
kvn@651 1630 }
kvn@651 1631 #endif
kvn@651 1632 }
duke@435 1633
duke@435 1634 // If the _leaf is an AddP, insert the base edge
kvn@603 1635 if( leaf->is_AddP() )
duke@435 1636 mach->ins_req(AddPNode::Base,leaf->in(AddPNode::Base));
duke@435 1637
duke@435 1638 uint num_proj = _proj_list.size();
duke@435 1639
duke@435 1640 // Perform any 1-to-many expansions required
never@1638 1641 MachNode *ex = mach->Expand(s,_proj_list, mem);
duke@435 1642 if( ex != mach ) {
duke@435 1643 assert(ex->ideal_reg() == mach->ideal_reg(), "ideal types should match");
duke@435 1644 if( ex->in(1)->is_Con() )
duke@435 1645 ex->in(1)->set_req(0, C->root());
duke@435 1646 // Remove old node from the graph
duke@435 1647 for( uint i=0; i<mach->req(); i++ ) {
duke@435 1648 mach->set_req(i,NULL);
duke@435 1649 }
never@657 1650 #ifdef ASSERT
never@657 1651 _new2old_map.map(ex->_idx, s->_leaf);
never@657 1652 #endif
duke@435 1653 }
duke@435 1654
duke@435 1655 // PhaseChaitin::fixup_spills will sometimes generate spill code
duke@435 1656 // via the matcher. By the time, nodes have been wired into the CFG,
duke@435 1657 // and any further nodes generated by expand rules will be left hanging
duke@435 1658 // in space, and will not get emitted as output code. Catch this.
duke@435 1659 // Also, catch any new register allocation constraints ("projections")
duke@435 1660 // generated belatedly during spill code generation.
duke@435 1661 if (_allocation_started) {
duke@435 1662 guarantee(ex == mach, "no expand rules during spill generation");
duke@435 1663 guarantee(_proj_list.size() == num_proj, "no allocation during spill generation");
duke@435 1664 }
duke@435 1665
kvn@603 1666 if (leaf->is_Con() || leaf->is_DecodeN()) {
duke@435 1667 // Record the con for sharing
kvn@603 1668 _shared_nodes.map(leaf->_idx, ex);
duke@435 1669 }
duke@435 1670
duke@435 1671 return ex;
duke@435 1672 }
duke@435 1673
duke@435 1674 void Matcher::ReduceInst_Chain_Rule( State *s, int rule, Node *&mem, MachNode *mach ) {
duke@435 1675 // 'op' is what I am expecting to receive
duke@435 1676 int op = _leftOp[rule];
duke@435 1677 // Operand type to catch childs result
duke@435 1678 // This is what my child will give me.
duke@435 1679 int opnd_class_instance = s->_rule[op];
duke@435 1680 // Choose between operand class or not.
twisti@1040 1681 // This is what I will receive.
duke@435 1682 int catch_op = (FIRST_OPERAND_CLASS <= op && op < NUM_OPERANDS) ? opnd_class_instance : op;
duke@435 1683 // New rule for child. Chase operand classes to get the actual rule.
duke@435 1684 int newrule = s->_rule[catch_op];
duke@435 1685
duke@435 1686 if( newrule < NUM_OPERANDS ) {
duke@435 1687 // Chain from operand or operand class, may be output of shared node
duke@435 1688 assert( 0 <= opnd_class_instance && opnd_class_instance < NUM_OPERANDS,
duke@435 1689 "Bad AD file: Instruction chain rule must chain from operand");
duke@435 1690 // Insert operand into array of operands for this instruction
duke@435 1691 mach->_opnds[1] = s->MachOperGenerator( opnd_class_instance, C );
duke@435 1692
duke@435 1693 ReduceOper( s, newrule, mem, mach );
duke@435 1694 } else {
duke@435 1695 // Chain from the result of an instruction
duke@435 1696 assert( newrule >= _LAST_MACH_OPER, "Do NOT chain from internal operand");
duke@435 1697 mach->_opnds[1] = s->MachOperGenerator( _reduceOp[catch_op], C );
duke@435 1698 Node *mem1 = (Node*)1;
kvn@651 1699 debug_only(Node *save_mem_node = _mem_node;)
duke@435 1700 mach->add_req( ReduceInst(s, newrule, mem1) );
kvn@651 1701 debug_only(_mem_node = save_mem_node;)
duke@435 1702 }
duke@435 1703 return;
duke@435 1704 }
duke@435 1705
duke@435 1706
duke@435 1707 uint Matcher::ReduceInst_Interior( State *s, int rule, Node *&mem, MachNode *mach, uint num_opnds ) {
duke@435 1708 if( s->_leaf->is_Load() ) {
duke@435 1709 Node *mem2 = s->_leaf->in(MemNode::Memory);
duke@435 1710 assert( mem == (Node*)1 || mem == mem2, "multiple Memories being matched at once?" );
kvn@651 1711 debug_only( if( mem == (Node*)1 ) _mem_node = s->_leaf;)
duke@435 1712 mem = mem2;
duke@435 1713 }
duke@435 1714 if( s->_leaf->in(0) != NULL && s->_leaf->req() > 1) {
duke@435 1715 if( mach->in(0) == NULL )
duke@435 1716 mach->set_req(0, s->_leaf->in(0));
duke@435 1717 }
duke@435 1718
duke@435 1719 // Now recursively walk the state tree & add operand list.
duke@435 1720 for( uint i=0; i<2; i++ ) { // binary tree
duke@435 1721 State *newstate = s->_kids[i];
duke@435 1722 if( newstate == NULL ) break; // Might only have 1 child
duke@435 1723 // 'op' is what I am expecting to receive
duke@435 1724 int op;
duke@435 1725 if( i == 0 ) {
duke@435 1726 op = _leftOp[rule];
duke@435 1727 } else {
duke@435 1728 op = _rightOp[rule];
duke@435 1729 }
duke@435 1730 // Operand type to catch childs result
duke@435 1731 // This is what my child will give me.
duke@435 1732 int opnd_class_instance = newstate->_rule[op];
duke@435 1733 // Choose between operand class or not.
duke@435 1734 // This is what I will receive.
duke@435 1735 int catch_op = (op >= FIRST_OPERAND_CLASS && op < NUM_OPERANDS) ? opnd_class_instance : op;
duke@435 1736 // New rule for child. Chase operand classes to get the actual rule.
duke@435 1737 int newrule = newstate->_rule[catch_op];
duke@435 1738
duke@435 1739 if( newrule < NUM_OPERANDS ) { // Operand/operandClass or internalOp/instruction?
duke@435 1740 // Operand/operandClass
duke@435 1741 // Insert operand into array of operands for this instruction
duke@435 1742 mach->_opnds[num_opnds++] = newstate->MachOperGenerator( opnd_class_instance, C );
duke@435 1743 ReduceOper( newstate, newrule, mem, mach );
duke@435 1744
duke@435 1745 } else { // Child is internal operand or new instruction
duke@435 1746 if( newrule < _LAST_MACH_OPER ) { // internal operand or instruction?
duke@435 1747 // internal operand --> call ReduceInst_Interior
duke@435 1748 // Interior of complex instruction. Do nothing but recurse.
duke@435 1749 num_opnds = ReduceInst_Interior( newstate, newrule, mem, mach, num_opnds );
duke@435 1750 } else {
duke@435 1751 // instruction --> call build operand( ) to catch result
duke@435 1752 // --> ReduceInst( newrule )
duke@435 1753 mach->_opnds[num_opnds++] = s->MachOperGenerator( _reduceOp[catch_op], C );
duke@435 1754 Node *mem1 = (Node*)1;
kvn@651 1755 debug_only(Node *save_mem_node = _mem_node;)
duke@435 1756 mach->add_req( ReduceInst( newstate, newrule, mem1 ) );
kvn@651 1757 debug_only(_mem_node = save_mem_node;)
duke@435 1758 }
duke@435 1759 }
duke@435 1760 assert( mach->_opnds[num_opnds-1], "" );
duke@435 1761 }
duke@435 1762 return num_opnds;
duke@435 1763 }
duke@435 1764
duke@435 1765 // This routine walks the interior of possible complex operands.
duke@435 1766 // At each point we check our children in the match tree:
duke@435 1767 // (1) No children -
duke@435 1768 // We are a leaf; add _leaf field as an input to the MachNode
duke@435 1769 // (2) Child is an internal operand -
duke@435 1770 // Skip over it ( do nothing )
duke@435 1771 // (3) Child is an instruction -
duke@435 1772 // Call ReduceInst recursively and
duke@435 1773 // and instruction as an input to the MachNode
duke@435 1774 void Matcher::ReduceOper( State *s, int rule, Node *&mem, MachNode *mach ) {
duke@435 1775 assert( rule < _LAST_MACH_OPER, "called with operand rule" );
duke@435 1776 State *kid = s->_kids[0];
duke@435 1777 assert( kid == NULL || s->_leaf->in(0) == NULL, "internal operands have no control" );
duke@435 1778
duke@435 1779 // Leaf? And not subsumed?
duke@435 1780 if( kid == NULL && !_swallowed[rule] ) {
duke@435 1781 mach->add_req( s->_leaf ); // Add leaf pointer
duke@435 1782 return; // Bail out
duke@435 1783 }
duke@435 1784
duke@435 1785 if( s->_leaf->is_Load() ) {
duke@435 1786 assert( mem == (Node*)1, "multiple Memories being matched at once?" );
duke@435 1787 mem = s->_leaf->in(MemNode::Memory);
kvn@651 1788 debug_only(_mem_node = s->_leaf;)
duke@435 1789 }
duke@435 1790 if( s->_leaf->in(0) && s->_leaf->req() > 1) {
duke@435 1791 if( !mach->in(0) )
duke@435 1792 mach->set_req(0,s->_leaf->in(0));
duke@435 1793 else {
duke@435 1794 assert( s->_leaf->in(0) == mach->in(0), "same instruction, differing controls?" );
duke@435 1795 }
duke@435 1796 }
duke@435 1797
duke@435 1798 for( uint i=0; kid != NULL && i<2; kid = s->_kids[1], i++ ) { // binary tree
duke@435 1799 int newrule;
duke@435 1800 if( i == 0 )
duke@435 1801 newrule = kid->_rule[_leftOp[rule]];
duke@435 1802 else
duke@435 1803 newrule = kid->_rule[_rightOp[rule]];
duke@435 1804
duke@435 1805 if( newrule < _LAST_MACH_OPER ) { // Operand or instruction?
duke@435 1806 // Internal operand; recurse but do nothing else
duke@435 1807 ReduceOper( kid, newrule, mem, mach );
duke@435 1808
duke@435 1809 } else { // Child is a new instruction
duke@435 1810 // Reduce the instruction, and add a direct pointer from this
duke@435 1811 // machine instruction to the newly reduced one.
duke@435 1812 Node *mem1 = (Node*)1;
kvn@651 1813 debug_only(Node *save_mem_node = _mem_node;)
duke@435 1814 mach->add_req( ReduceInst( kid, newrule, mem1 ) );
kvn@651 1815 debug_only(_mem_node = save_mem_node;)
duke@435 1816 }
duke@435 1817 }
duke@435 1818 }
duke@435 1819
duke@435 1820
duke@435 1821 // -------------------------------------------------------------------------
duke@435 1822 // Java-Java calling convention
duke@435 1823 // (what you use when Java calls Java)
duke@435 1824
duke@435 1825 //------------------------------find_receiver----------------------------------
duke@435 1826 // For a given signature, return the OptoReg for parameter 0.
duke@435 1827 OptoReg::Name Matcher::find_receiver( bool is_outgoing ) {
duke@435 1828 VMRegPair regs;
duke@435 1829 BasicType sig_bt = T_OBJECT;
duke@435 1830 calling_convention(&sig_bt, &regs, 1, is_outgoing);
duke@435 1831 // Return argument 0 register. In the LP64 build pointers
duke@435 1832 // take 2 registers, but the VM wants only the 'main' name.
duke@435 1833 return OptoReg::as_OptoReg(regs.first());
duke@435 1834 }
duke@435 1835
duke@435 1836 // A method-klass-holder may be passed in the inline_cache_reg
duke@435 1837 // and then expanded into the inline_cache_reg and a method_oop register
duke@435 1838 // defined in ad_<arch>.cpp
duke@435 1839
duke@435 1840
duke@435 1841 //------------------------------find_shared------------------------------------
duke@435 1842 // Set bits if Node is shared or otherwise a root
duke@435 1843 void Matcher::find_shared( Node *n ) {
duke@435 1844 // Allocate stack of size C->unique() * 2 to avoid frequent realloc
duke@435 1845 MStack mstack(C->unique() * 2);
kvn@1021 1846 // Mark nodes as address_visited if they are inputs to an address expression
kvn@1021 1847 VectorSet address_visited(Thread::current()->resource_area());
duke@435 1848 mstack.push(n, Visit); // Don't need to pre-visit root node
duke@435 1849 while (mstack.is_nonempty()) {
duke@435 1850 n = mstack.node(); // Leave node on stack
duke@435 1851 Node_State nstate = mstack.state();
kvn@1021 1852 uint nop = n->Opcode();
duke@435 1853 if (nstate == Pre_Visit) {
kvn@1021 1854 if (address_visited.test(n->_idx)) { // Visited in address already?
kvn@1021 1855 // Flag as visited and shared now.
kvn@1021 1856 set_visited(n);
kvn@1021 1857 }
duke@435 1858 if (is_visited(n)) { // Visited already?
duke@435 1859 // Node is shared and has no reason to clone. Flag it as shared.
duke@435 1860 // This causes it to match into a register for the sharing.
duke@435 1861 set_shared(n); // Flag as shared and
duke@435 1862 mstack.pop(); // remove node from stack
duke@435 1863 continue;
duke@435 1864 }
duke@435 1865 nstate = Visit; // Not already visited; so visit now
duke@435 1866 }
duke@435 1867 if (nstate == Visit) {
duke@435 1868 mstack.set_state(Post_Visit);
duke@435 1869 set_visited(n); // Flag as visited now
duke@435 1870 bool mem_op = false;
duke@435 1871
kvn@1021 1872 switch( nop ) { // Handle some opcodes special
duke@435 1873 case Op_Phi: // Treat Phis as shared roots
duke@435 1874 case Op_Parm:
duke@435 1875 case Op_Proj: // All handled specially during matching
kvn@498 1876 case Op_SafePointScalarObject:
duke@435 1877 set_shared(n);
duke@435 1878 set_dontcare(n);
duke@435 1879 break;
duke@435 1880 case Op_If:
duke@435 1881 case Op_CountedLoopEnd:
duke@435 1882 mstack.set_state(Alt_Post_Visit); // Alternative way
duke@435 1883 // Convert (If (Bool (CmpX A B))) into (If (Bool) (CmpX A B)). Helps
duke@435 1884 // with matching cmp/branch in 1 instruction. The Matcher needs the
duke@435 1885 // Bool and CmpX side-by-side, because it can only get at constants
duke@435 1886 // that are at the leaves of Match trees, and the Bool's condition acts
duke@435 1887 // as a constant here.
duke@435 1888 mstack.push(n->in(1), Visit); // Clone the Bool
duke@435 1889 mstack.push(n->in(0), Pre_Visit); // Visit control input
duke@435 1890 continue; // while (mstack.is_nonempty())
duke@435 1891 case Op_ConvI2D: // These forms efficiently match with a prior
duke@435 1892 case Op_ConvI2F: // Load but not a following Store
duke@435 1893 if( n->in(1)->is_Load() && // Prior load
duke@435 1894 n->outcnt() == 1 && // Not already shared
duke@435 1895 n->unique_out()->is_Store() ) // Following store
duke@435 1896 set_shared(n); // Force it to be a root
duke@435 1897 break;
duke@435 1898 case Op_ReverseBytesI:
duke@435 1899 case Op_ReverseBytesL:
duke@435 1900 if( n->in(1)->is_Load() && // Prior load
duke@435 1901 n->outcnt() == 1 ) // Not already shared
duke@435 1902 set_shared(n); // Force it to be a root
duke@435 1903 break;
duke@435 1904 case Op_BoxLock: // Cant match until we get stack-regs in ADLC
duke@435 1905 case Op_IfFalse:
duke@435 1906 case Op_IfTrue:
duke@435 1907 case Op_MachProj:
duke@435 1908 case Op_MergeMem:
duke@435 1909 case Op_Catch:
duke@435 1910 case Op_CatchProj:
duke@435 1911 case Op_CProj:
duke@435 1912 case Op_JumpProj:
duke@435 1913 case Op_JProj:
duke@435 1914 case Op_NeverBranch:
duke@435 1915 set_dontcare(n);
duke@435 1916 break;
duke@435 1917 case Op_Jump:
duke@435 1918 mstack.push(n->in(1), Visit); // Switch Value
duke@435 1919 mstack.push(n->in(0), Pre_Visit); // Visit Control input
duke@435 1920 continue; // while (mstack.is_nonempty())
duke@435 1921 case Op_StrComp:
cfang@1116 1922 case Op_StrEquals:
cfang@1116 1923 case Op_StrIndexOf:
rasbold@604 1924 case Op_AryEq:
duke@435 1925 set_shared(n); // Force result into register (it will be anyways)
duke@435 1926 break;
duke@435 1927 case Op_ConP: { // Convert pointers above the centerline to NUL
duke@435 1928 TypeNode *tn = n->as_Type(); // Constants derive from type nodes
duke@435 1929 const TypePtr* tp = tn->type()->is_ptr();
duke@435 1930 if (tp->_ptr == TypePtr::AnyNull) {
duke@435 1931 tn->set_type(TypePtr::NULL_PTR);
duke@435 1932 }
duke@435 1933 break;
duke@435 1934 }
kvn@598 1935 case Op_ConN: { // Convert narrow pointers above the centerline to NUL
kvn@598 1936 TypeNode *tn = n->as_Type(); // Constants derive from type nodes
kvn@656 1937 const TypePtr* tp = tn->type()->make_ptr();
kvn@656 1938 if (tp && tp->_ptr == TypePtr::AnyNull) {
kvn@598 1939 tn->set_type(TypeNarrowOop::NULL_PTR);
kvn@598 1940 }
kvn@598 1941 break;
kvn@598 1942 }
duke@435 1943 case Op_Binary: // These are introduced in the Post_Visit state.
duke@435 1944 ShouldNotReachHere();
duke@435 1945 break;
duke@435 1946 case Op_ClearArray:
duke@435 1947 case Op_SafePoint:
duke@435 1948 mem_op = true;
duke@435 1949 break;
kvn@1496 1950 default:
kvn@1496 1951 if( n->is_Store() ) {
kvn@1496 1952 // Do match stores, despite no ideal reg
kvn@1496 1953 mem_op = true;
kvn@1496 1954 break;
kvn@1496 1955 }
kvn@1496 1956 if( n->is_Mem() ) { // Loads and LoadStores
kvn@1496 1957 mem_op = true;
kvn@1496 1958 // Loads must be root of match tree due to prior load conflict
kvn@1496 1959 if( C->subsume_loads() == false )
kvn@1496 1960 set_shared(n);
duke@435 1961 }
duke@435 1962 // Fall into default case
duke@435 1963 if( !n->ideal_reg() )
duke@435 1964 set_dontcare(n); // Unmatchable Nodes
duke@435 1965 } // end_switch
duke@435 1966
duke@435 1967 for(int i = n->req() - 1; i >= 0; --i) { // For my children
duke@435 1968 Node *m = n->in(i); // Get ith input
duke@435 1969 if (m == NULL) continue; // Ignore NULLs
duke@435 1970 uint mop = m->Opcode();
duke@435 1971
duke@435 1972 // Must clone all producers of flags, or we will not match correctly.
duke@435 1973 // Suppose a compare setting int-flags is shared (e.g., a switch-tree)
duke@435 1974 // then it will match into an ideal Op_RegFlags. Alas, the fp-flags
duke@435 1975 // are also there, so we may match a float-branch to int-flags and
duke@435 1976 // expect the allocator to haul the flags from the int-side to the
duke@435 1977 // fp-side. No can do.
duke@435 1978 if( _must_clone[mop] ) {
duke@435 1979 mstack.push(m, Visit);
duke@435 1980 continue; // for(int i = ...)
duke@435 1981 }
duke@435 1982
kvn@1496 1983 if( mop == Op_AddP && m->in(AddPNode::Base)->Opcode() == Op_DecodeN ) {
kvn@1496 1984 // Bases used in addresses must be shared but since
kvn@1496 1985 // they are shared through a DecodeN they may appear
kvn@1496 1986 // to have a single use so force sharing here.
kvn@1496 1987 set_shared(m->in(AddPNode::Base)->in(1));
kvn@1496 1988 }
kvn@1496 1989
kvn@1496 1990 // Clone addressing expressions as they are "free" in memory access instructions
duke@435 1991 if( mem_op && i == MemNode::Address && mop == Op_AddP ) {
kvn@1021 1992 // Some inputs for address expression are not put on stack
kvn@1021 1993 // to avoid marking them as shared and forcing them into register
kvn@1021 1994 // if they are used only in address expressions.
kvn@1021 1995 // But they should be marked as shared if there are other uses
kvn@1021 1996 // besides address expressions.
kvn@1021 1997
duke@435 1998 Node *off = m->in(AddPNode::Offset);
kvn@1021 1999 if( off->is_Con() &&
kvn@1021 2000 // When there are other uses besides address expressions
kvn@1021 2001 // put it on stack and mark as shared.
kvn@1021 2002 !is_visited(m) ) {
kvn@1021 2003 address_visited.test_set(m->_idx); // Flag as address_visited
duke@435 2004 Node *adr = m->in(AddPNode::Address);
duke@435 2005
duke@435 2006 // Intel, ARM and friends can handle 2 adds in addressing mode
kvn@603 2007 if( clone_shift_expressions && adr->is_AddP() &&
duke@435 2008 // AtomicAdd is not an addressing expression.
duke@435 2009 // Cheap to find it by looking for screwy base.
kvn@1021 2010 !adr->in(AddPNode::Base)->is_top() &&
kvn@1021 2011 // Are there other uses besides address expressions?
kvn@1021 2012 !is_visited(adr) ) {
kvn@1021 2013 address_visited.set(adr->_idx); // Flag as address_visited
duke@435 2014 Node *shift = adr->in(AddPNode::Offset);
duke@435 2015 // Check for shift by small constant as well
duke@435 2016 if( shift->Opcode() == Op_LShiftX && shift->in(2)->is_Con() &&
kvn@1021 2017 shift->in(2)->get_int() <= 3 &&
kvn@1021 2018 // Are there other uses besides address expressions?
kvn@1021 2019 !is_visited(shift) ) {
kvn@1021 2020 address_visited.set(shift->_idx); // Flag as address_visited
duke@435 2021 mstack.push(shift->in(2), Visit);
kvn@1021 2022 Node *conv = shift->in(1);
duke@435 2023 #ifdef _LP64
duke@435 2024 // Allow Matcher to match the rule which bypass
duke@435 2025 // ConvI2L operation for an array index on LP64
duke@435 2026 // if the index value is positive.
kvn@1021 2027 if( conv->Opcode() == Op_ConvI2L &&
kvn@1021 2028 conv->as_Type()->type()->is_long()->_lo >= 0 &&
kvn@1021 2029 // Are there other uses besides address expressions?
kvn@1021 2030 !is_visited(conv) ) {
kvn@1021 2031 address_visited.set(conv->_idx); // Flag as address_visited
kvn@1021 2032 mstack.push(conv->in(1), Pre_Visit);
duke@435 2033 } else
duke@435 2034 #endif
kvn@1021 2035 mstack.push(conv, Pre_Visit);
duke@435 2036 } else {
duke@435 2037 mstack.push(shift, Pre_Visit);
duke@435 2038 }
duke@435 2039 mstack.push(adr->in(AddPNode::Address), Pre_Visit);
duke@435 2040 mstack.push(adr->in(AddPNode::Base), Pre_Visit);
duke@435 2041 } else { // Sparc, Alpha, PPC and friends
duke@435 2042 mstack.push(adr, Pre_Visit);
duke@435 2043 }
duke@435 2044
duke@435 2045 // Clone X+offset as it also folds into most addressing expressions
duke@435 2046 mstack.push(off, Visit);
duke@435 2047 mstack.push(m->in(AddPNode::Base), Pre_Visit);
duke@435 2048 continue; // for(int i = ...)
duke@435 2049 } // if( off->is_Con() )
duke@435 2050 } // if( mem_op &&
duke@435 2051 mstack.push(m, Pre_Visit);
duke@435 2052 } // for(int i = ...)
duke@435 2053 }
duke@435 2054 else if (nstate == Alt_Post_Visit) {
duke@435 2055 mstack.pop(); // Remove node from stack
duke@435 2056 // We cannot remove the Cmp input from the Bool here, as the Bool may be
duke@435 2057 // shared and all users of the Bool need to move the Cmp in parallel.
duke@435 2058 // This leaves both the Bool and the If pointing at the Cmp. To
duke@435 2059 // prevent the Matcher from trying to Match the Cmp along both paths
duke@435 2060 // BoolNode::match_edge always returns a zero.
duke@435 2061
duke@435 2062 // We reorder the Op_If in a pre-order manner, so we can visit without
twisti@1040 2063 // accidentally sharing the Cmp (the Bool and the If make 2 users).
duke@435 2064 n->add_req( n->in(1)->in(1) ); // Add the Cmp next to the Bool
duke@435 2065 }
duke@435 2066 else if (nstate == Post_Visit) {
duke@435 2067 mstack.pop(); // Remove node from stack
duke@435 2068
duke@435 2069 // Now hack a few special opcodes
duke@435 2070 switch( n->Opcode() ) { // Handle some opcodes special
duke@435 2071 case Op_StorePConditional:
kvn@855 2072 case Op_StoreIConditional:
duke@435 2073 case Op_StoreLConditional:
duke@435 2074 case Op_CompareAndSwapI:
duke@435 2075 case Op_CompareAndSwapL:
coleenp@548 2076 case Op_CompareAndSwapP:
coleenp@548 2077 case Op_CompareAndSwapN: { // Convert trinary to binary-tree
duke@435 2078 Node *newval = n->in(MemNode::ValueIn );
duke@435 2079 Node *oldval = n->in(LoadStoreNode::ExpectedIn);
duke@435 2080 Node *pair = new (C, 3) BinaryNode( oldval, newval );
duke@435 2081 n->set_req(MemNode::ValueIn,pair);
duke@435 2082 n->del_req(LoadStoreNode::ExpectedIn);
duke@435 2083 break;
duke@435 2084 }
duke@435 2085 case Op_CMoveD: // Convert trinary to binary-tree
duke@435 2086 case Op_CMoveF:
duke@435 2087 case Op_CMoveI:
duke@435 2088 case Op_CMoveL:
kvn@599 2089 case Op_CMoveN:
duke@435 2090 case Op_CMoveP: {
duke@435 2091 // Restructure into a binary tree for Matching. It's possible that
duke@435 2092 // we could move this code up next to the graph reshaping for IfNodes
duke@435 2093 // or vice-versa, but I do not want to debug this for Ladybird.
duke@435 2094 // 10/2/2000 CNC.
duke@435 2095 Node *pair1 = new (C, 3) BinaryNode(n->in(1),n->in(1)->in(1));
duke@435 2096 n->set_req(1,pair1);
duke@435 2097 Node *pair2 = new (C, 3) BinaryNode(n->in(2),n->in(3));
duke@435 2098 n->set_req(2,pair2);
duke@435 2099 n->del_req(3);
duke@435 2100 break;
duke@435 2101 }
kvn@2877 2102 case Op_LoopLimit: {
kvn@2877 2103 Node *pair1 = new (C, 3) BinaryNode(n->in(1),n->in(2));
kvn@2877 2104 n->set_req(1,pair1);
kvn@2877 2105 n->set_req(2,n->in(3));
kvn@2877 2106 n->del_req(3);
kvn@2877 2107 break;
kvn@2877 2108 }
kvn@1421 2109 case Op_StrEquals: {
kvn@1421 2110 Node *pair1 = new (C, 3) BinaryNode(n->in(2),n->in(3));
kvn@1421 2111 n->set_req(2,pair1);
kvn@1421 2112 n->set_req(3,n->in(4));
kvn@1421 2113 n->del_req(4);
kvn@1421 2114 break;
kvn@1421 2115 }
kvn@1421 2116 case Op_StrComp:
kvn@1421 2117 case Op_StrIndexOf: {
kvn@1421 2118 Node *pair1 = new (C, 3) BinaryNode(n->in(2),n->in(3));
kvn@1421 2119 n->set_req(2,pair1);
kvn@1421 2120 Node *pair2 = new (C, 3) BinaryNode(n->in(4),n->in(5));
kvn@1421 2121 n->set_req(3,pair2);
kvn@1421 2122 n->del_req(5);
kvn@1421 2123 n->del_req(4);
kvn@1421 2124 break;
kvn@1421 2125 }
duke@435 2126 default:
duke@435 2127 break;
duke@435 2128 }
duke@435 2129 }
duke@435 2130 else {
duke@435 2131 ShouldNotReachHere();
duke@435 2132 }
duke@435 2133 } // end of while (mstack.is_nonempty())
duke@435 2134 }
duke@435 2135
duke@435 2136 #ifdef ASSERT
duke@435 2137 // machine-independent root to machine-dependent root
duke@435 2138 void Matcher::dump_old2new_map() {
duke@435 2139 _old2new_map.dump();
duke@435 2140 }
duke@435 2141 #endif
duke@435 2142
duke@435 2143 //---------------------------collect_null_checks-------------------------------
duke@435 2144 // Find null checks in the ideal graph; write a machine-specific node for
duke@435 2145 // it. Used by later implicit-null-check handling. Actually collects
duke@435 2146 // either an IfTrue or IfFalse for the common NOT-null path, AND the ideal
duke@435 2147 // value being tested.
kvn@803 2148 void Matcher::collect_null_checks( Node *proj, Node *orig_proj ) {
duke@435 2149 Node *iff = proj->in(0);
duke@435 2150 if( iff->Opcode() == Op_If ) {
duke@435 2151 // During matching If's have Bool & Cmp side-by-side
duke@435 2152 BoolNode *b = iff->in(1)->as_Bool();
duke@435 2153 Node *cmp = iff->in(2);
coleenp@548 2154 int opc = cmp->Opcode();
coleenp@548 2155 if (opc != Op_CmpP && opc != Op_CmpN) return;
duke@435 2156
coleenp@548 2157 const Type* ct = cmp->in(2)->bottom_type();
coleenp@548 2158 if (ct == TypePtr::NULL_PTR ||
coleenp@548 2159 (opc == Op_CmpN && ct == TypeNarrowOop::NULL_PTR)) {
coleenp@548 2160
kvn@803 2161 bool push_it = false;
coleenp@548 2162 if( proj->Opcode() == Op_IfTrue ) {
coleenp@548 2163 extern int all_null_checks_found;
coleenp@548 2164 all_null_checks_found++;
coleenp@548 2165 if( b->_test._test == BoolTest::ne ) {
kvn@803 2166 push_it = true;
coleenp@548 2167 }
coleenp@548 2168 } else {
coleenp@548 2169 assert( proj->Opcode() == Op_IfFalse, "" );
coleenp@548 2170 if( b->_test._test == BoolTest::eq ) {
kvn@803 2171 push_it = true;
duke@435 2172 }
duke@435 2173 }
kvn@803 2174 if( push_it ) {
kvn@803 2175 _null_check_tests.push(proj);
kvn@803 2176 Node* val = cmp->in(1);
kvn@803 2177 #ifdef _LP64
kvn@1930 2178 if (val->bottom_type()->isa_narrowoop() &&
kvn@1930 2179 !Matcher::narrow_oop_use_complex_address()) {
kvn@803 2180 //
kvn@803 2181 // Look for DecodeN node which should be pinned to orig_proj.
kvn@803 2182 // On platforms (Sparc) which can not handle 2 adds
kvn@803 2183 // in addressing mode we have to keep a DecodeN node and
kvn@803 2184 // use it to do implicit NULL check in address.
kvn@803 2185 //
kvn@803 2186 // DecodeN node was pinned to non-null path (orig_proj) during
kvn@803 2187 // CastPP transformation in final_graph_reshaping_impl().
kvn@803 2188 //
kvn@803 2189 uint cnt = orig_proj->outcnt();
kvn@803 2190 for (uint i = 0; i < orig_proj->outcnt(); i++) {
kvn@803 2191 Node* d = orig_proj->raw_out(i);
kvn@803 2192 if (d->is_DecodeN() && d->in(1) == val) {
kvn@803 2193 val = d;
kvn@803 2194 val->set_req(0, NULL); // Unpin now.
kvn@1930 2195 // Mark this as special case to distinguish from
kvn@1930 2196 // a regular case: CmpP(DecodeN, NULL).
kvn@1930 2197 val = (Node*)(((intptr_t)val) | 1);
kvn@803 2198 break;
kvn@803 2199 }
kvn@803 2200 }
kvn@803 2201 }
kvn@803 2202 #endif
kvn@803 2203 _null_check_tests.push(val);
kvn@803 2204 }
duke@435 2205 }
duke@435 2206 }
duke@435 2207 }
duke@435 2208
duke@435 2209 //---------------------------validate_null_checks------------------------------
duke@435 2210 // Its possible that the value being NULL checked is not the root of a match
duke@435 2211 // tree. If so, I cannot use the value in an implicit null check.
duke@435 2212 void Matcher::validate_null_checks( ) {
duke@435 2213 uint cnt = _null_check_tests.size();
duke@435 2214 for( uint i=0; i < cnt; i+=2 ) {
duke@435 2215 Node *test = _null_check_tests[i];
duke@435 2216 Node *val = _null_check_tests[i+1];
kvn@1930 2217 bool is_decoden = ((intptr_t)val) & 1;
kvn@1930 2218 val = (Node*)(((intptr_t)val) & ~1);
duke@435 2219 if (has_new_node(val)) {
kvn@1930 2220 Node* new_val = new_node(val);
kvn@1930 2221 if (is_decoden) {
kvn@1930 2222 assert(val->is_DecodeN() && val->in(0) == NULL, "sanity");
kvn@1930 2223 // Note: new_val may have a control edge if
kvn@1930 2224 // the original ideal node DecodeN was matched before
kvn@1930 2225 // it was unpinned in Matcher::collect_null_checks().
kvn@1930 2226 // Unpin the mach node and mark it.
kvn@1930 2227 new_val->set_req(0, NULL);
kvn@1930 2228 new_val = (Node*)(((intptr_t)new_val) | 1);
kvn@1930 2229 }
duke@435 2230 // Is a match-tree root, so replace with the matched value
kvn@1930 2231 _null_check_tests.map(i+1, new_val);
duke@435 2232 } else {
duke@435 2233 // Yank from candidate list
duke@435 2234 _null_check_tests.map(i+1,_null_check_tests[--cnt]);
duke@435 2235 _null_check_tests.map(i,_null_check_tests[--cnt]);
duke@435 2236 _null_check_tests.pop();
duke@435 2237 _null_check_tests.pop();
duke@435 2238 i-=2;
duke@435 2239 }
duke@435 2240 }
duke@435 2241 }
duke@435 2242
duke@435 2243 // Used by the DFA in dfa_xxx.cpp. Check for a following barrier or
duke@435 2244 // atomic instruction acting as a store_load barrier without any
duke@435 2245 // intervening volatile load, and thus we don't need a barrier here.
duke@435 2246 // We retain the Node to act as a compiler ordering barrier.
duke@435 2247 bool Matcher::post_store_load_barrier(const Node *vmb) {
duke@435 2248 Compile *C = Compile::current();
duke@435 2249 assert( vmb->is_MemBar(), "" );
duke@435 2250 assert( vmb->Opcode() != Op_MemBarAcquire, "" );
duke@435 2251 const MemBarNode *mem = (const MemBarNode*)vmb;
duke@435 2252
duke@435 2253 // Get the Proj node, ctrl, that can be used to iterate forward
duke@435 2254 Node *ctrl = NULL;
duke@435 2255 DUIterator_Fast imax, i = mem->fast_outs(imax);
duke@435 2256 while( true ) {
duke@435 2257 ctrl = mem->fast_out(i); // Throw out-of-bounds if proj not found
duke@435 2258 assert( ctrl->is_Proj(), "only projections here" );
duke@435 2259 ProjNode *proj = (ProjNode*)ctrl;
duke@435 2260 if( proj->_con == TypeFunc::Control &&
duke@435 2261 !C->node_arena()->contains(ctrl) ) // Unmatched old-space only
duke@435 2262 break;
duke@435 2263 i++;
duke@435 2264 }
duke@435 2265
duke@435 2266 for( DUIterator_Fast jmax, j = ctrl->fast_outs(jmax); j < jmax; j++ ) {
duke@435 2267 Node *x = ctrl->fast_out(j);
duke@435 2268 int xop = x->Opcode();
duke@435 2269
duke@435 2270 // We don't need current barrier if we see another or a lock
duke@435 2271 // before seeing volatile load.
duke@435 2272 //
duke@435 2273 // Op_Fastunlock previously appeared in the Op_* list below.
duke@435 2274 // With the advent of 1-0 lock operations we're no longer guaranteed
duke@435 2275 // that a monitor exit operation contains a serializing instruction.
duke@435 2276
duke@435 2277 if (xop == Op_MemBarVolatile ||
duke@435 2278 xop == Op_FastLock ||
duke@435 2279 xop == Op_CompareAndSwapL ||
duke@435 2280 xop == Op_CompareAndSwapP ||
coleenp@548 2281 xop == Op_CompareAndSwapN ||
duke@435 2282 xop == Op_CompareAndSwapI)
duke@435 2283 return true;
duke@435 2284
duke@435 2285 if (x->is_MemBar()) {
duke@435 2286 // We must retain this membar if there is an upcoming volatile
duke@435 2287 // load, which will be preceded by acquire membar.
duke@435 2288 if (xop == Op_MemBarAcquire)
duke@435 2289 return false;
duke@435 2290 // For other kinds of barriers, check by pretending we
duke@435 2291 // are them, and seeing if we can be removed.
duke@435 2292 else
duke@435 2293 return post_store_load_barrier((const MemBarNode*)x);
duke@435 2294 }
duke@435 2295
duke@435 2296 // Delicate code to detect case of an upcoming fastlock block
duke@435 2297 if( x->is_If() && x->req() > 1 &&
duke@435 2298 !C->node_arena()->contains(x) ) { // Unmatched old-space only
duke@435 2299 Node *iff = x;
duke@435 2300 Node *bol = iff->in(1);
duke@435 2301 // The iff might be some random subclass of If or bol might be Con-Top
duke@435 2302 if (!bol->is_Bool()) return false;
duke@435 2303 assert( bol->req() > 1, "" );
duke@435 2304 return (bol->in(1)->Opcode() == Op_FastUnlock);
duke@435 2305 }
duke@435 2306 // probably not necessary to check for these
duke@435 2307 if (x->is_Call() || x->is_SafePoint() || x->is_block_proj())
duke@435 2308 return false;
duke@435 2309 }
duke@435 2310 return false;
duke@435 2311 }
duke@435 2312
duke@435 2313 //=============================================================================
duke@435 2314 //---------------------------State---------------------------------------------
duke@435 2315 State::State(void) {
duke@435 2316 #ifdef ASSERT
duke@435 2317 _id = 0;
duke@435 2318 _kids[0] = _kids[1] = (State*)(intptr_t) CONST64(0xcafebabecafebabe);
duke@435 2319 _leaf = (Node*)(intptr_t) CONST64(0xbaadf00dbaadf00d);
duke@435 2320 //memset(_cost, -1, sizeof(_cost));
duke@435 2321 //memset(_rule, -1, sizeof(_rule));
duke@435 2322 #endif
duke@435 2323 memset(_valid, 0, sizeof(_valid));
duke@435 2324 }
duke@435 2325
duke@435 2326 #ifdef ASSERT
duke@435 2327 State::~State() {
duke@435 2328 _id = 99;
duke@435 2329 _kids[0] = _kids[1] = (State*)(intptr_t) CONST64(0xcafebabecafebabe);
duke@435 2330 _leaf = (Node*)(intptr_t) CONST64(0xbaadf00dbaadf00d);
duke@435 2331 memset(_cost, -3, sizeof(_cost));
duke@435 2332 memset(_rule, -3, sizeof(_rule));
duke@435 2333 }
duke@435 2334 #endif
duke@435 2335
duke@435 2336 #ifndef PRODUCT
duke@435 2337 //---------------------------dump----------------------------------------------
duke@435 2338 void State::dump() {
duke@435 2339 tty->print("\n");
duke@435 2340 dump(0);
duke@435 2341 }
duke@435 2342
duke@435 2343 void State::dump(int depth) {
duke@435 2344 for( int j = 0; j < depth; j++ )
duke@435 2345 tty->print(" ");
duke@435 2346 tty->print("--N: ");
duke@435 2347 _leaf->dump();
duke@435 2348 uint i;
duke@435 2349 for( i = 0; i < _LAST_MACH_OPER; i++ )
duke@435 2350 // Check for valid entry
duke@435 2351 if( valid(i) ) {
duke@435 2352 for( int j = 0; j < depth; j++ )
duke@435 2353 tty->print(" ");
duke@435 2354 assert(_cost[i] != max_juint, "cost must be a valid value");
duke@435 2355 assert(_rule[i] < _last_Mach_Node, "rule[i] must be valid rule");
duke@435 2356 tty->print_cr("%s %d %s",
duke@435 2357 ruleName[i], _cost[i], ruleName[_rule[i]] );
duke@435 2358 }
duke@435 2359 tty->print_cr("");
duke@435 2360
duke@435 2361 for( i=0; i<2; i++ )
duke@435 2362 if( _kids[i] )
duke@435 2363 _kids[i]->dump(depth+1);
duke@435 2364 }
duke@435 2365 #endif

mercurial