src/cpu/sparc/vm/c1_LIRAssembler_sparc.cpp

Fri, 06 Jan 2012 20:09:20 -0800

author
kvn
date
Fri, 06 Jan 2012 20:09:20 -0800
changeset 3400
22cee0ee8927
parent 3370
2685ea97b89f
parent 3391
069ab3f976d3
child 3435
898522ae3c32
permissions
-rw-r--r--

Merge

duke@435 1 /*
iveresov@2432 2 * Copyright (c) 2000, 2011, Oracle and/or its affiliates. All rights reserved.
duke@435 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
duke@435 4 *
duke@435 5 * This code is free software; you can redistribute it and/or modify it
duke@435 6 * under the terms of the GNU General Public License version 2 only, as
duke@435 7 * published by the Free Software Foundation.
duke@435 8 *
duke@435 9 * This code is distributed in the hope that it will be useful, but WITHOUT
duke@435 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
duke@435 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
duke@435 12 * version 2 for more details (a copy is included in the LICENSE file that
duke@435 13 * accompanied this code).
duke@435 14 *
duke@435 15 * You should have received a copy of the GNU General Public License version
duke@435 16 * 2 along with this work; if not, write to the Free Software Foundation,
duke@435 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
duke@435 18 *
trims@1907 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
trims@1907 20 * or visit www.oracle.com if you need additional information or have any
trims@1907 21 * questions.
duke@435 22 *
duke@435 23 */
duke@435 24
stefank@2314 25 #include "precompiled.hpp"
stefank@2314 26 #include "c1/c1_Compilation.hpp"
stefank@2314 27 #include "c1/c1_LIRAssembler.hpp"
stefank@2314 28 #include "c1/c1_MacroAssembler.hpp"
stefank@2314 29 #include "c1/c1_Runtime1.hpp"
stefank@2314 30 #include "c1/c1_ValueStack.hpp"
stefank@2314 31 #include "ci/ciArrayKlass.hpp"
stefank@2314 32 #include "ci/ciInstance.hpp"
stefank@2314 33 #include "gc_interface/collectedHeap.hpp"
stefank@2314 34 #include "memory/barrierSet.hpp"
stefank@2314 35 #include "memory/cardTableModRefBS.hpp"
stefank@2314 36 #include "nativeInst_sparc.hpp"
stefank@2314 37 #include "oops/objArrayKlass.hpp"
stefank@2314 38 #include "runtime/sharedRuntime.hpp"
duke@435 39
duke@435 40 #define __ _masm->
duke@435 41
duke@435 42
duke@435 43 //------------------------------------------------------------
duke@435 44
duke@435 45
duke@435 46 bool LIR_Assembler::is_small_constant(LIR_Opr opr) {
duke@435 47 if (opr->is_constant()) {
duke@435 48 LIR_Const* constant = opr->as_constant_ptr();
duke@435 49 switch (constant->type()) {
duke@435 50 case T_INT: {
duke@435 51 jint value = constant->as_jint();
duke@435 52 return Assembler::is_simm13(value);
duke@435 53 }
duke@435 54
duke@435 55 default:
duke@435 56 return false;
duke@435 57 }
duke@435 58 }
duke@435 59 return false;
duke@435 60 }
duke@435 61
duke@435 62
duke@435 63 bool LIR_Assembler::is_single_instruction(LIR_Op* op) {
duke@435 64 switch (op->code()) {
duke@435 65 case lir_null_check:
duke@435 66 return true;
duke@435 67
duke@435 68
duke@435 69 case lir_add:
duke@435 70 case lir_ushr:
duke@435 71 case lir_shr:
duke@435 72 case lir_shl:
duke@435 73 // integer shifts and adds are always one instruction
duke@435 74 return op->result_opr()->is_single_cpu();
duke@435 75
duke@435 76
duke@435 77 case lir_move: {
duke@435 78 LIR_Op1* op1 = op->as_Op1();
duke@435 79 LIR_Opr src = op1->in_opr();
duke@435 80 LIR_Opr dst = op1->result_opr();
duke@435 81
duke@435 82 if (src == dst) {
duke@435 83 NEEDS_CLEANUP;
duke@435 84 // this works around a problem where moves with the same src and dst
duke@435 85 // end up in the delay slot and then the assembler swallows the mov
duke@435 86 // since it has no effect and then it complains because the delay slot
duke@435 87 // is empty. returning false stops the optimizer from putting this in
duke@435 88 // the delay slot
duke@435 89 return false;
duke@435 90 }
duke@435 91
duke@435 92 // don't put moves involving oops into the delay slot since the VerifyOops code
duke@435 93 // will make it much larger than a single instruction.
duke@435 94 if (VerifyOops) {
duke@435 95 return false;
duke@435 96 }
duke@435 97
duke@435 98 if (src->is_double_cpu() || dst->is_double_cpu() || op1->patch_code() != lir_patch_none ||
duke@435 99 ((src->is_double_fpu() || dst->is_double_fpu()) && op1->move_kind() != lir_move_normal)) {
duke@435 100 return false;
duke@435 101 }
duke@435 102
iveresov@2344 103 if (UseCompressedOops) {
iveresov@2344 104 if (dst->is_address() && !dst->is_stack() && (dst->type() == T_OBJECT || dst->type() == T_ARRAY)) return false;
iveresov@2344 105 if (src->is_address() && !src->is_stack() && (src->type() == T_OBJECT || src->type() == T_ARRAY)) return false;
iveresov@2344 106 }
iveresov@2344 107
duke@435 108 if (dst->is_register()) {
duke@435 109 if (src->is_address() && Assembler::is_simm13(src->as_address_ptr()->disp())) {
duke@435 110 return !PatchALot;
duke@435 111 } else if (src->is_single_stack()) {
duke@435 112 return true;
duke@435 113 }
duke@435 114 }
duke@435 115
duke@435 116 if (src->is_register()) {
duke@435 117 if (dst->is_address() && Assembler::is_simm13(dst->as_address_ptr()->disp())) {
duke@435 118 return !PatchALot;
duke@435 119 } else if (dst->is_single_stack()) {
duke@435 120 return true;
duke@435 121 }
duke@435 122 }
duke@435 123
duke@435 124 if (dst->is_register() &&
duke@435 125 ((src->is_register() && src->is_single_word() && src->is_same_type(dst)) ||
duke@435 126 (src->is_constant() && LIR_Assembler::is_small_constant(op->as_Op1()->in_opr())))) {
duke@435 127 return true;
duke@435 128 }
duke@435 129
duke@435 130 return false;
duke@435 131 }
duke@435 132
duke@435 133 default:
duke@435 134 return false;
duke@435 135 }
duke@435 136 ShouldNotReachHere();
duke@435 137 }
duke@435 138
duke@435 139
duke@435 140 LIR_Opr LIR_Assembler::receiverOpr() {
duke@435 141 return FrameMap::O0_oop_opr;
duke@435 142 }
duke@435 143
duke@435 144
duke@435 145 LIR_Opr LIR_Assembler::osrBufferPointer() {
duke@435 146 return FrameMap::I0_opr;
duke@435 147 }
duke@435 148
duke@435 149
duke@435 150 int LIR_Assembler::initial_frame_size_in_bytes() {
duke@435 151 return in_bytes(frame_map()->framesize_in_bytes());
duke@435 152 }
duke@435 153
duke@435 154
duke@435 155 // inline cache check: the inline cached class is in G5_inline_cache_reg(G5);
duke@435 156 // we fetch the class of the receiver (O0) and compare it with the cached class.
duke@435 157 // If they do not match we jump to slow case.
duke@435 158 int LIR_Assembler::check_icache() {
duke@435 159 int offset = __ offset();
duke@435 160 __ inline_cache_check(O0, G5_inline_cache_reg);
duke@435 161 return offset;
duke@435 162 }
duke@435 163
duke@435 164
duke@435 165 void LIR_Assembler::osr_entry() {
duke@435 166 // On-stack-replacement entry sequence (interpreter frame layout described in interpreter_sparc.cpp):
duke@435 167 //
duke@435 168 // 1. Create a new compiled activation.
duke@435 169 // 2. Initialize local variables in the compiled activation. The expression stack must be empty
duke@435 170 // at the osr_bci; it is not initialized.
duke@435 171 // 3. Jump to the continuation address in compiled code to resume execution.
duke@435 172
duke@435 173 // OSR entry point
duke@435 174 offsets()->set_value(CodeOffsets::OSR_Entry, code_offset());
duke@435 175 BlockBegin* osr_entry = compilation()->hir()->osr_entry();
duke@435 176 ValueStack* entry_state = osr_entry->end()->state();
duke@435 177 int number_of_locks = entry_state->locks_size();
duke@435 178
duke@435 179 // Create a frame for the compiled activation.
duke@435 180 __ build_frame(initial_frame_size_in_bytes());
duke@435 181
duke@435 182 // OSR buffer is
duke@435 183 //
duke@435 184 // locals[nlocals-1..0]
duke@435 185 // monitors[number_of_locks-1..0]
duke@435 186 //
duke@435 187 // locals is a direct copy of the interpreter frame so in the osr buffer
duke@435 188 // so first slot in the local array is the last local from the interpreter
duke@435 189 // and last slot is local[0] (receiver) from the interpreter
duke@435 190 //
duke@435 191 // Similarly with locks. The first lock slot in the osr buffer is the nth lock
duke@435 192 // from the interpreter frame, the nth lock slot in the osr buffer is 0th lock
duke@435 193 // in the interpreter frame (the method lock if a sync method)
duke@435 194
duke@435 195 // Initialize monitors in the compiled activation.
duke@435 196 // I0: pointer to osr buffer
duke@435 197 //
duke@435 198 // All other registers are dead at this point and the locals will be
duke@435 199 // copied into place by code emitted in the IR.
duke@435 200
duke@435 201 Register OSR_buf = osrBufferPointer()->as_register();
duke@435 202 { assert(frame::interpreter_frame_monitor_size() == BasicObjectLock::size(), "adjust code below");
duke@435 203 int monitor_offset = BytesPerWord * method()->max_locals() +
roland@1495 204 (2 * BytesPerWord) * (number_of_locks - 1);
roland@1495 205 // SharedRuntime::OSR_migration_begin() packs BasicObjectLocks in
roland@1495 206 // the OSR buffer using 2 word entries: first the lock and then
roland@1495 207 // the oop.
duke@435 208 for (int i = 0; i < number_of_locks; i++) {
roland@1495 209 int slot_offset = monitor_offset - ((i * 2) * BytesPerWord);
duke@435 210 #ifdef ASSERT
duke@435 211 // verify the interpreter's monitor has a non-null object
duke@435 212 {
duke@435 213 Label L;
roland@1495 214 __ ld_ptr(OSR_buf, slot_offset + 1*BytesPerWord, O7);
kvn@3037 215 __ cmp_and_br_short(O7, G0, Assembler::notEqual, Assembler::pt, L);
duke@435 216 __ stop("locked object is NULL");
duke@435 217 __ bind(L);
duke@435 218 }
duke@435 219 #endif // ASSERT
duke@435 220 // Copy the lock field into the compiled activation.
roland@1495 221 __ ld_ptr(OSR_buf, slot_offset + 0, O7);
duke@435 222 __ st_ptr(O7, frame_map()->address_for_monitor_lock(i));
roland@1495 223 __ ld_ptr(OSR_buf, slot_offset + 1*BytesPerWord, O7);
duke@435 224 __ st_ptr(O7, frame_map()->address_for_monitor_object(i));
duke@435 225 }
duke@435 226 }
duke@435 227 }
duke@435 228
duke@435 229
duke@435 230 // Optimized Library calls
duke@435 231 // This is the fast version of java.lang.String.compare; it has not
duke@435 232 // OSR-entry and therefore, we generate a slow version for OSR's
duke@435 233 void LIR_Assembler::emit_string_compare(LIR_Opr left, LIR_Opr right, LIR_Opr dst, CodeEmitInfo* info) {
duke@435 234 Register str0 = left->as_register();
duke@435 235 Register str1 = right->as_register();
duke@435 236
duke@435 237 Label Ldone;
duke@435 238
duke@435 239 Register result = dst->as_register();
duke@435 240 {
duke@435 241 // Get a pointer to the first character of string0 in tmp0 and get string0.count in str0
duke@435 242 // Get a pointer to the first character of string1 in tmp1 and get string1.count in str1
duke@435 243 // Also, get string0.count-string1.count in o7 and get the condition code set
duke@435 244 // Note: some instructions have been hoisted for better instruction scheduling
duke@435 245
duke@435 246 Register tmp0 = L0;
duke@435 247 Register tmp1 = L1;
duke@435 248 Register tmp2 = L2;
duke@435 249
duke@435 250 int value_offset = java_lang_String:: value_offset_in_bytes(); // char array
duke@435 251 int offset_offset = java_lang_String::offset_offset_in_bytes(); // first character position
duke@435 252 int count_offset = java_lang_String:: count_offset_in_bytes();
duke@435 253
iveresov@2344 254 __ load_heap_oop(str0, value_offset, tmp0);
twisti@1162 255 __ ld(str0, offset_offset, tmp2);
duke@435 256 __ add(tmp0, arrayOopDesc::base_offset_in_bytes(T_CHAR), tmp0);
twisti@1162 257 __ ld(str0, count_offset, str0);
duke@435 258 __ sll(tmp2, exact_log2(sizeof(jchar)), tmp2);
duke@435 259
duke@435 260 // str1 may be null
duke@435 261 add_debug_info_for_null_check_here(info);
duke@435 262
iveresov@2344 263 __ load_heap_oop(str1, value_offset, tmp1);
duke@435 264 __ add(tmp0, tmp2, tmp0);
duke@435 265
twisti@1162 266 __ ld(str1, offset_offset, tmp2);
duke@435 267 __ add(tmp1, arrayOopDesc::base_offset_in_bytes(T_CHAR), tmp1);
twisti@1162 268 __ ld(str1, count_offset, str1);
duke@435 269 __ sll(tmp2, exact_log2(sizeof(jchar)), tmp2);
duke@435 270 __ subcc(str0, str1, O7);
duke@435 271 __ add(tmp1, tmp2, tmp1);
duke@435 272 }
duke@435 273
duke@435 274 {
duke@435 275 // Compute the minimum of the string lengths, scale it and store it in limit
duke@435 276 Register count0 = I0;
duke@435 277 Register count1 = I1;
duke@435 278 Register limit = L3;
duke@435 279
duke@435 280 Label Lskip;
duke@435 281 __ sll(count0, exact_log2(sizeof(jchar)), limit); // string0 is shorter
duke@435 282 __ br(Assembler::greater, true, Assembler::pt, Lskip);
duke@435 283 __ delayed()->sll(count1, exact_log2(sizeof(jchar)), limit); // string1 is shorter
duke@435 284 __ bind(Lskip);
duke@435 285
duke@435 286 // If either string is empty (or both of them) the result is the difference in lengths
duke@435 287 __ cmp(limit, 0);
duke@435 288 __ br(Assembler::equal, true, Assembler::pn, Ldone);
duke@435 289 __ delayed()->mov(O7, result); // result is difference in lengths
duke@435 290 }
duke@435 291
duke@435 292 {
duke@435 293 // Neither string is empty
duke@435 294 Label Lloop;
duke@435 295
duke@435 296 Register base0 = L0;
duke@435 297 Register base1 = L1;
duke@435 298 Register chr0 = I0;
duke@435 299 Register chr1 = I1;
duke@435 300 Register limit = L3;
duke@435 301
duke@435 302 // Shift base0 and base1 to the end of the arrays, negate limit
duke@435 303 __ add(base0, limit, base0);
duke@435 304 __ add(base1, limit, base1);
duke@435 305 __ neg(limit); // limit = -min{string0.count, strin1.count}
duke@435 306
duke@435 307 __ lduh(base0, limit, chr0);
duke@435 308 __ bind(Lloop);
duke@435 309 __ lduh(base1, limit, chr1);
duke@435 310 __ subcc(chr0, chr1, chr0);
duke@435 311 __ br(Assembler::notZero, false, Assembler::pn, Ldone);
duke@435 312 assert(chr0 == result, "result must be pre-placed");
duke@435 313 __ delayed()->inccc(limit, sizeof(jchar));
duke@435 314 __ br(Assembler::notZero, true, Assembler::pt, Lloop);
duke@435 315 __ delayed()->lduh(base0, limit, chr0);
duke@435 316 }
duke@435 317
duke@435 318 // If strings are equal up to min length, return the length difference.
duke@435 319 __ mov(O7, result);
duke@435 320
duke@435 321 // Otherwise, return the difference between the first mismatched chars.
duke@435 322 __ bind(Ldone);
duke@435 323 }
duke@435 324
duke@435 325
duke@435 326 // --------------------------------------------------------------------------------------------
duke@435 327
duke@435 328 void LIR_Assembler::monitorexit(LIR_Opr obj_opr, LIR_Opr lock_opr, Register hdr, int monitor_no) {
duke@435 329 if (!GenerateSynchronizationCode) return;
duke@435 330
duke@435 331 Register obj_reg = obj_opr->as_register();
duke@435 332 Register lock_reg = lock_opr->as_register();
duke@435 333
duke@435 334 Address mon_addr = frame_map()->address_for_monitor_lock(monitor_no);
duke@435 335 Register reg = mon_addr.base();
duke@435 336 int offset = mon_addr.disp();
duke@435 337 // compute pointer to BasicLock
duke@435 338 if (mon_addr.is_simm13()) {
duke@435 339 __ add(reg, offset, lock_reg);
duke@435 340 }
duke@435 341 else {
duke@435 342 __ set(offset, lock_reg);
duke@435 343 __ add(reg, lock_reg, lock_reg);
duke@435 344 }
duke@435 345 // unlock object
duke@435 346 MonitorAccessStub* slow_case = new MonitorExitStub(lock_opr, UseFastLocking, monitor_no);
duke@435 347 // _slow_case_stubs->append(slow_case);
duke@435 348 // temporary fix: must be created after exceptionhandler, therefore as call stub
duke@435 349 _slow_case_stubs->append(slow_case);
duke@435 350 if (UseFastLocking) {
duke@435 351 // try inlined fast unlocking first, revert to slow locking if it fails
duke@435 352 // note: lock_reg points to the displaced header since the displaced header offset is 0!
duke@435 353 assert(BasicLock::displaced_header_offset_in_bytes() == 0, "lock_reg must point to the displaced header");
duke@435 354 __ unlock_object(hdr, obj_reg, lock_reg, *slow_case->entry());
duke@435 355 } else {
duke@435 356 // always do slow unlocking
duke@435 357 // note: the slow unlocking code could be inlined here, however if we use
duke@435 358 // slow unlocking, speed doesn't matter anyway and this solution is
duke@435 359 // simpler and requires less duplicated code - additionally, the
duke@435 360 // slow unlocking code is the same in either case which simplifies
duke@435 361 // debugging
duke@435 362 __ br(Assembler::always, false, Assembler::pt, *slow_case->entry());
duke@435 363 __ delayed()->nop();
duke@435 364 }
duke@435 365 // done
duke@435 366 __ bind(*slow_case->continuation());
duke@435 367 }
duke@435 368
duke@435 369
twisti@1639 370 int LIR_Assembler::emit_exception_handler() {
duke@435 371 // if the last instruction is a call (typically to do a throw which
duke@435 372 // is coming at the end after block reordering) the return address
duke@435 373 // must still point into the code area in order to avoid assertion
duke@435 374 // failures when searching for the corresponding bci => add a nop
duke@435 375 // (was bug 5/14/1999 - gri)
duke@435 376 __ nop();
duke@435 377
duke@435 378 // generate code for exception handler
duke@435 379 ciMethod* method = compilation()->method();
duke@435 380
duke@435 381 address handler_base = __ start_a_stub(exception_handler_size);
duke@435 382
duke@435 383 if (handler_base == NULL) {
duke@435 384 // not enough space left for the handler
duke@435 385 bailout("exception handler overflow");
twisti@1639 386 return -1;
duke@435 387 }
twisti@1639 388
duke@435 389 int offset = code_offset();
duke@435 390
twisti@2603 391 __ call(Runtime1::entry_for(Runtime1::handle_exception_from_callee_id), relocInfo::runtime_call_type);
duke@435 392 __ delayed()->nop();
twisti@2603 393 __ should_not_reach_here();
duke@435 394 assert(code_offset() - offset <= exception_handler_size, "overflow");
duke@435 395 __ end_a_stub();
twisti@1639 396
twisti@1639 397 return offset;
duke@435 398 }
duke@435 399
twisti@1639 400
never@1813 401 // Emit the code to remove the frame from the stack in the exception
never@1813 402 // unwind path.
never@1813 403 int LIR_Assembler::emit_unwind_handler() {
never@1813 404 #ifndef PRODUCT
never@1813 405 if (CommentedAssembly) {
never@1813 406 _masm->block_comment("Unwind handler");
never@1813 407 }
never@1813 408 #endif
never@1813 409
never@1813 410 int offset = code_offset();
never@1813 411
never@1813 412 // Fetch the exception from TLS and clear out exception related thread state
never@1813 413 __ ld_ptr(G2_thread, in_bytes(JavaThread::exception_oop_offset()), O0);
never@1813 414 __ st_ptr(G0, G2_thread, in_bytes(JavaThread::exception_oop_offset()));
never@1813 415 __ st_ptr(G0, G2_thread, in_bytes(JavaThread::exception_pc_offset()));
never@1813 416
never@1813 417 __ bind(_unwind_handler_entry);
never@1813 418 __ verify_not_null_oop(O0);
never@1813 419 if (method()->is_synchronized() || compilation()->env()->dtrace_method_probes()) {
never@1813 420 __ mov(O0, I0); // Preserve the exception
never@1813 421 }
never@1813 422
never@1813 423 // Preform needed unlocking
never@1813 424 MonitorExitStub* stub = NULL;
never@1813 425 if (method()->is_synchronized()) {
never@1813 426 monitor_address(0, FrameMap::I1_opr);
never@1813 427 stub = new MonitorExitStub(FrameMap::I1_opr, true, 0);
never@1813 428 __ unlock_object(I3, I2, I1, *stub->entry());
never@1813 429 __ bind(*stub->continuation());
never@1813 430 }
never@1813 431
never@1813 432 if (compilation()->env()->dtrace_method_probes()) {
never@2185 433 __ mov(G2_thread, O0);
never@2185 434 jobject2reg(method()->constant_encoding(), O1);
never@1813 435 __ call(CAST_FROM_FN_PTR(address, SharedRuntime::dtrace_method_exit), relocInfo::runtime_call_type);
never@1813 436 __ delayed()->nop();
never@1813 437 }
never@1813 438
never@1813 439 if (method()->is_synchronized() || compilation()->env()->dtrace_method_probes()) {
never@1813 440 __ mov(I0, O0); // Restore the exception
never@1813 441 }
never@1813 442
never@1813 443 // dispatch to the unwind logic
never@1813 444 __ call(Runtime1::entry_for(Runtime1::unwind_exception_id), relocInfo::runtime_call_type);
never@1813 445 __ delayed()->nop();
never@1813 446
never@1813 447 // Emit the slow path assembly
never@1813 448 if (stub != NULL) {
never@1813 449 stub->emit_code(this);
never@1813 450 }
never@1813 451
never@1813 452 return offset;
never@1813 453 }
never@1813 454
never@1813 455
twisti@1639 456 int LIR_Assembler::emit_deopt_handler() {
duke@435 457 // if the last instruction is a call (typically to do a throw which
duke@435 458 // is coming at the end after block reordering) the return address
duke@435 459 // must still point into the code area in order to avoid assertion
duke@435 460 // failures when searching for the corresponding bci => add a nop
duke@435 461 // (was bug 5/14/1999 - gri)
duke@435 462 __ nop();
duke@435 463
duke@435 464 // generate code for deopt handler
duke@435 465 ciMethod* method = compilation()->method();
duke@435 466 address handler_base = __ start_a_stub(deopt_handler_size);
duke@435 467 if (handler_base == NULL) {
duke@435 468 // not enough space left for the handler
duke@435 469 bailout("deopt handler overflow");
twisti@1639 470 return -1;
duke@435 471 }
twisti@1639 472
duke@435 473 int offset = code_offset();
twisti@1162 474 AddressLiteral deopt_blob(SharedRuntime::deopt_blob()->unpack());
twisti@1162 475 __ JUMP(deopt_blob, G3_scratch, 0); // sethi;jmp
duke@435 476 __ delayed()->nop();
duke@435 477 assert(code_offset() - offset <= deopt_handler_size, "overflow");
duke@435 478 debug_only(__ stop("should have gone to the caller");)
duke@435 479 __ end_a_stub();
twisti@1639 480
twisti@1639 481 return offset;
duke@435 482 }
duke@435 483
duke@435 484
duke@435 485 void LIR_Assembler::jobject2reg(jobject o, Register reg) {
duke@435 486 if (o == NULL) {
duke@435 487 __ set(NULL_WORD, reg);
duke@435 488 } else {
duke@435 489 int oop_index = __ oop_recorder()->find_index(o);
duke@435 490 RelocationHolder rspec = oop_Relocation::spec(oop_index);
duke@435 491 __ set(NULL_WORD, reg, rspec); // Will be set when the nmethod is created
duke@435 492 }
duke@435 493 }
duke@435 494
duke@435 495
duke@435 496 void LIR_Assembler::jobject2reg_with_patching(Register reg, CodeEmitInfo *info) {
duke@435 497 // Allocate a new index in oop table to hold the oop once it's been patched
duke@435 498 int oop_index = __ oop_recorder()->allocate_index((jobject)NULL);
duke@435 499 PatchingStub* patch = new PatchingStub(_masm, PatchingStub::load_klass_id, oop_index);
duke@435 500
twisti@1162 501 AddressLiteral addrlit(NULL, oop_Relocation::spec(oop_index));
twisti@1162 502 assert(addrlit.rspec().type() == relocInfo::oop_type, "must be an oop reloc");
duke@435 503 // It may not seem necessary to use a sethi/add pair to load a NULL into dest, but the
duke@435 504 // NULL will be dynamically patched later and the patched value may be large. We must
duke@435 505 // therefore generate the sethi/add as a placeholders
twisti@1162 506 __ patchable_set(addrlit, reg);
duke@435 507
duke@435 508 patching_epilog(patch, lir_patch_normal, reg, info);
duke@435 509 }
duke@435 510
duke@435 511
duke@435 512 void LIR_Assembler::emit_op3(LIR_Op3* op) {
duke@435 513 Register Rdividend = op->in_opr1()->as_register();
duke@435 514 Register Rdivisor = noreg;
duke@435 515 Register Rscratch = op->in_opr3()->as_register();
duke@435 516 Register Rresult = op->result_opr()->as_register();
duke@435 517 int divisor = -1;
duke@435 518
duke@435 519 if (op->in_opr2()->is_register()) {
duke@435 520 Rdivisor = op->in_opr2()->as_register();
duke@435 521 } else {
duke@435 522 divisor = op->in_opr2()->as_constant_ptr()->as_jint();
duke@435 523 assert(Assembler::is_simm13(divisor), "can only handle simm13");
duke@435 524 }
duke@435 525
duke@435 526 assert(Rdividend != Rscratch, "");
duke@435 527 assert(Rdivisor != Rscratch, "");
duke@435 528 assert(op->code() == lir_idiv || op->code() == lir_irem, "Must be irem or idiv");
duke@435 529
duke@435 530 if (Rdivisor == noreg && is_power_of_2(divisor)) {
duke@435 531 // convert division by a power of two into some shifts and logical operations
duke@435 532 if (op->code() == lir_idiv) {
duke@435 533 if (divisor == 2) {
duke@435 534 __ srl(Rdividend, 31, Rscratch);
duke@435 535 } else {
duke@435 536 __ sra(Rdividend, 31, Rscratch);
duke@435 537 __ and3(Rscratch, divisor - 1, Rscratch);
duke@435 538 }
duke@435 539 __ add(Rdividend, Rscratch, Rscratch);
duke@435 540 __ sra(Rscratch, log2_intptr(divisor), Rresult);
duke@435 541 return;
duke@435 542 } else {
duke@435 543 if (divisor == 2) {
duke@435 544 __ srl(Rdividend, 31, Rscratch);
duke@435 545 } else {
duke@435 546 __ sra(Rdividend, 31, Rscratch);
duke@435 547 __ and3(Rscratch, divisor - 1,Rscratch);
duke@435 548 }
duke@435 549 __ add(Rdividend, Rscratch, Rscratch);
duke@435 550 __ andn(Rscratch, divisor - 1,Rscratch);
duke@435 551 __ sub(Rdividend, Rscratch, Rresult);
duke@435 552 return;
duke@435 553 }
duke@435 554 }
duke@435 555
duke@435 556 __ sra(Rdividend, 31, Rscratch);
duke@435 557 __ wry(Rscratch);
duke@435 558 if (!VM_Version::v9_instructions_work()) {
duke@435 559 // v9 doesn't require these nops
duke@435 560 __ nop();
duke@435 561 __ nop();
duke@435 562 __ nop();
duke@435 563 __ nop();
duke@435 564 }
duke@435 565
duke@435 566 add_debug_info_for_div0_here(op->info());
duke@435 567
duke@435 568 if (Rdivisor != noreg) {
duke@435 569 __ sdivcc(Rdividend, Rdivisor, (op->code() == lir_idiv ? Rresult : Rscratch));
duke@435 570 } else {
duke@435 571 assert(Assembler::is_simm13(divisor), "can only handle simm13");
duke@435 572 __ sdivcc(Rdividend, divisor, (op->code() == lir_idiv ? Rresult : Rscratch));
duke@435 573 }
duke@435 574
duke@435 575 Label skip;
duke@435 576 __ br(Assembler::overflowSet, true, Assembler::pn, skip);
duke@435 577 __ delayed()->Assembler::sethi(0x80000000, (op->code() == lir_idiv ? Rresult : Rscratch));
duke@435 578 __ bind(skip);
duke@435 579
duke@435 580 if (op->code() == lir_irem) {
duke@435 581 if (Rdivisor != noreg) {
duke@435 582 __ smul(Rscratch, Rdivisor, Rscratch);
duke@435 583 } else {
duke@435 584 __ smul(Rscratch, divisor, Rscratch);
duke@435 585 }
duke@435 586 __ sub(Rdividend, Rscratch, Rresult);
duke@435 587 }
duke@435 588 }
duke@435 589
duke@435 590
duke@435 591 void LIR_Assembler::emit_opBranch(LIR_OpBranch* op) {
duke@435 592 #ifdef ASSERT
duke@435 593 assert(op->block() == NULL || op->block()->label() == op->label(), "wrong label");
duke@435 594 if (op->block() != NULL) _branch_target_blocks.append(op->block());
duke@435 595 if (op->ublock() != NULL) _branch_target_blocks.append(op->ublock());
duke@435 596 #endif
duke@435 597 assert(op->info() == NULL, "shouldn't have CodeEmitInfo");
duke@435 598
duke@435 599 if (op->cond() == lir_cond_always) {
duke@435 600 __ br(Assembler::always, false, Assembler::pt, *(op->label()));
duke@435 601 } else if (op->code() == lir_cond_float_branch) {
duke@435 602 assert(op->ublock() != NULL, "must have unordered successor");
duke@435 603 bool is_unordered = (op->ublock() == op->block());
duke@435 604 Assembler::Condition acond;
duke@435 605 switch (op->cond()) {
duke@435 606 case lir_cond_equal: acond = Assembler::f_equal; break;
duke@435 607 case lir_cond_notEqual: acond = Assembler::f_notEqual; break;
duke@435 608 case lir_cond_less: acond = (is_unordered ? Assembler::f_unorderedOrLess : Assembler::f_less); break;
duke@435 609 case lir_cond_greater: acond = (is_unordered ? Assembler::f_unorderedOrGreater : Assembler::f_greater); break;
duke@435 610 case lir_cond_lessEqual: acond = (is_unordered ? Assembler::f_unorderedOrLessOrEqual : Assembler::f_lessOrEqual); break;
duke@435 611 case lir_cond_greaterEqual: acond = (is_unordered ? Assembler::f_unorderedOrGreaterOrEqual: Assembler::f_greaterOrEqual); break;
duke@435 612 default : ShouldNotReachHere();
duke@435 613 };
duke@435 614
duke@435 615 if (!VM_Version::v9_instructions_work()) {
duke@435 616 __ nop();
duke@435 617 }
duke@435 618 __ fb( acond, false, Assembler::pn, *(op->label()));
duke@435 619 } else {
duke@435 620 assert (op->code() == lir_branch, "just checking");
duke@435 621
duke@435 622 Assembler::Condition acond;
duke@435 623 switch (op->cond()) {
duke@435 624 case lir_cond_equal: acond = Assembler::equal; break;
duke@435 625 case lir_cond_notEqual: acond = Assembler::notEqual; break;
duke@435 626 case lir_cond_less: acond = Assembler::less; break;
duke@435 627 case lir_cond_lessEqual: acond = Assembler::lessEqual; break;
duke@435 628 case lir_cond_greaterEqual: acond = Assembler::greaterEqual; break;
duke@435 629 case lir_cond_greater: acond = Assembler::greater; break;
duke@435 630 case lir_cond_aboveEqual: acond = Assembler::greaterEqualUnsigned; break;
duke@435 631 case lir_cond_belowEqual: acond = Assembler::lessEqualUnsigned; break;
duke@435 632 default: ShouldNotReachHere();
duke@435 633 };
duke@435 634
duke@435 635 // sparc has different condition codes for testing 32-bit
duke@435 636 // vs. 64-bit values. We could always test xcc is we could
duke@435 637 // guarantee that 32-bit loads always sign extended but that isn't
duke@435 638 // true and since sign extension isn't free, it would impose a
duke@435 639 // slight cost.
duke@435 640 #ifdef _LP64
duke@435 641 if (op->type() == T_INT) {
duke@435 642 __ br(acond, false, Assembler::pn, *(op->label()));
duke@435 643 } else
duke@435 644 #endif
duke@435 645 __ brx(acond, false, Assembler::pn, *(op->label()));
duke@435 646 }
duke@435 647 // The peephole pass fills the delay slot
duke@435 648 }
duke@435 649
duke@435 650
duke@435 651 void LIR_Assembler::emit_opConvert(LIR_OpConvert* op) {
duke@435 652 Bytecodes::Code code = op->bytecode();
duke@435 653 LIR_Opr dst = op->result_opr();
duke@435 654
duke@435 655 switch(code) {
duke@435 656 case Bytecodes::_i2l: {
duke@435 657 Register rlo = dst->as_register_lo();
duke@435 658 Register rhi = dst->as_register_hi();
duke@435 659 Register rval = op->in_opr()->as_register();
duke@435 660 #ifdef _LP64
duke@435 661 __ sra(rval, 0, rlo);
duke@435 662 #else
duke@435 663 __ mov(rval, rlo);
duke@435 664 __ sra(rval, BitsPerInt-1, rhi);
duke@435 665 #endif
duke@435 666 break;
duke@435 667 }
duke@435 668 case Bytecodes::_i2d:
duke@435 669 case Bytecodes::_i2f: {
duke@435 670 bool is_double = (code == Bytecodes::_i2d);
duke@435 671 FloatRegister rdst = is_double ? dst->as_double_reg() : dst->as_float_reg();
duke@435 672 FloatRegisterImpl::Width w = is_double ? FloatRegisterImpl::D : FloatRegisterImpl::S;
duke@435 673 FloatRegister rsrc = op->in_opr()->as_float_reg();
duke@435 674 if (rsrc != rdst) {
duke@435 675 __ fmov(FloatRegisterImpl::S, rsrc, rdst);
duke@435 676 }
duke@435 677 __ fitof(w, rdst, rdst);
duke@435 678 break;
duke@435 679 }
duke@435 680 case Bytecodes::_f2i:{
duke@435 681 FloatRegister rsrc = op->in_opr()->as_float_reg();
duke@435 682 Address addr = frame_map()->address_for_slot(dst->single_stack_ix());
duke@435 683 Label L;
duke@435 684 // result must be 0 if value is NaN; test by comparing value to itself
duke@435 685 __ fcmp(FloatRegisterImpl::S, Assembler::fcc0, rsrc, rsrc);
duke@435 686 if (!VM_Version::v9_instructions_work()) {
duke@435 687 __ nop();
duke@435 688 }
duke@435 689 __ fb(Assembler::f_unordered, true, Assembler::pn, L);
duke@435 690 __ delayed()->st(G0, addr); // annuled if contents of rsrc is not NaN
duke@435 691 __ ftoi(FloatRegisterImpl::S, rsrc, rsrc);
duke@435 692 // move integer result from float register to int register
duke@435 693 __ stf(FloatRegisterImpl::S, rsrc, addr.base(), addr.disp());
duke@435 694 __ bind (L);
duke@435 695 break;
duke@435 696 }
duke@435 697 case Bytecodes::_l2i: {
duke@435 698 Register rlo = op->in_opr()->as_register_lo();
duke@435 699 Register rhi = op->in_opr()->as_register_hi();
duke@435 700 Register rdst = dst->as_register();
duke@435 701 #ifdef _LP64
duke@435 702 __ sra(rlo, 0, rdst);
duke@435 703 #else
duke@435 704 __ mov(rlo, rdst);
duke@435 705 #endif
duke@435 706 break;
duke@435 707 }
duke@435 708 case Bytecodes::_d2f:
duke@435 709 case Bytecodes::_f2d: {
duke@435 710 bool is_double = (code == Bytecodes::_f2d);
duke@435 711 assert((!is_double && dst->is_single_fpu()) || (is_double && dst->is_double_fpu()), "check");
duke@435 712 LIR_Opr val = op->in_opr();
duke@435 713 FloatRegister rval = (code == Bytecodes::_d2f) ? val->as_double_reg() : val->as_float_reg();
duke@435 714 FloatRegister rdst = is_double ? dst->as_double_reg() : dst->as_float_reg();
duke@435 715 FloatRegisterImpl::Width vw = is_double ? FloatRegisterImpl::S : FloatRegisterImpl::D;
duke@435 716 FloatRegisterImpl::Width dw = is_double ? FloatRegisterImpl::D : FloatRegisterImpl::S;
duke@435 717 __ ftof(vw, dw, rval, rdst);
duke@435 718 break;
duke@435 719 }
duke@435 720 case Bytecodes::_i2s:
duke@435 721 case Bytecodes::_i2b: {
duke@435 722 Register rval = op->in_opr()->as_register();
duke@435 723 Register rdst = dst->as_register();
duke@435 724 int shift = (code == Bytecodes::_i2b) ? (BitsPerInt - T_BYTE_aelem_bytes * BitsPerByte) : (BitsPerInt - BitsPerShort);
duke@435 725 __ sll (rval, shift, rdst);
duke@435 726 __ sra (rdst, shift, rdst);
duke@435 727 break;
duke@435 728 }
duke@435 729 case Bytecodes::_i2c: {
duke@435 730 Register rval = op->in_opr()->as_register();
duke@435 731 Register rdst = dst->as_register();
duke@435 732 int shift = BitsPerInt - T_CHAR_aelem_bytes * BitsPerByte;
duke@435 733 __ sll (rval, shift, rdst);
duke@435 734 __ srl (rdst, shift, rdst);
duke@435 735 break;
duke@435 736 }
duke@435 737
duke@435 738 default: ShouldNotReachHere();
duke@435 739 }
duke@435 740 }
duke@435 741
duke@435 742
duke@435 743 void LIR_Assembler::align_call(LIR_Code) {
duke@435 744 // do nothing since all instructions are word aligned on sparc
duke@435 745 }
duke@435 746
duke@435 747
twisti@1730 748 void LIR_Assembler::call(LIR_OpJavaCall* op, relocInfo::relocType rtype) {
twisti@1730 749 __ call(op->addr(), rtype);
twisti@1919 750 // The peephole pass fills the delay slot, add_call_info is done in
twisti@1919 751 // LIR_Assembler::emit_delay.
duke@435 752 }
duke@435 753
duke@435 754
twisti@1730 755 void LIR_Assembler::ic_call(LIR_OpJavaCall* op) {
duke@435 756 RelocationHolder rspec = virtual_call_Relocation::spec(pc());
duke@435 757 __ set_oop((jobject)Universe::non_oop_word(), G5_inline_cache_reg);
duke@435 758 __ relocate(rspec);
twisti@1730 759 __ call(op->addr(), relocInfo::none);
twisti@1919 760 // The peephole pass fills the delay slot, add_call_info is done in
twisti@1919 761 // LIR_Assembler::emit_delay.
duke@435 762 }
duke@435 763
duke@435 764
twisti@1730 765 void LIR_Assembler::vtable_call(LIR_OpJavaCall* op) {
twisti@1730 766 add_debug_info_for_null_check_here(op->info());
iveresov@2344 767 __ load_klass(O0, G3_scratch);
twisti@3310 768 if (Assembler::is_simm13(op->vtable_offset())) {
twisti@1730 769 __ ld_ptr(G3_scratch, op->vtable_offset(), G5_method);
duke@435 770 } else {
duke@435 771 // This will generate 2 instructions
twisti@1730 772 __ set(op->vtable_offset(), G5_method);
duke@435 773 // ld_ptr, set_hi, set
duke@435 774 __ ld_ptr(G3_scratch, G5_method, G5_method);
duke@435 775 }
twisti@1162 776 __ ld_ptr(G5_method, methodOopDesc::from_compiled_offset(), G3_scratch);
duke@435 777 __ callr(G3_scratch, G0);
duke@435 778 // the peephole pass fills the delay slot
duke@435 779 }
duke@435 780
iveresov@2344 781 int LIR_Assembler::store(LIR_Opr from_reg, Register base, int offset, BasicType type, bool wide, bool unaligned) {
duke@435 782 int store_offset;
duke@435 783 if (!Assembler::is_simm13(offset + (type == T_LONG) ? wordSize : 0)) {
duke@435 784 assert(!unaligned, "can't handle this");
duke@435 785 // for offsets larger than a simm13 we setup the offset in O7
twisti@1162 786 __ set(offset, O7);
iveresov@2344 787 store_offset = store(from_reg, base, O7, type, wide);
duke@435 788 } else {
iveresov@2344 789 if (type == T_ARRAY || type == T_OBJECT) {
iveresov@2344 790 __ verify_oop(from_reg->as_register());
iveresov@2344 791 }
duke@435 792 store_offset = code_offset();
duke@435 793 switch (type) {
duke@435 794 case T_BOOLEAN: // fall through
duke@435 795 case T_BYTE : __ stb(from_reg->as_register(), base, offset); break;
duke@435 796 case T_CHAR : __ sth(from_reg->as_register(), base, offset); break;
duke@435 797 case T_SHORT : __ sth(from_reg->as_register(), base, offset); break;
duke@435 798 case T_INT : __ stw(from_reg->as_register(), base, offset); break;
duke@435 799 case T_LONG :
duke@435 800 #ifdef _LP64
duke@435 801 if (unaligned || PatchALot) {
duke@435 802 __ srax(from_reg->as_register_lo(), 32, O7);
duke@435 803 __ stw(from_reg->as_register_lo(), base, offset + lo_word_offset_in_bytes);
duke@435 804 __ stw(O7, base, offset + hi_word_offset_in_bytes);
duke@435 805 } else {
duke@435 806 __ stx(from_reg->as_register_lo(), base, offset);
duke@435 807 }
duke@435 808 #else
duke@435 809 assert(Assembler::is_simm13(offset + 4), "must be");
duke@435 810 __ stw(from_reg->as_register_lo(), base, offset + lo_word_offset_in_bytes);
duke@435 811 __ stw(from_reg->as_register_hi(), base, offset + hi_word_offset_in_bytes);
duke@435 812 #endif
duke@435 813 break;
iveresov@2344 814 case T_ADDRESS:
iveresov@2344 815 __ st_ptr(from_reg->as_register(), base, offset);
iveresov@2344 816 break;
duke@435 817 case T_ARRAY : // fall through
iveresov@2344 818 case T_OBJECT:
iveresov@2344 819 {
iveresov@2344 820 if (UseCompressedOops && !wide) {
iveresov@2344 821 __ encode_heap_oop(from_reg->as_register(), G3_scratch);
iveresov@2344 822 store_offset = code_offset();
iveresov@2344 823 __ stw(G3_scratch, base, offset);
iveresov@2344 824 } else {
iveresov@2344 825 __ st_ptr(from_reg->as_register(), base, offset);
iveresov@2344 826 }
iveresov@2344 827 break;
iveresov@2344 828 }
iveresov@2344 829
duke@435 830 case T_FLOAT : __ stf(FloatRegisterImpl::S, from_reg->as_float_reg(), base, offset); break;
duke@435 831 case T_DOUBLE:
duke@435 832 {
duke@435 833 FloatRegister reg = from_reg->as_double_reg();
duke@435 834 // split unaligned stores
duke@435 835 if (unaligned || PatchALot) {
duke@435 836 assert(Assembler::is_simm13(offset + 4), "must be");
duke@435 837 __ stf(FloatRegisterImpl::S, reg->successor(), base, offset + 4);
duke@435 838 __ stf(FloatRegisterImpl::S, reg, base, offset);
duke@435 839 } else {
duke@435 840 __ stf(FloatRegisterImpl::D, reg, base, offset);
duke@435 841 }
duke@435 842 break;
duke@435 843 }
duke@435 844 default : ShouldNotReachHere();
duke@435 845 }
duke@435 846 }
duke@435 847 return store_offset;
duke@435 848 }
duke@435 849
duke@435 850
iveresov@2344 851 int LIR_Assembler::store(LIR_Opr from_reg, Register base, Register disp, BasicType type, bool wide) {
iveresov@2344 852 if (type == T_ARRAY || type == T_OBJECT) {
iveresov@2344 853 __ verify_oop(from_reg->as_register());
iveresov@2344 854 }
duke@435 855 int store_offset = code_offset();
duke@435 856 switch (type) {
duke@435 857 case T_BOOLEAN: // fall through
duke@435 858 case T_BYTE : __ stb(from_reg->as_register(), base, disp); break;
duke@435 859 case T_CHAR : __ sth(from_reg->as_register(), base, disp); break;
duke@435 860 case T_SHORT : __ sth(from_reg->as_register(), base, disp); break;
duke@435 861 case T_INT : __ stw(from_reg->as_register(), base, disp); break;
duke@435 862 case T_LONG :
duke@435 863 #ifdef _LP64
duke@435 864 __ stx(from_reg->as_register_lo(), base, disp);
duke@435 865 #else
duke@435 866 assert(from_reg->as_register_hi()->successor() == from_reg->as_register_lo(), "must match");
duke@435 867 __ std(from_reg->as_register_hi(), base, disp);
duke@435 868 #endif
duke@435 869 break;
iveresov@2344 870 case T_ADDRESS:
iveresov@2344 871 __ st_ptr(from_reg->as_register(), base, disp);
iveresov@2344 872 break;
duke@435 873 case T_ARRAY : // fall through
iveresov@2344 874 case T_OBJECT:
iveresov@2344 875 {
iveresov@2344 876 if (UseCompressedOops && !wide) {
iveresov@2344 877 __ encode_heap_oop(from_reg->as_register(), G3_scratch);
iveresov@2344 878 store_offset = code_offset();
iveresov@2344 879 __ stw(G3_scratch, base, disp);
iveresov@2344 880 } else {
iveresov@2344 881 __ st_ptr(from_reg->as_register(), base, disp);
iveresov@2344 882 }
iveresov@2344 883 break;
iveresov@2344 884 }
duke@435 885 case T_FLOAT : __ stf(FloatRegisterImpl::S, from_reg->as_float_reg(), base, disp); break;
duke@435 886 case T_DOUBLE: __ stf(FloatRegisterImpl::D, from_reg->as_double_reg(), base, disp); break;
duke@435 887 default : ShouldNotReachHere();
duke@435 888 }
duke@435 889 return store_offset;
duke@435 890 }
duke@435 891
duke@435 892
iveresov@2344 893 int LIR_Assembler::load(Register base, int offset, LIR_Opr to_reg, BasicType type, bool wide, bool unaligned) {
duke@435 894 int load_offset;
duke@435 895 if (!Assembler::is_simm13(offset + (type == T_LONG) ? wordSize : 0)) {
duke@435 896 assert(base != O7, "destroying register");
duke@435 897 assert(!unaligned, "can't handle this");
duke@435 898 // for offsets larger than a simm13 we setup the offset in O7
twisti@1162 899 __ set(offset, O7);
iveresov@2344 900 load_offset = load(base, O7, to_reg, type, wide);
duke@435 901 } else {
duke@435 902 load_offset = code_offset();
duke@435 903 switch(type) {
duke@435 904 case T_BOOLEAN: // fall through
duke@435 905 case T_BYTE : __ ldsb(base, offset, to_reg->as_register()); break;
duke@435 906 case T_CHAR : __ lduh(base, offset, to_reg->as_register()); break;
duke@435 907 case T_SHORT : __ ldsh(base, offset, to_reg->as_register()); break;
duke@435 908 case T_INT : __ ld(base, offset, to_reg->as_register()); break;
duke@435 909 case T_LONG :
duke@435 910 if (!unaligned) {
duke@435 911 #ifdef _LP64
duke@435 912 __ ldx(base, offset, to_reg->as_register_lo());
duke@435 913 #else
duke@435 914 assert(to_reg->as_register_hi()->successor() == to_reg->as_register_lo(),
duke@435 915 "must be sequential");
duke@435 916 __ ldd(base, offset, to_reg->as_register_hi());
duke@435 917 #endif
duke@435 918 } else {
duke@435 919 #ifdef _LP64
duke@435 920 assert(base != to_reg->as_register_lo(), "can't handle this");
roland@1495 921 assert(O7 != to_reg->as_register_lo(), "can't handle this");
duke@435 922 __ ld(base, offset + hi_word_offset_in_bytes, to_reg->as_register_lo());
roland@1495 923 __ lduw(base, offset + lo_word_offset_in_bytes, O7); // in case O7 is base or offset, use it last
duke@435 924 __ sllx(to_reg->as_register_lo(), 32, to_reg->as_register_lo());
roland@1495 925 __ or3(to_reg->as_register_lo(), O7, to_reg->as_register_lo());
duke@435 926 #else
duke@435 927 if (base == to_reg->as_register_lo()) {
duke@435 928 __ ld(base, offset + hi_word_offset_in_bytes, to_reg->as_register_hi());
duke@435 929 __ ld(base, offset + lo_word_offset_in_bytes, to_reg->as_register_lo());
duke@435 930 } else {
duke@435 931 __ ld(base, offset + lo_word_offset_in_bytes, to_reg->as_register_lo());
duke@435 932 __ ld(base, offset + hi_word_offset_in_bytes, to_reg->as_register_hi());
duke@435 933 }
duke@435 934 #endif
duke@435 935 }
duke@435 936 break;
iveresov@2344 937 case T_ADDRESS: __ ld_ptr(base, offset, to_reg->as_register()); break;
duke@435 938 case T_ARRAY : // fall through
iveresov@2344 939 case T_OBJECT:
iveresov@2344 940 {
iveresov@2344 941 if (UseCompressedOops && !wide) {
iveresov@2344 942 __ lduw(base, offset, to_reg->as_register());
iveresov@2344 943 __ decode_heap_oop(to_reg->as_register());
iveresov@2344 944 } else {
iveresov@2344 945 __ ld_ptr(base, offset, to_reg->as_register());
iveresov@2344 946 }
iveresov@2344 947 break;
iveresov@2344 948 }
duke@435 949 case T_FLOAT: __ ldf(FloatRegisterImpl::S, base, offset, to_reg->as_float_reg()); break;
duke@435 950 case T_DOUBLE:
duke@435 951 {
duke@435 952 FloatRegister reg = to_reg->as_double_reg();
duke@435 953 // split unaligned loads
duke@435 954 if (unaligned || PatchALot) {
roland@1495 955 __ ldf(FloatRegisterImpl::S, base, offset + 4, reg->successor());
roland@1495 956 __ ldf(FloatRegisterImpl::S, base, offset, reg);
duke@435 957 } else {
duke@435 958 __ ldf(FloatRegisterImpl::D, base, offset, to_reg->as_double_reg());
duke@435 959 }
duke@435 960 break;
duke@435 961 }
duke@435 962 default : ShouldNotReachHere();
duke@435 963 }
iveresov@2344 964 if (type == T_ARRAY || type == T_OBJECT) {
iveresov@2344 965 __ verify_oop(to_reg->as_register());
iveresov@2344 966 }
duke@435 967 }
duke@435 968 return load_offset;
duke@435 969 }
duke@435 970
duke@435 971
iveresov@2344 972 int LIR_Assembler::load(Register base, Register disp, LIR_Opr to_reg, BasicType type, bool wide) {
duke@435 973 int load_offset = code_offset();
duke@435 974 switch(type) {
duke@435 975 case T_BOOLEAN: // fall through
iveresov@2344 976 case T_BYTE : __ ldsb(base, disp, to_reg->as_register()); break;
iveresov@2344 977 case T_CHAR : __ lduh(base, disp, to_reg->as_register()); break;
iveresov@2344 978 case T_SHORT : __ ldsh(base, disp, to_reg->as_register()); break;
iveresov@2344 979 case T_INT : __ ld(base, disp, to_reg->as_register()); break;
iveresov@2344 980 case T_ADDRESS: __ ld_ptr(base, disp, to_reg->as_register()); break;
duke@435 981 case T_ARRAY : // fall through
iveresov@2344 982 case T_OBJECT:
iveresov@2344 983 {
iveresov@2344 984 if (UseCompressedOops && !wide) {
iveresov@2344 985 __ lduw(base, disp, to_reg->as_register());
iveresov@2344 986 __ decode_heap_oop(to_reg->as_register());
iveresov@2344 987 } else {
iveresov@2344 988 __ ld_ptr(base, disp, to_reg->as_register());
iveresov@2344 989 }
iveresov@2344 990 break;
iveresov@2344 991 }
duke@435 992 case T_FLOAT: __ ldf(FloatRegisterImpl::S, base, disp, to_reg->as_float_reg()); break;
duke@435 993 case T_DOUBLE: __ ldf(FloatRegisterImpl::D, base, disp, to_reg->as_double_reg()); break;
duke@435 994 case T_LONG :
duke@435 995 #ifdef _LP64
duke@435 996 __ ldx(base, disp, to_reg->as_register_lo());
duke@435 997 #else
duke@435 998 assert(to_reg->as_register_hi()->successor() == to_reg->as_register_lo(),
duke@435 999 "must be sequential");
duke@435 1000 __ ldd(base, disp, to_reg->as_register_hi());
duke@435 1001 #endif
duke@435 1002 break;
duke@435 1003 default : ShouldNotReachHere();
duke@435 1004 }
iveresov@2344 1005 if (type == T_ARRAY || type == T_OBJECT) {
iveresov@2344 1006 __ verify_oop(to_reg->as_register());
iveresov@2344 1007 }
duke@435 1008 return load_offset;
duke@435 1009 }
duke@435 1010
duke@435 1011 void LIR_Assembler::const2stack(LIR_Opr src, LIR_Opr dest) {
duke@435 1012 LIR_Const* c = src->as_constant_ptr();
duke@435 1013 switch (c->type()) {
duke@435 1014 case T_INT:
iveresov@2344 1015 case T_FLOAT: {
iveresov@2344 1016 Register src_reg = O7;
iveresov@2344 1017 int value = c->as_jint_bits();
iveresov@2344 1018 if (value == 0) {
iveresov@2344 1019 src_reg = G0;
iveresov@2344 1020 } else {
iveresov@2344 1021 __ set(value, O7);
iveresov@2344 1022 }
iveresov@2344 1023 Address addr = frame_map()->address_for_slot(dest->single_stack_ix());
iveresov@2344 1024 __ stw(src_reg, addr.base(), addr.disp());
iveresov@2344 1025 break;
iveresov@2344 1026 }
roland@1732 1027 case T_ADDRESS: {
duke@435 1028 Register src_reg = O7;
duke@435 1029 int value = c->as_jint_bits();
duke@435 1030 if (value == 0) {
duke@435 1031 src_reg = G0;
duke@435 1032 } else {
duke@435 1033 __ set(value, O7);
duke@435 1034 }
duke@435 1035 Address addr = frame_map()->address_for_slot(dest->single_stack_ix());
iveresov@2344 1036 __ st_ptr(src_reg, addr.base(), addr.disp());
duke@435 1037 break;
duke@435 1038 }
duke@435 1039 case T_OBJECT: {
duke@435 1040 Register src_reg = O7;
duke@435 1041 jobject2reg(c->as_jobject(), src_reg);
duke@435 1042 Address addr = frame_map()->address_for_slot(dest->single_stack_ix());
duke@435 1043 __ st_ptr(src_reg, addr.base(), addr.disp());
duke@435 1044 break;
duke@435 1045 }
duke@435 1046 case T_LONG:
duke@435 1047 case T_DOUBLE: {
duke@435 1048 Address addr = frame_map()->address_for_double_slot(dest->double_stack_ix());
duke@435 1049
duke@435 1050 Register tmp = O7;
duke@435 1051 int value_lo = c->as_jint_lo_bits();
duke@435 1052 if (value_lo == 0) {
duke@435 1053 tmp = G0;
duke@435 1054 } else {
duke@435 1055 __ set(value_lo, O7);
duke@435 1056 }
duke@435 1057 __ stw(tmp, addr.base(), addr.disp() + lo_word_offset_in_bytes);
duke@435 1058 int value_hi = c->as_jint_hi_bits();
duke@435 1059 if (value_hi == 0) {
duke@435 1060 tmp = G0;
duke@435 1061 } else {
duke@435 1062 __ set(value_hi, O7);
duke@435 1063 }
duke@435 1064 __ stw(tmp, addr.base(), addr.disp() + hi_word_offset_in_bytes);
duke@435 1065 break;
duke@435 1066 }
duke@435 1067 default:
duke@435 1068 Unimplemented();
duke@435 1069 }
duke@435 1070 }
duke@435 1071
duke@435 1072
iveresov@2344 1073 void LIR_Assembler::const2mem(LIR_Opr src, LIR_Opr dest, BasicType type, CodeEmitInfo* info, bool wide) {
duke@435 1074 LIR_Const* c = src->as_constant_ptr();
duke@435 1075 LIR_Address* addr = dest->as_address_ptr();
duke@435 1076 Register base = addr->base()->as_pointer_register();
iveresov@2344 1077 int offset = -1;
iveresov@2344 1078
duke@435 1079 switch (c->type()) {
duke@435 1080 case T_INT:
roland@1732 1081 case T_FLOAT:
roland@1732 1082 case T_ADDRESS: {
duke@435 1083 LIR_Opr tmp = FrameMap::O7_opr;
duke@435 1084 int value = c->as_jint_bits();
duke@435 1085 if (value == 0) {
duke@435 1086 tmp = FrameMap::G0_opr;
duke@435 1087 } else if (Assembler::is_simm13(value)) {
duke@435 1088 __ set(value, O7);
duke@435 1089 }
duke@435 1090 if (addr->index()->is_valid()) {
duke@435 1091 assert(addr->disp() == 0, "must be zero");
iveresov@2344 1092 offset = store(tmp, base, addr->index()->as_pointer_register(), type, wide);
duke@435 1093 } else {
duke@435 1094 assert(Assembler::is_simm13(addr->disp()), "can't handle larger addresses");
iveresov@2344 1095 offset = store(tmp, base, addr->disp(), type, wide, false);
duke@435 1096 }
duke@435 1097 break;
duke@435 1098 }
duke@435 1099 case T_LONG:
duke@435 1100 case T_DOUBLE: {
duke@435 1101 assert(!addr->index()->is_valid(), "can't handle reg reg address here");
duke@435 1102 assert(Assembler::is_simm13(addr->disp()) &&
duke@435 1103 Assembler::is_simm13(addr->disp() + 4), "can't handle larger addresses");
duke@435 1104
iveresov@2344 1105 LIR_Opr tmp = FrameMap::O7_opr;
duke@435 1106 int value_lo = c->as_jint_lo_bits();
duke@435 1107 if (value_lo == 0) {
iveresov@2344 1108 tmp = FrameMap::G0_opr;
duke@435 1109 } else {
duke@435 1110 __ set(value_lo, O7);
duke@435 1111 }
iveresov@2344 1112 offset = store(tmp, base, addr->disp() + lo_word_offset_in_bytes, T_INT, wide, false);
duke@435 1113 int value_hi = c->as_jint_hi_bits();
duke@435 1114 if (value_hi == 0) {
iveresov@2344 1115 tmp = FrameMap::G0_opr;
duke@435 1116 } else {
duke@435 1117 __ set(value_hi, O7);
duke@435 1118 }
never@3248 1119 store(tmp, base, addr->disp() + hi_word_offset_in_bytes, T_INT, wide, false);
duke@435 1120 break;
duke@435 1121 }
duke@435 1122 case T_OBJECT: {
duke@435 1123 jobject obj = c->as_jobject();
duke@435 1124 LIR_Opr tmp;
duke@435 1125 if (obj == NULL) {
duke@435 1126 tmp = FrameMap::G0_opr;
duke@435 1127 } else {
duke@435 1128 tmp = FrameMap::O7_opr;
duke@435 1129 jobject2reg(c->as_jobject(), O7);
duke@435 1130 }
duke@435 1131 // handle either reg+reg or reg+disp address
duke@435 1132 if (addr->index()->is_valid()) {
duke@435 1133 assert(addr->disp() == 0, "must be zero");
iveresov@2344 1134 offset = store(tmp, base, addr->index()->as_pointer_register(), type, wide);
duke@435 1135 } else {
duke@435 1136 assert(Assembler::is_simm13(addr->disp()), "can't handle larger addresses");
iveresov@2344 1137 offset = store(tmp, base, addr->disp(), type, wide, false);
duke@435 1138 }
duke@435 1139
duke@435 1140 break;
duke@435 1141 }
duke@435 1142 default:
duke@435 1143 Unimplemented();
duke@435 1144 }
iveresov@2344 1145 if (info != NULL) {
iveresov@2344 1146 assert(offset != -1, "offset should've been set");
iveresov@2344 1147 add_debug_info_for_null_check(offset, info);
iveresov@2344 1148 }
duke@435 1149 }
duke@435 1150
duke@435 1151
duke@435 1152 void LIR_Assembler::const2reg(LIR_Opr src, LIR_Opr dest, LIR_PatchCode patch_code, CodeEmitInfo* info) {
duke@435 1153 LIR_Const* c = src->as_constant_ptr();
duke@435 1154 LIR_Opr to_reg = dest;
duke@435 1155
duke@435 1156 switch (c->type()) {
duke@435 1157 case T_INT:
roland@1732 1158 case T_ADDRESS:
duke@435 1159 {
duke@435 1160 jint con = c->as_jint();
duke@435 1161 if (to_reg->is_single_cpu()) {
duke@435 1162 assert(patch_code == lir_patch_none, "no patching handled here");
duke@435 1163 __ set(con, to_reg->as_register());
duke@435 1164 } else {
duke@435 1165 ShouldNotReachHere();
duke@435 1166 assert(to_reg->is_single_fpu(), "wrong register kind");
duke@435 1167
duke@435 1168 __ set(con, O7);
twisti@1162 1169 Address temp_slot(SP, (frame::register_save_words * wordSize) + STACK_BIAS);
duke@435 1170 __ st(O7, temp_slot);
duke@435 1171 __ ldf(FloatRegisterImpl::S, temp_slot, to_reg->as_float_reg());
duke@435 1172 }
duke@435 1173 }
duke@435 1174 break;
duke@435 1175
duke@435 1176 case T_LONG:
duke@435 1177 {
duke@435 1178 jlong con = c->as_jlong();
duke@435 1179
duke@435 1180 if (to_reg->is_double_cpu()) {
duke@435 1181 #ifdef _LP64
duke@435 1182 __ set(con, to_reg->as_register_lo());
duke@435 1183 #else
duke@435 1184 __ set(low(con), to_reg->as_register_lo());
duke@435 1185 __ set(high(con), to_reg->as_register_hi());
duke@435 1186 #endif
duke@435 1187 #ifdef _LP64
duke@435 1188 } else if (to_reg->is_single_cpu()) {
duke@435 1189 __ set(con, to_reg->as_register());
duke@435 1190 #endif
duke@435 1191 } else {
duke@435 1192 ShouldNotReachHere();
duke@435 1193 assert(to_reg->is_double_fpu(), "wrong register kind");
twisti@1162 1194 Address temp_slot_lo(SP, ((frame::register_save_words ) * wordSize) + STACK_BIAS);
twisti@1162 1195 Address temp_slot_hi(SP, ((frame::register_save_words) * wordSize) + (longSize/2) + STACK_BIAS);
duke@435 1196 __ set(low(con), O7);
duke@435 1197 __ st(O7, temp_slot_lo);
duke@435 1198 __ set(high(con), O7);
duke@435 1199 __ st(O7, temp_slot_hi);
duke@435 1200 __ ldf(FloatRegisterImpl::D, temp_slot_lo, to_reg->as_double_reg());
duke@435 1201 }
duke@435 1202 }
duke@435 1203 break;
duke@435 1204
duke@435 1205 case T_OBJECT:
duke@435 1206 {
duke@435 1207 if (patch_code == lir_patch_none) {
duke@435 1208 jobject2reg(c->as_jobject(), to_reg->as_register());
duke@435 1209 } else {
duke@435 1210 jobject2reg_with_patching(to_reg->as_register(), info);
duke@435 1211 }
duke@435 1212 }
duke@435 1213 break;
duke@435 1214
duke@435 1215 case T_FLOAT:
duke@435 1216 {
duke@435 1217 address const_addr = __ float_constant(c->as_jfloat());
duke@435 1218 if (const_addr == NULL) {
duke@435 1219 bailout("const section overflow");
duke@435 1220 break;
duke@435 1221 }
duke@435 1222 RelocationHolder rspec = internal_word_Relocation::spec(const_addr);
twisti@1162 1223 AddressLiteral const_addrlit(const_addr, rspec);
duke@435 1224 if (to_reg->is_single_fpu()) {
twisti@1162 1225 __ patchable_sethi(const_addrlit, O7);
duke@435 1226 __ relocate(rspec);
twisti@1162 1227 __ ldf(FloatRegisterImpl::S, O7, const_addrlit.low10(), to_reg->as_float_reg());
duke@435 1228
duke@435 1229 } else {
duke@435 1230 assert(to_reg->is_single_cpu(), "Must be a cpu register.");
duke@435 1231
twisti@1162 1232 __ set(const_addrlit, O7);
iveresov@2344 1233 __ ld(O7, 0, to_reg->as_register());
duke@435 1234 }
duke@435 1235 }
duke@435 1236 break;
duke@435 1237
duke@435 1238 case T_DOUBLE:
duke@435 1239 {
duke@435 1240 address const_addr = __ double_constant(c->as_jdouble());
duke@435 1241 if (const_addr == NULL) {
duke@435 1242 bailout("const section overflow");
duke@435 1243 break;
duke@435 1244 }
duke@435 1245 RelocationHolder rspec = internal_word_Relocation::spec(const_addr);
duke@435 1246
duke@435 1247 if (to_reg->is_double_fpu()) {
twisti@1162 1248 AddressLiteral const_addrlit(const_addr, rspec);
twisti@1162 1249 __ patchable_sethi(const_addrlit, O7);
duke@435 1250 __ relocate(rspec);
twisti@1162 1251 __ ldf (FloatRegisterImpl::D, O7, const_addrlit.low10(), to_reg->as_double_reg());
duke@435 1252 } else {
duke@435 1253 assert(to_reg->is_double_cpu(), "Must be a long register.");
duke@435 1254 #ifdef _LP64
duke@435 1255 __ set(jlong_cast(c->as_jdouble()), to_reg->as_register_lo());
duke@435 1256 #else
duke@435 1257 __ set(low(jlong_cast(c->as_jdouble())), to_reg->as_register_lo());
duke@435 1258 __ set(high(jlong_cast(c->as_jdouble())), to_reg->as_register_hi());
duke@435 1259 #endif
duke@435 1260 }
duke@435 1261
duke@435 1262 }
duke@435 1263 break;
duke@435 1264
duke@435 1265 default:
duke@435 1266 ShouldNotReachHere();
duke@435 1267 }
duke@435 1268 }
duke@435 1269
duke@435 1270 Address LIR_Assembler::as_Address(LIR_Address* addr) {
duke@435 1271 Register reg = addr->base()->as_register();
twisti@1162 1272 return Address(reg, addr->disp());
duke@435 1273 }
duke@435 1274
duke@435 1275
duke@435 1276 void LIR_Assembler::stack2stack(LIR_Opr src, LIR_Opr dest, BasicType type) {
duke@435 1277 switch (type) {
duke@435 1278 case T_INT:
duke@435 1279 case T_FLOAT: {
duke@435 1280 Register tmp = O7;
duke@435 1281 Address from = frame_map()->address_for_slot(src->single_stack_ix());
duke@435 1282 Address to = frame_map()->address_for_slot(dest->single_stack_ix());
duke@435 1283 __ lduw(from.base(), from.disp(), tmp);
duke@435 1284 __ stw(tmp, to.base(), to.disp());
duke@435 1285 break;
duke@435 1286 }
duke@435 1287 case T_OBJECT: {
duke@435 1288 Register tmp = O7;
duke@435 1289 Address from = frame_map()->address_for_slot(src->single_stack_ix());
duke@435 1290 Address to = frame_map()->address_for_slot(dest->single_stack_ix());
duke@435 1291 __ ld_ptr(from.base(), from.disp(), tmp);
duke@435 1292 __ st_ptr(tmp, to.base(), to.disp());
duke@435 1293 break;
duke@435 1294 }
duke@435 1295 case T_LONG:
duke@435 1296 case T_DOUBLE: {
duke@435 1297 Register tmp = O7;
duke@435 1298 Address from = frame_map()->address_for_double_slot(src->double_stack_ix());
duke@435 1299 Address to = frame_map()->address_for_double_slot(dest->double_stack_ix());
duke@435 1300 __ lduw(from.base(), from.disp(), tmp);
duke@435 1301 __ stw(tmp, to.base(), to.disp());
duke@435 1302 __ lduw(from.base(), from.disp() + 4, tmp);
duke@435 1303 __ stw(tmp, to.base(), to.disp() + 4);
duke@435 1304 break;
duke@435 1305 }
duke@435 1306
duke@435 1307 default:
duke@435 1308 ShouldNotReachHere();
duke@435 1309 }
duke@435 1310 }
duke@435 1311
duke@435 1312
duke@435 1313 Address LIR_Assembler::as_Address_hi(LIR_Address* addr) {
duke@435 1314 Address base = as_Address(addr);
twisti@1162 1315 return Address(base.base(), base.disp() + hi_word_offset_in_bytes);
duke@435 1316 }
duke@435 1317
duke@435 1318
duke@435 1319 Address LIR_Assembler::as_Address_lo(LIR_Address* addr) {
duke@435 1320 Address base = as_Address(addr);
twisti@1162 1321 return Address(base.base(), base.disp() + lo_word_offset_in_bytes);
duke@435 1322 }
duke@435 1323
duke@435 1324
duke@435 1325 void LIR_Assembler::mem2reg(LIR_Opr src_opr, LIR_Opr dest, BasicType type,
iveresov@2344 1326 LIR_PatchCode patch_code, CodeEmitInfo* info, bool wide, bool unaligned) {
duke@435 1327
duke@435 1328 LIR_Address* addr = src_opr->as_address_ptr();
duke@435 1329 LIR_Opr to_reg = dest;
duke@435 1330
duke@435 1331 Register src = addr->base()->as_pointer_register();
duke@435 1332 Register disp_reg = noreg;
duke@435 1333 int disp_value = addr->disp();
duke@435 1334 bool needs_patching = (patch_code != lir_patch_none);
duke@435 1335
duke@435 1336 if (addr->base()->type() == T_OBJECT) {
duke@435 1337 __ verify_oop(src);
duke@435 1338 }
duke@435 1339
duke@435 1340 PatchingStub* patch = NULL;
duke@435 1341 if (needs_patching) {
duke@435 1342 patch = new PatchingStub(_masm, PatchingStub::access_field_id);
duke@435 1343 assert(!to_reg->is_double_cpu() ||
duke@435 1344 patch_code == lir_patch_none ||
duke@435 1345 patch_code == lir_patch_normal, "patching doesn't match register");
duke@435 1346 }
duke@435 1347
duke@435 1348 if (addr->index()->is_illegal()) {
duke@435 1349 if (!Assembler::is_simm13(disp_value) && (!unaligned || Assembler::is_simm13(disp_value + 4))) {
duke@435 1350 if (needs_patching) {
twisti@1162 1351 __ patchable_set(0, O7);
duke@435 1352 } else {
duke@435 1353 __ set(disp_value, O7);
duke@435 1354 }
duke@435 1355 disp_reg = O7;
duke@435 1356 }
duke@435 1357 } else if (unaligned || PatchALot) {
duke@435 1358 __ add(src, addr->index()->as_register(), O7);
duke@435 1359 src = O7;
duke@435 1360 } else {
duke@435 1361 disp_reg = addr->index()->as_pointer_register();
duke@435 1362 assert(disp_value == 0, "can't handle 3 operand addresses");
duke@435 1363 }
duke@435 1364
duke@435 1365 // remember the offset of the load. The patching_epilog must be done
duke@435 1366 // before the call to add_debug_info, otherwise the PcDescs don't get
duke@435 1367 // entered in increasing order.
duke@435 1368 int offset = code_offset();
duke@435 1369
duke@435 1370 assert(disp_reg != noreg || Assembler::is_simm13(disp_value), "should have set this up");
duke@435 1371 if (disp_reg == noreg) {
iveresov@2344 1372 offset = load(src, disp_value, to_reg, type, wide, unaligned);
duke@435 1373 } else {
duke@435 1374 assert(!unaligned, "can't handle this");
iveresov@2344 1375 offset = load(src, disp_reg, to_reg, type, wide);
duke@435 1376 }
duke@435 1377
duke@435 1378 if (patch != NULL) {
duke@435 1379 patching_epilog(patch, patch_code, src, info);
duke@435 1380 }
duke@435 1381 if (info != NULL) add_debug_info_for_null_check(offset, info);
duke@435 1382 }
duke@435 1383
duke@435 1384
duke@435 1385 void LIR_Assembler::prefetchr(LIR_Opr src) {
duke@435 1386 LIR_Address* addr = src->as_address_ptr();
duke@435 1387 Address from_addr = as_Address(addr);
duke@435 1388
duke@435 1389 if (VM_Version::has_v9()) {
duke@435 1390 __ prefetch(from_addr, Assembler::severalReads);
duke@435 1391 }
duke@435 1392 }
duke@435 1393
duke@435 1394
duke@435 1395 void LIR_Assembler::prefetchw(LIR_Opr src) {
duke@435 1396 LIR_Address* addr = src->as_address_ptr();
duke@435 1397 Address from_addr = as_Address(addr);
duke@435 1398
duke@435 1399 if (VM_Version::has_v9()) {
duke@435 1400 __ prefetch(from_addr, Assembler::severalWritesAndPossiblyReads);
duke@435 1401 }
duke@435 1402 }
duke@435 1403
duke@435 1404
duke@435 1405 void LIR_Assembler::stack2reg(LIR_Opr src, LIR_Opr dest, BasicType type) {
duke@435 1406 Address addr;
duke@435 1407 if (src->is_single_word()) {
duke@435 1408 addr = frame_map()->address_for_slot(src->single_stack_ix());
duke@435 1409 } else if (src->is_double_word()) {
duke@435 1410 addr = frame_map()->address_for_double_slot(src->double_stack_ix());
duke@435 1411 }
duke@435 1412
duke@435 1413 bool unaligned = (addr.disp() - STACK_BIAS) % 8 != 0;
iveresov@2344 1414 load(addr.base(), addr.disp(), dest, dest->type(), true /*wide*/, unaligned);
duke@435 1415 }
duke@435 1416
duke@435 1417
duke@435 1418 void LIR_Assembler::reg2stack(LIR_Opr from_reg, LIR_Opr dest, BasicType type, bool pop_fpu_stack) {
duke@435 1419 Address addr;
duke@435 1420 if (dest->is_single_word()) {
duke@435 1421 addr = frame_map()->address_for_slot(dest->single_stack_ix());
duke@435 1422 } else if (dest->is_double_word()) {
duke@435 1423 addr = frame_map()->address_for_slot(dest->double_stack_ix());
duke@435 1424 }
duke@435 1425 bool unaligned = (addr.disp() - STACK_BIAS) % 8 != 0;
iveresov@2344 1426 store(from_reg, addr.base(), addr.disp(), from_reg->type(), true /*wide*/, unaligned);
duke@435 1427 }
duke@435 1428
duke@435 1429
duke@435 1430 void LIR_Assembler::reg2reg(LIR_Opr from_reg, LIR_Opr to_reg) {
duke@435 1431 if (from_reg->is_float_kind() && to_reg->is_float_kind()) {
duke@435 1432 if (from_reg->is_double_fpu()) {
duke@435 1433 // double to double moves
duke@435 1434 assert(to_reg->is_double_fpu(), "should match");
duke@435 1435 __ fmov(FloatRegisterImpl::D, from_reg->as_double_reg(), to_reg->as_double_reg());
duke@435 1436 } else {
duke@435 1437 // float to float moves
duke@435 1438 assert(to_reg->is_single_fpu(), "should match");
duke@435 1439 __ fmov(FloatRegisterImpl::S, from_reg->as_float_reg(), to_reg->as_float_reg());
duke@435 1440 }
duke@435 1441 } else if (!from_reg->is_float_kind() && !to_reg->is_float_kind()) {
duke@435 1442 if (from_reg->is_double_cpu()) {
duke@435 1443 #ifdef _LP64
duke@435 1444 __ mov(from_reg->as_pointer_register(), to_reg->as_pointer_register());
duke@435 1445 #else
duke@435 1446 assert(to_reg->is_double_cpu() &&
duke@435 1447 from_reg->as_register_hi() != to_reg->as_register_lo() &&
duke@435 1448 from_reg->as_register_lo() != to_reg->as_register_hi(),
duke@435 1449 "should both be long and not overlap");
duke@435 1450 // long to long moves
duke@435 1451 __ mov(from_reg->as_register_hi(), to_reg->as_register_hi());
duke@435 1452 __ mov(from_reg->as_register_lo(), to_reg->as_register_lo());
duke@435 1453 #endif
duke@435 1454 #ifdef _LP64
duke@435 1455 } else if (to_reg->is_double_cpu()) {
duke@435 1456 // int to int moves
duke@435 1457 __ mov(from_reg->as_register(), to_reg->as_register_lo());
duke@435 1458 #endif
duke@435 1459 } else {
duke@435 1460 // int to int moves
duke@435 1461 __ mov(from_reg->as_register(), to_reg->as_register());
duke@435 1462 }
duke@435 1463 } else {
duke@435 1464 ShouldNotReachHere();
duke@435 1465 }
duke@435 1466 if (to_reg->type() == T_OBJECT || to_reg->type() == T_ARRAY) {
duke@435 1467 __ verify_oop(to_reg->as_register());
duke@435 1468 }
duke@435 1469 }
duke@435 1470
duke@435 1471
duke@435 1472 void LIR_Assembler::reg2mem(LIR_Opr from_reg, LIR_Opr dest, BasicType type,
duke@435 1473 LIR_PatchCode patch_code, CodeEmitInfo* info, bool pop_fpu_stack,
iveresov@2344 1474 bool wide, bool unaligned) {
duke@435 1475 LIR_Address* addr = dest->as_address_ptr();
duke@435 1476
duke@435 1477 Register src = addr->base()->as_pointer_register();
duke@435 1478 Register disp_reg = noreg;
duke@435 1479 int disp_value = addr->disp();
duke@435 1480 bool needs_patching = (patch_code != lir_patch_none);
duke@435 1481
duke@435 1482 if (addr->base()->is_oop_register()) {
duke@435 1483 __ verify_oop(src);
duke@435 1484 }
duke@435 1485
duke@435 1486 PatchingStub* patch = NULL;
duke@435 1487 if (needs_patching) {
duke@435 1488 patch = new PatchingStub(_masm, PatchingStub::access_field_id);
duke@435 1489 assert(!from_reg->is_double_cpu() ||
duke@435 1490 patch_code == lir_patch_none ||
duke@435 1491 patch_code == lir_patch_normal, "patching doesn't match register");
duke@435 1492 }
duke@435 1493
duke@435 1494 if (addr->index()->is_illegal()) {
duke@435 1495 if (!Assembler::is_simm13(disp_value) && (!unaligned || Assembler::is_simm13(disp_value + 4))) {
duke@435 1496 if (needs_patching) {
twisti@1162 1497 __ patchable_set(0, O7);
duke@435 1498 } else {
duke@435 1499 __ set(disp_value, O7);
duke@435 1500 }
duke@435 1501 disp_reg = O7;
duke@435 1502 }
duke@435 1503 } else if (unaligned || PatchALot) {
duke@435 1504 __ add(src, addr->index()->as_register(), O7);
duke@435 1505 src = O7;
duke@435 1506 } else {
duke@435 1507 disp_reg = addr->index()->as_pointer_register();
duke@435 1508 assert(disp_value == 0, "can't handle 3 operand addresses");
duke@435 1509 }
duke@435 1510
duke@435 1511 // remember the offset of the store. The patching_epilog must be done
duke@435 1512 // before the call to add_debug_info_for_null_check, otherwise the PcDescs don't get
duke@435 1513 // entered in increasing order.
duke@435 1514 int offset;
duke@435 1515
duke@435 1516 assert(disp_reg != noreg || Assembler::is_simm13(disp_value), "should have set this up");
duke@435 1517 if (disp_reg == noreg) {
iveresov@2344 1518 offset = store(from_reg, src, disp_value, type, wide, unaligned);
duke@435 1519 } else {
duke@435 1520 assert(!unaligned, "can't handle this");
iveresov@2344 1521 offset = store(from_reg, src, disp_reg, type, wide);
duke@435 1522 }
duke@435 1523
duke@435 1524 if (patch != NULL) {
duke@435 1525 patching_epilog(patch, patch_code, src, info);
duke@435 1526 }
duke@435 1527
duke@435 1528 if (info != NULL) add_debug_info_for_null_check(offset, info);
duke@435 1529 }
duke@435 1530
duke@435 1531
duke@435 1532 void LIR_Assembler::return_op(LIR_Opr result) {
duke@435 1533 // the poll may need a register so just pick one that isn't the return register
iveresov@2138 1534 #if defined(TIERED) && !defined(_LP64)
duke@435 1535 if (result->type_field() == LIR_OprDesc::long_type) {
duke@435 1536 // Must move the result to G1
duke@435 1537 // Must leave proper result in O0,O1 and G1 (TIERED only)
duke@435 1538 __ sllx(I0, 32, G1); // Shift bits into high G1
duke@435 1539 __ srl (I1, 0, I1); // Zero extend O1 (harmless?)
duke@435 1540 __ or3 (I1, G1, G1); // OR 64 bits into G1
iveresov@2138 1541 #ifdef ASSERT
iveresov@2138 1542 // mangle it so any problems will show up
iveresov@2138 1543 __ set(0xdeadbeef, I0);
iveresov@2138 1544 __ set(0xdeadbeef, I1);
iveresov@2138 1545 #endif
duke@435 1546 }
duke@435 1547 #endif // TIERED
duke@435 1548 __ set((intptr_t)os::get_polling_page(), L0);
duke@435 1549 __ relocate(relocInfo::poll_return_type);
duke@435 1550 __ ld_ptr(L0, 0, G0);
duke@435 1551 __ ret();
duke@435 1552 __ delayed()->restore();
duke@435 1553 }
duke@435 1554
duke@435 1555
duke@435 1556 int LIR_Assembler::safepoint_poll(LIR_Opr tmp, CodeEmitInfo* info) {
duke@435 1557 __ set((intptr_t)os::get_polling_page(), tmp->as_register());
duke@435 1558 if (info != NULL) {
duke@435 1559 add_debug_info_for_branch(info);
duke@435 1560 } else {
duke@435 1561 __ relocate(relocInfo::poll_type);
duke@435 1562 }
duke@435 1563
duke@435 1564 int offset = __ offset();
duke@435 1565 __ ld_ptr(tmp->as_register(), 0, G0);
duke@435 1566
duke@435 1567 return offset;
duke@435 1568 }
duke@435 1569
duke@435 1570
duke@435 1571 void LIR_Assembler::emit_static_call_stub() {
duke@435 1572 address call_pc = __ pc();
duke@435 1573 address stub = __ start_a_stub(call_stub_size);
duke@435 1574 if (stub == NULL) {
duke@435 1575 bailout("static call stub overflow");
duke@435 1576 return;
duke@435 1577 }
duke@435 1578
duke@435 1579 int start = __ offset();
duke@435 1580 __ relocate(static_stub_Relocation::spec(call_pc));
duke@435 1581
duke@435 1582 __ set_oop(NULL, G5);
duke@435 1583 // must be set to -1 at code generation time
twisti@1162 1584 AddressLiteral addrlit(-1);
twisti@1162 1585 __ jump_to(addrlit, G3);
duke@435 1586 __ delayed()->nop();
duke@435 1587
duke@435 1588 assert(__ offset() - start <= call_stub_size, "stub too big");
duke@435 1589 __ end_a_stub();
duke@435 1590 }
duke@435 1591
duke@435 1592
duke@435 1593 void LIR_Assembler::comp_op(LIR_Condition condition, LIR_Opr opr1, LIR_Opr opr2, LIR_Op2* op) {
duke@435 1594 if (opr1->is_single_fpu()) {
duke@435 1595 __ fcmp(FloatRegisterImpl::S, Assembler::fcc0, opr1->as_float_reg(), opr2->as_float_reg());
duke@435 1596 } else if (opr1->is_double_fpu()) {
duke@435 1597 __ fcmp(FloatRegisterImpl::D, Assembler::fcc0, opr1->as_double_reg(), opr2->as_double_reg());
duke@435 1598 } else if (opr1->is_single_cpu()) {
duke@435 1599 if (opr2->is_constant()) {
duke@435 1600 switch (opr2->as_constant_ptr()->type()) {
duke@435 1601 case T_INT:
duke@435 1602 { jint con = opr2->as_constant_ptr()->as_jint();
duke@435 1603 if (Assembler::is_simm13(con)) {
duke@435 1604 __ cmp(opr1->as_register(), con);
duke@435 1605 } else {
duke@435 1606 __ set(con, O7);
duke@435 1607 __ cmp(opr1->as_register(), O7);
duke@435 1608 }
duke@435 1609 }
duke@435 1610 break;
duke@435 1611
duke@435 1612 case T_OBJECT:
duke@435 1613 // there are only equal/notequal comparisions on objects
duke@435 1614 { jobject con = opr2->as_constant_ptr()->as_jobject();
duke@435 1615 if (con == NULL) {
duke@435 1616 __ cmp(opr1->as_register(), 0);
duke@435 1617 } else {
duke@435 1618 jobject2reg(con, O7);
duke@435 1619 __ cmp(opr1->as_register(), O7);
duke@435 1620 }
duke@435 1621 }
duke@435 1622 break;
duke@435 1623
duke@435 1624 default:
duke@435 1625 ShouldNotReachHere();
duke@435 1626 break;
duke@435 1627 }
duke@435 1628 } else {
duke@435 1629 if (opr2->is_address()) {
duke@435 1630 LIR_Address * addr = opr2->as_address_ptr();
duke@435 1631 BasicType type = addr->type();
duke@435 1632 if ( type == T_OBJECT ) __ ld_ptr(as_Address(addr), O7);
duke@435 1633 else __ ld(as_Address(addr), O7);
duke@435 1634 __ cmp(opr1->as_register(), O7);
duke@435 1635 } else {
duke@435 1636 __ cmp(opr1->as_register(), opr2->as_register());
duke@435 1637 }
duke@435 1638 }
duke@435 1639 } else if (opr1->is_double_cpu()) {
duke@435 1640 Register xlo = opr1->as_register_lo();
duke@435 1641 Register xhi = opr1->as_register_hi();
duke@435 1642 if (opr2->is_constant() && opr2->as_jlong() == 0) {
duke@435 1643 assert(condition == lir_cond_equal || condition == lir_cond_notEqual, "only handles these cases");
duke@435 1644 #ifdef _LP64
duke@435 1645 __ orcc(xhi, G0, G0);
duke@435 1646 #else
duke@435 1647 __ orcc(xhi, xlo, G0);
duke@435 1648 #endif
duke@435 1649 } else if (opr2->is_register()) {
duke@435 1650 Register ylo = opr2->as_register_lo();
duke@435 1651 Register yhi = opr2->as_register_hi();
duke@435 1652 #ifdef _LP64
duke@435 1653 __ cmp(xlo, ylo);
duke@435 1654 #else
duke@435 1655 __ subcc(xlo, ylo, xlo);
duke@435 1656 __ subccc(xhi, yhi, xhi);
duke@435 1657 if (condition == lir_cond_equal || condition == lir_cond_notEqual) {
duke@435 1658 __ orcc(xhi, xlo, G0);
duke@435 1659 }
duke@435 1660 #endif
duke@435 1661 } else {
duke@435 1662 ShouldNotReachHere();
duke@435 1663 }
duke@435 1664 } else if (opr1->is_address()) {
duke@435 1665 LIR_Address * addr = opr1->as_address_ptr();
duke@435 1666 BasicType type = addr->type();
duke@435 1667 assert (opr2->is_constant(), "Checking");
duke@435 1668 if ( type == T_OBJECT ) __ ld_ptr(as_Address(addr), O7);
duke@435 1669 else __ ld(as_Address(addr), O7);
duke@435 1670 __ cmp(O7, opr2->as_constant_ptr()->as_jint());
duke@435 1671 } else {
duke@435 1672 ShouldNotReachHere();
duke@435 1673 }
duke@435 1674 }
duke@435 1675
duke@435 1676
duke@435 1677 void LIR_Assembler::comp_fl2i(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dst, LIR_Op2* op){
duke@435 1678 if (code == lir_cmp_fd2i || code == lir_ucmp_fd2i) {
duke@435 1679 bool is_unordered_less = (code == lir_ucmp_fd2i);
duke@435 1680 if (left->is_single_fpu()) {
duke@435 1681 __ float_cmp(true, is_unordered_less ? -1 : 1, left->as_float_reg(), right->as_float_reg(), dst->as_register());
duke@435 1682 } else if (left->is_double_fpu()) {
duke@435 1683 __ float_cmp(false, is_unordered_less ? -1 : 1, left->as_double_reg(), right->as_double_reg(), dst->as_register());
duke@435 1684 } else {
duke@435 1685 ShouldNotReachHere();
duke@435 1686 }
duke@435 1687 } else if (code == lir_cmp_l2i) {
iveresov@1804 1688 #ifdef _LP64
iveresov@1804 1689 __ lcmp(left->as_register_lo(), right->as_register_lo(), dst->as_register());
iveresov@1804 1690 #else
duke@435 1691 __ lcmp(left->as_register_hi(), left->as_register_lo(),
duke@435 1692 right->as_register_hi(), right->as_register_lo(),
duke@435 1693 dst->as_register());
iveresov@1804 1694 #endif
duke@435 1695 } else {
duke@435 1696 ShouldNotReachHere();
duke@435 1697 }
duke@435 1698 }
duke@435 1699
duke@435 1700
iveresov@2412 1701 void LIR_Assembler::cmove(LIR_Condition condition, LIR_Opr opr1, LIR_Opr opr2, LIR_Opr result, BasicType type) {
duke@435 1702 Assembler::Condition acond;
duke@435 1703 switch (condition) {
duke@435 1704 case lir_cond_equal: acond = Assembler::equal; break;
duke@435 1705 case lir_cond_notEqual: acond = Assembler::notEqual; break;
duke@435 1706 case lir_cond_less: acond = Assembler::less; break;
duke@435 1707 case lir_cond_lessEqual: acond = Assembler::lessEqual; break;
duke@435 1708 case lir_cond_greaterEqual: acond = Assembler::greaterEqual; break;
duke@435 1709 case lir_cond_greater: acond = Assembler::greater; break;
duke@435 1710 case lir_cond_aboveEqual: acond = Assembler::greaterEqualUnsigned; break;
duke@435 1711 case lir_cond_belowEqual: acond = Assembler::lessEqualUnsigned; break;
duke@435 1712 default: ShouldNotReachHere();
duke@435 1713 };
duke@435 1714
duke@435 1715 if (opr1->is_constant() && opr1->type() == T_INT) {
duke@435 1716 Register dest = result->as_register();
duke@435 1717 // load up first part of constant before branch
duke@435 1718 // and do the rest in the delay slot.
duke@435 1719 if (!Assembler::is_simm13(opr1->as_jint())) {
duke@435 1720 __ sethi(opr1->as_jint(), dest);
duke@435 1721 }
duke@435 1722 } else if (opr1->is_constant()) {
duke@435 1723 const2reg(opr1, result, lir_patch_none, NULL);
duke@435 1724 } else if (opr1->is_register()) {
duke@435 1725 reg2reg(opr1, result);
duke@435 1726 } else if (opr1->is_stack()) {
duke@435 1727 stack2reg(opr1, result, result->type());
duke@435 1728 } else {
duke@435 1729 ShouldNotReachHere();
duke@435 1730 }
duke@435 1731 Label skip;
iveresov@2412 1732 #ifdef _LP64
iveresov@2412 1733 if (type == T_INT) {
iveresov@2412 1734 __ br(acond, false, Assembler::pt, skip);
iveresov@2412 1735 } else
iveresov@2412 1736 #endif
iveresov@2412 1737 __ brx(acond, false, Assembler::pt, skip); // checks icc on 32bit and xcc on 64bit
duke@435 1738 if (opr1->is_constant() && opr1->type() == T_INT) {
duke@435 1739 Register dest = result->as_register();
duke@435 1740 if (Assembler::is_simm13(opr1->as_jint())) {
duke@435 1741 __ delayed()->or3(G0, opr1->as_jint(), dest);
duke@435 1742 } else {
duke@435 1743 // the sethi has been done above, so just put in the low 10 bits
duke@435 1744 __ delayed()->or3(dest, opr1->as_jint() & 0x3ff, dest);
duke@435 1745 }
duke@435 1746 } else {
duke@435 1747 // can't do anything useful in the delay slot
duke@435 1748 __ delayed()->nop();
duke@435 1749 }
duke@435 1750 if (opr2->is_constant()) {
duke@435 1751 const2reg(opr2, result, lir_patch_none, NULL);
duke@435 1752 } else if (opr2->is_register()) {
duke@435 1753 reg2reg(opr2, result);
duke@435 1754 } else if (opr2->is_stack()) {
duke@435 1755 stack2reg(opr2, result, result->type());
duke@435 1756 } else {
duke@435 1757 ShouldNotReachHere();
duke@435 1758 }
duke@435 1759 __ bind(skip);
duke@435 1760 }
duke@435 1761
duke@435 1762
duke@435 1763 void LIR_Assembler::arith_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dest, CodeEmitInfo* info, bool pop_fpu_stack) {
duke@435 1764 assert(info == NULL, "unused on this code path");
duke@435 1765 assert(left->is_register(), "wrong items state");
duke@435 1766 assert(dest->is_register(), "wrong items state");
duke@435 1767
duke@435 1768 if (right->is_register()) {
duke@435 1769 if (dest->is_float_kind()) {
duke@435 1770
duke@435 1771 FloatRegister lreg, rreg, res;
duke@435 1772 FloatRegisterImpl::Width w;
duke@435 1773 if (right->is_single_fpu()) {
duke@435 1774 w = FloatRegisterImpl::S;
duke@435 1775 lreg = left->as_float_reg();
duke@435 1776 rreg = right->as_float_reg();
duke@435 1777 res = dest->as_float_reg();
duke@435 1778 } else {
duke@435 1779 w = FloatRegisterImpl::D;
duke@435 1780 lreg = left->as_double_reg();
duke@435 1781 rreg = right->as_double_reg();
duke@435 1782 res = dest->as_double_reg();
duke@435 1783 }
duke@435 1784
duke@435 1785 switch (code) {
duke@435 1786 case lir_add: __ fadd(w, lreg, rreg, res); break;
duke@435 1787 case lir_sub: __ fsub(w, lreg, rreg, res); break;
duke@435 1788 case lir_mul: // fall through
duke@435 1789 case lir_mul_strictfp: __ fmul(w, lreg, rreg, res); break;
duke@435 1790 case lir_div: // fall through
duke@435 1791 case lir_div_strictfp: __ fdiv(w, lreg, rreg, res); break;
duke@435 1792 default: ShouldNotReachHere();
duke@435 1793 }
duke@435 1794
duke@435 1795 } else if (dest->is_double_cpu()) {
duke@435 1796 #ifdef _LP64
duke@435 1797 Register dst_lo = dest->as_register_lo();
duke@435 1798 Register op1_lo = left->as_pointer_register();
duke@435 1799 Register op2_lo = right->as_pointer_register();
duke@435 1800
duke@435 1801 switch (code) {
duke@435 1802 case lir_add:
duke@435 1803 __ add(op1_lo, op2_lo, dst_lo);
duke@435 1804 break;
duke@435 1805
duke@435 1806 case lir_sub:
duke@435 1807 __ sub(op1_lo, op2_lo, dst_lo);
duke@435 1808 break;
duke@435 1809
duke@435 1810 default: ShouldNotReachHere();
duke@435 1811 }
duke@435 1812 #else
duke@435 1813 Register op1_lo = left->as_register_lo();
duke@435 1814 Register op1_hi = left->as_register_hi();
duke@435 1815 Register op2_lo = right->as_register_lo();
duke@435 1816 Register op2_hi = right->as_register_hi();
duke@435 1817 Register dst_lo = dest->as_register_lo();
duke@435 1818 Register dst_hi = dest->as_register_hi();
duke@435 1819
duke@435 1820 switch (code) {
duke@435 1821 case lir_add:
duke@435 1822 __ addcc(op1_lo, op2_lo, dst_lo);
duke@435 1823 __ addc (op1_hi, op2_hi, dst_hi);
duke@435 1824 break;
duke@435 1825
duke@435 1826 case lir_sub:
duke@435 1827 __ subcc(op1_lo, op2_lo, dst_lo);
duke@435 1828 __ subc (op1_hi, op2_hi, dst_hi);
duke@435 1829 break;
duke@435 1830
duke@435 1831 default: ShouldNotReachHere();
duke@435 1832 }
duke@435 1833 #endif
duke@435 1834 } else {
duke@435 1835 assert (right->is_single_cpu(), "Just Checking");
duke@435 1836
duke@435 1837 Register lreg = left->as_register();
duke@435 1838 Register res = dest->as_register();
duke@435 1839 Register rreg = right->as_register();
duke@435 1840 switch (code) {
duke@435 1841 case lir_add: __ add (lreg, rreg, res); break;
duke@435 1842 case lir_sub: __ sub (lreg, rreg, res); break;
duke@435 1843 case lir_mul: __ mult (lreg, rreg, res); break;
duke@435 1844 default: ShouldNotReachHere();
duke@435 1845 }
duke@435 1846 }
duke@435 1847 } else {
duke@435 1848 assert (right->is_constant(), "must be constant");
duke@435 1849
duke@435 1850 if (dest->is_single_cpu()) {
duke@435 1851 Register lreg = left->as_register();
duke@435 1852 Register res = dest->as_register();
duke@435 1853 int simm13 = right->as_constant_ptr()->as_jint();
duke@435 1854
duke@435 1855 switch (code) {
duke@435 1856 case lir_add: __ add (lreg, simm13, res); break;
duke@435 1857 case lir_sub: __ sub (lreg, simm13, res); break;
duke@435 1858 case lir_mul: __ mult (lreg, simm13, res); break;
duke@435 1859 default: ShouldNotReachHere();
duke@435 1860 }
duke@435 1861 } else {
duke@435 1862 Register lreg = left->as_pointer_register();
duke@435 1863 Register res = dest->as_register_lo();
duke@435 1864 long con = right->as_constant_ptr()->as_jlong();
duke@435 1865 assert(Assembler::is_simm13(con), "must be simm13");
duke@435 1866
duke@435 1867 switch (code) {
duke@435 1868 case lir_add: __ add (lreg, (int)con, res); break;
duke@435 1869 case lir_sub: __ sub (lreg, (int)con, res); break;
duke@435 1870 case lir_mul: __ mult (lreg, (int)con, res); break;
duke@435 1871 default: ShouldNotReachHere();
duke@435 1872 }
duke@435 1873 }
duke@435 1874 }
duke@435 1875 }
duke@435 1876
duke@435 1877
duke@435 1878 void LIR_Assembler::fpop() {
duke@435 1879 // do nothing
duke@435 1880 }
duke@435 1881
duke@435 1882
duke@435 1883 void LIR_Assembler::intrinsic_op(LIR_Code code, LIR_Opr value, LIR_Opr thread, LIR_Opr dest, LIR_Op* op) {
duke@435 1884 switch (code) {
duke@435 1885 case lir_sin:
duke@435 1886 case lir_tan:
duke@435 1887 case lir_cos: {
duke@435 1888 assert(thread->is_valid(), "preserve the thread object for performance reasons");
duke@435 1889 assert(dest->as_double_reg() == F0, "the result will be in f0/f1");
duke@435 1890 break;
duke@435 1891 }
duke@435 1892 case lir_sqrt: {
duke@435 1893 assert(!thread->is_valid(), "there is no need for a thread_reg for dsqrt");
duke@435 1894 FloatRegister src_reg = value->as_double_reg();
duke@435 1895 FloatRegister dst_reg = dest->as_double_reg();
duke@435 1896 __ fsqrt(FloatRegisterImpl::D, src_reg, dst_reg);
duke@435 1897 break;
duke@435 1898 }
duke@435 1899 case lir_abs: {
duke@435 1900 assert(!thread->is_valid(), "there is no need for a thread_reg for fabs");
duke@435 1901 FloatRegister src_reg = value->as_double_reg();
duke@435 1902 FloatRegister dst_reg = dest->as_double_reg();
duke@435 1903 __ fabs(FloatRegisterImpl::D, src_reg, dst_reg);
duke@435 1904 break;
duke@435 1905 }
duke@435 1906 default: {
duke@435 1907 ShouldNotReachHere();
duke@435 1908 break;
duke@435 1909 }
duke@435 1910 }
duke@435 1911 }
duke@435 1912
duke@435 1913
duke@435 1914 void LIR_Assembler::logic_op(LIR_Code code, LIR_Opr left, LIR_Opr right, LIR_Opr dest) {
duke@435 1915 if (right->is_constant()) {
duke@435 1916 if (dest->is_single_cpu()) {
duke@435 1917 int simm13 = right->as_constant_ptr()->as_jint();
duke@435 1918 switch (code) {
duke@435 1919 case lir_logic_and: __ and3 (left->as_register(), simm13, dest->as_register()); break;
duke@435 1920 case lir_logic_or: __ or3 (left->as_register(), simm13, dest->as_register()); break;
duke@435 1921 case lir_logic_xor: __ xor3 (left->as_register(), simm13, dest->as_register()); break;
duke@435 1922 default: ShouldNotReachHere();
duke@435 1923 }
duke@435 1924 } else {
duke@435 1925 long c = right->as_constant_ptr()->as_jlong();
duke@435 1926 assert(c == (int)c && Assembler::is_simm13(c), "out of range");
duke@435 1927 int simm13 = (int)c;
duke@435 1928 switch (code) {
duke@435 1929 case lir_logic_and:
duke@435 1930 #ifndef _LP64
duke@435 1931 __ and3 (left->as_register_hi(), 0, dest->as_register_hi());
duke@435 1932 #endif
duke@435 1933 __ and3 (left->as_register_lo(), simm13, dest->as_register_lo());
duke@435 1934 break;
duke@435 1935
duke@435 1936 case lir_logic_or:
duke@435 1937 #ifndef _LP64
duke@435 1938 __ or3 (left->as_register_hi(), 0, dest->as_register_hi());
duke@435 1939 #endif
duke@435 1940 __ or3 (left->as_register_lo(), simm13, dest->as_register_lo());
duke@435 1941 break;
duke@435 1942
duke@435 1943 case lir_logic_xor:
duke@435 1944 #ifndef _LP64
duke@435 1945 __ xor3 (left->as_register_hi(), 0, dest->as_register_hi());
duke@435 1946 #endif
duke@435 1947 __ xor3 (left->as_register_lo(), simm13, dest->as_register_lo());
duke@435 1948 break;
duke@435 1949
duke@435 1950 default: ShouldNotReachHere();
duke@435 1951 }
duke@435 1952 }
duke@435 1953 } else {
duke@435 1954 assert(right->is_register(), "right should be in register");
duke@435 1955
duke@435 1956 if (dest->is_single_cpu()) {
duke@435 1957 switch (code) {
duke@435 1958 case lir_logic_and: __ and3 (left->as_register(), right->as_register(), dest->as_register()); break;
duke@435 1959 case lir_logic_or: __ or3 (left->as_register(), right->as_register(), dest->as_register()); break;
duke@435 1960 case lir_logic_xor: __ xor3 (left->as_register(), right->as_register(), dest->as_register()); break;
duke@435 1961 default: ShouldNotReachHere();
duke@435 1962 }
duke@435 1963 } else {
duke@435 1964 #ifdef _LP64
duke@435 1965 Register l = (left->is_single_cpu() && left->is_oop_register()) ? left->as_register() :
duke@435 1966 left->as_register_lo();
duke@435 1967 Register r = (right->is_single_cpu() && right->is_oop_register()) ? right->as_register() :
duke@435 1968 right->as_register_lo();
duke@435 1969
duke@435 1970 switch (code) {
duke@435 1971 case lir_logic_and: __ and3 (l, r, dest->as_register_lo()); break;
duke@435 1972 case lir_logic_or: __ or3 (l, r, dest->as_register_lo()); break;
duke@435 1973 case lir_logic_xor: __ xor3 (l, r, dest->as_register_lo()); break;
duke@435 1974 default: ShouldNotReachHere();
duke@435 1975 }
duke@435 1976 #else
duke@435 1977 switch (code) {
duke@435 1978 case lir_logic_and:
duke@435 1979 __ and3 (left->as_register_hi(), right->as_register_hi(), dest->as_register_hi());
duke@435 1980 __ and3 (left->as_register_lo(), right->as_register_lo(), dest->as_register_lo());
duke@435 1981 break;
duke@435 1982
duke@435 1983 case lir_logic_or:
duke@435 1984 __ or3 (left->as_register_hi(), right->as_register_hi(), dest->as_register_hi());
duke@435 1985 __ or3 (left->as_register_lo(), right->as_register_lo(), dest->as_register_lo());
duke@435 1986 break;
duke@435 1987
duke@435 1988 case lir_logic_xor:
duke@435 1989 __ xor3 (left->as_register_hi(), right->as_register_hi(), dest->as_register_hi());
duke@435 1990 __ xor3 (left->as_register_lo(), right->as_register_lo(), dest->as_register_lo());
duke@435 1991 break;
duke@435 1992
duke@435 1993 default: ShouldNotReachHere();
duke@435 1994 }
duke@435 1995 #endif
duke@435 1996 }
duke@435 1997 }
duke@435 1998 }
duke@435 1999
duke@435 2000
duke@435 2001 int LIR_Assembler::shift_amount(BasicType t) {
kvn@464 2002 int elem_size = type2aelembytes(t);
duke@435 2003 switch (elem_size) {
duke@435 2004 case 1 : return 0;
duke@435 2005 case 2 : return 1;
duke@435 2006 case 4 : return 2;
duke@435 2007 case 8 : return 3;
duke@435 2008 }
duke@435 2009 ShouldNotReachHere();
duke@435 2010 return -1;
duke@435 2011 }
duke@435 2012
duke@435 2013
never@1813 2014 void LIR_Assembler::throw_op(LIR_Opr exceptionPC, LIR_Opr exceptionOop, CodeEmitInfo* info) {
duke@435 2015 assert(exceptionOop->as_register() == Oexception, "should match");
never@1813 2016 assert(exceptionPC->as_register() == Oissuing_pc, "should match");
duke@435 2017
duke@435 2018 info->add_register_oop(exceptionOop);
duke@435 2019
never@1813 2020 // reuse the debug info from the safepoint poll for the throw op itself
never@1813 2021 address pc_for_athrow = __ pc();
never@1813 2022 int pc_for_athrow_offset = __ offset();
never@1813 2023 RelocationHolder rspec = internal_word_Relocation::spec(pc_for_athrow);
never@1813 2024 __ set(pc_for_athrow, Oissuing_pc, rspec);
never@1813 2025 add_call_info(pc_for_athrow_offset, info); // for exception handler
never@1813 2026
never@1813 2027 __ call(Runtime1::entry_for(Runtime1::handle_exception_id), relocInfo::runtime_call_type);
never@1813 2028 __ delayed()->nop();
never@1813 2029 }
never@1813 2030
never@1813 2031
never@1813 2032 void LIR_Assembler::unwind_op(LIR_Opr exceptionOop) {
never@1813 2033 assert(exceptionOop->as_register() == Oexception, "should match");
never@1813 2034
never@1813 2035 __ br(Assembler::always, false, Assembler::pt, _unwind_handler_entry);
never@1813 2036 __ delayed()->nop();
duke@435 2037 }
duke@435 2038
duke@435 2039
duke@435 2040 void LIR_Assembler::emit_arraycopy(LIR_OpArrayCopy* op) {
duke@435 2041 Register src = op->src()->as_register();
duke@435 2042 Register dst = op->dst()->as_register();
duke@435 2043 Register src_pos = op->src_pos()->as_register();
duke@435 2044 Register dst_pos = op->dst_pos()->as_register();
duke@435 2045 Register length = op->length()->as_register();
duke@435 2046 Register tmp = op->tmp()->as_register();
duke@435 2047 Register tmp2 = O7;
duke@435 2048
duke@435 2049 int flags = op->flags();
duke@435 2050 ciArrayKlass* default_type = op->expected_type();
duke@435 2051 BasicType basic_type = default_type != NULL ? default_type->element_type()->basic_type() : T_ILLEGAL;
duke@435 2052 if (basic_type == T_ARRAY) basic_type = T_OBJECT;
duke@435 2053
iveresov@2731 2054 #ifdef _LP64
iveresov@2731 2055 // higher 32bits must be null
iveresov@2731 2056 __ sra(dst_pos, 0, dst_pos);
iveresov@2731 2057 __ sra(src_pos, 0, src_pos);
iveresov@2731 2058 __ sra(length, 0, length);
iveresov@2731 2059 #endif
iveresov@2731 2060
duke@435 2061 // set up the arraycopy stub information
duke@435 2062 ArrayCopyStub* stub = op->stub();
duke@435 2063
duke@435 2064 // always do stub if no type information is available. it's ok if
duke@435 2065 // the known type isn't loaded since the code sanity checks
duke@435 2066 // in debug mode and the type isn't required when we know the exact type
duke@435 2067 // also check that the type is an array type.
roland@2728 2068 if (op->expected_type() == NULL) {
duke@435 2069 __ mov(src, O0);
duke@435 2070 __ mov(src_pos, O1);
duke@435 2071 __ mov(dst, O2);
duke@435 2072 __ mov(dst_pos, O3);
duke@435 2073 __ mov(length, O4);
roland@2728 2074 address copyfunc_addr = StubRoutines::generic_arraycopy();
roland@2728 2075
roland@2728 2076 if (copyfunc_addr == NULL) { // Use C version if stub was not generated
roland@2728 2077 __ call_VM_leaf(tmp, CAST_FROM_FN_PTR(address, Runtime1::arraycopy));
roland@2728 2078 } else {
roland@2728 2079 #ifndef PRODUCT
roland@2728 2080 if (PrintC1Statistics) {
roland@2728 2081 address counter = (address)&Runtime1::_generic_arraycopystub_cnt;
roland@2728 2082 __ inc_counter(counter, G1, G3);
roland@2728 2083 }
roland@2728 2084 #endif
roland@2728 2085 __ call_VM_leaf(tmp, copyfunc_addr);
roland@2728 2086 }
roland@2728 2087
roland@2728 2088 if (copyfunc_addr != NULL) {
roland@2728 2089 __ xor3(O0, -1, tmp);
roland@2728 2090 __ sub(length, tmp, length);
roland@2728 2091 __ add(src_pos, tmp, src_pos);
kvn@3037 2092 __ cmp_zero_and_br(Assembler::less, O0, *stub->entry());
roland@2728 2093 __ delayed()->add(dst_pos, tmp, dst_pos);
roland@2728 2094 } else {
kvn@3037 2095 __ cmp_zero_and_br(Assembler::less, O0, *stub->entry());
roland@2728 2096 __ delayed()->nop();
roland@2728 2097 }
duke@435 2098 __ bind(*stub->continuation());
duke@435 2099 return;
duke@435 2100 }
duke@435 2101
duke@435 2102 assert(default_type != NULL && default_type->is_array_klass(), "must be true at this point");
duke@435 2103
duke@435 2104 // make sure src and dst are non-null and load array length
duke@435 2105 if (flags & LIR_OpArrayCopy::src_null_check) {
duke@435 2106 __ tst(src);
iveresov@2344 2107 __ brx(Assembler::equal, false, Assembler::pn, *stub->entry());
duke@435 2108 __ delayed()->nop();
duke@435 2109 }
duke@435 2110
duke@435 2111 if (flags & LIR_OpArrayCopy::dst_null_check) {
duke@435 2112 __ tst(dst);
iveresov@2344 2113 __ brx(Assembler::equal, false, Assembler::pn, *stub->entry());
duke@435 2114 __ delayed()->nop();
duke@435 2115 }
duke@435 2116
duke@435 2117 if (flags & LIR_OpArrayCopy::src_pos_positive_check) {
duke@435 2118 // test src_pos register
kvn@3037 2119 __ cmp_zero_and_br(Assembler::less, src_pos, *stub->entry());
duke@435 2120 __ delayed()->nop();
duke@435 2121 }
duke@435 2122
duke@435 2123 if (flags & LIR_OpArrayCopy::dst_pos_positive_check) {
duke@435 2124 // test dst_pos register
kvn@3037 2125 __ cmp_zero_and_br(Assembler::less, dst_pos, *stub->entry());
duke@435 2126 __ delayed()->nop();
duke@435 2127 }
duke@435 2128
duke@435 2129 if (flags & LIR_OpArrayCopy::length_positive_check) {
duke@435 2130 // make sure length isn't negative
kvn@3037 2131 __ cmp_zero_and_br(Assembler::less, length, *stub->entry());
duke@435 2132 __ delayed()->nop();
duke@435 2133 }
duke@435 2134
duke@435 2135 if (flags & LIR_OpArrayCopy::src_range_check) {
duke@435 2136 __ ld(src, arrayOopDesc::length_offset_in_bytes(), tmp2);
duke@435 2137 __ add(length, src_pos, tmp);
duke@435 2138 __ cmp(tmp2, tmp);
duke@435 2139 __ br(Assembler::carrySet, false, Assembler::pn, *stub->entry());
duke@435 2140 __ delayed()->nop();
duke@435 2141 }
duke@435 2142
duke@435 2143 if (flags & LIR_OpArrayCopy::dst_range_check) {
duke@435 2144 __ ld(dst, arrayOopDesc::length_offset_in_bytes(), tmp2);
duke@435 2145 __ add(length, dst_pos, tmp);
duke@435 2146 __ cmp(tmp2, tmp);
duke@435 2147 __ br(Assembler::carrySet, false, Assembler::pn, *stub->entry());
duke@435 2148 __ delayed()->nop();
duke@435 2149 }
duke@435 2150
roland@2728 2151 int shift = shift_amount(basic_type);
roland@2728 2152
duke@435 2153 if (flags & LIR_OpArrayCopy::type_check) {
roland@2728 2154 // We don't know the array types are compatible
roland@2728 2155 if (basic_type != T_OBJECT) {
roland@2728 2156 // Simple test for basic type arrays
roland@2728 2157 if (UseCompressedOops) {
roland@2728 2158 // We don't need decode because we just need to compare
roland@2728 2159 __ lduw(src, oopDesc::klass_offset_in_bytes(), tmp);
roland@2728 2160 __ lduw(dst, oopDesc::klass_offset_in_bytes(), tmp2);
roland@2728 2161 __ cmp(tmp, tmp2);
roland@2728 2162 __ br(Assembler::notEqual, false, Assembler::pt, *stub->entry());
roland@2728 2163 } else {
roland@2728 2164 __ ld_ptr(src, oopDesc::klass_offset_in_bytes(), tmp);
roland@2728 2165 __ ld_ptr(dst, oopDesc::klass_offset_in_bytes(), tmp2);
roland@2728 2166 __ cmp(tmp, tmp2);
roland@2728 2167 __ brx(Assembler::notEqual, false, Assembler::pt, *stub->entry());
roland@2728 2168 }
roland@2728 2169 __ delayed()->nop();
iveresov@2344 2170 } else {
roland@2728 2171 // For object arrays, if src is a sub class of dst then we can
roland@2728 2172 // safely do the copy.
roland@2728 2173 address copyfunc_addr = StubRoutines::checkcast_arraycopy();
roland@2728 2174
roland@2728 2175 Label cont, slow;
roland@2728 2176 assert_different_registers(tmp, tmp2, G3, G1);
roland@2728 2177
roland@2728 2178 __ load_klass(src, G3);
roland@2728 2179 __ load_klass(dst, G1);
roland@2728 2180
roland@2728 2181 __ check_klass_subtype_fast_path(G3, G1, tmp, tmp2, &cont, copyfunc_addr == NULL ? stub->entry() : &slow, NULL);
roland@2728 2182
roland@2728 2183 __ call(Runtime1::entry_for(Runtime1::slow_subtype_check_id), relocInfo::runtime_call_type);
roland@2728 2184 __ delayed()->nop();
roland@2728 2185
roland@2728 2186 __ cmp(G3, 0);
roland@2728 2187 if (copyfunc_addr != NULL) { // use stub if available
roland@2728 2188 // src is not a sub class of dst so we have to do a
roland@2728 2189 // per-element check.
roland@2728 2190 __ br(Assembler::notEqual, false, Assembler::pt, cont);
roland@2728 2191 __ delayed()->nop();
roland@2728 2192
roland@2728 2193 __ bind(slow);
roland@2728 2194
roland@2728 2195 int mask = LIR_OpArrayCopy::src_objarray|LIR_OpArrayCopy::dst_objarray;
roland@2728 2196 if ((flags & mask) != mask) {
roland@2728 2197 // Check that at least both of them object arrays.
roland@2728 2198 assert(flags & mask, "one of the two should be known to be an object array");
roland@2728 2199
roland@2728 2200 if (!(flags & LIR_OpArrayCopy::src_objarray)) {
roland@2728 2201 __ load_klass(src, tmp);
roland@2728 2202 } else if (!(flags & LIR_OpArrayCopy::dst_objarray)) {
roland@2728 2203 __ load_klass(dst, tmp);
roland@2728 2204 }
stefank@3391 2205 int lh_offset = in_bytes(Klass::layout_helper_offset());
roland@2728 2206
roland@2728 2207 __ lduw(tmp, lh_offset, tmp2);
roland@2728 2208
roland@2728 2209 jint objArray_lh = Klass::array_layout_helper(T_OBJECT);
roland@2728 2210 __ set(objArray_lh, tmp);
roland@2728 2211 __ cmp(tmp, tmp2);
roland@2728 2212 __ br(Assembler::notEqual, false, Assembler::pt, *stub->entry());
roland@2728 2213 __ delayed()->nop();
roland@2728 2214 }
roland@2728 2215
roland@2728 2216 Register src_ptr = O0;
roland@2728 2217 Register dst_ptr = O1;
roland@2728 2218 Register len = O2;
roland@2728 2219 Register chk_off = O3;
roland@2728 2220 Register super_k = O4;
roland@2728 2221
roland@2728 2222 __ add(src, arrayOopDesc::base_offset_in_bytes(basic_type), src_ptr);
roland@2728 2223 if (shift == 0) {
roland@2728 2224 __ add(src_ptr, src_pos, src_ptr);
roland@2728 2225 } else {
roland@2728 2226 __ sll(src_pos, shift, tmp);
roland@2728 2227 __ add(src_ptr, tmp, src_ptr);
roland@2728 2228 }
roland@2728 2229
roland@2728 2230 __ add(dst, arrayOopDesc::base_offset_in_bytes(basic_type), dst_ptr);
roland@2728 2231 if (shift == 0) {
roland@2728 2232 __ add(dst_ptr, dst_pos, dst_ptr);
roland@2728 2233 } else {
roland@2728 2234 __ sll(dst_pos, shift, tmp);
roland@2728 2235 __ add(dst_ptr, tmp, dst_ptr);
roland@2728 2236 }
roland@2728 2237 __ mov(length, len);
roland@2728 2238 __ load_klass(dst, tmp);
roland@2728 2239
stefank@3391 2240 int ek_offset = in_bytes(objArrayKlass::element_klass_offset());
roland@2728 2241 __ ld_ptr(tmp, ek_offset, super_k);
roland@2728 2242
stefank@3391 2243 int sco_offset = in_bytes(Klass::super_check_offset_offset());
roland@2728 2244 __ lduw(super_k, sco_offset, chk_off);
roland@2728 2245
roland@2728 2246 __ call_VM_leaf(tmp, copyfunc_addr);
roland@2728 2247
roland@2728 2248 #ifndef PRODUCT
roland@2728 2249 if (PrintC1Statistics) {
roland@2728 2250 Label failed;
kvn@3037 2251 __ br_notnull_short(O0, Assembler::pn, failed);
roland@2728 2252 __ inc_counter((address)&Runtime1::_arraycopy_checkcast_cnt, G1, G3);
roland@2728 2253 __ bind(failed);
roland@2728 2254 }
roland@2728 2255 #endif
roland@2728 2256
roland@2728 2257 __ br_null(O0, false, Assembler::pt, *stub->continuation());
roland@2728 2258 __ delayed()->xor3(O0, -1, tmp);
roland@2728 2259
roland@2728 2260 #ifndef PRODUCT
roland@2728 2261 if (PrintC1Statistics) {
roland@2728 2262 __ inc_counter((address)&Runtime1::_arraycopy_checkcast_attempt_cnt, G1, G3);
roland@2728 2263 }
roland@2728 2264 #endif
roland@2728 2265
roland@2728 2266 __ sub(length, tmp, length);
roland@2728 2267 __ add(src_pos, tmp, src_pos);
roland@2728 2268 __ br(Assembler::always, false, Assembler::pt, *stub->entry());
roland@2728 2269 __ delayed()->add(dst_pos, tmp, dst_pos);
roland@2728 2270
roland@2728 2271 __ bind(cont);
roland@2728 2272 } else {
roland@2728 2273 __ br(Assembler::equal, false, Assembler::pn, *stub->entry());
roland@2728 2274 __ delayed()->nop();
roland@2728 2275 __ bind(cont);
roland@2728 2276 }
iveresov@2344 2277 }
duke@435 2278 }
duke@435 2279
duke@435 2280 #ifdef ASSERT
duke@435 2281 if (basic_type != T_OBJECT || !(flags & LIR_OpArrayCopy::type_check)) {
duke@435 2282 // Sanity check the known type with the incoming class. For the
duke@435 2283 // primitive case the types must match exactly with src.klass and
duke@435 2284 // dst.klass each exactly matching the default type. For the
duke@435 2285 // object array case, if no type check is needed then either the
duke@435 2286 // dst type is exactly the expected type and the src type is a
duke@435 2287 // subtype which we can't check or src is the same array as dst
duke@435 2288 // but not necessarily exactly of type default_type.
duke@435 2289 Label known_ok, halt;
jrose@1424 2290 jobject2reg(op->expected_type()->constant_encoding(), tmp);
iveresov@2344 2291 if (UseCompressedOops) {
iveresov@2344 2292 // tmp holds the default type. It currently comes uncompressed after the
iveresov@2344 2293 // load of a constant, so encode it.
iveresov@2344 2294 __ encode_heap_oop(tmp);
iveresov@2344 2295 // load the raw value of the dst klass, since we will be comparing
iveresov@2344 2296 // uncompressed values directly.
iveresov@2344 2297 __ lduw(dst, oopDesc::klass_offset_in_bytes(), tmp2);
iveresov@2344 2298 if (basic_type != T_OBJECT) {
iveresov@2344 2299 __ cmp(tmp, tmp2);
iveresov@2344 2300 __ br(Assembler::notEqual, false, Assembler::pn, halt);
iveresov@2344 2301 // load the raw value of the src klass.
iveresov@2344 2302 __ delayed()->lduw(src, oopDesc::klass_offset_in_bytes(), tmp2);
kvn@3037 2303 __ cmp_and_br_short(tmp, tmp2, Assembler::equal, Assembler::pn, known_ok);
iveresov@2344 2304 } else {
iveresov@2344 2305 __ cmp(tmp, tmp2);
iveresov@2344 2306 __ br(Assembler::equal, false, Assembler::pn, known_ok);
iveresov@2344 2307 __ delayed()->cmp(src, dst);
iveresov@2344 2308 __ brx(Assembler::equal, false, Assembler::pn, known_ok);
iveresov@2344 2309 __ delayed()->nop();
iveresov@2344 2310 }
duke@435 2311 } else {
iveresov@2344 2312 __ ld_ptr(dst, oopDesc::klass_offset_in_bytes(), tmp2);
iveresov@2344 2313 if (basic_type != T_OBJECT) {
iveresov@2344 2314 __ cmp(tmp, tmp2);
iveresov@2344 2315 __ brx(Assembler::notEqual, false, Assembler::pn, halt);
iveresov@2344 2316 __ delayed()->ld_ptr(src, oopDesc::klass_offset_in_bytes(), tmp2);
kvn@3037 2317 __ cmp_and_brx_short(tmp, tmp2, Assembler::equal, Assembler::pn, known_ok);
iveresov@2344 2318 } else {
iveresov@2344 2319 __ cmp(tmp, tmp2);
iveresov@2344 2320 __ brx(Assembler::equal, false, Assembler::pn, known_ok);
iveresov@2344 2321 __ delayed()->cmp(src, dst);
iveresov@2344 2322 __ brx(Assembler::equal, false, Assembler::pn, known_ok);
iveresov@2344 2323 __ delayed()->nop();
iveresov@2344 2324 }
duke@435 2325 }
duke@435 2326 __ bind(halt);
duke@435 2327 __ stop("incorrect type information in arraycopy");
duke@435 2328 __ bind(known_ok);
duke@435 2329 }
duke@435 2330 #endif
duke@435 2331
roland@2728 2332 #ifndef PRODUCT
roland@2728 2333 if (PrintC1Statistics) {
roland@2728 2334 address counter = Runtime1::arraycopy_count_address(basic_type);
roland@2728 2335 __ inc_counter(counter, G1, G3);
roland@2728 2336 }
roland@2728 2337 #endif
duke@435 2338
duke@435 2339 Register src_ptr = O0;
duke@435 2340 Register dst_ptr = O1;
duke@435 2341 Register len = O2;
duke@435 2342
duke@435 2343 __ add(src, arrayOopDesc::base_offset_in_bytes(basic_type), src_ptr);
duke@435 2344 if (shift == 0) {
duke@435 2345 __ add(src_ptr, src_pos, src_ptr);
duke@435 2346 } else {
duke@435 2347 __ sll(src_pos, shift, tmp);
duke@435 2348 __ add(src_ptr, tmp, src_ptr);
duke@435 2349 }
duke@435 2350
duke@435 2351 __ add(dst, arrayOopDesc::base_offset_in_bytes(basic_type), dst_ptr);
duke@435 2352 if (shift == 0) {
duke@435 2353 __ add(dst_ptr, dst_pos, dst_ptr);
duke@435 2354 } else {
duke@435 2355 __ sll(dst_pos, shift, tmp);
duke@435 2356 __ add(dst_ptr, tmp, dst_ptr);
duke@435 2357 }
duke@435 2358
roland@2728 2359 bool disjoint = (flags & LIR_OpArrayCopy::overlapping) == 0;
roland@2728 2360 bool aligned = (flags & LIR_OpArrayCopy::unaligned) == 0;
roland@2728 2361 const char *name;
roland@2728 2362 address entry = StubRoutines::select_arraycopy_function(basic_type, aligned, disjoint, name, false);
roland@2728 2363
roland@2728 2364 // arraycopy stubs takes a length in number of elements, so don't scale it.
roland@2728 2365 __ mov(length, len);
roland@2728 2366 __ call_VM_leaf(tmp, entry);
duke@435 2367
duke@435 2368 __ bind(*stub->continuation());
duke@435 2369 }
duke@435 2370
duke@435 2371
duke@435 2372 void LIR_Assembler::shift_op(LIR_Code code, LIR_Opr left, LIR_Opr count, LIR_Opr dest, LIR_Opr tmp) {
duke@435 2373 if (dest->is_single_cpu()) {
duke@435 2374 #ifdef _LP64
duke@435 2375 if (left->type() == T_OBJECT) {
duke@435 2376 switch (code) {
duke@435 2377 case lir_shl: __ sllx (left->as_register(), count->as_register(), dest->as_register()); break;
duke@435 2378 case lir_shr: __ srax (left->as_register(), count->as_register(), dest->as_register()); break;
duke@435 2379 case lir_ushr: __ srl (left->as_register(), count->as_register(), dest->as_register()); break;
duke@435 2380 default: ShouldNotReachHere();
duke@435 2381 }
duke@435 2382 } else
duke@435 2383 #endif
duke@435 2384 switch (code) {
duke@435 2385 case lir_shl: __ sll (left->as_register(), count->as_register(), dest->as_register()); break;
duke@435 2386 case lir_shr: __ sra (left->as_register(), count->as_register(), dest->as_register()); break;
duke@435 2387 case lir_ushr: __ srl (left->as_register(), count->as_register(), dest->as_register()); break;
duke@435 2388 default: ShouldNotReachHere();
duke@435 2389 }
duke@435 2390 } else {
duke@435 2391 #ifdef _LP64
duke@435 2392 switch (code) {
duke@435 2393 case lir_shl: __ sllx (left->as_register_lo(), count->as_register(), dest->as_register_lo()); break;
duke@435 2394 case lir_shr: __ srax (left->as_register_lo(), count->as_register(), dest->as_register_lo()); break;
duke@435 2395 case lir_ushr: __ srlx (left->as_register_lo(), count->as_register(), dest->as_register_lo()); break;
duke@435 2396 default: ShouldNotReachHere();
duke@435 2397 }
duke@435 2398 #else
duke@435 2399 switch (code) {
duke@435 2400 case lir_shl: __ lshl (left->as_register_hi(), left->as_register_lo(), count->as_register(), dest->as_register_hi(), dest->as_register_lo(), G3_scratch); break;
duke@435 2401 case lir_shr: __ lshr (left->as_register_hi(), left->as_register_lo(), count->as_register(), dest->as_register_hi(), dest->as_register_lo(), G3_scratch); break;
duke@435 2402 case lir_ushr: __ lushr (left->as_register_hi(), left->as_register_lo(), count->as_register(), dest->as_register_hi(), dest->as_register_lo(), G3_scratch); break;
duke@435 2403 default: ShouldNotReachHere();
duke@435 2404 }
duke@435 2405 #endif
duke@435 2406 }
duke@435 2407 }
duke@435 2408
duke@435 2409
duke@435 2410 void LIR_Assembler::shift_op(LIR_Code code, LIR_Opr left, jint count, LIR_Opr dest) {
duke@435 2411 #ifdef _LP64
duke@435 2412 if (left->type() == T_OBJECT) {
duke@435 2413 count = count & 63; // shouldn't shift by more than sizeof(intptr_t)
duke@435 2414 Register l = left->as_register();
duke@435 2415 Register d = dest->as_register_lo();
duke@435 2416 switch (code) {
duke@435 2417 case lir_shl: __ sllx (l, count, d); break;
duke@435 2418 case lir_shr: __ srax (l, count, d); break;
duke@435 2419 case lir_ushr: __ srlx (l, count, d); break;
duke@435 2420 default: ShouldNotReachHere();
duke@435 2421 }
duke@435 2422 return;
duke@435 2423 }
duke@435 2424 #endif
duke@435 2425
duke@435 2426 if (dest->is_single_cpu()) {
duke@435 2427 count = count & 0x1F; // Java spec
duke@435 2428 switch (code) {
duke@435 2429 case lir_shl: __ sll (left->as_register(), count, dest->as_register()); break;
duke@435 2430 case lir_shr: __ sra (left->as_register(), count, dest->as_register()); break;
duke@435 2431 case lir_ushr: __ srl (left->as_register(), count, dest->as_register()); break;
duke@435 2432 default: ShouldNotReachHere();
duke@435 2433 }
duke@435 2434 } else if (dest->is_double_cpu()) {
duke@435 2435 count = count & 63; // Java spec
duke@435 2436 switch (code) {
duke@435 2437 case lir_shl: __ sllx (left->as_pointer_register(), count, dest->as_pointer_register()); break;
duke@435 2438 case lir_shr: __ srax (left->as_pointer_register(), count, dest->as_pointer_register()); break;
duke@435 2439 case lir_ushr: __ srlx (left->as_pointer_register(), count, dest->as_pointer_register()); break;
duke@435 2440 default: ShouldNotReachHere();
duke@435 2441 }
duke@435 2442 } else {
duke@435 2443 ShouldNotReachHere();
duke@435 2444 }
duke@435 2445 }
duke@435 2446
duke@435 2447
duke@435 2448 void LIR_Assembler::emit_alloc_obj(LIR_OpAllocObj* op) {
duke@435 2449 assert(op->tmp1()->as_register() == G1 &&
duke@435 2450 op->tmp2()->as_register() == G3 &&
duke@435 2451 op->tmp3()->as_register() == G4 &&
duke@435 2452 op->obj()->as_register() == O0 &&
duke@435 2453 op->klass()->as_register() == G5, "must be");
duke@435 2454 if (op->init_check()) {
coleenp@3368 2455 __ ldub(op->klass()->as_register(),
stefank@3391 2456 in_bytes(instanceKlass::init_state_offset()),
duke@435 2457 op->tmp1()->as_register());
duke@435 2458 add_debug_info_for_null_check_here(op->stub()->info());
duke@435 2459 __ cmp(op->tmp1()->as_register(), instanceKlass::fully_initialized);
duke@435 2460 __ br(Assembler::notEqual, false, Assembler::pn, *op->stub()->entry());
duke@435 2461 __ delayed()->nop();
duke@435 2462 }
duke@435 2463 __ allocate_object(op->obj()->as_register(),
duke@435 2464 op->tmp1()->as_register(),
duke@435 2465 op->tmp2()->as_register(),
duke@435 2466 op->tmp3()->as_register(),
duke@435 2467 op->header_size(),
duke@435 2468 op->object_size(),
duke@435 2469 op->klass()->as_register(),
duke@435 2470 *op->stub()->entry());
duke@435 2471 __ bind(*op->stub()->continuation());
duke@435 2472 __ verify_oop(op->obj()->as_register());
duke@435 2473 }
duke@435 2474
duke@435 2475
duke@435 2476 void LIR_Assembler::emit_alloc_array(LIR_OpAllocArray* op) {
duke@435 2477 assert(op->tmp1()->as_register() == G1 &&
duke@435 2478 op->tmp2()->as_register() == G3 &&
duke@435 2479 op->tmp3()->as_register() == G4 &&
duke@435 2480 op->tmp4()->as_register() == O1 &&
duke@435 2481 op->klass()->as_register() == G5, "must be");
iveresov@2432 2482
iveresov@2432 2483 LP64_ONLY( __ signx(op->len()->as_register()); )
duke@435 2484 if (UseSlowPath ||
duke@435 2485 (!UseFastNewObjectArray && (op->type() == T_OBJECT || op->type() == T_ARRAY)) ||
duke@435 2486 (!UseFastNewTypeArray && (op->type() != T_OBJECT && op->type() != T_ARRAY))) {
never@1813 2487 __ br(Assembler::always, false, Assembler::pt, *op->stub()->entry());
duke@435 2488 __ delayed()->nop();
duke@435 2489 } else {
duke@435 2490 __ allocate_array(op->obj()->as_register(),
duke@435 2491 op->len()->as_register(),
duke@435 2492 op->tmp1()->as_register(),
duke@435 2493 op->tmp2()->as_register(),
duke@435 2494 op->tmp3()->as_register(),
duke@435 2495 arrayOopDesc::header_size(op->type()),
kvn@464 2496 type2aelembytes(op->type()),
duke@435 2497 op->klass()->as_register(),
duke@435 2498 *op->stub()->entry());
duke@435 2499 }
duke@435 2500 __ bind(*op->stub()->continuation());
duke@435 2501 }
duke@435 2502
duke@435 2503
iveresov@2138 2504 void LIR_Assembler::type_profile_helper(Register mdo, int mdo_offset_bias,
iveresov@2138 2505 ciMethodData *md, ciProfileData *data,
iveresov@2138 2506 Register recv, Register tmp1, Label* update_done) {
iveresov@2138 2507 uint i;
iveresov@2138 2508 for (i = 0; i < VirtualCallData::row_limit(); i++) {
iveresov@2138 2509 Label next_test;
iveresov@2138 2510 // See if the receiver is receiver[n].
iveresov@2138 2511 Address receiver_addr(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_offset(i)) -
iveresov@2138 2512 mdo_offset_bias);
iveresov@2138 2513 __ ld_ptr(receiver_addr, tmp1);
iveresov@2138 2514 __ verify_oop(tmp1);
kvn@3037 2515 __ cmp_and_brx_short(recv, tmp1, Assembler::notEqual, Assembler::pt, next_test);
iveresov@2138 2516 Address data_addr(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_count_offset(i)) -
iveresov@2138 2517 mdo_offset_bias);
iveresov@2138 2518 __ ld_ptr(data_addr, tmp1);
iveresov@2138 2519 __ add(tmp1, DataLayout::counter_increment, tmp1);
iveresov@2138 2520 __ st_ptr(tmp1, data_addr);
kvn@3037 2521 __ ba(*update_done);
iveresov@2138 2522 __ delayed()->nop();
iveresov@2138 2523 __ bind(next_test);
iveresov@2138 2524 }
iveresov@2138 2525
iveresov@2138 2526 // Didn't find receiver; find next empty slot and fill it in
iveresov@2138 2527 for (i = 0; i < VirtualCallData::row_limit(); i++) {
iveresov@2138 2528 Label next_test;
iveresov@2138 2529 Address recv_addr(mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_offset(i)) -
iveresov@2138 2530 mdo_offset_bias);
iveresov@2344 2531 __ ld_ptr(recv_addr, tmp1);
kvn@3037 2532 __ br_notnull_short(tmp1, Assembler::pt, next_test);
iveresov@2138 2533 __ st_ptr(recv, recv_addr);
iveresov@2138 2534 __ set(DataLayout::counter_increment, tmp1);
iveresov@2138 2535 __ st_ptr(tmp1, mdo, md->byte_offset_of_slot(data, ReceiverTypeData::receiver_count_offset(i)) -
iveresov@2138 2536 mdo_offset_bias);
kvn@3037 2537 __ ba(*update_done);
iveresov@2138 2538 __ delayed()->nop();
iveresov@2138 2539 __ bind(next_test);
iveresov@2138 2540 }
iveresov@2138 2541 }
iveresov@2138 2542
iveresov@2146 2543
iveresov@2146 2544 void LIR_Assembler::setup_md_access(ciMethod* method, int bci,
iveresov@2146 2545 ciMethodData*& md, ciProfileData*& data, int& mdo_offset_bias) {
iveresov@2349 2546 md = method->method_data_or_null();
iveresov@2349 2547 assert(md != NULL, "Sanity");
iveresov@2146 2548 data = md->bci_to_data(bci);
iveresov@2146 2549 assert(data != NULL, "need data for checkcast");
iveresov@2146 2550 assert(data->is_ReceiverTypeData(), "need ReceiverTypeData for type check");
iveresov@2146 2551 if (!Assembler::is_simm13(md->byte_offset_of_slot(data, DataLayout::header_offset()) + data->size_in_bytes())) {
iveresov@2146 2552 // The offset is large so bias the mdo by the base of the slot so
iveresov@2146 2553 // that the ld can use simm13s to reference the slots of the data
iveresov@2146 2554 mdo_offset_bias = md->byte_offset_of_slot(data, DataLayout::header_offset());
iveresov@2146 2555 }
iveresov@2146 2556 }
iveresov@2146 2557
iveresov@2146 2558 void LIR_Assembler::emit_typecheck_helper(LIR_OpTypeCheck *op, Label* success, Label* failure, Label* obj_is_null) {
iveresov@2138 2559 // we always need a stub for the failure case.
iveresov@2138 2560 CodeStub* stub = op->stub();
iveresov@2138 2561 Register obj = op->object()->as_register();
iveresov@2138 2562 Register k_RInfo = op->tmp1()->as_register();
iveresov@2138 2563 Register klass_RInfo = op->tmp2()->as_register();
iveresov@2138 2564 Register dst = op->result_opr()->as_register();
iveresov@2138 2565 Register Rtmp1 = op->tmp3()->as_register();
iveresov@2138 2566 ciKlass* k = op->klass();
iveresov@2138 2567
iveresov@2138 2568
iveresov@2138 2569 if (obj == k_RInfo) {
iveresov@2138 2570 k_RInfo = klass_RInfo;
iveresov@2138 2571 klass_RInfo = obj;
iveresov@2138 2572 }
iveresov@2138 2573
iveresov@2138 2574 ciMethodData* md;
iveresov@2138 2575 ciProfileData* data;
iveresov@2138 2576 int mdo_offset_bias = 0;
iveresov@2138 2577 if (op->should_profile()) {
iveresov@2138 2578 ciMethod* method = op->profiled_method();
iveresov@2138 2579 assert(method != NULL, "Should have method");
iveresov@2146 2580 setup_md_access(method, op->profiled_bci(), md, data, mdo_offset_bias);
iveresov@2146 2581
iveresov@2146 2582 Label not_null;
kvn@3037 2583 __ br_notnull_short(obj, Assembler::pn, not_null);
iveresov@2138 2584 Register mdo = k_RInfo;
iveresov@2138 2585 Register data_val = Rtmp1;
iveresov@2138 2586 jobject2reg(md->constant_encoding(), mdo);
iveresov@2138 2587 if (mdo_offset_bias > 0) {
iveresov@2138 2588 __ set(mdo_offset_bias, data_val);
iveresov@2138 2589 __ add(mdo, data_val, mdo);
iveresov@2138 2590 }
iveresov@2138 2591 Address flags_addr(mdo, md->byte_offset_of_slot(data, DataLayout::flags_offset()) - mdo_offset_bias);
iveresov@2138 2592 __ ldub(flags_addr, data_val);
iveresov@2138 2593 __ or3(data_val, BitData::null_seen_byte_constant(), data_val);
iveresov@2138 2594 __ stb(data_val, flags_addr);
kvn@3037 2595 __ ba(*obj_is_null);
iveresov@2146 2596 __ delayed()->nop();
iveresov@2146 2597 __ bind(not_null);
iveresov@2146 2598 } else {
iveresov@2146 2599 __ br_null(obj, false, Assembler::pn, *obj_is_null);
iveresov@2146 2600 __ delayed()->nop();
iveresov@2138 2601 }
iveresov@2146 2602
iveresov@2146 2603 Label profile_cast_failure, profile_cast_success;
iveresov@2146 2604 Label *failure_target = op->should_profile() ? &profile_cast_failure : failure;
iveresov@2146 2605 Label *success_target = op->should_profile() ? &profile_cast_success : success;
iveresov@2138 2606
iveresov@2138 2607 // patching may screw with our temporaries on sparc,
iveresov@2138 2608 // so let's do it before loading the class
iveresov@2138 2609 if (k->is_loaded()) {
iveresov@2138 2610 jobject2reg(k->constant_encoding(), k_RInfo);
iveresov@2138 2611 } else {
iveresov@2138 2612 jobject2reg_with_patching(k_RInfo, op->info_for_patch());
iveresov@2138 2613 }
iveresov@2138 2614 assert(obj != k_RInfo, "must be different");
iveresov@2138 2615
iveresov@2138 2616 // get object class
iveresov@2138 2617 // not a safepoint as obj null check happens earlier
iveresov@2344 2618 __ load_klass(obj, klass_RInfo);
iveresov@2138 2619 if (op->fast_check()) {
iveresov@2138 2620 assert_different_registers(klass_RInfo, k_RInfo);
iveresov@2138 2621 __ cmp(k_RInfo, klass_RInfo);
iveresov@2138 2622 __ brx(Assembler::notEqual, false, Assembler::pt, *failure_target);
iveresov@2138 2623 __ delayed()->nop();
iveresov@2138 2624 } else {
iveresov@2138 2625 bool need_slow_path = true;
iveresov@2138 2626 if (k->is_loaded()) {
stefank@3391 2627 if ((int) k->super_check_offset() != in_bytes(Klass::secondary_super_cache_offset()))
iveresov@2138 2628 need_slow_path = false;
iveresov@2138 2629 // perform the fast part of the checking logic
iveresov@2138 2630 __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, Rtmp1, noreg,
iveresov@2146 2631 (need_slow_path ? success_target : NULL),
iveresov@2138 2632 failure_target, NULL,
iveresov@2138 2633 RegisterOrConstant(k->super_check_offset()));
iveresov@2138 2634 } else {
iveresov@2138 2635 // perform the fast part of the checking logic
iveresov@2146 2636 __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, Rtmp1, O7, success_target,
iveresov@2138 2637 failure_target, NULL);
iveresov@2138 2638 }
iveresov@2138 2639 if (need_slow_path) {
iveresov@2138 2640 // call out-of-line instance of __ check_klass_subtype_slow_path(...):
iveresov@2138 2641 assert(klass_RInfo == G3 && k_RInfo == G1, "incorrect call setup");
iveresov@2138 2642 __ call(Runtime1::entry_for(Runtime1::slow_subtype_check_id), relocInfo::runtime_call_type);
iveresov@2138 2643 __ delayed()->nop();
iveresov@2138 2644 __ cmp(G3, 0);
iveresov@2138 2645 __ br(Assembler::equal, false, Assembler::pn, *failure_target);
iveresov@2138 2646 __ delayed()->nop();
iveresov@2146 2647 // Fall through to success case
iveresov@2138 2648 }
iveresov@2138 2649 }
iveresov@2138 2650
iveresov@2138 2651 if (op->should_profile()) {
iveresov@2138 2652 Register mdo = klass_RInfo, recv = k_RInfo, tmp1 = Rtmp1;
iveresov@2138 2653 assert_different_registers(obj, mdo, recv, tmp1);
iveresov@2146 2654 __ bind(profile_cast_success);
iveresov@2138 2655 jobject2reg(md->constant_encoding(), mdo);
iveresov@2138 2656 if (mdo_offset_bias > 0) {
iveresov@2138 2657 __ set(mdo_offset_bias, tmp1);
iveresov@2138 2658 __ add(mdo, tmp1, mdo);
iveresov@2138 2659 }
iveresov@2344 2660 __ load_klass(obj, recv);
iveresov@2146 2661 type_profile_helper(mdo, mdo_offset_bias, md, data, recv, tmp1, success);
iveresov@2138 2662 // Jump over the failure case
kvn@3037 2663 __ ba(*success);
iveresov@2138 2664 __ delayed()->nop();
iveresov@2138 2665 // Cast failure case
iveresov@2138 2666 __ bind(profile_cast_failure);
iveresov@2138 2667 jobject2reg(md->constant_encoding(), mdo);
iveresov@2138 2668 if (mdo_offset_bias > 0) {
iveresov@2138 2669 __ set(mdo_offset_bias, tmp1);
iveresov@2138 2670 __ add(mdo, tmp1, mdo);
iveresov@2138 2671 }
iveresov@2138 2672 Address data_addr(mdo, md->byte_offset_of_slot(data, CounterData::count_offset()) - mdo_offset_bias);
iveresov@2138 2673 __ ld_ptr(data_addr, tmp1);
iveresov@2138 2674 __ sub(tmp1, DataLayout::counter_increment, tmp1);
iveresov@2138 2675 __ st_ptr(tmp1, data_addr);
kvn@3037 2676 __ ba(*failure);
iveresov@2138 2677 __ delayed()->nop();
iveresov@2138 2678 }
kvn@3037 2679 __ ba(*success);
iveresov@2146 2680 __ delayed()->nop();
iveresov@2138 2681 }
iveresov@2138 2682
duke@435 2683 void LIR_Assembler::emit_opTypeCheck(LIR_OpTypeCheck* op) {
duke@435 2684 LIR_Code code = op->code();
duke@435 2685 if (code == lir_store_check) {
duke@435 2686 Register value = op->object()->as_register();
duke@435 2687 Register array = op->array()->as_register();
duke@435 2688 Register k_RInfo = op->tmp1()->as_register();
duke@435 2689 Register klass_RInfo = op->tmp2()->as_register();
duke@435 2690 Register Rtmp1 = op->tmp3()->as_register();
duke@435 2691
duke@435 2692 __ verify_oop(value);
duke@435 2693 CodeStub* stub = op->stub();
iveresov@2146 2694 // check if it needs to be profiled
iveresov@2146 2695 ciMethodData* md;
iveresov@2146 2696 ciProfileData* data;
iveresov@2146 2697 int mdo_offset_bias = 0;
iveresov@2146 2698 if (op->should_profile()) {
iveresov@2146 2699 ciMethod* method = op->profiled_method();
iveresov@2146 2700 assert(method != NULL, "Should have method");
iveresov@2146 2701 setup_md_access(method, op->profiled_bci(), md, data, mdo_offset_bias);
iveresov@2146 2702 }
iveresov@2146 2703 Label profile_cast_success, profile_cast_failure, done;
iveresov@2146 2704 Label *success_target = op->should_profile() ? &profile_cast_success : &done;
iveresov@2146 2705 Label *failure_target = op->should_profile() ? &profile_cast_failure : stub->entry();
iveresov@2146 2706
iveresov@2146 2707 if (op->should_profile()) {
iveresov@2146 2708 Label not_null;
kvn@3037 2709 __ br_notnull_short(value, Assembler::pn, not_null);
iveresov@2146 2710 Register mdo = k_RInfo;
iveresov@2146 2711 Register data_val = Rtmp1;
iveresov@2146 2712 jobject2reg(md->constant_encoding(), mdo);
iveresov@2146 2713 if (mdo_offset_bias > 0) {
iveresov@2146 2714 __ set(mdo_offset_bias, data_val);
iveresov@2146 2715 __ add(mdo, data_val, mdo);
iveresov@2146 2716 }
iveresov@2146 2717 Address flags_addr(mdo, md->byte_offset_of_slot(data, DataLayout::flags_offset()) - mdo_offset_bias);
iveresov@2146 2718 __ ldub(flags_addr, data_val);
iveresov@2146 2719 __ or3(data_val, BitData::null_seen_byte_constant(), data_val);
iveresov@2146 2720 __ stb(data_val, flags_addr);
kvn@3037 2721 __ ba_short(done);
iveresov@2146 2722 __ bind(not_null);
iveresov@2146 2723 } else {
kvn@3037 2724 __ br_null_short(value, Assembler::pn, done);
iveresov@2146 2725 }
iveresov@2344 2726 add_debug_info_for_null_check_here(op->info_for_exception());
iveresov@2344 2727 __ load_klass(array, k_RInfo);
iveresov@2344 2728 __ load_klass(value, klass_RInfo);
duke@435 2729
duke@435 2730 // get instance klass
stefank@3391 2731 __ ld_ptr(Address(k_RInfo, objArrayKlass::element_klass_offset()), k_RInfo);
jrose@1079 2732 // perform the fast part of the checking logic
iveresov@2146 2733 __ check_klass_subtype_fast_path(klass_RInfo, k_RInfo, Rtmp1, O7, success_target, failure_target, NULL);
jrose@1079 2734
jrose@1079 2735 // call out-of-line instance of __ check_klass_subtype_slow_path(...):
jrose@1079 2736 assert(klass_RInfo == G3 && k_RInfo == G1, "incorrect call setup");
duke@435 2737 __ call(Runtime1::entry_for(Runtime1::slow_subtype_check_id), relocInfo::runtime_call_type);
duke@435 2738 __ delayed()->nop();
duke@435 2739 __ cmp(G3, 0);
iveresov@2146 2740 __ br(Assembler::equal, false, Assembler::pn, *failure_target);
duke@435 2741 __ delayed()->nop();
iveresov@2146 2742 // fall through to the success case
iveresov@2146 2743
iveresov@2146 2744 if (op->should_profile()) {
iveresov@2146 2745 Register mdo = klass_RInfo, recv = k_RInfo, tmp1 = Rtmp1;
iveresov@2146 2746 assert_different_registers(value, mdo, recv, tmp1);
iveresov@2146 2747 __ bind(profile_cast_success);
iveresov@2146 2748 jobject2reg(md->constant_encoding(), mdo);
iveresov@2146 2749 if (mdo_offset_bias > 0) {
iveresov@2146 2750 __ set(mdo_offset_bias, tmp1);
iveresov@2146 2751 __ add(mdo, tmp1, mdo);
iveresov@2146 2752 }
iveresov@2344 2753 __ load_klass(value, recv);
iveresov@2146 2754 type_profile_helper(mdo, mdo_offset_bias, md, data, recv, tmp1, &done);
kvn@3037 2755 __ ba_short(done);
iveresov@2146 2756 // Cast failure case
iveresov@2146 2757 __ bind(profile_cast_failure);
iveresov@2146 2758 jobject2reg(md->constant_encoding(), mdo);
iveresov@2146 2759 if (mdo_offset_bias > 0) {
iveresov@2146 2760 __ set(mdo_offset_bias, tmp1);
iveresov@2146 2761 __ add(mdo, tmp1, mdo);
iveresov@2146 2762 }
iveresov@2146 2763 Address data_addr(mdo, md->byte_offset_of_slot(data, CounterData::count_offset()) - mdo_offset_bias);
iveresov@2146 2764 __ ld_ptr(data_addr, tmp1);
iveresov@2146 2765 __ sub(tmp1, DataLayout::counter_increment, tmp1);
iveresov@2146 2766 __ st_ptr(tmp1, data_addr);
kvn@3037 2767 __ ba(*stub->entry());
iveresov@2146 2768 __ delayed()->nop();
iveresov@2146 2769 }
duke@435 2770 __ bind(done);
iveresov@2146 2771 } else if (code == lir_checkcast) {
iveresov@2146 2772 Register obj = op->object()->as_register();
iveresov@2146 2773 Register dst = op->result_opr()->as_register();
iveresov@2146 2774 Label success;
iveresov@2146 2775 emit_typecheck_helper(op, &success, op->stub()->entry(), &success);
iveresov@2146 2776 __ bind(success);
iveresov@2146 2777 __ mov(obj, dst);
duke@435 2778 } else if (code == lir_instanceof) {
duke@435 2779 Register obj = op->object()->as_register();
duke@435 2780 Register dst = op->result_opr()->as_register();
iveresov@2146 2781 Label success, failure, done;
iveresov@2146 2782 emit_typecheck_helper(op, &success, &failure, &failure);
iveresov@2146 2783 __ bind(failure);
iveresov@2146 2784 __ set(0, dst);
kvn@3037 2785 __ ba_short(done);
iveresov@2146 2786 __ bind(success);
iveresov@2146 2787 __ set(1, dst);
iveresov@2146 2788 __ bind(done);
duke@435 2789 } else {
duke@435 2790 ShouldNotReachHere();
duke@435 2791 }
duke@435 2792
duke@435 2793 }
duke@435 2794
duke@435 2795
duke@435 2796 void LIR_Assembler::emit_compare_and_swap(LIR_OpCompareAndSwap* op) {
duke@435 2797 if (op->code() == lir_cas_long) {
duke@435 2798 assert(VM_Version::supports_cx8(), "wrong machine");
duke@435 2799 Register addr = op->addr()->as_pointer_register();
duke@435 2800 Register cmp_value_lo = op->cmp_value()->as_register_lo();
duke@435 2801 Register cmp_value_hi = op->cmp_value()->as_register_hi();
duke@435 2802 Register new_value_lo = op->new_value()->as_register_lo();
duke@435 2803 Register new_value_hi = op->new_value()->as_register_hi();
duke@435 2804 Register t1 = op->tmp1()->as_register();
duke@435 2805 Register t2 = op->tmp2()->as_register();
duke@435 2806 #ifdef _LP64
duke@435 2807 __ mov(cmp_value_lo, t1);
duke@435 2808 __ mov(new_value_lo, t2);
iveresov@2412 2809 // perform the compare and swap operation
iveresov@2412 2810 __ casx(addr, t1, t2);
iveresov@2412 2811 // generate condition code - if the swap succeeded, t2 ("new value" reg) was
iveresov@2412 2812 // overwritten with the original value in "addr" and will be equal to t1.
iveresov@2412 2813 __ cmp(t1, t2);
duke@435 2814 #else
duke@435 2815 // move high and low halves of long values into single registers
duke@435 2816 __ sllx(cmp_value_hi, 32, t1); // shift high half into temp reg
duke@435 2817 __ srl(cmp_value_lo, 0, cmp_value_lo); // clear upper 32 bits of low half
duke@435 2818 __ or3(t1, cmp_value_lo, t1); // t1 holds 64-bit compare value
duke@435 2819 __ sllx(new_value_hi, 32, t2);
duke@435 2820 __ srl(new_value_lo, 0, new_value_lo);
duke@435 2821 __ or3(t2, new_value_lo, t2); // t2 holds 64-bit value to swap
duke@435 2822 // perform the compare and swap operation
duke@435 2823 __ casx(addr, t1, t2);
duke@435 2824 // generate condition code - if the swap succeeded, t2 ("new value" reg) was
duke@435 2825 // overwritten with the original value in "addr" and will be equal to t1.
iveresov@2412 2826 // Produce icc flag for 32bit.
iveresov@2412 2827 __ sub(t1, t2, t2);
iveresov@2412 2828 __ srlx(t2, 32, t1);
iveresov@2412 2829 __ orcc(t2, t1, G0);
iveresov@2412 2830 #endif
duke@435 2831 } else if (op->code() == lir_cas_int || op->code() == lir_cas_obj) {
duke@435 2832 Register addr = op->addr()->as_pointer_register();
duke@435 2833 Register cmp_value = op->cmp_value()->as_register();
duke@435 2834 Register new_value = op->new_value()->as_register();
duke@435 2835 Register t1 = op->tmp1()->as_register();
duke@435 2836 Register t2 = op->tmp2()->as_register();
duke@435 2837 __ mov(cmp_value, t1);
duke@435 2838 __ mov(new_value, t2);
duke@435 2839 if (op->code() == lir_cas_obj) {
iveresov@2344 2840 if (UseCompressedOops) {
iveresov@2344 2841 __ encode_heap_oop(t1);
iveresov@2344 2842 __ encode_heap_oop(t2);
duke@435 2843 __ cas(addr, t1, t2);
iveresov@2344 2844 } else {
never@2352 2845 __ cas_ptr(addr, t1, t2);
duke@435 2846 }
iveresov@2344 2847 } else {
iveresov@2344 2848 __ cas(addr, t1, t2);
iveresov@2344 2849 }
duke@435 2850 __ cmp(t1, t2);
duke@435 2851 } else {
duke@435 2852 Unimplemented();
duke@435 2853 }
duke@435 2854 }
duke@435 2855
duke@435 2856 void LIR_Assembler::set_24bit_FPU() {
duke@435 2857 Unimplemented();
duke@435 2858 }
duke@435 2859
duke@435 2860
duke@435 2861 void LIR_Assembler::reset_FPU() {
duke@435 2862 Unimplemented();
duke@435 2863 }
duke@435 2864
duke@435 2865
duke@435 2866 void LIR_Assembler::breakpoint() {
duke@435 2867 __ breakpoint_trap();
duke@435 2868 }
duke@435 2869
duke@435 2870
duke@435 2871 void LIR_Assembler::push(LIR_Opr opr) {
duke@435 2872 Unimplemented();
duke@435 2873 }
duke@435 2874
duke@435 2875
duke@435 2876 void LIR_Assembler::pop(LIR_Opr opr) {
duke@435 2877 Unimplemented();
duke@435 2878 }
duke@435 2879
duke@435 2880
duke@435 2881 void LIR_Assembler::monitor_address(int monitor_no, LIR_Opr dst_opr) {
duke@435 2882 Address mon_addr = frame_map()->address_for_monitor_lock(monitor_no);
duke@435 2883 Register dst = dst_opr->as_register();
duke@435 2884 Register reg = mon_addr.base();
duke@435 2885 int offset = mon_addr.disp();
duke@435 2886 // compute pointer to BasicLock
duke@435 2887 if (mon_addr.is_simm13()) {
duke@435 2888 __ add(reg, offset, dst);
duke@435 2889 } else {
duke@435 2890 __ set(offset, dst);
duke@435 2891 __ add(dst, reg, dst);
duke@435 2892 }
duke@435 2893 }
duke@435 2894
duke@435 2895
duke@435 2896 void LIR_Assembler::emit_lock(LIR_OpLock* op) {
duke@435 2897 Register obj = op->obj_opr()->as_register();
duke@435 2898 Register hdr = op->hdr_opr()->as_register();
duke@435 2899 Register lock = op->lock_opr()->as_register();
duke@435 2900
duke@435 2901 // obj may not be an oop
duke@435 2902 if (op->code() == lir_lock) {
duke@435 2903 MonitorEnterStub* stub = (MonitorEnterStub*)op->stub();
duke@435 2904 if (UseFastLocking) {
duke@435 2905 assert(BasicLock::displaced_header_offset_in_bytes() == 0, "lock_reg must point to the displaced header");
duke@435 2906 // add debug info for NullPointerException only if one is possible
duke@435 2907 if (op->info() != NULL) {
duke@435 2908 add_debug_info_for_null_check_here(op->info());
duke@435 2909 }
duke@435 2910 __ lock_object(hdr, obj, lock, op->scratch_opr()->as_register(), *op->stub()->entry());
duke@435 2911 } else {
duke@435 2912 // always do slow locking
duke@435 2913 // note: the slow locking code could be inlined here, however if we use
duke@435 2914 // slow locking, speed doesn't matter anyway and this solution is
duke@435 2915 // simpler and requires less duplicated code - additionally, the
duke@435 2916 // slow locking code is the same in either case which simplifies
duke@435 2917 // debugging
duke@435 2918 __ br(Assembler::always, false, Assembler::pt, *op->stub()->entry());
duke@435 2919 __ delayed()->nop();
duke@435 2920 }
duke@435 2921 } else {
duke@435 2922 assert (op->code() == lir_unlock, "Invalid code, expected lir_unlock");
duke@435 2923 if (UseFastLocking) {
duke@435 2924 assert(BasicLock::displaced_header_offset_in_bytes() == 0, "lock_reg must point to the displaced header");
duke@435 2925 __ unlock_object(hdr, obj, lock, *op->stub()->entry());
duke@435 2926 } else {
duke@435 2927 // always do slow unlocking
duke@435 2928 // note: the slow unlocking code could be inlined here, however if we use
duke@435 2929 // slow unlocking, speed doesn't matter anyway and this solution is
duke@435 2930 // simpler and requires less duplicated code - additionally, the
duke@435 2931 // slow unlocking code is the same in either case which simplifies
duke@435 2932 // debugging
duke@435 2933 __ br(Assembler::always, false, Assembler::pt, *op->stub()->entry());
duke@435 2934 __ delayed()->nop();
duke@435 2935 }
duke@435 2936 }
duke@435 2937 __ bind(*op->stub()->continuation());
duke@435 2938 }
duke@435 2939
duke@435 2940
duke@435 2941 void LIR_Assembler::emit_profile_call(LIR_OpProfileCall* op) {
duke@435 2942 ciMethod* method = op->profiled_method();
duke@435 2943 int bci = op->profiled_bci();
duke@435 2944
duke@435 2945 // Update counter for all call types
iveresov@2349 2946 ciMethodData* md = method->method_data_or_null();
iveresov@2349 2947 assert(md != NULL, "Sanity");
duke@435 2948 ciProfileData* data = md->bci_to_data(bci);
duke@435 2949 assert(data->is_CounterData(), "need CounterData for calls");
duke@435 2950 assert(op->mdo()->is_single_cpu(), "mdo must be allocated");
iveresov@2138 2951 Register mdo = op->mdo()->as_register();
iveresov@2138 2952 #ifdef _LP64
iveresov@2138 2953 assert(op->tmp1()->is_double_cpu(), "tmp1 must be allocated");
iveresov@2138 2954 Register tmp1 = op->tmp1()->as_register_lo();
iveresov@2138 2955 #else
duke@435 2956 assert(op->tmp1()->is_single_cpu(), "tmp1 must be allocated");
duke@435 2957 Register tmp1 = op->tmp1()->as_register();
iveresov@2138 2958 #endif
jrose@1424 2959 jobject2reg(md->constant_encoding(), mdo);
duke@435 2960 int mdo_offset_bias = 0;
duke@435 2961 if (!Assembler::is_simm13(md->byte_offset_of_slot(data, CounterData::count_offset()) +
duke@435 2962 data->size_in_bytes())) {
duke@435 2963 // The offset is large so bias the mdo by the base of the slot so
duke@435 2964 // that the ld can use simm13s to reference the slots of the data
duke@435 2965 mdo_offset_bias = md->byte_offset_of_slot(data, CounterData::count_offset());
duke@435 2966 __ set(mdo_offset_bias, O7);
duke@435 2967 __ add(mdo, O7, mdo);
duke@435 2968 }
duke@435 2969
twisti@1162 2970 Address counter_addr(mdo, md->byte_offset_of_slot(data, CounterData::count_offset()) - mdo_offset_bias);
duke@435 2971 Bytecodes::Code bc = method->java_code_at_bci(bci);
duke@435 2972 // Perform additional virtual call profiling for invokevirtual and
duke@435 2973 // invokeinterface bytecodes
duke@435 2974 if ((bc == Bytecodes::_invokevirtual || bc == Bytecodes::_invokeinterface) &&
iveresov@2138 2975 C1ProfileVirtualCalls) {
duke@435 2976 assert(op->recv()->is_single_cpu(), "recv must be allocated");
duke@435 2977 Register recv = op->recv()->as_register();
duke@435 2978 assert_different_registers(mdo, tmp1, recv);
duke@435 2979 assert(data->is_VirtualCallData(), "need VirtualCallData for virtual calls");
duke@435 2980 ciKlass* known_klass = op->known_holder();
iveresov@2138 2981 if (C1OptimizeVirtualCallProfiling && known_klass != NULL) {
duke@435 2982 // We know the type that will be seen at this call site; we can
duke@435 2983 // statically update the methodDataOop rather than needing to do
duke@435 2984 // dynamic tests on the receiver type
duke@435 2985
duke@435 2986 // NOTE: we should probably put a lock around this search to
duke@435 2987 // avoid collisions by concurrent compilations
duke@435 2988 ciVirtualCallData* vc_data = (ciVirtualCallData*) data;
duke@435 2989 uint i;
duke@435 2990 for (i = 0; i < VirtualCallData::row_limit(); i++) {
duke@435 2991 ciKlass* receiver = vc_data->receiver(i);
duke@435 2992 if (known_klass->equals(receiver)) {
twisti@1162 2993 Address data_addr(mdo, md->byte_offset_of_slot(data,
twisti@1162 2994 VirtualCallData::receiver_count_offset(i)) -
duke@435 2995 mdo_offset_bias);
iveresov@2138 2996 __ ld_ptr(data_addr, tmp1);
duke@435 2997 __ add(tmp1, DataLayout::counter_increment, tmp1);
iveresov@2138 2998 __ st_ptr(tmp1, data_addr);
duke@435 2999 return;
duke@435 3000 }
duke@435 3001 }
duke@435 3002
duke@435 3003 // Receiver type not found in profile data; select an empty slot
duke@435 3004
duke@435 3005 // Note that this is less efficient than it should be because it
duke@435 3006 // always does a write to the receiver part of the
duke@435 3007 // VirtualCallData rather than just the first time
duke@435 3008 for (i = 0; i < VirtualCallData::row_limit(); i++) {
duke@435 3009 ciKlass* receiver = vc_data->receiver(i);
duke@435 3010 if (receiver == NULL) {
twisti@1162 3011 Address recv_addr(mdo, md->byte_offset_of_slot(data, VirtualCallData::receiver_offset(i)) -
duke@435 3012 mdo_offset_bias);
jrose@1424 3013 jobject2reg(known_klass->constant_encoding(), tmp1);
duke@435 3014 __ st_ptr(tmp1, recv_addr);
twisti@1162 3015 Address data_addr(mdo, md->byte_offset_of_slot(data, VirtualCallData::receiver_count_offset(i)) -
duke@435 3016 mdo_offset_bias);
iveresov@2138 3017 __ ld_ptr(data_addr, tmp1);
duke@435 3018 __ add(tmp1, DataLayout::counter_increment, tmp1);
iveresov@2138 3019 __ st_ptr(tmp1, data_addr);
duke@435 3020 return;
duke@435 3021 }
duke@435 3022 }
duke@435 3023 } else {
iveresov@2344 3024 __ load_klass(recv, recv);
duke@435 3025 Label update_done;
iveresov@2138 3026 type_profile_helper(mdo, mdo_offset_bias, md, data, recv, tmp1, &update_done);
kvn@1686 3027 // Receiver did not match any saved receiver and there is no empty row for it.
kvn@1686 3028 // Increment total counter to indicate polymorphic case.
iveresov@2138 3029 __ ld_ptr(counter_addr, tmp1);
kvn@1686 3030 __ add(tmp1, DataLayout::counter_increment, tmp1);
iveresov@2138 3031 __ st_ptr(tmp1, counter_addr);
duke@435 3032
duke@435 3033 __ bind(update_done);
duke@435 3034 }
kvn@1686 3035 } else {
kvn@1686 3036 // Static call
iveresov@2138 3037 __ ld_ptr(counter_addr, tmp1);
kvn@1686 3038 __ add(tmp1, DataLayout::counter_increment, tmp1);
iveresov@2138 3039 __ st_ptr(tmp1, counter_addr);
duke@435 3040 }
duke@435 3041 }
duke@435 3042
duke@435 3043 void LIR_Assembler::align_backward_branch_target() {
kvn@1800 3044 __ align(OptoLoopAlignment);
duke@435 3045 }
duke@435 3046
duke@435 3047
duke@435 3048 void LIR_Assembler::emit_delay(LIR_OpDelay* op) {
duke@435 3049 // make sure we are expecting a delay
duke@435 3050 // this has the side effect of clearing the delay state
duke@435 3051 // so we can use _masm instead of _masm->delayed() to do the
duke@435 3052 // code generation.
duke@435 3053 __ delayed();
duke@435 3054
duke@435 3055 // make sure we only emit one instruction
duke@435 3056 int offset = code_offset();
duke@435 3057 op->delay_op()->emit_code(this);
duke@435 3058 #ifdef ASSERT
duke@435 3059 if (code_offset() - offset != NativeInstruction::nop_instruction_size) {
duke@435 3060 op->delay_op()->print();
duke@435 3061 }
duke@435 3062 assert(code_offset() - offset == NativeInstruction::nop_instruction_size,
duke@435 3063 "only one instruction can go in a delay slot");
duke@435 3064 #endif
duke@435 3065
duke@435 3066 // we may also be emitting the call info for the instruction
duke@435 3067 // which we are the delay slot of.
twisti@1919 3068 CodeEmitInfo* call_info = op->call_info();
duke@435 3069 if (call_info) {
duke@435 3070 add_call_info(code_offset(), call_info);
duke@435 3071 }
duke@435 3072
duke@435 3073 if (VerifyStackAtCalls) {
duke@435 3074 _masm->sub(FP, SP, O7);
duke@435 3075 _masm->cmp(O7, initial_frame_size_in_bytes());
duke@435 3076 _masm->trap(Assembler::notEqual, Assembler::ptr_cc, G0, ST_RESERVED_FOR_USER_0+2 );
duke@435 3077 }
duke@435 3078 }
duke@435 3079
duke@435 3080
duke@435 3081 void LIR_Assembler::negate(LIR_Opr left, LIR_Opr dest) {
duke@435 3082 assert(left->is_register(), "can only handle registers");
duke@435 3083
duke@435 3084 if (left->is_single_cpu()) {
duke@435 3085 __ neg(left->as_register(), dest->as_register());
duke@435 3086 } else if (left->is_single_fpu()) {
duke@435 3087 __ fneg(FloatRegisterImpl::S, left->as_float_reg(), dest->as_float_reg());
duke@435 3088 } else if (left->is_double_fpu()) {
duke@435 3089 __ fneg(FloatRegisterImpl::D, left->as_double_reg(), dest->as_double_reg());
duke@435 3090 } else {
duke@435 3091 assert (left->is_double_cpu(), "Must be a long");
duke@435 3092 Register Rlow = left->as_register_lo();
duke@435 3093 Register Rhi = left->as_register_hi();
duke@435 3094 #ifdef _LP64
duke@435 3095 __ sub(G0, Rlow, dest->as_register_lo());
duke@435 3096 #else
duke@435 3097 __ subcc(G0, Rlow, dest->as_register_lo());
duke@435 3098 __ subc (G0, Rhi, dest->as_register_hi());
duke@435 3099 #endif
duke@435 3100 }
duke@435 3101 }
duke@435 3102
duke@435 3103
duke@435 3104 void LIR_Assembler::fxch(int i) {
duke@435 3105 Unimplemented();
duke@435 3106 }
duke@435 3107
duke@435 3108 void LIR_Assembler::fld(int i) {
duke@435 3109 Unimplemented();
duke@435 3110 }
duke@435 3111
duke@435 3112 void LIR_Assembler::ffree(int i) {
duke@435 3113 Unimplemented();
duke@435 3114 }
duke@435 3115
duke@435 3116 void LIR_Assembler::rt_call(LIR_Opr result, address dest,
duke@435 3117 const LIR_OprList* args, LIR_Opr tmp, CodeEmitInfo* info) {
duke@435 3118
duke@435 3119 // if tmp is invalid, then the function being called doesn't destroy the thread
duke@435 3120 if (tmp->is_valid()) {
duke@435 3121 __ save_thread(tmp->as_register());
duke@435 3122 }
duke@435 3123 __ call(dest, relocInfo::runtime_call_type);
duke@435 3124 __ delayed()->nop();
duke@435 3125 if (info != NULL) {
duke@435 3126 add_call_info_here(info);
duke@435 3127 }
duke@435 3128 if (tmp->is_valid()) {
duke@435 3129 __ restore_thread(tmp->as_register());
duke@435 3130 }
duke@435 3131
duke@435 3132 #ifdef ASSERT
duke@435 3133 __ verify_thread();
duke@435 3134 #endif // ASSERT
duke@435 3135 }
duke@435 3136
duke@435 3137
duke@435 3138 void LIR_Assembler::volatile_move_op(LIR_Opr src, LIR_Opr dest, BasicType type, CodeEmitInfo* info) {
duke@435 3139 #ifdef _LP64
duke@435 3140 ShouldNotReachHere();
duke@435 3141 #endif
duke@435 3142
duke@435 3143 NEEDS_CLEANUP;
duke@435 3144 if (type == T_LONG) {
duke@435 3145 LIR_Address* mem_addr = dest->is_address() ? dest->as_address_ptr() : src->as_address_ptr();
duke@435 3146
duke@435 3147 // (extended to allow indexed as well as constant displaced for JSR-166)
duke@435 3148 Register idx = noreg; // contains either constant offset or index
duke@435 3149
duke@435 3150 int disp = mem_addr->disp();
duke@435 3151 if (mem_addr->index() == LIR_OprFact::illegalOpr) {
duke@435 3152 if (!Assembler::is_simm13(disp)) {
duke@435 3153 idx = O7;
duke@435 3154 __ set(disp, idx);
duke@435 3155 }
duke@435 3156 } else {
duke@435 3157 assert(disp == 0, "not both indexed and disp");
duke@435 3158 idx = mem_addr->index()->as_register();
duke@435 3159 }
duke@435 3160
duke@435 3161 int null_check_offset = -1;
duke@435 3162
duke@435 3163 Register base = mem_addr->base()->as_register();
duke@435 3164 if (src->is_register() && dest->is_address()) {
duke@435 3165 // G4 is high half, G5 is low half
duke@435 3166 if (VM_Version::v9_instructions_work()) {
duke@435 3167 // clear the top bits of G5, and scale up G4
duke@435 3168 __ srl (src->as_register_lo(), 0, G5);
duke@435 3169 __ sllx(src->as_register_hi(), 32, G4);
duke@435 3170 // combine the two halves into the 64 bits of G4
duke@435 3171 __ or3(G4, G5, G4);
duke@435 3172 null_check_offset = __ offset();
duke@435 3173 if (idx == noreg) {
duke@435 3174 __ stx(G4, base, disp);
duke@435 3175 } else {
duke@435 3176 __ stx(G4, base, idx);
duke@435 3177 }
duke@435 3178 } else {
duke@435 3179 __ mov (src->as_register_hi(), G4);
duke@435 3180 __ mov (src->as_register_lo(), G5);
duke@435 3181 null_check_offset = __ offset();
duke@435 3182 if (idx == noreg) {
duke@435 3183 __ std(G4, base, disp);
duke@435 3184 } else {
duke@435 3185 __ std(G4, base, idx);
duke@435 3186 }
duke@435 3187 }
duke@435 3188 } else if (src->is_address() && dest->is_register()) {
duke@435 3189 null_check_offset = __ offset();
duke@435 3190 if (VM_Version::v9_instructions_work()) {
duke@435 3191 if (idx == noreg) {
duke@435 3192 __ ldx(base, disp, G5);
duke@435 3193 } else {
duke@435 3194 __ ldx(base, idx, G5);
duke@435 3195 }
duke@435 3196 __ srax(G5, 32, dest->as_register_hi()); // fetch the high half into hi
duke@435 3197 __ mov (G5, dest->as_register_lo()); // copy low half into lo
duke@435 3198 } else {
duke@435 3199 if (idx == noreg) {
duke@435 3200 __ ldd(base, disp, G4);
duke@435 3201 } else {
duke@435 3202 __ ldd(base, idx, G4);
duke@435 3203 }
duke@435 3204 // G4 is high half, G5 is low half
duke@435 3205 __ mov (G4, dest->as_register_hi());
duke@435 3206 __ mov (G5, dest->as_register_lo());
duke@435 3207 }
duke@435 3208 } else {
duke@435 3209 Unimplemented();
duke@435 3210 }
duke@435 3211 if (info != NULL) {
duke@435 3212 add_debug_info_for_null_check(null_check_offset, info);
duke@435 3213 }
duke@435 3214
duke@435 3215 } else {
duke@435 3216 // use normal move for all other volatiles since they don't need
duke@435 3217 // special handling to remain atomic.
iveresov@2344 3218 move_op(src, dest, type, lir_patch_none, info, false, false, false);
duke@435 3219 }
duke@435 3220 }
duke@435 3221
duke@435 3222 void LIR_Assembler::membar() {
duke@435 3223 // only StoreLoad membars are ever explicitly needed on sparcs in TSO mode
duke@435 3224 __ membar( Assembler::Membar_mask_bits(Assembler::StoreLoad) );
duke@435 3225 }
duke@435 3226
duke@435 3227 void LIR_Assembler::membar_acquire() {
duke@435 3228 // no-op on TSO
duke@435 3229 }
duke@435 3230
duke@435 3231 void LIR_Assembler::membar_release() {
duke@435 3232 // no-op on TSO
duke@435 3233 }
duke@435 3234
iveresov@2138 3235 // Pack two sequential registers containing 32 bit values
duke@435 3236 // into a single 64 bit register.
iveresov@2138 3237 // src and src->successor() are packed into dst
iveresov@2138 3238 // src and dst may be the same register.
iveresov@2138 3239 // Note: src is destroyed
iveresov@2138 3240 void LIR_Assembler::pack64(LIR_Opr src, LIR_Opr dst) {
iveresov@2138 3241 Register rs = src->as_register();
iveresov@2138 3242 Register rd = dst->as_register_lo();
duke@435 3243 __ sllx(rs, 32, rs);
duke@435 3244 __ srl(rs->successor(), 0, rs->successor());
duke@435 3245 __ or3(rs, rs->successor(), rd);
duke@435 3246 }
duke@435 3247
iveresov@2138 3248 // Unpack a 64 bit value in a register into
duke@435 3249 // two sequential registers.
iveresov@2138 3250 // src is unpacked into dst and dst->successor()
iveresov@2138 3251 void LIR_Assembler::unpack64(LIR_Opr src, LIR_Opr dst) {
iveresov@2138 3252 Register rs = src->as_register_lo();
iveresov@2138 3253 Register rd = dst->as_register_hi();
iveresov@2138 3254 assert_different_registers(rs, rd, rd->successor());
iveresov@2138 3255 __ srlx(rs, 32, rd);
iveresov@2138 3256 __ srl (rs, 0, rd->successor());
duke@435 3257 }
duke@435 3258
duke@435 3259
duke@435 3260 void LIR_Assembler::leal(LIR_Opr addr_opr, LIR_Opr dest) {
duke@435 3261 LIR_Address* addr = addr_opr->as_address_ptr();
duke@435 3262 assert(addr->index()->is_illegal() && addr->scale() == LIR_Address::times_1 && Assembler::is_simm13(addr->disp()), "can't handle complex addresses yet");
iveresov@2138 3263
iveresov@2138 3264 __ add(addr->base()->as_pointer_register(), addr->disp(), dest->as_pointer_register());
duke@435 3265 }
duke@435 3266
duke@435 3267
duke@435 3268 void LIR_Assembler::get_thread(LIR_Opr result_reg) {
duke@435 3269 assert(result_reg->is_register(), "check");
duke@435 3270 __ mov(G2_thread, result_reg->as_register());
duke@435 3271 }
duke@435 3272
duke@435 3273
duke@435 3274 void LIR_Assembler::peephole(LIR_List* lir) {
duke@435 3275 LIR_OpList* inst = lir->instructions_list();
duke@435 3276 for (int i = 0; i < inst->length(); i++) {
duke@435 3277 LIR_Op* op = inst->at(i);
duke@435 3278 switch (op->code()) {
duke@435 3279 case lir_cond_float_branch:
duke@435 3280 case lir_branch: {
duke@435 3281 LIR_OpBranch* branch = op->as_OpBranch();
duke@435 3282 assert(branch->info() == NULL, "shouldn't be state on branches anymore");
duke@435 3283 LIR_Op* delay_op = NULL;
duke@435 3284 // we'd like to be able to pull following instructions into
duke@435 3285 // this slot but we don't know enough to do it safely yet so
duke@435 3286 // only optimize block to block control flow.
duke@435 3287 if (LIRFillDelaySlots && branch->block()) {
duke@435 3288 LIR_Op* prev = inst->at(i - 1);
duke@435 3289 if (prev && LIR_Assembler::is_single_instruction(prev) && prev->info() == NULL) {
duke@435 3290 // swap previous instruction into delay slot
duke@435 3291 inst->at_put(i - 1, op);
duke@435 3292 inst->at_put(i, new LIR_OpDelay(prev, op->info()));
duke@435 3293 #ifndef PRODUCT
duke@435 3294 if (LIRTracePeephole) {
duke@435 3295 tty->print_cr("delayed");
duke@435 3296 inst->at(i - 1)->print();
duke@435 3297 inst->at(i)->print();
twisti@1919 3298 tty->cr();
duke@435 3299 }
duke@435 3300 #endif
duke@435 3301 continue;
duke@435 3302 }
duke@435 3303 }
duke@435 3304
duke@435 3305 if (!delay_op) {
duke@435 3306 delay_op = new LIR_OpDelay(new LIR_Op0(lir_nop), NULL);
duke@435 3307 }
duke@435 3308 inst->insert_before(i + 1, delay_op);
duke@435 3309 break;
duke@435 3310 }
duke@435 3311 case lir_static_call:
duke@435 3312 case lir_virtual_call:
duke@435 3313 case lir_icvirtual_call:
twisti@1919 3314 case lir_optvirtual_call:
twisti@1919 3315 case lir_dynamic_call: {
duke@435 3316 LIR_Op* prev = inst->at(i - 1);
duke@435 3317 if (LIRFillDelaySlots && prev && prev->code() == lir_move && prev->info() == NULL &&
duke@435 3318 (op->code() != lir_virtual_call ||
duke@435 3319 !prev->result_opr()->is_single_cpu() ||
duke@435 3320 prev->result_opr()->as_register() != O0) &&
duke@435 3321 LIR_Assembler::is_single_instruction(prev)) {
duke@435 3322 // Only moves without info can be put into the delay slot.
duke@435 3323 // Also don't allow the setup of the receiver in the delay
duke@435 3324 // slot for vtable calls.
duke@435 3325 inst->at_put(i - 1, op);
duke@435 3326 inst->at_put(i, new LIR_OpDelay(prev, op->info()));
duke@435 3327 #ifndef PRODUCT
duke@435 3328 if (LIRTracePeephole) {
duke@435 3329 tty->print_cr("delayed");
duke@435 3330 inst->at(i - 1)->print();
duke@435 3331 inst->at(i)->print();
twisti@1919 3332 tty->cr();
duke@435 3333 }
duke@435 3334 #endif
iveresov@2138 3335 } else {
iveresov@2138 3336 LIR_Op* delay_op = new LIR_OpDelay(new LIR_Op0(lir_nop), op->as_OpJavaCall()->info());
iveresov@2138 3337 inst->insert_before(i + 1, delay_op);
iveresov@2138 3338 i++;
duke@435 3339 }
duke@435 3340
iveresov@2138 3341 #if defined(TIERED) && !defined(_LP64)
iveresov@2138 3342 // fixup the return value from G1 to O0/O1 for long returns.
iveresov@2138 3343 // It's done here instead of in LIRGenerator because there's
iveresov@2138 3344 // such a mismatch between the single reg and double reg
iveresov@2138 3345 // calling convention.
iveresov@2138 3346 LIR_OpJavaCall* callop = op->as_OpJavaCall();
iveresov@2138 3347 if (callop->result_opr() == FrameMap::out_long_opr) {
iveresov@2138 3348 LIR_OpJavaCall* call;
iveresov@2138 3349 LIR_OprList* arguments = new LIR_OprList(callop->arguments()->length());
iveresov@2138 3350 for (int a = 0; a < arguments->length(); a++) {
iveresov@2138 3351 arguments[a] = callop->arguments()[a];
iveresov@2138 3352 }
iveresov@2138 3353 if (op->code() == lir_virtual_call) {
iveresov@2138 3354 call = new LIR_OpJavaCall(op->code(), callop->method(), callop->receiver(), FrameMap::g1_long_single_opr,
iveresov@2138 3355 callop->vtable_offset(), arguments, callop->info());
iveresov@2138 3356 } else {
iveresov@2138 3357 call = new LIR_OpJavaCall(op->code(), callop->method(), callop->receiver(), FrameMap::g1_long_single_opr,
iveresov@2138 3358 callop->addr(), arguments, callop->info());
iveresov@2138 3359 }
iveresov@2138 3360 inst->at_put(i - 1, call);
iveresov@2138 3361 inst->insert_before(i + 1, new LIR_Op1(lir_unpack64, FrameMap::g1_long_single_opr, callop->result_opr(),
iveresov@2138 3362 T_LONG, lir_patch_none, NULL));
iveresov@2138 3363 }
iveresov@2138 3364 #endif
duke@435 3365 break;
duke@435 3366 }
duke@435 3367 }
duke@435 3368 }
duke@435 3369 }
duke@435 3370
duke@435 3371
duke@435 3372
duke@435 3373
duke@435 3374 #undef __

mercurial