src/cpu/sparc/vm/assembler_sparc.inline.hpp

Sat, 30 Oct 2010 11:45:49 -0700

author
jrose
date
Sat, 30 Oct 2010 11:45:49 -0700
changeset 2266
fff777a71346
parent 2035
a64438a2b7e8
child 2314
f95d63e2154a
permissions
-rw-r--r--

6994093: MethodHandle.invokeGeneric needs porting to SPARC
Summary: SPARC code missing from fix to 6939224
Reviewed-by: twisti

duke@435 1 /*
jrose@2266 2 * Copyright (c) 1997, 2010, Oracle and/or its affiliates. All rights reserved.
duke@435 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
duke@435 4 *
duke@435 5 * This code is free software; you can redistribute it and/or modify it
duke@435 6 * under the terms of the GNU General Public License version 2 only, as
duke@435 7 * published by the Free Software Foundation.
duke@435 8 *
duke@435 9 * This code is distributed in the hope that it will be useful, but WITHOUT
duke@435 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
duke@435 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
duke@435 12 * version 2 for more details (a copy is included in the LICENSE file that
duke@435 13 * accompanied this code).
duke@435 14 *
duke@435 15 * You should have received a copy of the GNU General Public License version
duke@435 16 * 2 along with this work; if not, write to the Free Software Foundation,
duke@435 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
duke@435 18 *
trims@1907 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
trims@1907 20 * or visit www.oracle.com if you need additional information or have any
trims@1907 21 * questions.
duke@435 22 *
duke@435 23 */
duke@435 24
duke@435 25 inline void MacroAssembler::pd_patch_instruction(address branch, address target) {
duke@435 26 jint& stub_inst = *(jint*) branch;
duke@435 27 stub_inst = patched_branch(target - branch, stub_inst, 0);
duke@435 28 }
duke@435 29
duke@435 30 #ifndef PRODUCT
duke@435 31 inline void MacroAssembler::pd_print_patched_instruction(address branch) {
duke@435 32 jint stub_inst = *(jint*) branch;
duke@435 33 print_instruction(stub_inst);
duke@435 34 ::tty->print("%s", " (unresolved)");
duke@435 35 }
duke@435 36 #endif // PRODUCT
duke@435 37
duke@435 38 inline bool Address::is_simm13(int offset) { return Assembler::is_simm13(disp() + offset); }
duke@435 39
duke@435 40
twisti@1162 41 inline int AddressLiteral::low10() const {
twisti@1162 42 return Assembler::low10(value());
twisti@1162 43 }
twisti@1162 44
twisti@1162 45
duke@435 46 // inlines for SPARC assembler -- dmu 5/97
duke@435 47
duke@435 48 inline void Assembler::check_delay() {
duke@435 49 # ifdef CHECK_DELAY
duke@435 50 guarantee( delay_state != at_delay_slot, "must say delayed() when filling delay slot");
duke@435 51 delay_state = no_delay;
duke@435 52 # endif
duke@435 53 }
duke@435 54
duke@435 55 inline void Assembler::emit_long(int x) {
duke@435 56 check_delay();
duke@435 57 AbstractAssembler::emit_long(x);
duke@435 58 }
duke@435 59
duke@435 60 inline void Assembler::emit_data(int x, relocInfo::relocType rtype) {
duke@435 61 relocate(rtype);
duke@435 62 emit_long(x);
duke@435 63 }
duke@435 64
duke@435 65 inline void Assembler::emit_data(int x, RelocationHolder const& rspec) {
duke@435 66 relocate(rspec);
duke@435 67 emit_long(x);
duke@435 68 }
duke@435 69
duke@435 70
twisti@1162 71 inline void Assembler::add(Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(add_op3) | rs1(s1) | rs2(s2) ); }
twisti@1162 72 inline void Assembler::add(Register s1, int simm13a, Register d, relocInfo::relocType rtype ) { emit_data( op(arith_op) | rd(d) | op3(add_op3) | rs1(s1) | immed(true) | simm(simm13a, 13), rtype ); }
twisti@1162 73 inline void Assembler::add(Register s1, int simm13a, Register d, RelocationHolder const& rspec ) { emit_data( op(arith_op) | rd(d) | op3(add_op3) | rs1(s1) | immed(true) | simm(simm13a, 13), rspec ); }
duke@435 74
duke@435 75 inline void Assembler::bpr( RCondition c, bool a, Predict p, Register s1, address d, relocInfo::relocType rt ) { v9_only(); emit_data( op(branch_op) | annul(a) | cond(c) | op2(bpr_op2) | wdisp16(intptr_t(d), intptr_t(pc())) | predict(p) | rs1(s1), rt); has_delay_slot(); }
duke@435 76 inline void Assembler::bpr( RCondition c, bool a, Predict p, Register s1, Label& L) { bpr( c, a, p, s1, target(L)); }
duke@435 77
duke@435 78 inline void Assembler::fb( Condition c, bool a, address d, relocInfo::relocType rt ) { v9_dep(); emit_data( op(branch_op) | annul(a) | cond(c) | op2(fb_op2) | wdisp(intptr_t(d), intptr_t(pc()), 22), rt); has_delay_slot(); }
duke@435 79 inline void Assembler::fb( Condition c, bool a, Label& L ) { fb(c, a, target(L)); }
duke@435 80
duke@435 81 inline void Assembler::fbp( Condition c, bool a, CC cc, Predict p, address d, relocInfo::relocType rt ) { v9_only(); emit_data( op(branch_op) | annul(a) | cond(c) | op2(fbp_op2) | branchcc(cc) | predict(p) | wdisp(intptr_t(d), intptr_t(pc()), 19), rt); has_delay_slot(); }
duke@435 82 inline void Assembler::fbp( Condition c, bool a, CC cc, Predict p, Label& L ) { fbp(c, a, cc, p, target(L)); }
duke@435 83
duke@435 84 inline void Assembler::cb( Condition c, bool a, address d, relocInfo::relocType rt ) { v8_only(); emit_data( op(branch_op) | annul(a) | cond(c) | op2(cb_op2) | wdisp(intptr_t(d), intptr_t(pc()), 22), rt); has_delay_slot(); }
duke@435 85 inline void Assembler::cb( Condition c, bool a, Label& L ) { cb(c, a, target(L)); }
duke@435 86
duke@435 87 inline void Assembler::br( Condition c, bool a, address d, relocInfo::relocType rt ) { v9_dep(); emit_data( op(branch_op) | annul(a) | cond(c) | op2(br_op2) | wdisp(intptr_t(d), intptr_t(pc()), 22), rt); has_delay_slot(); }
duke@435 88 inline void Assembler::br( Condition c, bool a, Label& L ) { br(c, a, target(L)); }
duke@435 89
duke@435 90 inline void Assembler::bp( Condition c, bool a, CC cc, Predict p, address d, relocInfo::relocType rt ) { v9_only(); emit_data( op(branch_op) | annul(a) | cond(c) | op2(bp_op2) | branchcc(cc) | predict(p) | wdisp(intptr_t(d), intptr_t(pc()), 19), rt); has_delay_slot(); }
duke@435 91 inline void Assembler::bp( Condition c, bool a, CC cc, Predict p, Label& L ) { bp(c, a, cc, p, target(L)); }
duke@435 92
duke@435 93 inline void Assembler::call( address d, relocInfo::relocType rt ) { emit_data( op(call_op) | wdisp(intptr_t(d), intptr_t(pc()), 30), rt); has_delay_slot(); assert(rt != relocInfo::virtual_call_type, "must use virtual_call_Relocation::spec"); }
duke@435 94 inline void Assembler::call( Label& L, relocInfo::relocType rt ) { call( target(L), rt); }
duke@435 95
duke@435 96 inline void Assembler::flush( Register s1, Register s2) { emit_long( op(arith_op) | op3(flush_op3) | rs1(s1) | rs2(s2)); }
duke@435 97 inline void Assembler::flush( Register s1, int simm13a) { emit_data( op(arith_op) | op3(flush_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 98
duke@435 99 inline void Assembler::jmpl( Register s1, Register s2, Register d ) { emit_long( op(arith_op) | rd(d) | op3(jmpl_op3) | rs1(s1) | rs2(s2)); has_delay_slot(); }
duke@435 100 inline void Assembler::jmpl( Register s1, int simm13a, Register d, RelocationHolder const& rspec ) { emit_data( op(arith_op) | rd(d) | op3(jmpl_op3) | rs1(s1) | immed(true) | simm(simm13a, 13), rspec); has_delay_slot(); }
duke@435 101
twisti@1441 102 inline void Assembler::ldf(FloatRegisterImpl::Width w, Register s1, RegisterOrConstant s2, FloatRegister d) {
twisti@1441 103 if (s2.is_register()) ldf(w, s1, s2.as_register(), d);
twisti@1441 104 else ldf(w, s1, s2.as_constant(), d);
twisti@1441 105 }
twisti@1441 106
twisti@1162 107 inline void Assembler::ldf(FloatRegisterImpl::Width w, Register s1, Register s2, FloatRegister d) { emit_long( op(ldst_op) | fd(d, w) | alt_op3(ldf_op3, w) | rs1(s1) | rs2(s2) ); }
twisti@1162 108 inline void Assembler::ldf(FloatRegisterImpl::Width w, Register s1, int simm13a, FloatRegister d, RelocationHolder const& rspec) { emit_data( op(ldst_op) | fd(d, w) | alt_op3(ldf_op3, w) | rs1(s1) | immed(true) | simm(simm13a, 13), rspec); }
duke@435 109
twisti@1162 110 inline void Assembler::ldf(FloatRegisterImpl::Width w, const Address& a, FloatRegister d, int offset) { relocate(a.rspec(offset)); ldf( w, a.base(), a.disp() + offset, d); }
duke@435 111
duke@435 112 inline void Assembler::ldfsr( Register s1, Register s2) { v9_dep(); emit_long( op(ldst_op) | op3(ldfsr_op3) | rs1(s1) | rs2(s2) ); }
duke@435 113 inline void Assembler::ldfsr( Register s1, int simm13a) { v9_dep(); emit_data( op(ldst_op) | op3(ldfsr_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 114 inline void Assembler::ldxfsr( Register s1, Register s2) { v9_only(); emit_long( op(ldst_op) | rd(G1) | op3(ldfsr_op3) | rs1(s1) | rs2(s2) ); }
duke@435 115 inline void Assembler::ldxfsr( Register s1, int simm13a) { v9_only(); emit_data( op(ldst_op) | rd(G1) | op3(ldfsr_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 116
duke@435 117 inline void Assembler::ldc( Register s1, Register s2, int crd) { v8_only(); emit_long( op(ldst_op) | fcn(crd) | op3(ldc_op3 ) | rs1(s1) | rs2(s2) ); }
duke@435 118 inline void Assembler::ldc( Register s1, int simm13a, int crd) { v8_only(); emit_data( op(ldst_op) | fcn(crd) | op3(ldc_op3 ) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 119 inline void Assembler::lddc( Register s1, Register s2, int crd) { v8_only(); emit_long( op(ldst_op) | fcn(crd) | op3(lddc_op3 ) | rs1(s1) | rs2(s2) ); }
duke@435 120 inline void Assembler::lddc( Register s1, int simm13a, int crd) { v8_only(); emit_data( op(ldst_op) | fcn(crd) | op3(lddc_op3 ) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 121 inline void Assembler::ldcsr( Register s1, Register s2, int crd) { v8_only(); emit_long( op(ldst_op) | fcn(crd) | op3(ldcsr_op3) | rs1(s1) | rs2(s2) ); }
duke@435 122 inline void Assembler::ldcsr( Register s1, int simm13a, int crd) { v8_only(); emit_data( op(ldst_op) | fcn(crd) | op3(ldcsr_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 123
duke@435 124 inline void Assembler::ldsb( Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(ldsb_op3) | rs1(s1) | rs2(s2) ); }
duke@435 125 inline void Assembler::ldsb( Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(ldsb_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 126
duke@435 127 inline void Assembler::ldsh( Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(ldsh_op3) | rs1(s1) | rs2(s2) ); }
duke@435 128 inline void Assembler::ldsh( Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(ldsh_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 129 inline void Assembler::ldsw( Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(ldsw_op3) | rs1(s1) | rs2(s2) ); }
duke@435 130 inline void Assembler::ldsw( Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(ldsw_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 131 inline void Assembler::ldub( Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(ldub_op3) | rs1(s1) | rs2(s2) ); }
duke@435 132 inline void Assembler::ldub( Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(ldub_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 133 inline void Assembler::lduh( Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(lduh_op3) | rs1(s1) | rs2(s2) ); }
duke@435 134 inline void Assembler::lduh( Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(lduh_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 135 inline void Assembler::lduw( Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(lduw_op3) | rs1(s1) | rs2(s2) ); }
duke@435 136 inline void Assembler::lduw( Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(lduw_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 137
duke@435 138 inline void Assembler::ldx( Register s1, Register s2, Register d) { v9_only(); emit_long( op(ldst_op) | rd(d) | op3(ldx_op3) | rs1(s1) | rs2(s2) ); }
duke@435 139 inline void Assembler::ldx( Register s1, int simm13a, Register d) { v9_only(); emit_data( op(ldst_op) | rd(d) | op3(ldx_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 140 inline void Assembler::ldd( Register s1, Register s2, Register d) { v9_dep(); assert(d->is_even(), "not even"); emit_long( op(ldst_op) | rd(d) | op3(ldd_op3) | rs1(s1) | rs2(s2) ); }
duke@435 141 inline void Assembler::ldd( Register s1, int simm13a, Register d) { v9_dep(); assert(d->is_even(), "not even"); emit_data( op(ldst_op) | rd(d) | op3(ldd_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 142
duke@435 143 #ifdef _LP64
duke@435 144 // Make all 32 bit loads signed so 64 bit registers maintain proper sign
twisti@1162 145 inline void Assembler::ld( Register s1, Register s2, Register d) { ldsw( s1, s2, d); }
twisti@1162 146 inline void Assembler::ld( Register s1, int simm13a, Register d) { ldsw( s1, simm13a, d); }
duke@435 147 #else
twisti@1162 148 inline void Assembler::ld( Register s1, Register s2, Register d) { lduw( s1, s2, d); }
twisti@1162 149 inline void Assembler::ld( Register s1, int simm13a, Register d) { lduw( s1, simm13a, d); }
duke@435 150 #endif
duke@435 151
twisti@1162 152 #ifdef ASSERT
twisti@1162 153 // ByteSize is only a class when ASSERT is defined, otherwise it's an int.
twisti@1162 154 # ifdef _LP64
twisti@1162 155 inline void Assembler::ld( Register s1, ByteSize simm13a, Register d) { ldsw( s1, in_bytes(simm13a), d); }
twisti@1162 156 # else
twisti@1162 157 inline void Assembler::ld( Register s1, ByteSize simm13a, Register d) { lduw( s1, in_bytes(simm13a), d); }
twisti@1162 158 # endif
twisti@1162 159 #endif
twisti@1162 160
twisti@1162 161 inline void Assembler::ld( const Address& a, Register d, int offset) {
twisti@1162 162 if (a.has_index()) { assert(offset == 0, ""); ld( a.base(), a.index(), d); }
twisti@1162 163 else { ld( a.base(), a.disp() + offset, d); }
jrose@1057 164 }
twisti@1162 165 inline void Assembler::ldsb(const Address& a, Register d, int offset) {
twisti@1162 166 if (a.has_index()) { assert(offset == 0, ""); ldsb(a.base(), a.index(), d); }
twisti@1162 167 else { ldsb(a.base(), a.disp() + offset, d); }
jrose@1057 168 }
twisti@1162 169 inline void Assembler::ldsh(const Address& a, Register d, int offset) {
twisti@1162 170 if (a.has_index()) { assert(offset == 0, ""); ldsh(a.base(), a.index(), d); }
twisti@1162 171 else { ldsh(a.base(), a.disp() + offset, d); }
jrose@1057 172 }
twisti@1162 173 inline void Assembler::ldsw(const Address& a, Register d, int offset) {
twisti@1162 174 if (a.has_index()) { assert(offset == 0, ""); ldsw(a.base(), a.index(), d); }
twisti@1162 175 else { ldsw(a.base(), a.disp() + offset, d); }
jrose@1057 176 }
twisti@1162 177 inline void Assembler::ldub(const Address& a, Register d, int offset) {
twisti@1162 178 if (a.has_index()) { assert(offset == 0, ""); ldub(a.base(), a.index(), d); }
twisti@1162 179 else { ldub(a.base(), a.disp() + offset, d); }
jrose@1057 180 }
twisti@1162 181 inline void Assembler::lduh(const Address& a, Register d, int offset) {
twisti@1162 182 if (a.has_index()) { assert(offset == 0, ""); lduh(a.base(), a.index(), d); }
twisti@1162 183 else { lduh(a.base(), a.disp() + offset, d); }
jrose@1057 184 }
twisti@1162 185 inline void Assembler::lduw(const Address& a, Register d, int offset) {
twisti@1162 186 if (a.has_index()) { assert(offset == 0, ""); lduw(a.base(), a.index(), d); }
twisti@1162 187 else { lduw(a.base(), a.disp() + offset, d); }
jrose@1057 188 }
twisti@1162 189 inline void Assembler::ldd( const Address& a, Register d, int offset) {
twisti@1162 190 if (a.has_index()) { assert(offset == 0, ""); ldd( a.base(), a.index(), d); }
twisti@1162 191 else { ldd( a.base(), a.disp() + offset, d); }
jrose@1057 192 }
twisti@1162 193 inline void Assembler::ldx( const Address& a, Register d, int offset) {
twisti@1162 194 if (a.has_index()) { assert(offset == 0, ""); ldx( a.base(), a.index(), d); }
twisti@1162 195 else { ldx( a.base(), a.disp() + offset, d); }
jrose@1057 196 }
jrose@1057 197
twisti@1162 198 inline void Assembler::ldub(Register s1, RegisterOrConstant s2, Register d) { ldub(Address(s1, s2), d); }
twisti@1162 199 inline void Assembler::ldsb(Register s1, RegisterOrConstant s2, Register d) { ldsb(Address(s1, s2), d); }
twisti@1162 200 inline void Assembler::lduh(Register s1, RegisterOrConstant s2, Register d) { lduh(Address(s1, s2), d); }
twisti@1162 201 inline void Assembler::ldsh(Register s1, RegisterOrConstant s2, Register d) { ldsh(Address(s1, s2), d); }
twisti@1162 202 inline void Assembler::lduw(Register s1, RegisterOrConstant s2, Register d) { lduw(Address(s1, s2), d); }
twisti@1162 203 inline void Assembler::ldsw(Register s1, RegisterOrConstant s2, Register d) { ldsw(Address(s1, s2), d); }
twisti@1162 204 inline void Assembler::ldx( Register s1, RegisterOrConstant s2, Register d) { ldx( Address(s1, s2), d); }
twisti@1162 205 inline void Assembler::ld( Register s1, RegisterOrConstant s2, Register d) { ld( Address(s1, s2), d); }
twisti@1162 206 inline void Assembler::ldd( Register s1, RegisterOrConstant s2, Register d) { ldd( Address(s1, s2), d); }
twisti@1162 207
jrose@1057 208 // form effective addresses this way:
jrose@2266 209 inline void Assembler::add(const Address& a, Register d, int offset) {
jrose@2266 210 if (a.has_index()) add(a.base(), a.index(), d);
jrose@2266 211 else { add(a.base(), a.disp() + offset, d, a.rspec(offset)); offset = 0; }
jrose@2266 212 if (offset != 0) add(d, offset, d);
jrose@2266 213 }
twisti@1858 214 inline void Assembler::add(Register s1, RegisterOrConstant s2, Register d, int offset) {
twisti@1858 215 if (s2.is_register()) add(s1, s2.as_register(), d);
jrose@1057 216 else { add(s1, s2.as_constant() + offset, d); offset = 0; }
jrose@1057 217 if (offset != 0) add(d, offset, d);
jrose@1057 218 }
duke@435 219
twisti@1858 220 inline void Assembler::andn(Register s1, RegisterOrConstant s2, Register d) {
twisti@1858 221 if (s2.is_register()) andn(s1, s2.as_register(), d);
twisti@1858 222 else andn(s1, s2.as_constant(), d);
twisti@1858 223 }
twisti@1858 224
duke@435 225 inline void Assembler::ldstub( Register s1, Register s2, Register d) { emit_long( op(ldst_op) | rd(d) | op3(ldstub_op3) | rs1(s1) | rs2(s2) ); }
duke@435 226 inline void Assembler::ldstub( Register s1, int simm13a, Register d) { emit_data( op(ldst_op) | rd(d) | op3(ldstub_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 227
duke@435 228
duke@435 229 inline void Assembler::prefetch(Register s1, Register s2, PrefetchFcn f) { v9_only(); emit_long( op(ldst_op) | fcn(f) | op3(prefetch_op3) | rs1(s1) | rs2(s2) ); }
duke@435 230 inline void Assembler::prefetch(Register s1, int simm13a, PrefetchFcn f) { v9_only(); emit_data( op(ldst_op) | fcn(f) | op3(prefetch_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 231
duke@435 232 inline void Assembler::prefetch(const Address& a, PrefetchFcn f, int offset) { v9_only(); relocate(a.rspec(offset)); prefetch(a.base(), a.disp() + offset, f); }
duke@435 233
duke@435 234
duke@435 235 inline void Assembler::rett( Register s1, Register s2 ) { emit_long( op(arith_op) | op3(rett_op3) | rs1(s1) | rs2(s2)); has_delay_slot(); }
duke@435 236 inline void Assembler::rett( Register s1, int simm13a, relocInfo::relocType rt) { emit_data( op(arith_op) | op3(rett_op3) | rs1(s1) | immed(true) | simm(simm13a, 13), rt); has_delay_slot(); }
duke@435 237
duke@435 238 inline void Assembler::sethi( int imm22a, Register d, RelocationHolder const& rspec ) { emit_data( op(branch_op) | rd(d) | op2(sethi_op2) | hi22(imm22a), rspec); }
duke@435 239
duke@435 240 // pp 222
duke@435 241
twisti@1441 242 inline void Assembler::stf( FloatRegisterImpl::Width w, FloatRegister d, Register s1, RegisterOrConstant s2) {
twisti@1441 243 if (s2.is_register()) stf(w, d, s1, s2.as_register());
twisti@1441 244 else stf(w, d, s1, s2.as_constant());
twisti@1441 245 }
twisti@1441 246
duke@435 247 inline void Assembler::stf( FloatRegisterImpl::Width w, FloatRegister d, Register s1, Register s2) { emit_long( op(ldst_op) | fd(d, w) | alt_op3(stf_op3, w) | rs1(s1) | rs2(s2) ); }
duke@435 248 inline void Assembler::stf( FloatRegisterImpl::Width w, FloatRegister d, Register s1, int simm13a) { emit_data( op(ldst_op) | fd(d, w) | alt_op3(stf_op3, w) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 249
duke@435 250 inline void Assembler::stf( FloatRegisterImpl::Width w, FloatRegister d, const Address& a, int offset) { relocate(a.rspec(offset)); stf(w, d, a.base(), a.disp() + offset); }
duke@435 251
duke@435 252 inline void Assembler::stfsr( Register s1, Register s2) { v9_dep(); emit_long( op(ldst_op) | op3(stfsr_op3) | rs1(s1) | rs2(s2) ); }
duke@435 253 inline void Assembler::stfsr( Register s1, int simm13a) { v9_dep(); emit_data( op(ldst_op) | op3(stfsr_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 254 inline void Assembler::stxfsr( Register s1, Register s2) { v9_only(); emit_long( op(ldst_op) | rd(G1) | op3(stfsr_op3) | rs1(s1) | rs2(s2) ); }
duke@435 255 inline void Assembler::stxfsr( Register s1, int simm13a) { v9_only(); emit_data( op(ldst_op) | rd(G1) | op3(stfsr_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 256
duke@435 257 // p 226
duke@435 258
duke@435 259 inline void Assembler::stb( Register d, Register s1, Register s2) { emit_long( op(ldst_op) | rd(d) | op3(stb_op3) | rs1(s1) | rs2(s2) ); }
duke@435 260 inline void Assembler::stb( Register d, Register s1, int simm13a) { emit_data( op(ldst_op) | rd(d) | op3(stb_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 261 inline void Assembler::sth( Register d, Register s1, Register s2) { emit_long( op(ldst_op) | rd(d) | op3(sth_op3) | rs1(s1) | rs2(s2) ); }
duke@435 262 inline void Assembler::sth( Register d, Register s1, int simm13a) { emit_data( op(ldst_op) | rd(d) | op3(sth_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 263 inline void Assembler::stw( Register d, Register s1, Register s2) { emit_long( op(ldst_op) | rd(d) | op3(stw_op3) | rs1(s1) | rs2(s2) ); }
duke@435 264 inline void Assembler::stw( Register d, Register s1, int simm13a) { emit_data( op(ldst_op) | rd(d) | op3(stw_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 265
duke@435 266
duke@435 267 inline void Assembler::stx( Register d, Register s1, Register s2) { v9_only(); emit_long( op(ldst_op) | rd(d) | op3(stx_op3) | rs1(s1) | rs2(s2) ); }
duke@435 268 inline void Assembler::stx( Register d, Register s1, int simm13a) { v9_only(); emit_data( op(ldst_op) | rd(d) | op3(stx_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 269 inline void Assembler::std( Register d, Register s1, Register s2) { v9_dep(); assert(d->is_even(), "not even"); emit_long( op(ldst_op) | rd(d) | op3(std_op3) | rs1(s1) | rs2(s2) ); }
duke@435 270 inline void Assembler::std( Register d, Register s1, int simm13a) { v9_dep(); assert(d->is_even(), "not even"); emit_data( op(ldst_op) | rd(d) | op3(std_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 271
twisti@1162 272 inline void Assembler::st( Register d, Register s1, Register s2) { stw(d, s1, s2); }
twisti@1162 273 inline void Assembler::st( Register d, Register s1, int simm13a) { stw(d, s1, simm13a); }
duke@435 274
twisti@1162 275 #ifdef ASSERT
twisti@1162 276 // ByteSize is only a class when ASSERT is defined, otherwise it's an int.
twisti@1162 277 inline void Assembler::st( Register d, Register s1, ByteSize simm13a) { stw(d, s1, in_bytes(simm13a)); }
twisti@1162 278 #endif
twisti@1162 279
twisti@1162 280 inline void Assembler::stb(Register d, const Address& a, int offset) {
twisti@1162 281 if (a.has_index()) { assert(offset == 0, ""); stb(d, a.base(), a.index() ); }
twisti@1162 282 else { stb(d, a.base(), a.disp() + offset); }
jrose@1057 283 }
twisti@1162 284 inline void Assembler::sth(Register d, const Address& a, int offset) {
twisti@1162 285 if (a.has_index()) { assert(offset == 0, ""); sth(d, a.base(), a.index() ); }
twisti@1162 286 else { sth(d, a.base(), a.disp() + offset); }
jrose@1057 287 }
twisti@1162 288 inline void Assembler::stw(Register d, const Address& a, int offset) {
twisti@1162 289 if (a.has_index()) { assert(offset == 0, ""); stw(d, a.base(), a.index() ); }
twisti@1162 290 else { stw(d, a.base(), a.disp() + offset); }
jrose@1057 291 }
twisti@1162 292 inline void Assembler::st( Register d, const Address& a, int offset) {
twisti@1162 293 if (a.has_index()) { assert(offset == 0, ""); st( d, a.base(), a.index() ); }
twisti@1162 294 else { st( d, a.base(), a.disp() + offset); }
jrose@1057 295 }
twisti@1162 296 inline void Assembler::std(Register d, const Address& a, int offset) {
twisti@1162 297 if (a.has_index()) { assert(offset == 0, ""); std(d, a.base(), a.index() ); }
twisti@1162 298 else { std(d, a.base(), a.disp() + offset); }
twisti@1162 299 }
twisti@1162 300 inline void Assembler::stx(Register d, const Address& a, int offset) {
twisti@1162 301 if (a.has_index()) { assert(offset == 0, ""); stx(d, a.base(), a.index() ); }
twisti@1162 302 else { stx(d, a.base(), a.disp() + offset); }
jrose@1057 303 }
jrose@1057 304
twisti@1162 305 inline void Assembler::stb(Register d, Register s1, RegisterOrConstant s2) { stb(d, Address(s1, s2)); }
twisti@1162 306 inline void Assembler::sth(Register d, Register s1, RegisterOrConstant s2) { sth(d, Address(s1, s2)); }
twisti@1441 307 inline void Assembler::stw(Register d, Register s1, RegisterOrConstant s2) { stw(d, Address(s1, s2)); }
twisti@1162 308 inline void Assembler::stx(Register d, Register s1, RegisterOrConstant s2) { stx(d, Address(s1, s2)); }
twisti@1162 309 inline void Assembler::std(Register d, Register s1, RegisterOrConstant s2) { std(d, Address(s1, s2)); }
twisti@1162 310 inline void Assembler::st( Register d, Register s1, RegisterOrConstant s2) { st( d, Address(s1, s2)); }
duke@435 311
duke@435 312 // v8 p 99
duke@435 313
duke@435 314 inline void Assembler::stc( int crd, Register s1, Register s2) { v8_only(); emit_long( op(ldst_op) | fcn(crd) | op3(stc_op3 ) | rs1(s1) | rs2(s2) ); }
duke@435 315 inline void Assembler::stc( int crd, Register s1, int simm13a) { v8_only(); emit_data( op(ldst_op) | fcn(crd) | op3(stc_op3 ) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 316 inline void Assembler::stdc( int crd, Register s1, Register s2) { v8_only(); emit_long( op(ldst_op) | fcn(crd) | op3(stdc_op3) | rs1(s1) | rs2(s2) ); }
duke@435 317 inline void Assembler::stdc( int crd, Register s1, int simm13a) { v8_only(); emit_data( op(ldst_op) | fcn(crd) | op3(stdc_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 318 inline void Assembler::stcsr( int crd, Register s1, Register s2) { v8_only(); emit_long( op(ldst_op) | fcn(crd) | op3(stcsr_op3) | rs1(s1) | rs2(s2) ); }
duke@435 319 inline void Assembler::stcsr( int crd, Register s1, int simm13a) { v8_only(); emit_data( op(ldst_op) | fcn(crd) | op3(stcsr_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 320 inline void Assembler::stdcq( int crd, Register s1, Register s2) { v8_only(); emit_long( op(ldst_op) | fcn(crd) | op3(stdcq_op3) | rs1(s1) | rs2(s2) ); }
duke@435 321 inline void Assembler::stdcq( int crd, Register s1, int simm13a) { v8_only(); emit_data( op(ldst_op) | fcn(crd) | op3(stdcq_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 322
duke@435 323
duke@435 324 // pp 231
duke@435 325
duke@435 326 inline void Assembler::swap( Register s1, Register s2, Register d) { v9_dep(); emit_long( op(ldst_op) | rd(d) | op3(swap_op3) | rs1(s1) | rs2(s2) ); }
duke@435 327 inline void Assembler::swap( Register s1, int simm13a, Register d) { v9_dep(); emit_data( op(ldst_op) | rd(d) | op3(swap_op3) | rs1(s1) | immed(true) | simm(simm13a, 13)); }
duke@435 328
duke@435 329 inline void Assembler::swap( Address& a, Register d, int offset ) { relocate(a.rspec(offset)); swap( a.base(), a.disp() + offset, d ); }
duke@435 330
duke@435 331
duke@435 332 // Use the right loads/stores for the platform
duke@435 333 inline void MacroAssembler::ld_ptr( Register s1, Register s2, Register d ) {
duke@435 334 #ifdef _LP64
twisti@1162 335 Assembler::ldx(s1, s2, d);
duke@435 336 #else
twisti@1162 337 Assembler::ld( s1, s2, d);
duke@435 338 #endif
duke@435 339 }
duke@435 340
duke@435 341 inline void MacroAssembler::ld_ptr( Register s1, int simm13a, Register d ) {
duke@435 342 #ifdef _LP64
twisti@1162 343 Assembler::ldx(s1, simm13a, d);
duke@435 344 #else
twisti@1162 345 Assembler::ld( s1, simm13a, d);
duke@435 346 #endif
duke@435 347 }
duke@435 348
twisti@1162 349 #ifdef ASSERT
twisti@1162 350 // ByteSize is only a class when ASSERT is defined, otherwise it's an int.
twisti@1162 351 inline void MacroAssembler::ld_ptr( Register s1, ByteSize simm13a, Register d ) {
twisti@1162 352 ld_ptr(s1, in_bytes(simm13a), d);
twisti@1162 353 }
twisti@1162 354 #endif
twisti@1162 355
jrose@1100 356 inline void MacroAssembler::ld_ptr( Register s1, RegisterOrConstant s2, Register d ) {
jrose@1057 357 #ifdef _LP64
twisti@1162 358 Assembler::ldx(s1, s2, d);
jrose@1057 359 #else
twisti@1162 360 Assembler::ld( s1, s2, d);
jrose@1057 361 #endif
jrose@1057 362 }
jrose@1057 363
twisti@1162 364 inline void MacroAssembler::ld_ptr(const Address& a, Register d, int offset) {
duke@435 365 #ifdef _LP64
twisti@1162 366 Assembler::ldx(a, d, offset);
duke@435 367 #else
twisti@1162 368 Assembler::ld( a, d, offset);
duke@435 369 #endif
duke@435 370 }
duke@435 371
duke@435 372 inline void MacroAssembler::st_ptr( Register d, Register s1, Register s2 ) {
duke@435 373 #ifdef _LP64
twisti@1162 374 Assembler::stx(d, s1, s2);
duke@435 375 #else
duke@435 376 Assembler::st( d, s1, s2);
duke@435 377 #endif
duke@435 378 }
duke@435 379
duke@435 380 inline void MacroAssembler::st_ptr( Register d, Register s1, int simm13a ) {
duke@435 381 #ifdef _LP64
twisti@1162 382 Assembler::stx(d, s1, simm13a);
duke@435 383 #else
duke@435 384 Assembler::st( d, s1, simm13a);
duke@435 385 #endif
duke@435 386 }
duke@435 387
twisti@1162 388 #ifdef ASSERT
twisti@1162 389 // ByteSize is only a class when ASSERT is defined, otherwise it's an int.
twisti@1162 390 inline void MacroAssembler::st_ptr( Register d, Register s1, ByteSize simm13a ) {
twisti@1162 391 st_ptr(d, s1, in_bytes(simm13a));
twisti@1162 392 }
twisti@1162 393 #endif
twisti@1162 394
jrose@1100 395 inline void MacroAssembler::st_ptr( Register d, Register s1, RegisterOrConstant s2 ) {
jrose@1057 396 #ifdef _LP64
twisti@1162 397 Assembler::stx(d, s1, s2);
jrose@1057 398 #else
jrose@1057 399 Assembler::st( d, s1, s2);
jrose@1057 400 #endif
jrose@1057 401 }
jrose@1057 402
twisti@1162 403 inline void MacroAssembler::st_ptr(Register d, const Address& a, int offset) {
duke@435 404 #ifdef _LP64
twisti@1162 405 Assembler::stx(d, a, offset);
duke@435 406 #else
twisti@1162 407 Assembler::st( d, a, offset);
duke@435 408 #endif
duke@435 409 }
duke@435 410
duke@435 411 // Use the right loads/stores for the platform
duke@435 412 inline void MacroAssembler::ld_long( Register s1, Register s2, Register d ) {
duke@435 413 #ifdef _LP64
duke@435 414 Assembler::ldx(s1, s2, d);
duke@435 415 #else
duke@435 416 Assembler::ldd(s1, s2, d);
duke@435 417 #endif
duke@435 418 }
duke@435 419
duke@435 420 inline void MacroAssembler::ld_long( Register s1, int simm13a, Register d ) {
duke@435 421 #ifdef _LP64
duke@435 422 Assembler::ldx(s1, simm13a, d);
duke@435 423 #else
duke@435 424 Assembler::ldd(s1, simm13a, d);
duke@435 425 #endif
duke@435 426 }
duke@435 427
jrose@1100 428 inline void MacroAssembler::ld_long( Register s1, RegisterOrConstant s2, Register d ) {
jrose@1057 429 #ifdef _LP64
jrose@1057 430 Assembler::ldx(s1, s2, d);
jrose@1057 431 #else
jrose@1057 432 Assembler::ldd(s1, s2, d);
jrose@1057 433 #endif
jrose@1057 434 }
jrose@1057 435
twisti@1162 436 inline void MacroAssembler::ld_long(const Address& a, Register d, int offset) {
duke@435 437 #ifdef _LP64
twisti@1162 438 Assembler::ldx(a, d, offset);
duke@435 439 #else
twisti@1162 440 Assembler::ldd(a, d, offset);
duke@435 441 #endif
duke@435 442 }
duke@435 443
duke@435 444 inline void MacroAssembler::st_long( Register d, Register s1, Register s2 ) {
duke@435 445 #ifdef _LP64
duke@435 446 Assembler::stx(d, s1, s2);
duke@435 447 #else
duke@435 448 Assembler::std(d, s1, s2);
duke@435 449 #endif
duke@435 450 }
duke@435 451
duke@435 452 inline void MacroAssembler::st_long( Register d, Register s1, int simm13a ) {
duke@435 453 #ifdef _LP64
duke@435 454 Assembler::stx(d, s1, simm13a);
duke@435 455 #else
duke@435 456 Assembler::std(d, s1, simm13a);
duke@435 457 #endif
duke@435 458 }
duke@435 459
jrose@1100 460 inline void MacroAssembler::st_long( Register d, Register s1, RegisterOrConstant s2 ) {
jrose@1057 461 #ifdef _LP64
jrose@1057 462 Assembler::stx(d, s1, s2);
jrose@1057 463 #else
jrose@1057 464 Assembler::std(d, s1, s2);
jrose@1057 465 #endif
jrose@1057 466 }
jrose@1057 467
duke@435 468 inline void MacroAssembler::st_long( Register d, const Address& a, int offset ) {
duke@435 469 #ifdef _LP64
duke@435 470 Assembler::stx(d, a, offset);
duke@435 471 #else
duke@435 472 Assembler::std(d, a, offset);
duke@435 473 #endif
duke@435 474 }
duke@435 475
duke@435 476 // Functions for isolating 64 bit shifts for LP64
duke@435 477
duke@435 478 inline void MacroAssembler::sll_ptr( Register s1, Register s2, Register d ) {
duke@435 479 #ifdef _LP64
duke@435 480 Assembler::sllx(s1, s2, d);
duke@435 481 #else
twisti@1162 482 Assembler::sll( s1, s2, d);
duke@435 483 #endif
duke@435 484 }
duke@435 485
duke@435 486 inline void MacroAssembler::sll_ptr( Register s1, int imm6a, Register d ) {
duke@435 487 #ifdef _LP64
duke@435 488 Assembler::sllx(s1, imm6a, d);
duke@435 489 #else
twisti@1162 490 Assembler::sll( s1, imm6a, d);
duke@435 491 #endif
duke@435 492 }
duke@435 493
duke@435 494 inline void MacroAssembler::srl_ptr( Register s1, Register s2, Register d ) {
duke@435 495 #ifdef _LP64
duke@435 496 Assembler::srlx(s1, s2, d);
duke@435 497 #else
twisti@1162 498 Assembler::srl( s1, s2, d);
duke@435 499 #endif
duke@435 500 }
duke@435 501
duke@435 502 inline void MacroAssembler::srl_ptr( Register s1, int imm6a, Register d ) {
duke@435 503 #ifdef _LP64
duke@435 504 Assembler::srlx(s1, imm6a, d);
duke@435 505 #else
twisti@1162 506 Assembler::srl( s1, imm6a, d);
duke@435 507 #endif
duke@435 508 }
duke@435 509
jrose@1100 510 inline void MacroAssembler::sll_ptr( Register s1, RegisterOrConstant s2, Register d ) {
jrose@1058 511 if (s2.is_register()) sll_ptr(s1, s2.as_register(), d);
jrose@1058 512 else sll_ptr(s1, s2.as_constant(), d);
jrose@1058 513 }
jrose@1058 514
duke@435 515 // Use the right branch for the platform
duke@435 516
duke@435 517 inline void MacroAssembler::br( Condition c, bool a, Predict p, address d, relocInfo::relocType rt ) {
duke@435 518 if (VM_Version::v9_instructions_work())
duke@435 519 Assembler::bp(c, a, icc, p, d, rt);
duke@435 520 else
duke@435 521 Assembler::br(c, a, d, rt);
duke@435 522 }
duke@435 523
duke@435 524 inline void MacroAssembler::br( Condition c, bool a, Predict p, Label& L ) {
duke@435 525 br(c, a, p, target(L));
duke@435 526 }
duke@435 527
duke@435 528
duke@435 529 // Branch that tests either xcc or icc depending on the
duke@435 530 // architecture compiled (LP64 or not)
duke@435 531 inline void MacroAssembler::brx( Condition c, bool a, Predict p, address d, relocInfo::relocType rt ) {
duke@435 532 #ifdef _LP64
duke@435 533 Assembler::bp(c, a, xcc, p, d, rt);
duke@435 534 #else
duke@435 535 MacroAssembler::br(c, a, p, d, rt);
duke@435 536 #endif
duke@435 537 }
duke@435 538
duke@435 539 inline void MacroAssembler::brx( Condition c, bool a, Predict p, Label& L ) {
duke@435 540 brx(c, a, p, target(L));
duke@435 541 }
duke@435 542
duke@435 543 inline void MacroAssembler::ba( bool a, Label& L ) {
duke@435 544 br(always, a, pt, L);
duke@435 545 }
duke@435 546
duke@435 547 // Warning: V9 only functions
duke@435 548 inline void MacroAssembler::bp( Condition c, bool a, CC cc, Predict p, address d, relocInfo::relocType rt ) {
duke@435 549 Assembler::bp(c, a, cc, p, d, rt);
duke@435 550 }
duke@435 551
duke@435 552 inline void MacroAssembler::bp( Condition c, bool a, CC cc, Predict p, Label& L ) {
duke@435 553 Assembler::bp(c, a, cc, p, L);
duke@435 554 }
duke@435 555
duke@435 556 inline void MacroAssembler::fb( Condition c, bool a, Predict p, address d, relocInfo::relocType rt ) {
duke@435 557 if (VM_Version::v9_instructions_work())
duke@435 558 fbp(c, a, fcc0, p, d, rt);
duke@435 559 else
duke@435 560 Assembler::fb(c, a, d, rt);
duke@435 561 }
duke@435 562
duke@435 563 inline void MacroAssembler::fb( Condition c, bool a, Predict p, Label& L ) {
duke@435 564 fb(c, a, p, target(L));
duke@435 565 }
duke@435 566
duke@435 567 inline void MacroAssembler::fbp( Condition c, bool a, CC cc, Predict p, address d, relocInfo::relocType rt ) {
duke@435 568 Assembler::fbp(c, a, cc, p, d, rt);
duke@435 569 }
duke@435 570
duke@435 571 inline void MacroAssembler::fbp( Condition c, bool a, CC cc, Predict p, Label& L ) {
duke@435 572 Assembler::fbp(c, a, cc, p, L);
duke@435 573 }
duke@435 574
duke@435 575 inline void MacroAssembler::jmp( Register s1, Register s2 ) { jmpl( s1, s2, G0 ); }
duke@435 576 inline void MacroAssembler::jmp( Register s1, int simm13a, RelocationHolder const& rspec ) { jmpl( s1, simm13a, G0, rspec); }
duke@435 577
duke@435 578 // Call with a check to see if we need to deal with the added
duke@435 579 // expense of relocation and if we overflow the displacement
duke@435 580 // of the quick call instruction./
duke@435 581 // Check to see if we have to deal with relocations
duke@435 582 inline void MacroAssembler::call( address d, relocInfo::relocType rt ) {
duke@435 583 #ifdef _LP64
duke@435 584 intptr_t disp;
duke@435 585 // NULL is ok because it will be relocated later.
duke@435 586 // Must change NULL to a reachable address in order to
duke@435 587 // pass asserts here and in wdisp.
duke@435 588 if ( d == NULL )
duke@435 589 d = pc();
duke@435 590
duke@435 591 // Is this address within range of the call instruction?
duke@435 592 // If not, use the expensive instruction sequence
duke@435 593 disp = (intptr_t)d - (intptr_t)pc();
duke@435 594 if ( disp != (intptr_t)(int32_t)disp ) {
duke@435 595 relocate(rt);
twisti@1162 596 AddressLiteral dest(d);
twisti@1162 597 jumpl_to(dest, O7, O7);
duke@435 598 }
duke@435 599 else {
duke@435 600 Assembler::call( d, rt );
duke@435 601 }
duke@435 602 #else
duke@435 603 Assembler::call( d, rt );
duke@435 604 #endif
duke@435 605 }
duke@435 606
duke@435 607 inline void MacroAssembler::call( Label& L, relocInfo::relocType rt ) {
duke@435 608 MacroAssembler::call( target(L), rt);
duke@435 609 }
duke@435 610
duke@435 611
duke@435 612
duke@435 613 inline void MacroAssembler::callr( Register s1, Register s2 ) { jmpl( s1, s2, O7 ); }
duke@435 614 inline void MacroAssembler::callr( Register s1, int simm13a, RelocationHolder const& rspec ) { jmpl( s1, simm13a, O7, rspec); }
duke@435 615
duke@435 616 // prefetch instruction
duke@435 617 inline void MacroAssembler::iprefetch( address d, relocInfo::relocType rt ) {
duke@435 618 if (VM_Version::v9_instructions_work())
duke@435 619 Assembler::bp( never, true, xcc, pt, d, rt );
duke@435 620 }
duke@435 621 inline void MacroAssembler::iprefetch( Label& L) { iprefetch( target(L) ); }
duke@435 622
duke@435 623
duke@435 624 // clobbers o7 on V8!!
duke@435 625 // returns delta from gotten pc to addr after
duke@435 626 inline int MacroAssembler::get_pc( Register d ) {
duke@435 627 int x = offset();
duke@435 628 if (VM_Version::v9_instructions_work())
duke@435 629 rdpc(d);
duke@435 630 else {
duke@435 631 Label lbl;
duke@435 632 Assembler::call(lbl, relocInfo::none); // No relocation as this is call to pc+0x8
duke@435 633 if (d == O7) delayed()->nop();
duke@435 634 else delayed()->mov(O7, d);
duke@435 635 bind(lbl);
duke@435 636 }
duke@435 637 return offset() - x;
duke@435 638 }
duke@435 639
duke@435 640
duke@435 641 // Note: All MacroAssembler::set_foo functions are defined out-of-line.
duke@435 642
duke@435 643
duke@435 644 // Loads the current PC of the following instruction as an immediate value in
duke@435 645 // 2 instructions. All PCs in the CodeCache are within 2 Gig of each other.
duke@435 646 inline intptr_t MacroAssembler::load_pc_address( Register reg, int bytes_to_skip ) {
duke@435 647 intptr_t thepc = (intptr_t)pc() + 2*BytesPerInstWord + bytes_to_skip;
duke@435 648 #ifdef _LP64
duke@435 649 Unimplemented();
duke@435 650 #else
duke@435 651 Assembler::sethi( thepc & ~0x3ff, reg, internal_word_Relocation::spec((address)thepc));
duke@435 652 Assembler::add(reg,thepc & 0x3ff, reg, internal_word_Relocation::spec((address)thepc));
duke@435 653 #endif
duke@435 654 return thepc;
duke@435 655 }
duke@435 656
twisti@1162 657
coleenp@2035 658 inline void MacroAssembler::load_contents(const AddressLiteral& addrlit, Register d, int offset) {
duke@435 659 assert_not_delayed();
twisti@1162 660 sethi(addrlit, d);
twisti@1162 661 ld(d, addrlit.low10() + offset, d);
duke@435 662 }
duke@435 663
duke@435 664
coleenp@2035 665 inline void MacroAssembler::load_ptr_contents(const AddressLiteral& addrlit, Register d, int offset) {
duke@435 666 assert_not_delayed();
twisti@1162 667 sethi(addrlit, d);
twisti@1162 668 ld_ptr(d, addrlit.low10() + offset, d);
duke@435 669 }
duke@435 670
duke@435 671
coleenp@2035 672 inline void MacroAssembler::store_contents(Register s, const AddressLiteral& addrlit, Register temp, int offset) {
duke@435 673 assert_not_delayed();
twisti@1162 674 sethi(addrlit, temp);
twisti@1162 675 st(s, temp, addrlit.low10() + offset);
duke@435 676 }
duke@435 677
duke@435 678
coleenp@2035 679 inline void MacroAssembler::store_ptr_contents(Register s, const AddressLiteral& addrlit, Register temp, int offset) {
duke@435 680 assert_not_delayed();
twisti@1162 681 sethi(addrlit, temp);
twisti@1162 682 st_ptr(s, temp, addrlit.low10() + offset);
duke@435 683 }
duke@435 684
duke@435 685
duke@435 686 // This code sequence is relocatable to any address, even on LP64.
coleenp@2035 687 inline void MacroAssembler::jumpl_to(const AddressLiteral& addrlit, Register temp, Register d, int offset) {
duke@435 688 assert_not_delayed();
duke@435 689 // Force fixed length sethi because NativeJump and NativeFarCall don't handle
duke@435 690 // variable length instruction streams.
twisti@1162 691 patchable_sethi(addrlit, temp);
twisti@1162 692 jmpl(temp, addrlit.low10() + offset, d);
duke@435 693 }
duke@435 694
duke@435 695
coleenp@2035 696 inline void MacroAssembler::jump_to(const AddressLiteral& addrlit, Register temp, int offset) {
twisti@1162 697 jumpl_to(addrlit, temp, G0, offset);
duke@435 698 }
duke@435 699
duke@435 700
twisti@1162 701 inline void MacroAssembler::jump_indirect_to(Address& a, Register temp,
twisti@1162 702 int ld_offset, int jmp_offset) {
jrose@1145 703 assert_not_delayed();
twisti@1162 704 //sethi(al); // sethi is caller responsibility for this one
jrose@1145 705 ld_ptr(a, temp, ld_offset);
jrose@1145 706 jmp(temp, jmp_offset);
jrose@1145 707 }
jrose@1145 708
jrose@1145 709
twisti@1162 710 inline void MacroAssembler::set_oop(jobject obj, Register d) {
twisti@1162 711 set_oop(allocate_oop_address(obj), d);
duke@435 712 }
duke@435 713
duke@435 714
twisti@1162 715 inline void MacroAssembler::set_oop_constant(jobject obj, Register d) {
twisti@1162 716 set_oop(constant_oop_address(obj), d);
duke@435 717 }
duke@435 718
duke@435 719
jcoomes@1902 720 inline void MacroAssembler::set_oop(const AddressLiteral& obj_addr, Register d) {
twisti@1162 721 assert(obj_addr.rspec().type() == relocInfo::oop_type, "must be an oop reloc");
twisti@1162 722 set(obj_addr, d);
duke@435 723 }
duke@435 724
duke@435 725
duke@435 726 inline void MacroAssembler::load_argument( Argument& a, Register d ) {
duke@435 727 if (a.is_register())
duke@435 728 mov(a.as_register(), d);
duke@435 729 else
duke@435 730 ld (a.as_address(), d);
duke@435 731 }
duke@435 732
duke@435 733 inline void MacroAssembler::store_argument( Register s, Argument& a ) {
duke@435 734 if (a.is_register())
duke@435 735 mov(s, a.as_register());
duke@435 736 else
duke@435 737 st_ptr (s, a.as_address()); // ABI says everything is right justified.
duke@435 738 }
duke@435 739
duke@435 740 inline void MacroAssembler::store_ptr_argument( Register s, Argument& a ) {
duke@435 741 if (a.is_register())
duke@435 742 mov(s, a.as_register());
duke@435 743 else
duke@435 744 st_ptr (s, a.as_address());
duke@435 745 }
duke@435 746
duke@435 747
duke@435 748 #ifdef _LP64
duke@435 749 inline void MacroAssembler::store_float_argument( FloatRegister s, Argument& a ) {
duke@435 750 if (a.is_float_register())
duke@435 751 // V9 ABI has F1, F3, F5 are used to pass instead of O0, O1, O2
duke@435 752 fmov(FloatRegisterImpl::S, s, a.as_float_register() );
duke@435 753 else
duke@435 754 // Floats are stored in the high half of the stack entry
duke@435 755 // The low half is undefined per the ABI.
duke@435 756 stf(FloatRegisterImpl::S, s, a.as_address(), sizeof(jfloat));
duke@435 757 }
duke@435 758
duke@435 759 inline void MacroAssembler::store_double_argument( FloatRegister s, Argument& a ) {
duke@435 760 if (a.is_float_register())
duke@435 761 // V9 ABI has D0, D2, D4 are used to pass instead of O0, O1, O2
duke@435 762 fmov(FloatRegisterImpl::D, s, a.as_double_register() );
duke@435 763 else
duke@435 764 stf(FloatRegisterImpl::D, s, a.as_address());
duke@435 765 }
duke@435 766
duke@435 767 inline void MacroAssembler::store_long_argument( Register s, Argument& a ) {
duke@435 768 if (a.is_register())
duke@435 769 mov(s, a.as_register());
duke@435 770 else
duke@435 771 stx(s, a.as_address());
duke@435 772 }
duke@435 773 #endif
duke@435 774
duke@435 775 inline void MacroAssembler::clrb( Register s1, Register s2) { stb( G0, s1, s2 ); }
duke@435 776 inline void MacroAssembler::clrh( Register s1, Register s2) { sth( G0, s1, s2 ); }
duke@435 777 inline void MacroAssembler::clr( Register s1, Register s2) { stw( G0, s1, s2 ); }
duke@435 778 inline void MacroAssembler::clrx( Register s1, Register s2) { stx( G0, s1, s2 ); }
duke@435 779
duke@435 780 inline void MacroAssembler::clrb( Register s1, int simm13a) { stb( G0, s1, simm13a); }
duke@435 781 inline void MacroAssembler::clrh( Register s1, int simm13a) { sth( G0, s1, simm13a); }
duke@435 782 inline void MacroAssembler::clr( Register s1, int simm13a) { stw( G0, s1, simm13a); }
duke@435 783 inline void MacroAssembler::clrx( Register s1, int simm13a) { stx( G0, s1, simm13a); }
duke@435 784
duke@435 785 // returns if membar generates anything, obviously this code should mirror
duke@435 786 // membar below.
duke@435 787 inline bool MacroAssembler::membar_has_effect( Membar_mask_bits const7a ) {
duke@435 788 if( !os::is_MP() ) return false; // Not needed on single CPU
duke@435 789 if( VM_Version::v9_instructions_work() ) {
duke@435 790 const Membar_mask_bits effective_mask =
duke@435 791 Membar_mask_bits(const7a & ~(LoadLoad | LoadStore | StoreStore));
duke@435 792 return (effective_mask != 0);
duke@435 793 } else {
duke@435 794 return true;
duke@435 795 }
duke@435 796 }
duke@435 797
duke@435 798 inline void MacroAssembler::membar( Membar_mask_bits const7a ) {
duke@435 799 // Uniprocessors do not need memory barriers
duke@435 800 if (!os::is_MP()) return;
duke@435 801 // Weakened for current Sparcs and TSO. See the v9 manual, sections 8.4.3,
duke@435 802 // 8.4.4.3, a.31 and a.50.
duke@435 803 if( VM_Version::v9_instructions_work() ) {
duke@435 804 // Under TSO, setting bit 3, 2, or 0 is redundant, so the only value
duke@435 805 // of the mmask subfield of const7a that does anything that isn't done
duke@435 806 // implicitly is StoreLoad.
duke@435 807 const Membar_mask_bits effective_mask =
duke@435 808 Membar_mask_bits(const7a & ~(LoadLoad | LoadStore | StoreStore));
duke@435 809 if ( effective_mask != 0 ) {
duke@435 810 Assembler::membar( effective_mask );
duke@435 811 }
duke@435 812 } else {
duke@435 813 // stbar is the closest there is on v8. Equivalent to membar(StoreStore). We
duke@435 814 // do not issue the stbar because to my knowledge all v8 machines implement TSO,
duke@435 815 // which guarantees that all stores behave as if an stbar were issued just after
duke@435 816 // each one of them. On these machines, stbar ought to be a nop. There doesn't
duke@435 817 // appear to be an equivalent of membar(StoreLoad) on v8: TSO doesn't require it,
duke@435 818 // it can't be specified by stbar, nor have I come up with a way to simulate it.
duke@435 819 //
duke@435 820 // Addendum. Dave says that ldstub guarantees a write buffer flush to coherent
duke@435 821 // space. Put one here to be on the safe side.
duke@435 822 Assembler::ldstub(SP, 0, G0);
duke@435 823 }
duke@435 824 }

mercurial