src/cpu/sparc/vm/vm_version_sparc.hpp

Tue, 04 Apr 2017 02:49:51 -0700

author
kevinw
date
Tue, 04 Apr 2017 02:49:51 -0700
changeset 8733
92cb89e23f3e
parent 8731
3cb2feaca8cf
child 8856
ac27a9c85bea
permissions
-rw-r--r--

8164002: Add a new CPU family (S_family) for SPARC S7 and above processors
Reviewed-by: dholmes, ecaspole, kvn

duke@435 1 /*
kvn@7027 2 * Copyright (c) 1997, 2014, Oracle and/or its affiliates. All rights reserved.
duke@435 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
duke@435 4 *
duke@435 5 * This code is free software; you can redistribute it and/or modify it
duke@435 6 * under the terms of the GNU General Public License version 2 only, as
duke@435 7 * published by the Free Software Foundation.
duke@435 8 *
duke@435 9 * This code is distributed in the hope that it will be useful, but WITHOUT
duke@435 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
duke@435 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
duke@435 12 * version 2 for more details (a copy is included in the LICENSE file that
duke@435 13 * accompanied this code).
duke@435 14 *
duke@435 15 * You should have received a copy of the GNU General Public License version
duke@435 16 * 2 along with this work; if not, write to the Free Software Foundation,
duke@435 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
duke@435 18 *
trims@1907 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
trims@1907 20 * or visit www.oracle.com if you need additional information or have any
trims@1907 21 * questions.
duke@435 22 *
duke@435 23 */
duke@435 24
stefank@2314 25 #ifndef CPU_SPARC_VM_VM_VERSION_SPARC_HPP
stefank@2314 26 #define CPU_SPARC_VM_VM_VERSION_SPARC_HPP
stefank@2314 27
stefank@2314 28 #include "runtime/globals_extension.hpp"
stefank@2314 29 #include "runtime/vm_version.hpp"
stefank@2314 30
duke@435 31 class VM_Version: public Abstract_VM_Version {
duke@435 32 protected:
duke@435 33 enum Feature_Flag {
kvn@3037 34 v8_instructions = 0,
kvn@3037 35 hardware_mul32 = 1,
kvn@3037 36 hardware_div32 = 2,
kvn@3037 37 hardware_fsmuld = 3,
kvn@3037 38 hardware_popc = 4,
kvn@3037 39 v9_instructions = 5,
kvn@3037 40 vis1_instructions = 6,
kvn@3037 41 vis2_instructions = 7,
kvn@3037 42 sun4v_instructions = 8,
kvn@2269 43 blk_init_instructions = 9,
kvn@3037 44 fmaf_instructions = 10,
kvn@3037 45 fmau_instructions = 11,
kvn@3037 46 vis3_instructions = 12,
kvn@3972 47 cbcond_instructions = 13,
kvn@3972 48 sparc64_family = 14,
kvn@3972 49 M_family = 15,
kevinw@8733 50 S_family = 16,
kevinw@8733 51 T_family = 17,
kevinw@8733 52 T1_model = 18,
kevinw@8733 53 sparc5_instructions = 19,
kevinw@8733 54 aes_instructions = 20,
kevinw@8733 55 sha1_instruction = 21,
kevinw@8733 56 sha256_instruction = 22,
kevinw@8733 57 sha512_instruction = 23
duke@435 58 };
duke@435 59
duke@435 60 enum Feature_Flag_Set {
twisti@1076 61 unknown_m = 0,
twisti@1076 62 all_features_m = -1,
duke@435 63
kvn@3037 64 v8_instructions_m = 1 << v8_instructions,
kvn@3037 65 hardware_mul32_m = 1 << hardware_mul32,
kvn@3037 66 hardware_div32_m = 1 << hardware_div32,
kvn@3037 67 hardware_fsmuld_m = 1 << hardware_fsmuld,
kvn@3037 68 hardware_popc_m = 1 << hardware_popc,
kvn@3037 69 v9_instructions_m = 1 << v9_instructions,
kvn@3037 70 vis1_instructions_m = 1 << vis1_instructions,
kvn@3037 71 vis2_instructions_m = 1 << vis2_instructions,
kvn@3037 72 sun4v_m = 1 << sun4v_instructions,
kvn@2269 73 blk_init_instructions_m = 1 << blk_init_instructions,
kvn@3037 74 fmaf_instructions_m = 1 << fmaf_instructions,
kvn@3037 75 fmau_instructions_m = 1 << fmau_instructions,
kvn@3037 76 vis3_instructions_m = 1 << vis3_instructions,
kvn@3972 77 cbcond_instructions_m = 1 << cbcond_instructions,
kvn@3037 78 sparc64_family_m = 1 << sparc64_family,
kvn@3972 79 M_family_m = 1 << M_family,
kevinw@8733 80 S_family_m = 1 << S_family,
kvn@3037 81 T_family_m = 1 << T_family,
kvn@3037 82 T1_model_m = 1 << T1_model,
jmasa@6325 83 sparc5_instructions_m = 1 << sparc5_instructions,
kvn@6312 84 aes_instructions_m = 1 << aes_instructions,
kvn@7027 85 sha1_instruction_m = 1 << sha1_instruction,
kvn@7027 86 sha256_instruction_m = 1 << sha256_instruction,
kvn@7027 87 sha512_instruction_m = 1 << sha512_instruction,
duke@435 88
twisti@1076 89 generic_v8_m = v8_instructions_m | hardware_mul32_m | hardware_div32_m | hardware_fsmuld_m,
twisti@1076 90 generic_v9_m = generic_v8_m | v9_instructions_m,
twisti@1076 91 ultra3_m = generic_v9_m | vis1_instructions_m | vis2_instructions_m,
duke@435 92
duke@435 93 // Temporary until we have something more accurate
twisti@1076 94 niagara1_unique_m = sun4v_m,
twisti@1076 95 niagara1_m = generic_v9_m | niagara1_unique_m
duke@435 96 };
duke@435 97
duke@435 98 static int _features;
duke@435 99 static const char* _features_str;
duke@435 100
iveresov@7767 101 static unsigned int _L2_data_cache_line_size;
iveresov@7767 102 static unsigned int L2_data_cache_line_size() { return _L2_data_cache_line_size; }
iveresov@7135 103
duke@435 104 static void print_features();
duke@435 105 static int determine_features();
duke@435 106 static int platform_features(int features);
duke@435 107
kvn@2403 108 // Returns true if the platform is in the niagara line (T series)
kvn@3972 109 static bool is_M_family(int features) { return (features & M_family_m) != 0; }
kevinw@8733 110 static bool is_S_family(int features) { return (features & S_family_m) != 0; }
kvn@2403 111 static bool is_T_family(int features) { return (features & T_family_m) != 0; }
kvn@2403 112 static bool is_niagara() { return is_T_family(_features); }
simonis@6154 113 #ifdef ASSERT
simonis@6154 114 static bool is_niagara(int features) {
simonis@6154 115 // 'sun4v_m' may be defined on both Sun/Oracle Sparc CPUs as well as
simonis@6154 116 // on Fujitsu Sparc64 CPUs, but only Sun/Oracle Sparcs can be 'niagaras'.
simonis@6154 117 return (features & sun4v_m) != 0 && (features & sparc64_family_m) == 0;
simonis@6154 118 }
simonis@6154 119 #endif
kvn@2403 120
kvn@2403 121 // Returns true if it is niagara1 (T1).
kvn@2403 122 static bool is_T1_model(int features) { return is_T_family(features) && ((features & T1_model_m) != 0); }
duke@435 123
jmasa@445 124 static int maximum_niagara1_processor_count() { return 32; }
kevinw@8731 125 static int parse_features(const char* implementation);
duke@435 126 public:
duke@435 127 // Initialization
duke@435 128 static void initialize();
duke@435 129
poonam@8329 130 static void init_before_ergo() { _features = determine_features(); }
poonam@8329 131
duke@435 132 // Instruction support
duke@435 133 static bool has_v8() { return (_features & v8_instructions_m) != 0; }
duke@435 134 static bool has_v9() { return (_features & v9_instructions_m) != 0; }
twisti@1076 135 static bool has_hardware_mul32() { return (_features & hardware_mul32_m) != 0; }
twisti@1076 136 static bool has_hardware_div32() { return (_features & hardware_div32_m) != 0; }
duke@435 137 static bool has_hardware_fsmuld() { return (_features & hardware_fsmuld_m) != 0; }
twisti@1078 138 static bool has_hardware_popc() { return (_features & hardware_popc_m) != 0; }
duke@435 139 static bool has_vis1() { return (_features & vis1_instructions_m) != 0; }
duke@435 140 static bool has_vis2() { return (_features & vis2_instructions_m) != 0; }
kvn@2403 141 static bool has_vis3() { return (_features & vis3_instructions_m) != 0; }
kvn@2269 142 static bool has_blk_init() { return (_features & blk_init_instructions_m) != 0; }
kvn@3037 143 static bool has_cbcond() { return (_features & cbcond_instructions_m) != 0; }
jmasa@6325 144 static bool has_sparc5_instr() { return (_features & sparc5_instructions_m) != 0; }
kvn@6312 145 static bool has_aes() { return (_features & aes_instructions_m) != 0; }
kvn@7027 146 static bool has_sha1() { return (_features & sha1_instruction_m) != 0; }
kvn@7027 147 static bool has_sha256() { return (_features & sha256_instruction_m) != 0; }
kvn@7027 148 static bool has_sha512() { return (_features & sha512_instruction_m) != 0; }
duke@435 149
duke@435 150 static bool supports_compare_and_exchange()
duke@435 151 { return has_v9(); }
duke@435 152
kvn@2403 153 // Returns true if the platform is in the niagara line (T series)
kvn@2403 154 // and newer than the niagara1.
kvn@2403 155 static bool is_niagara_plus() { return is_T_family(_features) && !is_T1_model(_features); }
twisti@4108 156
twisti@4108 157 static bool is_M_series() { return is_M_family(_features); }
kevinw@8733 158 static bool is_S_series() { return is_S_family(_features); }
kvn@3052 159 static bool is_T4() { return is_T_family(_features) && has_cbcond(); }
jmasa@6325 160 static bool is_T7() { return is_T_family(_features) && has_sparc5_instr(); }
kvn@3037 161
kvn@2403 162 // Fujitsu SPARC64
kvn@2403 163 static bool is_sparc64() { return (_features & sparc64_family_m) != 0; }
duke@435 164
kvn@3037 165 static bool is_sun4v() { return (_features & sun4v_m) != 0; }
kvn@3037 166 static bool is_ultra3() { return (_features & ultra3_m) == ultra3_m && !is_sun4v() && !is_sparc64(); }
kvn@3037 167
kvn@2403 168 static bool has_fast_fxtof() { return is_niagara() || is_sparc64() || has_v9() && !is_ultra3(); }
kvn@2403 169 static bool has_fast_idiv() { return is_niagara_plus() || is_sparc64(); }
kvn@3052 170
kvn@3037 171 // T4 and newer Sparc have fast RDPC instruction.
kvn@3052 172 static bool has_fast_rdpc() { return is_T4(); }
kvn@3052 173
kvn@3092 174 // On T4 and newer Sparc BIS to the beginning of cache line always zeros it.
kvn@3092 175 static bool has_block_zeroing() { return has_blk_init() && is_T4(); }
duke@435 176
duke@435 177 static const char* cpu_features() { return _features_str; }
duke@435 178
iveresov@7135 179 // default prefetch block size on sparc
iveresov@7767 180 static intx prefetch_data_size() { return L2_data_cache_line_size(); }
duke@435 181
duke@435 182 // Prefetch
duke@435 183 static intx prefetch_copy_interval_in_bytes() {
duke@435 184 intx interval = PrefetchCopyIntervalInBytes;
duke@435 185 return interval >= 0 ? interval : (has_v9() ? 512 : 0);
duke@435 186 }
duke@435 187 static intx prefetch_scan_interval_in_bytes() {
duke@435 188 intx interval = PrefetchScanIntervalInBytes;
duke@435 189 return interval >= 0 ? interval : (has_v9() ? 512 : 0);
duke@435 190 }
duke@435 191 static intx prefetch_fields_ahead() {
duke@435 192 intx count = PrefetchFieldsAhead;
duke@435 193 return count >= 0 ? count : (is_ultra3() ? 1 : 0);
duke@435 194 }
duke@435 195
duke@435 196 static intx allocate_prefetch_distance() {
duke@435 197 // This method should be called before allocate_prefetch_style().
duke@435 198 intx count = AllocatePrefetchDistance;
duke@435 199 if (count < 0) { // default is not defined ?
duke@435 200 count = 512;
duke@435 201 }
duke@435 202 return count;
duke@435 203 }
duke@435 204 static intx allocate_prefetch_style() {
duke@435 205 assert(AllocatePrefetchStyle >= 0, "AllocatePrefetchStyle should be positive");
duke@435 206 // Return 0 if AllocatePrefetchDistance was not defined.
duke@435 207 return AllocatePrefetchDistance > 0 ? AllocatePrefetchStyle : 0;
duke@435 208 }
duke@435 209
duke@435 210 // Assembler testing
duke@435 211 static void allow_all();
duke@435 212 static void revert();
duke@435 213
duke@435 214 // Override the Abstract_VM_Version implementation.
duke@435 215 static uint page_size_count() { return is_sun4v() ? 4 : 2; }
jmasa@445 216
jmasa@445 217 // Calculates the number of parallel threads
jmasa@445 218 static unsigned int calc_parallel_worker_threads();
duke@435 219 };
stefank@2314 220
stefank@2314 221 #endif // CPU_SPARC_VM_VM_VERSION_SPARC_HPP

mercurial