src/cpu/mips/vm/macroAssembler_mips.cpp

Tue, 05 Mar 2019 17:00:17 +0800

author
aoqi
date
Tue, 05 Mar 2019 17:00:17 +0800
changeset 9459
814e9e335067
parent 9267
d75acfefab6a
child 9461
ec49047577ae
permissions
-rw-r--r--

#8573 Cleanup: x86 registers in comments; comment style; deadcode
Reviewed-by: zhaixiang

aoqi@6880 1 /*
aoqi@6880 2 * Copyright (c) 1997, 2014, Oracle and/or its affiliates. All rights reserved.
aoqi@9459 3 * Copyright (c) 2017, 2019, Loongson Technology. All rights reserved.
aoqi@6880 4 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
aoqi@6880 5 *
aoqi@6880 6 * This code is free software; you can redistribute it and/or modify it
aoqi@6880 7 * under the terms of the GNU General Public License version 2 only, as
aoqi@6880 8 * published by the Free Software Foundation.
aoqi@6880 9 *
aoqi@6880 10 * This code is distributed in the hope that it will be useful, but WITHOUT
aoqi@6880 11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
aoqi@6880 12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
aoqi@6880 13 * version 2 for more details (a copy is included in the LICENSE file that
aoqi@6880 14 * accompanied this code).
aoqi@6880 15 *
aoqi@6880 16 * You should have received a copy of the GNU General Public License version
aoqi@6880 17 * 2 along with this work; if not, write to the Free Software Foundation,
aoqi@6880 18 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
aoqi@6880 19 *
aoqi@6880 20 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
aoqi@6880 21 * or visit www.oracle.com if you need additional information or have any
aoqi@6880 22 * questions.
aoqi@6880 23 *
aoqi@6880 24 */
aoqi@6880 25
aoqi@6880 26 #include "precompiled.hpp"
aoqi@6880 27 #include "asm/assembler.hpp"
aoqi@6880 28 #include "asm/assembler.inline.hpp"
aoqi@6880 29 #include "asm/macroAssembler.inline.hpp"
aoqi@6880 30 #include "compiler/disassembler.hpp"
aoqi@6880 31 #include "gc_interface/collectedHeap.inline.hpp"
aoqi@6880 32 #include "interpreter/interpreter.hpp"
aoqi@6880 33 #include "memory/cardTableModRefBS.hpp"
aoqi@6880 34 #include "memory/resourceArea.hpp"
aoqi@6880 35 #include "memory/universe.hpp"
aoqi@6880 36 #include "prims/methodHandles.hpp"
aoqi@6880 37 #include "runtime/biasedLocking.hpp"
aoqi@6880 38 #include "runtime/interfaceSupport.hpp"
aoqi@6880 39 #include "runtime/objectMonitor.hpp"
aoqi@6880 40 #include "runtime/os.hpp"
aoqi@6880 41 #include "runtime/sharedRuntime.hpp"
aoqi@6880 42 #include "runtime/stubRoutines.hpp"
aoqi@6880 43 #include "utilities/macros.hpp"
aoqi@6880 44 #if INCLUDE_ALL_GCS
aoqi@6880 45 #include "gc_implementation/g1/g1CollectedHeap.inline.hpp"
aoqi@6880 46 #include "gc_implementation/g1/g1SATBCardTableModRefBS.hpp"
aoqi@6880 47 #include "gc_implementation/g1/heapRegion.hpp"
aoqi@6880 48 #endif // INCLUDE_ALL_GCS
aoqi@6880 49
aoqi@6880 50 // Implementation of MacroAssembler
aoqi@6880 51
aoqi@6880 52 intptr_t MacroAssembler::i[32] = {0};
aoqi@6880 53 float MacroAssembler::f[32] = {0.0};
aoqi@6880 54
aoqi@6880 55 void MacroAssembler::print(outputStream *s) {
aoqi@6880 56 unsigned int k;
aoqi@6880 57 for(k=0; k<sizeof(i)/sizeof(i[0]); k++) {
aoqi@6880 58 s->print_cr("i%d = 0x%.16lx", k, i[k]);
aoqi@6880 59 }
aoqi@6880 60 s->cr();
aoqi@6880 61
aoqi@6880 62 for(k=0; k<sizeof(f)/sizeof(f[0]); k++) {
aoqi@6880 63 s->print_cr("f%d = %f", k, f[k]);
aoqi@6880 64 }
aoqi@6880 65 s->cr();
aoqi@6880 66 }
aoqi@6880 67
aoqi@6880 68 int MacroAssembler::i_offset(unsigned int k) { return (intptr_t)&((MacroAssembler*)0)->i[k]; }
aoqi@6880 69 int MacroAssembler::f_offset(unsigned int k) { return (intptr_t)&((MacroAssembler*)0)->f[k]; }
aoqi@6880 70
aoqi@6880 71 void MacroAssembler::save_registers(MacroAssembler *masm) {
aoqi@6880 72 #define __ masm->
aoqi@6880 73 for(int k=0; k<32; k++) {
aoqi@6880 74 __ sw (as_Register(k), A0, i_offset(k));
aoqi@6880 75 }
aoqi@6880 76
aoqi@6880 77 for(int k=0; k<32; k++) {
aoqi@6880 78 __ swc1 (as_FloatRegister(k), A0, f_offset(k));
aoqi@6880 79 }
aoqi@6880 80 #undef __
aoqi@6880 81 }
aoqi@6880 82
aoqi@6880 83 void MacroAssembler::restore_registers(MacroAssembler *masm) {
aoqi@6880 84 #define __ masm->
aoqi@6880 85 for(int k=0; k<32; k++) {
aoqi@6880 86 __ lw (as_Register(k), A0, i_offset(k));
aoqi@6880 87 }
aoqi@6880 88
aoqi@6880 89 for(int k=0; k<32; k++) {
aoqi@6880 90 __ lwc1 (as_FloatRegister(k), A0, f_offset(k));
aoqi@6880 91 }
aoqi@6880 92 #undef __
aoqi@6880 93 }
aoqi@6880 94
aoqi@6880 95
aoqi@6880 96 void MacroAssembler::pd_patch_instruction(address branch, address target) {
aoqi@6880 97 jint& stub_inst = *(jint*) branch;
aoqi@8862 98 jint *pc = (jint *)branch;
aoqi@6880 99
aoqi@8862 100 if((opcode(stub_inst) == special_op) && (special(stub_inst) == dadd_op)) {
aoqi@9136 101 //b_far:
aoqi@9136 102 // move(AT, RA); // dadd
aoqi@9136 103 // emit_long(insn_ORRI(regimm_op, 0, bgezal_op, 1));
aoqi@9136 104 // nop();
aoqi@9136 105 // lui(T9, 0); // to be patched
aoqi@9136 106 // ori(T9, 0);
aoqi@9136 107 // daddu(T9, T9, RA);
aoqi@9136 108 // move(RA, AT);
aoqi@9136 109 // jr(T9);
aoqi@6880 110
aoqi@6880 111 assert(opcode(pc[3]) == lui_op
aoqi@9136 112 && opcode(pc[4]) == ori_op
aoqi@9136 113 && special(pc[5]) == daddu_op, "Not a branch label patch");
aoqi@6880 114 if(!(opcode(pc[3]) == lui_op
aoqi@6880 115 && opcode(pc[4]) == ori_op
aoqi@6880 116 && special(pc[5]) == daddu_op)) { tty->print_cr("Not a branch label patch"); }
aoqi@6880 117
aoqi@6880 118 int offset = target - branch;
aoqi@8009 119 if (!is_simm16(offset)) {
aoqi@6880 120 pc[3] = (pc[3] & 0xffff0000) | high16(offset - 12);
aoqi@6880 121 pc[4] = (pc[4] & 0xffff0000) | low16(offset - 12);
aoqi@8009 122 } else {
aoqi@9459 123 // revert to "beq + nop"
aoqi@6880 124 CodeBuffer cb(branch, 4 * 10);
aoqi@6880 125 MacroAssembler masm(&cb);
aoqi@6880 126 #define __ masm.
aoqi@6880 127 __ b(target);
zhaixiang@9144 128 __ delayed()->nop();
aoqi@6880 129 __ nop();
aoqi@6880 130 __ nop();
aoqi@6880 131 __ nop();
aoqi@6880 132 __ nop();
aoqi@6880 133 __ nop();
aoqi@6880 134 __ nop();
aoqi@6880 135 }
aoqi@6880 136 return;
aoqi@8862 137 } else if (special(pc[4]) == jr_op
aoqi@8862 138 && opcode(pc[4]) == special_op
aoqi@8862 139 && (((opcode(pc[0]) == lui_op) || opcode(pc[0]) == daddiu_op) || (opcode(pc[0]) == ori_op))) {
aoqi@9136 140 //jmp_far:
aoqi@9136 141 // patchable_set48(T9, target);
aoqi@9136 142 // jr(T9);
aoqi@9136 143 // nop();
aoqi@8867 144
aoqi@8862 145 CodeBuffer cb(branch, 4 * 4);
aoqi@8862 146 MacroAssembler masm(&cb);
aoqi@8862 147 masm.patchable_set48(T9, (long)(target));
aoqi@8862 148 return;
aoqi@6880 149 }
aoqi@6880 150
aoqi@6880 151 #ifndef PRODUCT
aoqi@8009 152 if (!is_simm16((target - branch - 4) >> 2)) {
fujie@9159 153 tty->print_cr("Illegal patching: branch = 0x%lx, target = 0x%lx", branch, target);
fujie@9159 154 tty->print_cr("======= Start decoding at branch = 0x%lx =======", branch);
fujie@9159 155 Disassembler::decode(branch - 4 * 16, branch + 4 * 16, tty);
fujie@9159 156 tty->print_cr("======= End of decoding =======");
aoqi@6880 157 }
aoqi@6880 158 #endif
aoqi@6880 159
aoqi@6880 160 stub_inst = patched_branch(target - branch, stub_inst, 0);
aoqi@6880 161 }
aoqi@6880 162
aoqi@6880 163 static inline address first_cache_address() {
aoqi@6880 164 return CodeCache::low_bound() + sizeof(HeapBlock::Header);
aoqi@6880 165 }
aoqi@6880 166
aoqi@6880 167 static inline address last_cache_address() {
aoqi@6880 168 return CodeCache::high_bound() - Assembler::InstructionSize;
aoqi@6880 169 }
aoqi@6880 170
aoqi@6880 171 int MacroAssembler::call_size(address target, bool far, bool patchable) {
aoqi@6880 172 if (patchable) return 6 << Assembler::LogInstructionSize;
aoqi@6880 173 if (!far) return 2 << Assembler::LogInstructionSize; // jal + nop
aoqi@6880 174 return (insts_for_set64((jlong)target) + 2) << Assembler::LogInstructionSize;
aoqi@6880 175 }
aoqi@6880 176
aoqi@6880 177 // Can we reach target using jal/j from anywhere
aoqi@6880 178 // in the code cache (because code can be relocated)?
aoqi@6880 179 bool MacroAssembler::reachable_from_cache(address target) {
aoqi@6880 180 address cl = first_cache_address();
aoqi@6880 181 address ch = last_cache_address();
aoqi@6880 182
fujie@9168 183 return (cl <= target) && (target <= ch) && fit_in_jal(cl, ch);
aoqi@6880 184 }
aoqi@6880 185
aoqi@6880 186 void MacroAssembler::general_jump(address target) {
aoqi@6880 187 if (reachable_from_cache(target)) {
aoqi@6880 188 j(target);
zhaixiang@9144 189 delayed()->nop();
aoqi@6880 190 } else {
aoqi@6880 191 set64(T9, (long)target);
aoqi@6880 192 jr(T9);
zhaixiang@9144 193 delayed()->nop();
aoqi@6880 194 }
aoqi@6880 195 }
aoqi@6880 196
aoqi@6880 197 int MacroAssembler::insts_for_general_jump(address target) {
aoqi@6880 198 if (reachable_from_cache(target)) {
aoqi@6880 199 //j(target);
aoqi@6880 200 //nop();
aoqi@6880 201 return 2;
aoqi@6880 202 } else {
aoqi@6880 203 //set64(T9, (long)target);
aoqi@6880 204 //jr(T9);
aoqi@6880 205 //nop();
aoqi@6880 206 return insts_for_set64((jlong)target) + 2;
aoqi@6880 207 }
aoqi@6880 208 }
aoqi@6880 209
aoqi@6880 210 void MacroAssembler::patchable_jump(address target) {
aoqi@6880 211 if (reachable_from_cache(target)) {
aoqi@6880 212 nop();
aoqi@6880 213 nop();
aoqi@6880 214 nop();
aoqi@6880 215 nop();
aoqi@6880 216 j(target);
zhaixiang@9144 217 delayed()->nop();
aoqi@6880 218 } else {
aoqi@6880 219 patchable_set48(T9, (long)target);
aoqi@6880 220 jr(T9);
zhaixiang@9144 221 delayed()->nop();
aoqi@6880 222 }
aoqi@6880 223 }
aoqi@6880 224
aoqi@6880 225 int MacroAssembler::insts_for_patchable_jump(address target) {
aoqi@6880 226 return 6;
aoqi@6880 227 }
aoqi@6880 228
aoqi@6880 229 void MacroAssembler::general_call(address target) {
aoqi@6880 230 if (reachable_from_cache(target)) {
aoqi@6880 231 jal(target);
zhaixiang@9144 232 delayed()->nop();
aoqi@6880 233 } else {
aoqi@6880 234 set64(T9, (long)target);
aoqi@6880 235 jalr(T9);
zhaixiang@9144 236 delayed()->nop();
aoqi@6880 237 }
aoqi@6880 238 }
aoqi@6880 239
aoqi@6880 240 int MacroAssembler::insts_for_general_call(address target) {
aoqi@6880 241 if (reachable_from_cache(target)) {
aoqi@6880 242 //jal(target);
aoqi@6880 243 //nop();
aoqi@6880 244 return 2;
aoqi@6880 245 } else {
aoqi@6880 246 //set64(T9, (long)target);
aoqi@6880 247 //jalr(T9);
aoqi@6880 248 //nop();
aoqi@6880 249 return insts_for_set64((jlong)target) + 2;
aoqi@6880 250 }
aoqi@6880 251 }
aoqi@6880 252
aoqi@6880 253 void MacroAssembler::patchable_call(address target) {
aoqi@6880 254 if (reachable_from_cache(target)) {
aoqi@6880 255 nop();
aoqi@6880 256 nop();
aoqi@6880 257 nop();
aoqi@6880 258 nop();
aoqi@6880 259 jal(target);
zhaixiang@9144 260 delayed()->nop();
aoqi@6880 261 } else {
aoqi@6880 262 patchable_set48(T9, (long)target);
aoqi@6880 263 jalr(T9);
zhaixiang@9144 264 delayed()->nop();
aoqi@6880 265 }
aoqi@6880 266 }
aoqi@6880 267
aoqi@6880 268 int MacroAssembler::insts_for_patchable_call(address target) {
aoqi@6880 269 return 6;
aoqi@6880 270 }
aoqi@6880 271
aoqi@8009 272 void MacroAssembler::beq_far(Register rs, Register rt, address entry) {
aoqi@6880 273 u_char * cur_pc = pc();
aoqi@6880 274
aoqi@9228 275 // Near/Far jump
aoqi@8009 276 if(is_simm16((entry - pc() - 4) / 4)) {
aoqi@6880 277 Assembler::beq(rs, rt, offset(entry));
aoqi@8009 278 } else {
aoqi@6880 279 Label not_jump;
aoqi@6880 280 bne(rs, rt, not_jump);
aoqi@6880 281 delayed()->nop();
aoqi@6880 282
aoqi@6880 283 b_far(entry);
aoqi@6880 284 delayed()->nop();
aoqi@6880 285
aoqi@6880 286 bind(not_jump);
aoqi@6880 287 has_delay_slot();
aoqi@6880 288 }
aoqi@6880 289 }
aoqi@6880 290
aoqi@8009 291 void MacroAssembler::beq_far(Register rs, Register rt, Label& L) {
aoqi@6880 292 if (L.is_bound()) {
aoqi@6880 293 beq_far(rs, rt, target(L));
aoqi@6880 294 } else {
aoqi@6880 295 u_char * cur_pc = pc();
aoqi@6880 296 Label not_jump;
aoqi@6880 297 bne(rs, rt, not_jump);
aoqi@6880 298 delayed()->nop();
aoqi@6880 299
aoqi@6880 300 b_far(L);
aoqi@6880 301 delayed()->nop();
aoqi@6880 302
aoqi@6880 303 bind(not_jump);
aoqi@6880 304 has_delay_slot();
aoqi@6880 305 }
aoqi@6880 306 }
aoqi@6880 307
aoqi@8009 308 void MacroAssembler::bne_far(Register rs, Register rt, address entry) {
aoqi@6880 309 u_char * cur_pc = pc();
aoqi@6880 310
aoqi@9228 311 //Near/Far jump
aoqi@8009 312 if(is_simm16((entry - pc() - 4) / 4)) {
aoqi@6880 313 Assembler::bne(rs, rt, offset(entry));
aoqi@8009 314 } else {
aoqi@6880 315 Label not_jump;
aoqi@6880 316 beq(rs, rt, not_jump);
aoqi@6880 317 delayed()->nop();
aoqi@6880 318
aoqi@6880 319 b_far(entry);
aoqi@6880 320 delayed()->nop();
aoqi@6880 321
aoqi@6880 322 bind(not_jump);
aoqi@6880 323 has_delay_slot();
aoqi@6880 324 }
aoqi@6880 325 }
aoqi@6880 326
aoqi@8009 327 void MacroAssembler::bne_far(Register rs, Register rt, Label& L) {
aoqi@6880 328 if (L.is_bound()) {
aoqi@6880 329 bne_far(rs, rt, target(L));
aoqi@6880 330 } else {
aoqi@6880 331 u_char * cur_pc = pc();
aoqi@6880 332 Label not_jump;
aoqi@6880 333 beq(rs, rt, not_jump);
aoqi@6880 334 delayed()->nop();
aoqi@6880 335
aoqi@6880 336 b_far(L);
aoqi@6880 337 delayed()->nop();
aoqi@6880 338
aoqi@6880 339 bind(not_jump);
aoqi@6880 340 has_delay_slot();
aoqi@6880 341 }
aoqi@6880 342 }
aoqi@6880 343
aoqi@8862 344 void MacroAssembler::beq_long(Register rs, Register rt, Label& L) {
aoqi@8862 345 Label not_taken;
aoqi@8862 346
aoqi@8862 347 bne(rs, rt, not_taken);
zhaixiang@9144 348 delayed()->nop();
aoqi@8862 349
aoqi@8862 350 jmp_far(L);
aoqi@8862 351
aoqi@8862 352 bind(not_taken);
aoqi@8862 353 }
aoqi@8862 354
aoqi@8862 355 void MacroAssembler::bne_long(Register rs, Register rt, Label& L) {
aoqi@8862 356 Label not_taken;
aoqi@8862 357
aoqi@8862 358 beq(rs, rt, not_taken);
zhaixiang@9144 359 delayed()->nop();
aoqi@8862 360
aoqi@8862 361 jmp_far(L);
aoqi@8862 362
aoqi@8862 363 bind(not_taken);
aoqi@8862 364 }
aoqi@8862 365
aoqi@8862 366 void MacroAssembler::bc1t_long(Label& L) {
aoqi@8862 367 Label not_taken;
aoqi@8862 368
aoqi@8862 369 bc1f(not_taken);
zhaixiang@9144 370 delayed()->nop();
aoqi@8862 371
aoqi@8862 372 jmp_far(L);
aoqi@8862 373
aoqi@8862 374 bind(not_taken);
aoqi@8862 375 }
aoqi@8862 376
aoqi@8862 377 void MacroAssembler::bc1f_long(Label& L) {
aoqi@8862 378 Label not_taken;
aoqi@8862 379
aoqi@8862 380 bc1t(not_taken);
zhaixiang@9144 381 delayed()->nop();
aoqi@8862 382
aoqi@8862 383 jmp_far(L);
aoqi@8862 384
aoqi@8862 385 bind(not_taken);
aoqi@8862 386 }
aoqi@8862 387
aoqi@8009 388 void MacroAssembler::b_far(Label& L) {
aoqi@6880 389 if (L.is_bound()) {
aoqi@6880 390 b_far(target(L));
aoqi@6880 391 } else {
aoqi@8009 392 volatile address dest = target(L);
aoqi@9459 393 //
aoqi@9459 394 // MacroAssembler::pd_patch_instruction branch=55651ed514, target=55651ef6d8
aoqi@9459 395 // 0x00000055651ed514: dadd at, ra, zero
aoqi@9459 396 // 0x00000055651ed518: [4110001]bgezal zero, 0x00000055651ed520
aoqi@9459 397 //
aoqi@9459 398 // 0x00000055651ed51c: sll zero, zero, 0
aoqi@9459 399 // 0x00000055651ed520: lui t9, 0x0
aoqi@9459 400 // 0x00000055651ed524: ori t9, t9, 0x21b8
aoqi@9459 401 // 0x00000055651ed528: daddu t9, t9, ra
aoqi@9459 402 // 0x00000055651ed52c: dadd ra, at, zero
aoqi@9459 403 // 0x00000055651ed530: jr t9
aoqi@9459 404 // 0x00000055651ed534: sll zero, zero, 0
aoqi@9459 405 //
aoqi@8009 406 move(AT, RA);
aoqi@8009 407 emit_long(insn_ORRI(regimm_op, 0, bgezal_op, 1));
aoqi@8009 408 nop();
aoqi@8009 409 lui(T9, 0); // to be patched
aoqi@8009 410 ori(T9, T9, 0);
aoqi@8009 411 daddu(T9, T9, RA);
aoqi@8009 412 move(RA, AT);
aoqi@8009 413 jr(T9);
aoqi@6880 414 }
aoqi@6880 415 }
aoqi@6880 416
aoqi@8009 417 void MacroAssembler::b_far(address entry) {
aoqi@6880 418 u_char * cur_pc = pc();
aoqi@6880 419
aoqi@9228 420 // Near/Far jump
aoqi@8009 421 if(is_simm16((entry - pc() - 4) / 4)) {
aoqi@6880 422 b(offset(entry));
aoqi@8009 423 } else {
aoqi@9228 424 // address must be bounded
aoqi@6880 425 move(AT, RA);
aoqi@8009 426 emit_long(insn_ORRI(regimm_op, 0, bgezal_op, 1));
aoqi@6880 427 nop();
aoqi@6880 428 li32(T9, entry - pc());
aoqi@6880 429 daddu(T9, T9, RA);
aoqi@6880 430 move(RA, AT);
aoqi@6880 431 jr(T9);
aoqi@6880 432 }
aoqi@6880 433 }
aoqi@6880 434
aoqi@6880 435 void MacroAssembler::ld_ptr(Register rt, Register offset, Register base) {
aoqi@6880 436 addu_long(AT, base, offset);
aoqi@6880 437 ld_ptr(rt, 0, AT);
aoqi@6880 438 }
aoqi@6880 439
aoqi@6880 440 void MacroAssembler::st_ptr(Register rt, Register offset, Register base) {
aoqi@6880 441 addu_long(AT, base, offset);
aoqi@6880 442 st_ptr(rt, 0, AT);
aoqi@6880 443 }
aoqi@6880 444
aoqi@6880 445 void MacroAssembler::ld_long(Register rt, Register offset, Register base) {
aoqi@6880 446 addu_long(AT, base, offset);
aoqi@6880 447 ld_long(rt, 0, AT);
aoqi@6880 448 }
aoqi@6880 449
aoqi@6880 450 void MacroAssembler::st_long(Register rt, Register offset, Register base) {
aoqi@6880 451 addu_long(AT, base, offset);
aoqi@6880 452 st_long(rt, 0, AT);
aoqi@6880 453 }
aoqi@6880 454
aoqi@6880 455 Address MacroAssembler::as_Address(AddressLiteral adr) {
aoqi@6880 456 return Address(adr.target(), adr.rspec());
aoqi@6880 457 }
aoqi@6880 458
aoqi@6880 459 Address MacroAssembler::as_Address(ArrayAddress adr) {
aoqi@6880 460 return Address::make_array(adr);
aoqi@6880 461 }
aoqi@6880 462
aoqi@6880 463 // tmp_reg1 and tmp_reg2 should be saved outside of atomic_inc32 (caller saved).
aoqi@6880 464 void MacroAssembler::atomic_inc32(address counter_addr, int inc, Register tmp_reg1, Register tmp_reg2) {
aoqi@6880 465 Label again;
aoqi@6880 466
aoqi@6880 467 li(tmp_reg1, counter_addr);
aoqi@6880 468 bind(again);
aoqi@8019 469 if(UseSyncLevel >= 3000 || UseSyncLevel < 2000) sync();
aoqi@6880 470 ll(tmp_reg2, tmp_reg1, 0);
aoqi@6880 471 addi(tmp_reg2, tmp_reg2, inc);
aoqi@6880 472 sc(tmp_reg2, tmp_reg1, 0);
aoqi@6880 473 beq(tmp_reg2, R0, again);
aoqi@6880 474 delayed()->nop();
aoqi@6880 475 }
aoqi@6880 476
aoqi@6880 477 int MacroAssembler::biased_locking_enter(Register lock_reg,
aoqi@6880 478 Register obj_reg,
aoqi@6880 479 Register swap_reg,
aoqi@6880 480 Register tmp_reg,
aoqi@6880 481 bool swap_reg_contains_mark,
aoqi@6880 482 Label& done,
aoqi@6880 483 Label* slow_case,
aoqi@6880 484 BiasedLockingCounters* counters) {
aoqi@6880 485 assert(UseBiasedLocking, "why call this otherwise?");
aoqi@6880 486 bool need_tmp_reg = false;
aoqi@6880 487 if (tmp_reg == noreg) {
aoqi@6880 488 need_tmp_reg = true;
aoqi@6880 489 tmp_reg = T9;
aoqi@6880 490 }
aoqi@6880 491 assert_different_registers(lock_reg, obj_reg, swap_reg, tmp_reg, AT);
aoqi@6880 492 assert(markOopDesc::age_shift == markOopDesc::lock_bits + markOopDesc::biased_lock_bits, "biased locking makes assumptions about bit layout");
aoqi@6880 493 Address mark_addr (obj_reg, oopDesc::mark_offset_in_bytes());
aoqi@6880 494 Address saved_mark_addr(lock_reg, 0);
aoqi@6880 495
aoqi@6880 496 // Biased locking
aoqi@6880 497 // See whether the lock is currently biased toward our thread and
aoqi@6880 498 // whether the epoch is still valid
aoqi@6880 499 // Note that the runtime guarantees sufficient alignment of JavaThread
aoqi@6880 500 // pointers to allow age to be placed into low bits
aoqi@6880 501 // First check to see whether biasing is even enabled for this object
aoqi@6880 502 Label cas_label;
aoqi@6880 503 int null_check_offset = -1;
aoqi@6880 504 if (!swap_reg_contains_mark) {
aoqi@6880 505 null_check_offset = offset();
aoqi@6880 506 ld_ptr(swap_reg, mark_addr);
aoqi@6880 507 }
aoqi@6880 508
aoqi@6880 509 if (need_tmp_reg) {
aoqi@6880 510 push(tmp_reg);
aoqi@6880 511 }
aoqi@6880 512 move(tmp_reg, swap_reg);
aoqi@6880 513 andi(tmp_reg, tmp_reg, markOopDesc::biased_lock_mask_in_place);
aoqi@6880 514 #ifdef _LP64
aoqi@6880 515 daddi(AT, R0, markOopDesc::biased_lock_pattern);
aoqi@6880 516 dsub(AT, AT, tmp_reg);
aoqi@6880 517 #else
aoqi@6880 518 addi(AT, R0, markOopDesc::biased_lock_pattern);
aoqi@6880 519 sub(AT, AT, tmp_reg);
aoqi@6880 520 #endif
aoqi@6880 521 if (need_tmp_reg) {
aoqi@6880 522 pop(tmp_reg);
aoqi@6880 523 }
aoqi@6880 524
aoqi@6880 525 bne(AT, R0, cas_label);
aoqi@6880 526 delayed()->nop();
aoqi@6880 527
aoqi@6880 528
aoqi@6880 529 // The bias pattern is present in the object's header. Need to check
aoqi@6880 530 // whether the bias owner and the epoch are both still current.
aoqi@6880 531 // Note that because there is no current thread register on MIPS we
aoqi@6880 532 // need to store off the mark word we read out of the object to
aoqi@6880 533 // avoid reloading it and needing to recheck invariants below. This
aoqi@6880 534 // store is unfortunate but it makes the overall code shorter and
aoqi@6880 535 // simpler.
aoqi@6880 536 st_ptr(swap_reg, saved_mark_addr);
aoqi@6880 537 if (need_tmp_reg) {
aoqi@6880 538 push(tmp_reg);
aoqi@6880 539 }
aoqi@6880 540 if (swap_reg_contains_mark) {
aoqi@6880 541 null_check_offset = offset();
aoqi@6880 542 }
aoqi@6880 543 load_prototype_header(tmp_reg, obj_reg);
aoqi@6880 544 xorr(tmp_reg, tmp_reg, swap_reg);
aoqi@6880 545 get_thread(swap_reg);
aoqi@6880 546 xorr(swap_reg, swap_reg, tmp_reg);
aoqi@6880 547
aoqi@6880 548 move(AT, ~((int) markOopDesc::age_mask_in_place));
aoqi@6880 549 andr(swap_reg, swap_reg, AT);
aoqi@6880 550
aoqi@6880 551 if (PrintBiasedLockingStatistics) {
aoqi@6880 552 Label L;
aoqi@6880 553 bne(swap_reg, R0, L);
aoqi@6880 554 delayed()->nop();
aoqi@6880 555 push(tmp_reg);
aoqi@6880 556 push(A0);
aoqi@6880 557 atomic_inc32((address)BiasedLocking::biased_lock_entry_count_addr(), 1, A0, tmp_reg);
aoqi@6880 558 pop(A0);
aoqi@6880 559 pop(tmp_reg);
aoqi@6880 560 bind(L);
aoqi@6880 561 }
aoqi@6880 562 if (need_tmp_reg) {
aoqi@6880 563 pop(tmp_reg);
aoqi@6880 564 }
aoqi@6880 565 beq(swap_reg, R0, done);
aoqi@6880 566 delayed()->nop();
aoqi@6880 567 Label try_revoke_bias;
aoqi@6880 568 Label try_rebias;
aoqi@6880 569
aoqi@6880 570 // At this point we know that the header has the bias pattern and
aoqi@6880 571 // that we are not the bias owner in the current epoch. We need to
aoqi@6880 572 // figure out more details about the state of the header in order to
aoqi@6880 573 // know what operations can be legally performed on the object's
aoqi@6880 574 // header.
aoqi@6880 575
aoqi@6880 576 // If the low three bits in the xor result aren't clear, that means
aoqi@6880 577 // the prototype header is no longer biased and we have to revoke
aoqi@6880 578 // the bias on this object.
aoqi@6880 579
aoqi@6880 580 move(AT, markOopDesc::biased_lock_mask_in_place);
aoqi@6880 581 andr(AT, swap_reg, AT);
aoqi@6880 582 bne(AT, R0, try_revoke_bias);
aoqi@6880 583 delayed()->nop();
aoqi@6880 584 // Biasing is still enabled for this data type. See whether the
aoqi@6880 585 // epoch of the current bias is still valid, meaning that the epoch
aoqi@6880 586 // bits of the mark word are equal to the epoch bits of the
aoqi@6880 587 // prototype header. (Note that the prototype header's epoch bits
aoqi@6880 588 // only change at a safepoint.) If not, attempt to rebias the object
aoqi@6880 589 // toward the current thread. Note that we must be absolutely sure
aoqi@6880 590 // that the current epoch is invalid in order to do this because
aoqi@6880 591 // otherwise the manipulations it performs on the mark word are
aoqi@6880 592 // illegal.
aoqi@6880 593
aoqi@6880 594 move(AT, markOopDesc::epoch_mask_in_place);
aoqi@6880 595 andr(AT,swap_reg, AT);
aoqi@6880 596 bne(AT, R0, try_rebias);
aoqi@6880 597 delayed()->nop();
aoqi@6880 598 // The epoch of the current bias is still valid but we know nothing
aoqi@6880 599 // about the owner; it might be set or it might be clear. Try to
aoqi@6880 600 // acquire the bias of the object using an atomic operation. If this
aoqi@6880 601 // fails we will go in to the runtime to revoke the object's bias.
aoqi@6880 602 // Note that we first construct the presumed unbiased header so we
aoqi@6880 603 // don't accidentally blow away another thread's valid bias.
aoqi@6880 604
aoqi@6880 605 ld_ptr(swap_reg, saved_mark_addr);
aoqi@6880 606
aoqi@6880 607 move(AT, markOopDesc::biased_lock_mask_in_place | markOopDesc::age_mask_in_place | markOopDesc::epoch_mask_in_place);
aoqi@6880 608 andr(swap_reg, swap_reg, AT);
aoqi@6880 609
aoqi@6880 610 if (need_tmp_reg) {
aoqi@6880 611 push(tmp_reg);
aoqi@6880 612 }
aoqi@6880 613 get_thread(tmp_reg);
aoqi@6880 614 orr(tmp_reg, tmp_reg, swap_reg);
aoqi@6880 615 //if (os::is_MP()) {
aoqi@6880 616 // sync();
aoqi@6880 617 //}
aoqi@6880 618 cmpxchg(tmp_reg, Address(obj_reg, 0), swap_reg);
aoqi@6880 619 if (need_tmp_reg) {
aoqi@6880 620 pop(tmp_reg);
aoqi@6880 621 }
aoqi@6880 622 // If the biasing toward our thread failed, this means that
aoqi@6880 623 // another thread succeeded in biasing it toward itself and we
aoqi@6880 624 // need to revoke that bias. The revocation will occur in the
aoqi@6880 625 // interpreter runtime in the slow case.
aoqi@6880 626 if (PrintBiasedLockingStatistics) {
aoqi@6880 627 Label L;
aoqi@6880 628 bne(AT, R0, L);
aoqi@6880 629 delayed()->nop();
aoqi@6880 630 push(tmp_reg);
aoqi@6880 631 push(A0);
aoqi@6880 632 atomic_inc32((address)BiasedLocking::anonymously_biased_lock_entry_count_addr(), 1, A0, tmp_reg);
aoqi@6880 633 pop(A0);
aoqi@6880 634 pop(tmp_reg);
aoqi@6880 635 bind(L);
aoqi@6880 636 }
aoqi@6880 637 if (slow_case != NULL) {
aoqi@6880 638 beq_far(AT, R0, *slow_case);
aoqi@6880 639 delayed()->nop();
aoqi@6880 640 }
aoqi@6880 641 b(done);
aoqi@6880 642 delayed()->nop();
aoqi@6880 643
aoqi@6880 644 bind(try_rebias);
aoqi@6880 645 // At this point we know the epoch has expired, meaning that the
aoqi@6880 646 // current "bias owner", if any, is actually invalid. Under these
aoqi@6880 647 // circumstances _only_, we are allowed to use the current header's
aoqi@6880 648 // value as the comparison value when doing the cas to acquire the
aoqi@6880 649 // bias in the current epoch. In other words, we allow transfer of
aoqi@6880 650 // the bias from one thread to another directly in this situation.
aoqi@6880 651 //
aoqi@6880 652 // FIXME: due to a lack of registers we currently blow away the age
aoqi@6880 653 // bits in this situation. Should attempt to preserve them.
aoqi@6880 654 if (need_tmp_reg) {
aoqi@6880 655 push(tmp_reg);
aoqi@6880 656 }
aoqi@6880 657 load_prototype_header(tmp_reg, obj_reg);
aoqi@6880 658 get_thread(swap_reg);
aoqi@6880 659 orr(tmp_reg, tmp_reg, swap_reg);
aoqi@6880 660 ld_ptr(swap_reg, saved_mark_addr);
aoqi@6880 661
aoqi@6880 662 //if (os::is_MP()) {
aoqi@6880 663 // sync();
aoqi@6880 664 //}
aoqi@6880 665 cmpxchg(tmp_reg, Address(obj_reg, 0), swap_reg);
aoqi@6880 666 if (need_tmp_reg) {
aoqi@6880 667 pop(tmp_reg);
aoqi@6880 668 }
aoqi@6880 669 // If the biasing toward our thread failed, then another thread
aoqi@6880 670 // succeeded in biasing it toward itself and we need to revoke that
aoqi@6880 671 // bias. The revocation will occur in the runtime in the slow case.
aoqi@6880 672 if (PrintBiasedLockingStatistics) {
aoqi@6880 673 Label L;
aoqi@6880 674 bne(AT, R0, L);
aoqi@6880 675 delayed()->nop();
aoqi@6880 676 push(AT);
aoqi@6880 677 push(tmp_reg);
aoqi@6880 678 atomic_inc32((address)BiasedLocking::rebiased_lock_entry_count_addr(), 1, AT, tmp_reg);
aoqi@6880 679 pop(tmp_reg);
aoqi@6880 680 pop(AT);
aoqi@6880 681 bind(L);
aoqi@6880 682 }
aoqi@6880 683 if (slow_case != NULL) {
aoqi@6880 684 beq_far(AT, R0, *slow_case);
aoqi@6880 685 delayed()->nop();
aoqi@6880 686 }
aoqi@6880 687
aoqi@6880 688 b(done);
aoqi@6880 689 delayed()->nop();
aoqi@6880 690 bind(try_revoke_bias);
aoqi@6880 691 // The prototype mark in the klass doesn't have the bias bit set any
aoqi@6880 692 // more, indicating that objects of this data type are not supposed
aoqi@6880 693 // to be biased any more. We are going to try to reset the mark of
aoqi@6880 694 // this object to the prototype value and fall through to the
aoqi@6880 695 // CAS-based locking scheme. Note that if our CAS fails, it means
aoqi@6880 696 // that another thread raced us for the privilege of revoking the
aoqi@6880 697 // bias of this particular object, so it's okay to continue in the
aoqi@6880 698 // normal locking code.
aoqi@6880 699 //
aoqi@6880 700 // FIXME: due to a lack of registers we currently blow away the age
aoqi@6880 701 // bits in this situation. Should attempt to preserve them.
aoqi@6880 702 ld_ptr(swap_reg, saved_mark_addr);
aoqi@6880 703
aoqi@6880 704 if (need_tmp_reg) {
aoqi@6880 705 push(tmp_reg);
aoqi@6880 706 }
aoqi@6880 707 load_prototype_header(tmp_reg, obj_reg);
aoqi@6880 708 //if (os::is_MP()) {
aoqi@6880 709 // lock();
aoqi@6880 710 //}
aoqi@6880 711 cmpxchg(tmp_reg, Address(obj_reg, 0), swap_reg);
aoqi@6880 712 if (need_tmp_reg) {
aoqi@6880 713 pop(tmp_reg);
aoqi@6880 714 }
aoqi@6880 715 // Fall through to the normal CAS-based lock, because no matter what
aoqi@6880 716 // the result of the above CAS, some thread must have succeeded in
aoqi@6880 717 // removing the bias bit from the object's header.
aoqi@6880 718 if (PrintBiasedLockingStatistics) {
aoqi@6880 719 Label L;
aoqi@6880 720 bne(AT, R0, L);
aoqi@6880 721 delayed()->nop();
aoqi@6880 722 push(AT);
aoqi@6880 723 push(tmp_reg);
aoqi@6880 724 atomic_inc32((address)BiasedLocking::revoked_lock_entry_count_addr(), 1, AT, tmp_reg);
aoqi@6880 725 pop(tmp_reg);
aoqi@6880 726 pop(AT);
aoqi@6880 727 bind(L);
aoqi@6880 728 }
aoqi@6880 729
aoqi@6880 730 bind(cas_label);
aoqi@6880 731 return null_check_offset;
aoqi@6880 732 }
aoqi@6880 733
aoqi@6880 734 void MacroAssembler::biased_locking_exit(Register obj_reg, Register temp_reg, Label& done) {
aoqi@6880 735 assert(UseBiasedLocking, "why call this otherwise?");
aoqi@6880 736
aoqi@6880 737 // Check for biased locking unlock case, which is a no-op
aoqi@6880 738 // Note: we do not have to check the thread ID for two reasons.
aoqi@6880 739 // First, the interpreter checks for IllegalMonitorStateException at
aoqi@6880 740 // a higher level. Second, if the bias was revoked while we held the
aoqi@6880 741 // lock, the object could not be rebiased toward another thread, so
aoqi@6880 742 // the bias bit would be clear.
aoqi@6880 743 #ifdef _LP64
aoqi@6880 744 ld(temp_reg, Address(obj_reg, oopDesc::mark_offset_in_bytes()));
aoqi@6880 745 andi(temp_reg, temp_reg, markOopDesc::biased_lock_mask_in_place);
aoqi@6880 746 daddi(AT, R0, markOopDesc::biased_lock_pattern);
aoqi@6880 747 #else
aoqi@6880 748 lw(temp_reg, Address(obj_reg, oopDesc::mark_offset_in_bytes()));
aoqi@6880 749 andi(temp_reg, temp_reg, markOopDesc::biased_lock_mask_in_place);
aoqi@6880 750 addi(AT, R0, markOopDesc::biased_lock_pattern);
aoqi@6880 751 #endif
aoqi@6880 752
aoqi@6880 753 beq(AT, temp_reg, done);
aoqi@6880 754 delayed()->nop();
aoqi@6880 755 }
aoqi@6880 756
aoqi@6880 757 // the stack pointer adjustment is needed. see InterpreterMacroAssembler::super_call_VM_leaf
aoqi@6880 758 // this method will handle the stack problem, you need not to preserve the stack space for the argument now
aoqi@8009 759 void MacroAssembler::call_VM_leaf_base(address entry_point, int number_of_arguments) {
aoqi@6880 760 Label L, E;
aoqi@6880 761
aoqi@6880 762 assert(number_of_arguments <= 4, "just check");
aoqi@6880 763
aoqi@6880 764 andi(AT, SP, 0xf);
aoqi@6880 765 beq(AT, R0, L);
aoqi@6880 766 delayed()->nop();
aoqi@6880 767 daddi(SP, SP, -8);
aoqi@6880 768 call(entry_point, relocInfo::runtime_call_type);
aoqi@6880 769 delayed()->nop();
aoqi@6880 770 daddi(SP, SP, 8);
aoqi@6880 771 b(E);
aoqi@6880 772 delayed()->nop();
aoqi@6880 773
aoqi@6880 774 bind(L);
aoqi@6880 775 call(entry_point, relocInfo::runtime_call_type);
aoqi@6880 776 delayed()->nop();
aoqi@6880 777 bind(E);
aoqi@6880 778 }
aoqi@6880 779
aoqi@6880 780
aoqi@6880 781 void MacroAssembler::jmp(address entry) {
aoqi@6880 782 patchable_set48(T9, (long)entry);
aoqi@6880 783 jr(T9);
aoqi@6880 784 }
aoqi@6880 785
aoqi@6880 786 void MacroAssembler::jmp(address entry, relocInfo::relocType rtype) {
aoqi@6880 787 switch (rtype) {
aoqi@6880 788 case relocInfo::runtime_call_type:
aoqi@6880 789 case relocInfo::none:
aoqi@6880 790 jmp(entry);
aoqi@6880 791 break;
aoqi@6880 792 default:
aoqi@6880 793 {
aoqi@6880 794 InstructionMark im(this);
aoqi@6880 795 relocate(rtype);
aoqi@6880 796 patchable_set48(T9, (long)entry);
aoqi@6880 797 jr(T9);
aoqi@6880 798 }
aoqi@6880 799 break;
aoqi@6880 800 }
aoqi@6880 801 }
aoqi@6880 802
aoqi@8862 803 void MacroAssembler::jmp_far(Label& L) {
aoqi@8862 804 if (L.is_bound()) {
aoqi@8862 805 address entry = target(L);
aoqi@8862 806 assert(entry != NULL, "jmp most probably wrong");
aoqi@8862 807 InstructionMark im(this);
aoqi@8862 808
aoqi@8862 809 relocate(relocInfo::internal_word_type);
aoqi@8862 810 patchable_set48(T9, (long)entry);
aoqi@8862 811 } else {
aoqi@8862 812 InstructionMark im(this);
aoqi@8862 813 L.add_patch_at(code(), locator());
aoqi@8862 814
aoqi@8862 815 relocate(relocInfo::internal_word_type);
aoqi@8862 816 patchable_set48(T9, (long)pc());
aoqi@8862 817 }
aoqi@8862 818
aoqi@8862 819 jr(T9);
zhaixiang@9144 820 delayed()->nop();
aoqi@8862 821 }
aoqi@8865 822 void MacroAssembler::mov_metadata(Address dst, Metadata* obj) {
aoqi@8865 823 int oop_index;
aoqi@8865 824 if (obj) {
aoqi@8865 825 oop_index = oop_recorder()->find_index(obj);
aoqi@8865 826 } else {
aoqi@8865 827 oop_index = oop_recorder()->allocate_metadata_index(obj);
aoqi@8865 828 }
aoqi@8865 829 relocate(metadata_Relocation::spec(oop_index));
aoqi@8865 830 patchable_set48(AT, (long)obj);
aoqi@8865 831 sd(AT, dst);
aoqi@8865 832 }
aoqi@8865 833
aoqi@8865 834 void MacroAssembler::mov_metadata(Register dst, Metadata* obj) {
aoqi@8865 835 int oop_index;
aoqi@8865 836 if (obj) {
aoqi@8865 837 oop_index = oop_recorder()->find_index(obj);
aoqi@8865 838 } else {
aoqi@8865 839 oop_index = oop_recorder()->allocate_metadata_index(obj);
aoqi@8865 840 }
aoqi@8865 841 relocate(metadata_Relocation::spec(oop_index));
aoqi@8865 842 patchable_set48(dst, (long)obj);
aoqi@8865 843 }
aoqi@8862 844
aoqi@6880 845 void MacroAssembler::call(address entry) {
aoqi@6880 846 // c/c++ code assume T9 is entry point, so we just always move entry to t9
aoqi@6880 847 // maybe there is some more graceful method to handle this. FIXME
aoqi@6880 848 // For more info, see class NativeCall.
aoqi@6880 849 #ifndef _LP64
aoqi@6880 850 move(T9, (int)entry);
aoqi@6880 851 #else
aoqi@6880 852 patchable_set48(T9, (long)entry);
aoqi@6880 853 #endif
aoqi@6880 854 jalr(T9);
aoqi@6880 855 }
aoqi@6880 856
aoqi@6880 857 void MacroAssembler::call(address entry, relocInfo::relocType rtype) {
aoqi@6880 858 switch (rtype) {
aoqi@6880 859 case relocInfo::runtime_call_type:
aoqi@6880 860 case relocInfo::none:
aoqi@6880 861 call(entry);
aoqi@6880 862 break;
aoqi@6880 863 default:
aoqi@6880 864 {
aoqi@6880 865 InstructionMark im(this);
aoqi@6880 866 relocate(rtype);
aoqi@6880 867 call(entry);
aoqi@6880 868 }
aoqi@6880 869 break;
aoqi@6880 870 }
aoqi@6880 871 }
aoqi@6880 872
aoqi@6880 873 void MacroAssembler::call(address entry, RelocationHolder& rh)
aoqi@6880 874 {
aoqi@6880 875 switch (rh.type()) {
aoqi@6880 876 case relocInfo::runtime_call_type:
aoqi@6880 877 case relocInfo::none:
aoqi@6880 878 call(entry);
aoqi@6880 879 break;
aoqi@6880 880 default:
aoqi@6880 881 {
aoqi@6880 882 InstructionMark im(this);
aoqi@6880 883 relocate(rh);
aoqi@6880 884 call(entry);
aoqi@6880 885 }
aoqi@6880 886 break;
aoqi@6880 887 }
aoqi@6880 888 }
aoqi@6880 889
aoqi@6880 890 void MacroAssembler::ic_call(address entry) {
aoqi@6880 891 RelocationHolder rh = virtual_call_Relocation::spec(pc());
aoqi@6880 892 patchable_set48(IC_Klass, (long)Universe::non_oop_word());
aoqi@6880 893 assert(entry != NULL, "call most probably wrong");
aoqi@6880 894 InstructionMark im(this);
aoqi@6880 895 relocate(rh);
aoqi@8865 896 patchable_call(entry);
aoqi@6880 897 }
aoqi@6880 898
aoqi@6880 899 void MacroAssembler::c2bool(Register r) {
aoqi@6880 900 Label L;
aoqi@6880 901 Assembler::beq(r, R0, L);
aoqi@6880 902 delayed()->nop();
aoqi@6880 903 move(r, 1);
aoqi@6880 904 bind(L);
aoqi@6880 905 }
aoqi@6880 906
aoqi@6880 907 #ifndef PRODUCT
aoqi@6880 908 extern "C" void findpc(intptr_t x);
aoqi@6880 909 #endif
aoqi@6880 910
aoqi@6880 911 void MacroAssembler::debug(char* msg/*, RegistersForDebugging* regs*/) {
aoqi@6880 912 if ( ShowMessageBoxOnError ) {
aoqi@6880 913 JavaThreadState saved_state = JavaThread::current()->thread_state();
aoqi@6880 914 JavaThread::current()->set_thread_state(_thread_in_vm);
aoqi@6880 915 {
aoqi@6880 916 // In order to get locks work, we need to fake a in_VM state
aoqi@6880 917 ttyLocker ttyl;
aoqi@6880 918 ::tty->print_cr("EXECUTION STOPPED: %s\n", msg);
aoqi@6880 919 if (CountBytecodes || TraceBytecodes || StopInterpreterAt) {
aoqi@6880 920 BytecodeCounter::print();
aoqi@6880 921 }
aoqi@6880 922
aoqi@6880 923 }
aoqi@6880 924 ThreadStateTransition::transition(JavaThread::current(), _thread_in_vm, saved_state);
aoqi@6880 925 }
aoqi@6880 926 else
aoqi@6880 927 ::tty->print_cr("=============== DEBUG MESSAGE: %s ================\n", msg);
aoqi@6880 928 }
aoqi@6880 929
aoqi@6880 930
aoqi@6880 931 void MacroAssembler::stop(const char* msg) {
aoqi@6880 932 li(A0, (long)msg);
aoqi@6880 933 #ifndef _LP64
aoqi@9228 934 //reserver space for argument.
aoqi@6880 935 addiu(SP, SP, - 1 * wordSize);
aoqi@6880 936 #endif
aoqi@6880 937 call(CAST_FROM_FN_PTR(address, MacroAssembler::debug), relocInfo::runtime_call_type);
aoqi@6880 938 delayed()->nop();
aoqi@6880 939 #ifndef _LP64
aoqi@6880 940 //restore space for argument
aoqi@6880 941 addiu(SP, SP, 1 * wordSize);
aoqi@6880 942 #endif
aoqi@6880 943 brk(17);
aoqi@6880 944 }
aoqi@6880 945
aoqi@6880 946 void MacroAssembler::warn(const char* msg) {
aoqi@6880 947 #ifdef _LP64
aoqi@6880 948 pushad();
aoqi@6880 949 li(A0, (long)msg);
aoqi@6880 950 push(S2);
aoqi@6880 951 move(AT, -(StackAlignmentInBytes));
aoqi@6880 952 move(S2, SP); // use S2 as a sender SP holder
aoqi@6880 953 andr(SP, SP, AT); // align stack as required by ABI
aoqi@6880 954 call(CAST_FROM_FN_PTR(address, MacroAssembler::debug), relocInfo::runtime_call_type);
aoqi@6880 955 delayed()->nop();
aoqi@6880 956 move(SP, S2); // use S2 as a sender SP holder
aoqi@6880 957 pop(S2);
aoqi@6880 958 popad();
aoqi@6880 959 #else
aoqi@6880 960 pushad();
aoqi@6880 961 addi(SP, SP, -4);
aoqi@6880 962 sw(A0, SP, -1 * wordSize);
aoqi@6880 963 li(A0, (long)msg);
aoqi@6880 964 addi(SP, SP, -1 * wordSize);
aoqi@6880 965 call(CAST_FROM_FN_PTR(address, MacroAssembler::debug), relocInfo::runtime_call_type);
aoqi@6880 966 delayed()->nop();
aoqi@6880 967 addi(SP, SP, 1 * wordSize);
aoqi@6880 968 lw(A0, SP, -1 * wordSize);
aoqi@6880 969 addi(SP, SP, 4);
aoqi@6880 970 popad();
aoqi@6880 971 #endif
aoqi@6880 972 }
aoqi@6880 973
aoqi@6880 974 void MacroAssembler::print_reg(Register reg) {
aoqi@6880 975 void * cur_pc = pc();
aoqi@6880 976 pushad();
aoqi@6880 977 NOT_LP64(push(FP);)
aoqi@6880 978
aoqi@6880 979 li(A0, (long)reg->name());
aoqi@6880 980 if (reg == SP)
aoqi@6880 981 addiu(A1, SP, wordSize * 23); //23 registers saved in pushad()
aoqi@6880 982 else if (reg == A0)
aoqi@6880 983 ld(A1, SP, wordSize * 19); //A0 has been modified by li(A0, (long)reg->name()). Ugly Code!
aoqi@6880 984 else
aoqi@6880 985 move(A1, reg);
aoqi@6880 986 li(A2, (long)cur_pc);
aoqi@6880 987 push(S2);
aoqi@6880 988 move(AT, -(StackAlignmentInBytes));
aoqi@6880 989 move(S2, SP); // use S2 as a sender SP holder
aoqi@6880 990 andr(SP, SP, AT); // align stack as required by ABI
aoqi@6880 991 call(CAST_FROM_FN_PTR(address, SharedRuntime::print_reg_with_pc),relocInfo::runtime_call_type);
aoqi@6880 992 delayed()->nop();
aoqi@6880 993 move(SP, S2); // use S2 as a sender SP holder
aoqi@6880 994 pop(S2);
aoqi@6880 995 NOT_LP64(pop(FP);)
aoqi@6880 996 popad();
aoqi@6880 997
aoqi@6880 998 }
aoqi@6880 999
aoqi@6880 1000 void MacroAssembler::print_reg(FloatRegister reg) {
aoqi@6880 1001 void * cur_pc = pc();
aoqi@6880 1002 pushad();
aoqi@6880 1003 NOT_LP64(push(FP);)
aoqi@6880 1004 li(A0, (long)reg->name());
aoqi@6880 1005 push(S2);
aoqi@6880 1006 move(AT, -(StackAlignmentInBytes));
aoqi@6880 1007 move(S2, SP); // use S2 as a sender SP holder
aoqi@6880 1008 andr(SP, SP, AT); // align stack as required by ABI
aoqi@6880 1009 call(CAST_FROM_FN_PTR(address, SharedRuntime::print_str),relocInfo::runtime_call_type);
aoqi@6880 1010 delayed()->nop();
aoqi@6880 1011 move(SP, S2); // use S2 as a sender SP holder
aoqi@6880 1012 pop(S2);
aoqi@6880 1013 NOT_LP64(pop(FP);)
aoqi@6880 1014 popad();
aoqi@6880 1015
aoqi@6880 1016 pushad();
aoqi@6880 1017 NOT_LP64(push(FP);)
aoqi@6880 1018 move(FP, SP);
aoqi@6880 1019 move(AT, -(StackAlignmentInBytes));
aoqi@6880 1020 andr(SP , SP , AT);
aoqi@6880 1021 mov_d(F12, reg);
aoqi@6880 1022 call(CAST_FROM_FN_PTR(address, SharedRuntime::print_double),relocInfo::runtime_call_type);
aoqi@6880 1023 delayed()->nop();
aoqi@6880 1024 move(SP, FP);
aoqi@6880 1025 NOT_LP64(pop(FP);)
aoqi@6880 1026 popad();
aoqi@6880 1027
aoqi@6880 1028 }
aoqi@6880 1029
aoqi@6880 1030 void MacroAssembler::increment(Register reg, int imm) {
aoqi@6880 1031 if (!imm) return;
aoqi@6880 1032 if (is_simm16(imm)) {
aoqi@6880 1033 #ifdef _LP64
aoqi@6880 1034 daddiu(reg, reg, imm);
aoqi@6880 1035 #else
aoqi@6880 1036 addiu(reg, reg, imm);
aoqi@6880 1037 #endif
aoqi@6880 1038 } else {
aoqi@6880 1039 move(AT, imm);
aoqi@6880 1040 #ifdef _LP64
aoqi@6880 1041 daddu(reg, reg, AT);
aoqi@6880 1042 #else
aoqi@6880 1043 addu(reg, reg, AT);
aoqi@6880 1044 #endif
aoqi@6880 1045 }
aoqi@6880 1046 }
aoqi@6880 1047
aoqi@6880 1048 void MacroAssembler::decrement(Register reg, int imm) {
aoqi@6880 1049 increment(reg, -imm);
aoqi@6880 1050 }
aoqi@6880 1051
aoqi@6880 1052
aoqi@6880 1053 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1054 address entry_point,
aoqi@6880 1055 bool check_exceptions) {
aoqi@6880 1056 call_VM_helper(oop_result, entry_point, 0, check_exceptions);
aoqi@6880 1057 }
aoqi@6880 1058
aoqi@6880 1059 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1060 address entry_point,
aoqi@6880 1061 Register arg_1,
aoqi@6880 1062 bool check_exceptions) {
aoqi@6880 1063 if (arg_1!=A1) move(A1, arg_1);
aoqi@6880 1064 call_VM_helper(oop_result, entry_point, 1, check_exceptions);
aoqi@6880 1065 }
aoqi@6880 1066
aoqi@6880 1067 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1068 address entry_point,
aoqi@6880 1069 Register arg_1,
aoqi@6880 1070 Register arg_2,
aoqi@6880 1071 bool check_exceptions) {
aoqi@6880 1072 if (arg_1!=A1) move(A1, arg_1);
aoqi@6880 1073 if (arg_2!=A2) move(A2, arg_2);
aoqi@6880 1074 assert(arg_2 != A1, "smashed argument");
aoqi@6880 1075 call_VM_helper(oop_result, entry_point, 2, check_exceptions);
aoqi@6880 1076 }
aoqi@6880 1077
aoqi@6880 1078 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1079 address entry_point,
aoqi@6880 1080 Register arg_1,
aoqi@6880 1081 Register arg_2,
aoqi@6880 1082 Register arg_3,
aoqi@6880 1083 bool check_exceptions) {
aoqi@6880 1084 if (arg_1!=A1) move(A1, arg_1);
aoqi@6880 1085 if (arg_2!=A2) move(A2, arg_2); assert(arg_2 != A1, "smashed argument");
aoqi@6880 1086 if (arg_3!=A3) move(A3, arg_3); assert(arg_3 != A1 && arg_3 != A2, "smashed argument");
aoqi@6880 1087 call_VM_helper(oop_result, entry_point, 3, check_exceptions);
aoqi@6880 1088 }
aoqi@6880 1089
aoqi@6880 1090 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1091 Register last_java_sp,
aoqi@6880 1092 address entry_point,
aoqi@6880 1093 int number_of_arguments,
aoqi@6880 1094 bool check_exceptions) {
aoqi@6880 1095 call_VM_base(oop_result, NOREG, last_java_sp, entry_point, number_of_arguments, check_exceptions);
aoqi@6880 1096 }
aoqi@6880 1097
aoqi@6880 1098 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1099 Register last_java_sp,
aoqi@6880 1100 address entry_point,
aoqi@6880 1101 Register arg_1,
aoqi@6880 1102 bool check_exceptions) {
aoqi@6880 1103 if (arg_1 != A1) move(A1, arg_1);
aoqi@6880 1104 call_VM(oop_result, last_java_sp, entry_point, 1, check_exceptions);
aoqi@6880 1105 }
aoqi@6880 1106
aoqi@6880 1107 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1108 Register last_java_sp,
aoqi@6880 1109 address entry_point,
aoqi@6880 1110 Register arg_1,
aoqi@6880 1111 Register arg_2,
aoqi@6880 1112 bool check_exceptions) {
aoqi@6880 1113 if (arg_1 != A1) move(A1, arg_1);
aoqi@6880 1114 if (arg_2 != A2) move(A2, arg_2); assert(arg_2 != A1, "smashed argument");
aoqi@6880 1115 call_VM(oop_result, last_java_sp, entry_point, 2, check_exceptions);
aoqi@6880 1116 }
aoqi@6880 1117
aoqi@6880 1118 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1119 Register last_java_sp,
aoqi@6880 1120 address entry_point,
aoqi@6880 1121 Register arg_1,
aoqi@6880 1122 Register arg_2,
aoqi@6880 1123 Register arg_3,
aoqi@6880 1124 bool check_exceptions) {
aoqi@6880 1125 if (arg_1 != A1) move(A1, arg_1);
aoqi@6880 1126 if (arg_2 != A2) move(A2, arg_2); assert(arg_2 != A1, "smashed argument");
aoqi@6880 1127 if (arg_3 != A3) move(A3, arg_3); assert(arg_3 != A1 && arg_3 != A2, "smashed argument");
aoqi@6880 1128 call_VM(oop_result, last_java_sp, entry_point, 3, check_exceptions);
aoqi@6880 1129 }
aoqi@6880 1130
aoqi@6880 1131 void MacroAssembler::call_VM_base(Register oop_result,
aoqi@6880 1132 Register java_thread,
aoqi@6880 1133 Register last_java_sp,
aoqi@6880 1134 address entry_point,
aoqi@6880 1135 int number_of_arguments,
aoqi@8009 1136 bool check_exceptions) {
aoqi@6880 1137
aoqi@6880 1138 address before_call_pc;
aoqi@6880 1139 // determine java_thread register
aoqi@6880 1140 if (!java_thread->is_valid()) {
aoqi@6880 1141 #ifndef OPT_THREAD
aoqi@6880 1142 java_thread = T2;
aoqi@6880 1143 get_thread(java_thread);
aoqi@6880 1144 #else
aoqi@6880 1145 java_thread = TREG;
aoqi@6880 1146 #endif
aoqi@6880 1147 }
aoqi@6880 1148 // determine last_java_sp register
aoqi@6880 1149 if (!last_java_sp->is_valid()) {
aoqi@6880 1150 last_java_sp = SP;
aoqi@6880 1151 }
aoqi@6880 1152 // debugging support
aoqi@6880 1153 assert(number_of_arguments >= 0 , "cannot have negative number of arguments");
aoqi@6880 1154 assert(number_of_arguments <= 4 , "cannot have negative number of arguments");
aoqi@6880 1155 assert(java_thread != oop_result , "cannot use the same register for java_thread & oop_result");
aoqi@6880 1156 assert(java_thread != last_java_sp, "cannot use the same register for java_thread & last_java_sp");
aoqi@6880 1157
aoqi@9459 1158 assert(last_java_sp != FP, "this code doesn't work for last_java_sp == fp, which currently can't portably work anyway since C2 doesn't save fp");
aoqi@6880 1159
aoqi@6880 1160 // set last Java frame before call
aoqi@6880 1161 before_call_pc = (address)pc();
aoqi@6880 1162 set_last_Java_frame(java_thread, last_java_sp, FP, before_call_pc);
aoqi@6880 1163
aoqi@6880 1164 // do the call
aoqi@6880 1165 move(A0, java_thread);
aoqi@6880 1166 call(entry_point, relocInfo::runtime_call_type);
aoqi@6880 1167 delayed()->nop();
aoqi@6880 1168
aoqi@6880 1169 // restore the thread (cannot use the pushed argument since arguments
aoqi@6880 1170 // may be overwritten by C code generated by an optimizing compiler);
aoqi@6880 1171 // however can use the register value directly if it is callee saved.
aoqi@6880 1172 #ifndef OPT_THREAD
wangxue@7995 1173 get_thread(java_thread);
wangxue@7995 1174 #else
aoqi@6880 1175 #ifdef ASSERT
aoqi@7997 1176 {
wangxue@7995 1177 Label L;
wangxue@7995 1178 get_thread(AT);
wangxue@7995 1179 beq(java_thread, AT, L);
wangxue@7995 1180 delayed()->nop();
aoqi@8009 1181 stop("MacroAssembler::call_VM_base: TREG not callee saved?");
wangxue@7995 1182 bind(L);
wangxue@7995 1183 }
aoqi@6880 1184 #endif
aoqi@6880 1185 #endif
aoqi@6880 1186
aoqi@6880 1187 // discard thread and arguments
aoqi@6880 1188 ld_ptr(SP, java_thread, in_bytes(JavaThread::last_Java_sp_offset()));
aoqi@6880 1189 // reset last Java frame
fujie@9171 1190 reset_last_Java_frame(java_thread, false);
aoqi@6880 1191
aoqi@6880 1192 check_and_handle_popframe(java_thread);
aoqi@6880 1193 check_and_handle_earlyret(java_thread);
aoqi@6880 1194 if (check_exceptions) {
aoqi@6880 1195 // check for pending exceptions (java_thread is set upon return)
aoqi@6880 1196 Label L;
aoqi@6880 1197 #ifdef _LP64
aoqi@6880 1198 ld(AT, java_thread, in_bytes(Thread::pending_exception_offset()));
aoqi@6880 1199 #else
aoqi@6880 1200 lw(AT, java_thread, in_bytes(Thread::pending_exception_offset()));
aoqi@6880 1201 #endif
aoqi@6880 1202 beq(AT, R0, L);
aoqi@6880 1203 delayed()->nop();
aoqi@6880 1204 li(AT, before_call_pc);
aoqi@6880 1205 push(AT);
aoqi@6880 1206 jmp(StubRoutines::forward_exception_entry(), relocInfo::runtime_call_type);
aoqi@6880 1207 delayed()->nop();
aoqi@6880 1208 bind(L);
aoqi@6880 1209 }
aoqi@6880 1210
aoqi@6880 1211 // get oop result if there is one and reset the value in the thread
aoqi@6880 1212 if (oop_result->is_valid()) {
aoqi@6880 1213 #ifdef _LP64
aoqi@6880 1214 ld(oop_result, java_thread, in_bytes(JavaThread::vm_result_offset()));
aoqi@6880 1215 sd(R0, java_thread, in_bytes(JavaThread::vm_result_offset()));
aoqi@6880 1216 #else
aoqi@6880 1217 lw(oop_result, java_thread, in_bytes(JavaThread::vm_result_offset()));
aoqi@6880 1218 sw(R0, java_thread, in_bytes(JavaThread::vm_result_offset()));
aoqi@6880 1219 #endif
aoqi@6880 1220 verify_oop(oop_result);
aoqi@6880 1221 }
aoqi@6880 1222 }
aoqi@6880 1223
aoqi@6880 1224 void MacroAssembler::call_VM_helper(Register oop_result, address entry_point, int number_of_arguments, bool check_exceptions) {
aoqi@6880 1225
aoqi@6880 1226 move(V0, SP);
aoqi@6880 1227 //we also reserve space for java_thread here
aoqi@6880 1228 #ifndef _LP64
aoqi@6880 1229 daddi(SP, SP, (1 + number_of_arguments) * (- wordSize));
aoqi@6880 1230 #endif
aoqi@6880 1231 move(AT, -(StackAlignmentInBytes));
aoqi@6880 1232 andr(SP, SP, AT);
aoqi@6880 1233 call_VM_base(oop_result, NOREG, V0, entry_point, number_of_arguments, check_exceptions);
aoqi@6880 1234
aoqi@6880 1235 }
aoqi@6880 1236
aoqi@6880 1237 void MacroAssembler::call_VM_leaf(address entry_point, int number_of_arguments) {
aoqi@6880 1238 call_VM_leaf_base(entry_point, number_of_arguments);
aoqi@6880 1239 }
aoqi@6880 1240
aoqi@6880 1241 void MacroAssembler::call_VM_leaf(address entry_point, Register arg_0) {
aoqi@6880 1242 if (arg_0 != A0) move(A0, arg_0);
aoqi@6880 1243 call_VM_leaf(entry_point, 1);
aoqi@6880 1244 }
aoqi@6880 1245
aoqi@6880 1246 void MacroAssembler::call_VM_leaf(address entry_point, Register arg_0, Register arg_1) {
aoqi@6880 1247 if (arg_0 != A0) move(A0, arg_0);
aoqi@6880 1248 if (arg_1 != A1) move(A1, arg_1); assert(arg_1 != A0, "smashed argument");
aoqi@6880 1249 call_VM_leaf(entry_point, 2);
aoqi@6880 1250 }
aoqi@6880 1251
aoqi@6880 1252 void MacroAssembler::call_VM_leaf(address entry_point, Register arg_0, Register arg_1, Register arg_2) {
aoqi@6880 1253 if (arg_0 != A0) move(A0, arg_0);
aoqi@6880 1254 if (arg_1 != A1) move(A1, arg_1); assert(arg_1 != A0, "smashed argument");
aoqi@6880 1255 if (arg_2 != A2) move(A2, arg_2); assert(arg_2 != A0 && arg_2 != A1, "smashed argument");
aoqi@6880 1256 call_VM_leaf(entry_point, 3);
aoqi@6880 1257 }
aoqi@6880 1258 void MacroAssembler::super_call_VM_leaf(address entry_point) {
aoqi@6880 1259 MacroAssembler::call_VM_leaf_base(entry_point, 0);
aoqi@6880 1260 }
aoqi@6880 1261
aoqi@6880 1262
aoqi@6880 1263 void MacroAssembler::super_call_VM_leaf(address entry_point,
aoqi@6880 1264 Register arg_1) {
aoqi@6880 1265 if (arg_1 != A0) move(A0, arg_1);
aoqi@6880 1266 MacroAssembler::call_VM_leaf_base(entry_point, 1);
aoqi@6880 1267 }
aoqi@6880 1268
aoqi@6880 1269
aoqi@6880 1270 void MacroAssembler::super_call_VM_leaf(address entry_point,
aoqi@6880 1271 Register arg_1,
aoqi@6880 1272 Register arg_2) {
aoqi@6880 1273 if (arg_1 != A0) move(A0, arg_1);
aoqi@6880 1274 if (arg_2 != A1) move(A1, arg_2); assert(arg_2 != A0, "smashed argument");
aoqi@6880 1275 MacroAssembler::call_VM_leaf_base(entry_point, 2);
aoqi@6880 1276 }
aoqi@6880 1277 void MacroAssembler::super_call_VM_leaf(address entry_point,
aoqi@6880 1278 Register arg_1,
aoqi@6880 1279 Register arg_2,
aoqi@6880 1280 Register arg_3) {
aoqi@6880 1281 if (arg_1 != A0) move(A0, arg_1);
aoqi@6880 1282 if (arg_2 != A1) move(A1, arg_2); assert(arg_2 != A0, "smashed argument");
aoqi@6880 1283 if (arg_3 != A2) move(A2, arg_3); assert(arg_3 != A0 && arg_3 != A1, "smashed argument");
aoqi@6880 1284 MacroAssembler::call_VM_leaf_base(entry_point, 3);
aoqi@6880 1285 }
aoqi@6880 1286
aoqi@6880 1287 void MacroAssembler::check_and_handle_earlyret(Register java_thread) {
aoqi@6880 1288 }
aoqi@6880 1289
aoqi@6880 1290 void MacroAssembler::check_and_handle_popframe(Register java_thread) {
aoqi@6880 1291 }
aoqi@6880 1292
aoqi@6880 1293 void MacroAssembler::null_check(Register reg, int offset) {
aoqi@6880 1294 if (needs_explicit_null_check(offset)) {
aoqi@6880 1295 // provoke OS NULL exception if reg = NULL by
aoqi@6880 1296 // accessing M[reg] w/o changing any (non-CC) registers
aoqi@6880 1297 // NOTE: cmpl is plenty here to provoke a segv
aoqi@6880 1298 lw(AT, reg, 0);
aoqi@6880 1299 } else {
aoqi@6880 1300 // nothing to do, (later) access of M[reg + offset]
aoqi@6880 1301 // will provoke OS NULL exception if reg = NULL
aoqi@6880 1302 }
aoqi@6880 1303 }
aoqi@6880 1304
aoqi@6880 1305 void MacroAssembler::enter() {
aoqi@6880 1306 push2(RA, FP);
aoqi@6880 1307 move(FP, SP);
aoqi@6880 1308 }
aoqi@6880 1309
aoqi@6880 1310 void MacroAssembler::leave() {
aoqi@6880 1311 #ifndef _LP64
aoqi@6880 1312 addi(SP, FP, 2 * wordSize);
aoqi@6880 1313 lw(RA, SP, - 1 * wordSize);
aoqi@6880 1314 lw(FP, SP, - 2 * wordSize);
aoqi@6880 1315 #else
aoqi@6880 1316 daddi(SP, FP, 2 * wordSize);
aoqi@6880 1317 ld(RA, SP, - 1 * wordSize);
aoqi@6880 1318 ld(FP, SP, - 2 * wordSize);
aoqi@6880 1319 #endif
aoqi@6880 1320 }
aoqi@9459 1321
fujie@9171 1322 void MacroAssembler::reset_last_Java_frame(Register java_thread, bool clear_fp) {
aoqi@6880 1323 // determine java_thread register
aoqi@6880 1324 if (!java_thread->is_valid()) {
aoqi@6880 1325 #ifndef OPT_THREAD
aoqi@6880 1326 java_thread = T1;
aoqi@6880 1327 get_thread(java_thread);
aoqi@6880 1328 #else
aoqi@6880 1329 java_thread = TREG;
aoqi@6880 1330 #endif
aoqi@6880 1331 }
aoqi@6880 1332 // we must set sp to zero to clear frame
aoqi@6880 1333 st_ptr(R0, java_thread, in_bytes(JavaThread::last_Java_sp_offset()));
aoqi@6880 1334 // must clear fp, so that compiled frames are not confused; it is possible
aoqi@6880 1335 // that we need it only for debugging
fujie@9171 1336 if(clear_fp) {
aoqi@6880 1337 st_ptr(R0, java_thread, in_bytes(JavaThread::last_Java_fp_offset()));
fujie@9171 1338 }
fujie@9171 1339
fujie@9171 1340 // Always clear the pc because it could have been set by make_walkable()
fujie@9171 1341 st_ptr(R0, java_thread, in_bytes(JavaThread::last_Java_pc_offset()));
aoqi@6880 1342 }
aoqi@6880 1343
fujie@9171 1344 void MacroAssembler::reset_last_Java_frame(bool clear_fp) {
aoqi@6880 1345 Register thread = TREG;
aoqi@6880 1346 #ifndef OPT_THREAD
aoqi@6880 1347 get_thread(thread);
aoqi@6880 1348 #endif
aoqi@6880 1349 // we must set sp to zero to clear frame
aoqi@6880 1350 sd(R0, Address(thread, JavaThread::last_Java_sp_offset()));
aoqi@6880 1351 // must clear fp, so that compiled frames are not confused; it is
aoqi@6880 1352 // possible that we need it only for debugging
aoqi@6880 1353 if (clear_fp) {
aoqi@6880 1354 sd(R0, Address(thread, JavaThread::last_Java_fp_offset()));
aoqi@6880 1355 }
aoqi@6880 1356
fujie@9171 1357 // Always clear the pc because it could have been set by make_walkable()
fujie@9171 1358 sd(R0, Address(thread, JavaThread::last_Java_pc_offset()));
aoqi@6880 1359 }
aoqi@6880 1360
aoqi@6880 1361 // Write serialization page so VM thread can do a pseudo remote membar.
aoqi@6880 1362 // We use the current thread pointer to calculate a thread specific
aoqi@6880 1363 // offset to write to within the page. This minimizes bus traffic
aoqi@6880 1364 // due to cache line collision.
aoqi@6880 1365 void MacroAssembler::serialize_memory(Register thread, Register tmp) {
aoqi@6880 1366 move(tmp, thread);
aoqi@6880 1367 srl(tmp, tmp,os::get_serialize_page_shift_count());
aoqi@6880 1368 move(AT, (os::vm_page_size() - sizeof(int)));
aoqi@6880 1369 andr(tmp, tmp,AT);
aoqi@6880 1370 sw(tmp,Address(tmp, (intptr_t)os::get_memory_serialize_page()));
aoqi@6880 1371 }
aoqi@6880 1372
aoqi@6880 1373 // Calls to C land
aoqi@6880 1374 //
aoqi@9459 1375 // When entering C land, the fp, & sp of the last Java frame have to be recorded
aoqi@6880 1376 // in the (thread-local) JavaThread object. When leaving C land, the last Java fp
aoqi@6880 1377 // has to be reset to 0. This is required to allow proper stack traversal.
aoqi@6880 1378 void MacroAssembler::set_last_Java_frame(Register java_thread,
aoqi@6880 1379 Register last_java_sp,
aoqi@6880 1380 Register last_java_fp,
aoqi@6880 1381 address last_java_pc) {
aoqi@6880 1382 // determine java_thread register
aoqi@6880 1383 if (!java_thread->is_valid()) {
aoqi@6880 1384 #ifndef OPT_THREAD
aoqi@6880 1385 java_thread = T2;
aoqi@6880 1386 get_thread(java_thread);
aoqi@6880 1387 #else
aoqi@6880 1388 java_thread = TREG;
aoqi@6880 1389 #endif
aoqi@6880 1390 }
aoqi@6880 1391 // determine last_java_sp register
aoqi@6880 1392 if (!last_java_sp->is_valid()) {
aoqi@6880 1393 last_java_sp = SP;
aoqi@6880 1394 }
aoqi@6880 1395
aoqi@6880 1396 // last_java_fp is optional
aoqi@6880 1397 if (last_java_fp->is_valid()) {
aoqi@6880 1398 st_ptr(last_java_fp, java_thread, in_bytes(JavaThread::last_Java_fp_offset()));
aoqi@6880 1399 }
aoqi@6880 1400
aoqi@6880 1401 // last_java_pc is optional
aoqi@6880 1402 if (last_java_pc != NULL) {
fujie@9171 1403 relocate(relocInfo::internal_word_type);
aoqi@6880 1404 patchable_set48(AT, (long)last_java_pc);
fujie@9171 1405 st_ptr(AT, java_thread, in_bytes(JavaThread::frame_anchor_offset() + JavaFrameAnchor::last_Java_pc_offset()));
aoqi@6880 1406 }
aoqi@6880 1407 st_ptr(last_java_sp, java_thread, in_bytes(JavaThread::last_Java_sp_offset()));
aoqi@6880 1408 }
aoqi@6880 1409
aoqi@6880 1410 void MacroAssembler::set_last_Java_frame(Register last_java_sp,
aoqi@6880 1411 Register last_java_fp,
aoqi@6880 1412 address last_java_pc) {
aoqi@6880 1413 // determine last_java_sp register
aoqi@6880 1414 if (!last_java_sp->is_valid()) {
aoqi@6880 1415 last_java_sp = SP;
aoqi@6880 1416 }
aoqi@6880 1417
aoqi@6880 1418 Register thread = TREG;
aoqi@6880 1419 #ifndef OPT_THREAD
aoqi@6880 1420 get_thread(thread);
aoqi@6880 1421 #endif
aoqi@6880 1422 // last_java_fp is optional
aoqi@6880 1423 if (last_java_fp->is_valid()) {
aoqi@6880 1424 sd(last_java_fp, Address(thread, JavaThread::last_Java_fp_offset()));
aoqi@6880 1425 }
aoqi@6880 1426
aoqi@6880 1427 // last_java_pc is optional
aoqi@6880 1428 if (last_java_pc != NULL) {
fujie@9171 1429 relocate(relocInfo::internal_word_type);
fujie@9171 1430 patchable_set48(AT, (long)last_java_pc);
fujie@9171 1431 st_ptr(AT, thread, in_bytes(JavaThread::frame_anchor_offset() + JavaFrameAnchor::last_Java_pc_offset()));
aoqi@6880 1432 }
aoqi@6880 1433
aoqi@6880 1434 sd(last_java_sp, Address(thread, JavaThread::last_Java_sp_offset()));
aoqi@6880 1435 }
aoqi@6880 1436
aoqi@6880 1437 //////////////////////////////////////////////////////////////////////////////////
aoqi@6880 1438 #if INCLUDE_ALL_GCS
aoqi@6880 1439
aoqi@6880 1440 void MacroAssembler::g1_write_barrier_pre(Register obj,
fujie@8000 1441 Register pre_val,
aoqi@6880 1442 Register thread,
aoqi@6880 1443 Register tmp,
fujie@8000 1444 bool tosca_live,
fujie@8000 1445 bool expand_call) {
fujie@8000 1446
fujie@8000 1447 // If expand_call is true then we expand the call_VM_leaf macro
fujie@8000 1448 // directly to skip generating the check by
fujie@8000 1449 // InterpreterMacroAssembler::call_VM_leaf_base that checks _last_sp.
fujie@8000 1450
fujie@8000 1451 #ifdef _LP64
fujie@8000 1452 assert(thread == TREG, "must be");
fujie@8000 1453 #endif // _LP64
fujie@8000 1454
fujie@8000 1455 Label done;
fujie@8000 1456 Label runtime;
fujie@8000 1457
fujie@8000 1458 assert(pre_val != noreg, "check this code");
fujie@8000 1459
fujie@8000 1460 if (obj != noreg) {
fujie@8000 1461 assert_different_registers(obj, pre_val, tmp);
fujie@8000 1462 assert(pre_val != V0, "check this code");
fujie@8000 1463 }
fujie@8000 1464
fujie@8000 1465 Address in_progress(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
fujie@8000 1466 PtrQueue::byte_offset_of_active()));
fujie@8000 1467 Address index(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
fujie@8000 1468 PtrQueue::byte_offset_of_index()));
fujie@8000 1469 Address buffer(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
fujie@8000 1470 PtrQueue::byte_offset_of_buf()));
fujie@8000 1471
fujie@8000 1472
fujie@8000 1473 // Is marking active?
fujie@8000 1474 if (in_bytes(PtrQueue::byte_width_of_active()) == 4) {
fujie@8000 1475 lw(AT, in_progress);
fujie@8000 1476 } else {
fujie@8000 1477 assert(in_bytes(PtrQueue::byte_width_of_active()) == 1, "Assumption");
fujie@8000 1478 lb(AT, in_progress);
fujie@8000 1479 }
fujie@8000 1480 beq(AT, R0, done);
zhaixiang@9144 1481 delayed()->nop();
fujie@8000 1482
fujie@8000 1483 // Do we need to load the previous value?
fujie@8000 1484 if (obj != noreg) {
fujie@8000 1485 load_heap_oop(pre_val, Address(obj, 0));
fujie@8000 1486 }
fujie@8000 1487
fujie@8000 1488 // Is the previous value null?
fujie@8000 1489 beq(pre_val, R0, done);
zhaixiang@9144 1490 delayed()->nop();
fujie@8000 1491
fujie@8000 1492 // Can we store original value in the thread's buffer?
fujie@8000 1493 // Is index == 0?
fujie@8000 1494 // (The index field is typed as size_t.)
fujie@8000 1495
fujie@8000 1496 ld(tmp, index);
fujie@8000 1497 beq(tmp, R0, runtime);
zhaixiang@9144 1498 delayed()->nop();
fujie@8000 1499
fujie@8000 1500 daddiu(tmp, tmp, -1 * wordSize);
fujie@8000 1501 sd(tmp, index);
fujie@8000 1502 ld(AT, buffer);
fujie@8000 1503 daddu(tmp, tmp, AT);
fujie@8000 1504
fujie@8000 1505 // Record the previous value
fujie@8000 1506 sd(pre_val, tmp, 0);
fujie@8000 1507 beq(R0, R0, done);
zhaixiang@9144 1508 delayed()->nop();
fujie@8000 1509
fujie@8000 1510 bind(runtime);
fujie@8000 1511 // save the live input values
fujie@8006 1512 if (tosca_live) push(V0);
fujie@8006 1513
fujie@8006 1514 if (obj != noreg && obj != V0) push(obj);
fujie@8006 1515
fujie@8006 1516 if (pre_val != V0) push(pre_val);
fujie@8000 1517
fujie@8000 1518 // Calling the runtime using the regular call_VM_leaf mechanism generates
fujie@8000 1519 // code (generated by InterpreterMacroAssember::call_VM_leaf_base)
aoqi@9459 1520 // that checks that the *(fp+frame::interpreter_frame_last_sp) == NULL.
fujie@8000 1521 //
fujie@8000 1522 // If we care generating the pre-barrier without a frame (e.g. in the
aoqi@9459 1523 // intrinsified Reference.get() routine) then fp might be pointing to
fujie@8000 1524 // the caller frame and so this check will most likely fail at runtime.
fujie@8000 1525 //
fujie@8000 1526 // Expanding the call directly bypasses the generation of the check.
fujie@8000 1527 // So when we do not have have a full interpreter frame on the stack
fujie@8000 1528 // expand_call should be passed true.
fujie@8000 1529
fujie@8000 1530 NOT_LP64( push(thread); )
fujie@8000 1531
fujie@8000 1532 if (expand_call) {
fujie@8000 1533 LP64_ONLY( assert(pre_val != A1, "smashed arg"); )
fujie@8000 1534 if (thread != A1) move(A1, thread);
fujie@8000 1535 if (pre_val != A0) move(A0, pre_val);
fujie@8000 1536 MacroAssembler::call_VM_leaf_base(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_pre), 2);
fujie@8000 1537 } else {
fujie@8000 1538 call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_pre), pre_val, thread);
fujie@8000 1539 }
fujie@8000 1540
fujie@8000 1541 NOT_LP64( pop(thread); )
fujie@8000 1542
fujie@8000 1543 // save the live input values
fujie@8000 1544 if (pre_val != V0)
fujie@8000 1545 pop(pre_val);
fujie@8000 1546
fujie@8000 1547 if (obj != noreg && obj != V0)
fujie@8000 1548 pop(obj);
fujie@8000 1549
fujie@8000 1550 if(tosca_live) pop(V0);
fujie@8000 1551
fujie@8000 1552 bind(done);
aoqi@6880 1553 }
aoqi@6880 1554
aoqi@6880 1555 void MacroAssembler::g1_write_barrier_post(Register store_addr,
aoqi@6880 1556 Register new_val,
aoqi@6880 1557 Register thread,
aoqi@6880 1558 Register tmp,
aoqi@6880 1559 Register tmp2) {
fujie@8004 1560 assert(tmp != AT, "must be");
fujie@8004 1561 assert(tmp2 != AT, "must be");
fujie@8000 1562 #ifdef _LP64
fujie@8000 1563 assert(thread == TREG, "must be");
fujie@8000 1564 #endif // _LP64
fujie@8000 1565
fujie@8000 1566 Address queue_index(thread, in_bytes(JavaThread::dirty_card_queue_offset() +
fujie@8000 1567 PtrQueue::byte_offset_of_index()));
fujie@8000 1568 Address buffer(thread, in_bytes(JavaThread::dirty_card_queue_offset() +
fujie@8000 1569 PtrQueue::byte_offset_of_buf()));
fujie@8000 1570
fujie@8000 1571 BarrierSet* bs = Universe::heap()->barrier_set();
fujie@8000 1572 CardTableModRefBS* ct = (CardTableModRefBS*)bs;
fujie@8000 1573 assert(sizeof(*ct->byte_map_base) == sizeof(jbyte), "adjust this code");
fujie@8000 1574
fujie@8000 1575 Label done;
fujie@8000 1576 Label runtime;
fujie@8000 1577
fujie@8000 1578 // Does store cross heap regions?
fujie@8000 1579 xorr(AT, store_addr, new_val);
fujie@8000 1580 dsrl(AT, AT, HeapRegion::LogOfHRGrainBytes);
fujie@8000 1581 beq(AT, R0, done);
zhaixiang@9144 1582 delayed()->nop();
aoqi@8009 1583
fujie@8000 1584
fujie@8000 1585 // crosses regions, storing NULL?
fujie@8000 1586 beq(new_val, R0, done);
zhaixiang@9144 1587 delayed()->nop();
fujie@8000 1588
fujie@8000 1589 // storing region crossing non-NULL, is card already dirty?
fujie@8000 1590 const Register card_addr = tmp;
fujie@8000 1591 const Register cardtable = tmp2;
fujie@8000 1592
fujie@8000 1593 move(card_addr, store_addr);
fujie@8000 1594 dsrl(card_addr, card_addr, CardTableModRefBS::card_shift);
fujie@8000 1595 // Do not use ExternalAddress to load 'byte_map_base', since 'byte_map_base' is NOT
fujie@8000 1596 // a valid address and therefore is not properly handled by the relocation code.
fujie@8000 1597 set64(cardtable, (intptr_t)ct->byte_map_base);
fujie@8000 1598 daddu(card_addr, card_addr, cardtable);
fujie@8000 1599
fujie@8000 1600 lb(AT, card_addr, 0);
fujie@8000 1601 daddiu(AT, AT, -1 * (int)G1SATBCardTableModRefBS::g1_young_card_val());
fujie@8000 1602 beq(AT, R0, done);
zhaixiang@9144 1603 delayed()->nop();
fujie@8000 1604
fujie@8000 1605 sync();
fujie@8000 1606 lb(AT, card_addr, 0);
fujie@8000 1607 daddiu(AT, AT, -1 * (int)(int)CardTableModRefBS::dirty_card_val());
fujie@8000 1608 beq(AT, R0, done);
zhaixiang@9144 1609 delayed()->nop();
fujie@8000 1610
fujie@8000 1611
fujie@8000 1612 // storing a region crossing, non-NULL oop, card is clean.
fujie@8000 1613 // dirty card and log.
aoqi@8009 1614 move(AT, (int)CardTableModRefBS::dirty_card_val());
fujie@8000 1615 sb(AT, card_addr, 0);
fujie@8000 1616
fujie@8000 1617 lw(AT, queue_index);
fujie@8000 1618 beq(AT, R0, runtime);
zhaixiang@9144 1619 delayed()->nop();
fujie@8000 1620 daddiu(AT, AT, -1 * wordSize);
fujie@8000 1621 sw(AT, queue_index);
fujie@8000 1622 ld(tmp2, buffer);
fujie@8000 1623 #ifdef _LP64
fujie@8000 1624 ld(AT, queue_index);
fujie@8000 1625 daddu(tmp2, tmp2, AT);
fujie@8000 1626 sd(card_addr, tmp2, 0);
fujie@8000 1627 #else
fujie@8000 1628 lw(AT, queue_index);
fujie@8000 1629 addu32(tmp2, tmp2, AT);
fujie@8000 1630 sw(card_addr, tmp2, 0);
fujie@8000 1631 #endif
fujie@8000 1632 beq(R0, R0, done);
zhaixiang@9144 1633 delayed()->nop();
fujie@8000 1634
fujie@8000 1635 bind(runtime);
fujie@8000 1636 // save the live input values
fujie@8000 1637 push(store_addr);
fujie@8000 1638 push(new_val);
fujie@8000 1639 #ifdef _LP64
fujie@8000 1640 call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_post), card_addr, TREG);
fujie@8000 1641 #else
fujie@8000 1642 push(thread);
fujie@8000 1643 call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_post), card_addr, thread);
fujie@8000 1644 pop(thread);
fujie@8000 1645 #endif
fujie@8000 1646 pop(new_val);
fujie@8000 1647 pop(store_addr);
fujie@8000 1648
fujie@8000 1649 bind(done);
aoqi@6880 1650 }
aoqi@6880 1651
aoqi@6880 1652 #endif // INCLUDE_ALL_GCS
aoqi@6880 1653 //////////////////////////////////////////////////////////////////////////////////
aoqi@6880 1654
aoqi@6880 1655
aoqi@6880 1656 void MacroAssembler::store_check(Register obj) {
aoqi@6880 1657 // Does a store check for the oop in register obj. The content of
aoqi@6880 1658 // register obj is destroyed afterwards.
aoqi@6880 1659 store_check_part_1(obj);
aoqi@6880 1660 store_check_part_2(obj);
aoqi@6880 1661 }
aoqi@6880 1662
aoqi@6880 1663 void MacroAssembler::store_check(Register obj, Address dst) {
aoqi@6880 1664 store_check(obj);
aoqi@6880 1665 }
aoqi@6880 1666
aoqi@6880 1667
aoqi@6880 1668 // split the store check operation so that other instructions can be scheduled inbetween
aoqi@6880 1669 void MacroAssembler::store_check_part_1(Register obj) {
aoqi@6880 1670 BarrierSet* bs = Universe::heap()->barrier_set();
aoqi@6880 1671 assert(bs->kind() == BarrierSet::CardTableModRef, "Wrong barrier set kind");
aoqi@6880 1672 #ifdef _LP64
aoqi@6880 1673 dsrl(obj, obj, CardTableModRefBS::card_shift);
aoqi@6880 1674 #else
aoqi@6880 1675 shr(obj, CardTableModRefBS::card_shift);
aoqi@6880 1676 #endif
aoqi@6880 1677 }
aoqi@6880 1678
aoqi@6880 1679 void MacroAssembler::store_check_part_2(Register obj) {
aoqi@6880 1680 BarrierSet* bs = Universe::heap()->barrier_set();
aoqi@6880 1681 assert(bs->kind() == BarrierSet::CardTableModRef, "Wrong barrier set kind");
aoqi@6880 1682 CardTableModRefBS* ct = (CardTableModRefBS*)bs;
aoqi@6880 1683 assert(sizeof(*ct->byte_map_base) == sizeof(jbyte), "adjust this code");
aoqi@6880 1684
fujie@8002 1685 set64(AT, (long)ct->byte_map_base);
aoqi@6880 1686 #ifdef _LP64
aoqi@6880 1687 dadd(AT, AT, obj);
aoqi@6880 1688 #else
aoqi@6880 1689 add(AT, AT, obj);
aoqi@6880 1690 #endif
fujie@8002 1691 if (UseConcMarkSweepGC) sync();
aoqi@6880 1692 sb(R0, AT, 0);
aoqi@6880 1693 }
aoqi@6880 1694
aoqi@6880 1695 // Defines obj, preserves var_size_in_bytes, okay for t2 == var_size_in_bytes.
aoqi@6880 1696 void MacroAssembler::tlab_allocate(Register obj, Register var_size_in_bytes, int con_size_in_bytes,
aoqi@6880 1697 Register t1, Register t2, Label& slow_case) {
aoqi@6880 1698 assert_different_registers(obj, var_size_in_bytes, t1, t2, AT);
aoqi@6880 1699
aoqi@6880 1700 Register end = t2;
aoqi@6880 1701 #ifndef OPT_THREAD
aoqi@6880 1702 Register thread = t1;
aoqi@6880 1703 get_thread(thread);
aoqi@6880 1704 #else
aoqi@6880 1705 Register thread = TREG;
aoqi@6880 1706 #endif
aoqi@6880 1707 verify_tlab(t1, t2);//blows t1&t2
aoqi@6880 1708
aoqi@6880 1709 ld_ptr(obj, thread, in_bytes(JavaThread::tlab_top_offset()));
aoqi@6880 1710
aoqi@6880 1711 if (var_size_in_bytes == NOREG) {
wangxue@9245 1712 set64(AT, con_size_in_bytes);
wangxue@9245 1713 add(end, obj, AT);
aoqi@6880 1714 } else {
aoqi@6880 1715 add(end, obj, var_size_in_bytes);
aoqi@6880 1716 }
aoqi@6880 1717
aoqi@6880 1718 ld_ptr(AT, thread, in_bytes(JavaThread::tlab_end_offset()));
aoqi@6880 1719 sltu(AT, AT, end);
aoqi@6880 1720 bne_far(AT, R0, slow_case);
aoqi@6880 1721 delayed()->nop();
aoqi@6880 1722
aoqi@6880 1723
aoqi@6880 1724 // update the tlab top pointer
aoqi@6880 1725 st_ptr(end, thread, in_bytes(JavaThread::tlab_top_offset()));
aoqi@6880 1726
aoqi@6880 1727 verify_tlab(t1, t2);
aoqi@6880 1728 }
aoqi@6880 1729
aoqi@6880 1730 // Defines obj, preserves var_size_in_bytes
aoqi@6880 1731 void MacroAssembler::eden_allocate(Register obj, Register var_size_in_bytes, int con_size_in_bytes,
aoqi@6880 1732 Register t1, Register t2, Label& slow_case) {
aoqi@6880 1733 assert_different_registers(obj, var_size_in_bytes, t1, AT);
aoqi@9228 1734 if (CMSIncrementalMode || !Universe::heap()->supports_inline_contig_alloc()) {
aoqi@6880 1735 // No allocation in the shared eden.
aoqi@6880 1736 b_far(slow_case);
aoqi@6880 1737 delayed()->nop();
aoqi@6880 1738 } else {
aoqi@6880 1739
aoqi@6880 1740 #ifndef _LP64
aoqi@6880 1741 Address heap_top(t1, Assembler::split_low((intptr_t)Universe::heap()->top_addr()));
aoqi@6880 1742 lui(t1, split_high((intptr_t)Universe::heap()->top_addr()));
aoqi@6880 1743 #else
aoqi@6880 1744 Address heap_top(t1);
aoqi@6880 1745 li(t1, (long)Universe::heap()->top_addr());
aoqi@6880 1746 #endif
aoqi@6880 1747 ld_ptr(obj, heap_top);
aoqi@6880 1748
aoqi@6880 1749 Register end = t2;
aoqi@6880 1750 Label retry;
aoqi@6880 1751
aoqi@6880 1752 bind(retry);
aoqi@6880 1753 if (var_size_in_bytes == NOREG) {
wangxue@9245 1754 set64(AT, con_size_in_bytes);
wangxue@9245 1755 add(end, obj, AT);
aoqi@6880 1756 } else {
aoqi@6880 1757 add(end, obj, var_size_in_bytes);
aoqi@6880 1758 }
aoqi@6880 1759 // if end < obj then we wrapped around => object too long => slow case
aoqi@6880 1760 sltu(AT, end, obj);
aoqi@6880 1761 bne_far(AT, R0, slow_case);
aoqi@6880 1762 delayed()->nop();
aoqi@6880 1763
aoqi@6880 1764 li(AT, (long)Universe::heap()->end_addr());
fujie@9152 1765 ld_ptr(AT, AT, 0);
aoqi@6880 1766 sltu(AT, AT, end);
aoqi@6880 1767 bne_far(AT, R0, slow_case);
aoqi@6880 1768 delayed()->nop();
aoqi@6880 1769 // Compare obj with the top addr, and if still equal, store the new top addr in
aoqi@6880 1770 // end at the address of the top addr pointer. Sets ZF if was equal, and clears
aoqi@6880 1771 // it otherwise. Use lock prefix for atomicity on MPs.
aoqi@6880 1772 //if (os::is_MP()) {
aoqi@6880 1773 // sync();
aoqi@6880 1774 //}
aoqi@6880 1775
aoqi@6880 1776 // if someone beat us on the allocation, try again, otherwise continue
aoqi@6880 1777 cmpxchg(end, heap_top, obj);
aoqi@9228 1778 beq_far(AT, R0, retry);
aoqi@6880 1779 delayed()->nop();
aoqi@6880 1780 }
aoqi@6880 1781 }
aoqi@6880 1782
aoqi@6880 1783 // C2 doesn't invoke this one.
aoqi@6880 1784 void MacroAssembler::tlab_refill(Label& retry, Label& try_eden, Label& slow_case) {
aoqi@6880 1785 Register top = T0;
aoqi@6880 1786 Register t1 = T1;
aoqi@6880 1787 Register t2 = T9;
aoqi@6880 1788 Register t3 = T3;
aoqi@6880 1789 Register thread_reg = T8;
fujie@9152 1790 assert_different_registers(top, thread_reg, t1, t2, /* preserve: */ T2, A4);
aoqi@6880 1791 Label do_refill, discard_tlab;
fujie@9152 1792
aoqi@9228 1793 if (CMSIncrementalMode || !Universe::heap()->supports_inline_contig_alloc()) {
aoqi@6880 1794 // No allocation in the shared eden.
aoqi@6880 1795 b(slow_case);
aoqi@6880 1796 delayed()->nop();
aoqi@6880 1797 }
aoqi@6880 1798
aoqi@6880 1799 get_thread(thread_reg);
aoqi@6880 1800
aoqi@6880 1801 ld_ptr(top, thread_reg, in_bytes(JavaThread::tlab_top_offset()));
fujie@9152 1802 ld_ptr(t1, thread_reg, in_bytes(JavaThread::tlab_end_offset()));
aoqi@6880 1803
aoqi@6880 1804 // calculate amount of free space
aoqi@6880 1805 sub(t1, t1, top);
aoqi@6880 1806 shr(t1, LogHeapWordSize);
aoqi@6880 1807
aoqi@6880 1808 // Retain tlab and allocate object in shared space if
aoqi@6880 1809 // the amount free in the tlab is too large to discard.
aoqi@6880 1810 ld_ptr(t2, thread_reg, in_bytes(JavaThread::tlab_refill_waste_limit_offset()));
aoqi@6880 1811 slt(AT, t2, t1);
aoqi@6880 1812 beq(AT, R0, discard_tlab);
aoqi@6880 1813 delayed()->nop();
aoqi@6880 1814
aoqi@6880 1815 // Retain
aoqi@6880 1816 #ifndef _LP64
aoqi@6880 1817 move(AT, ThreadLocalAllocBuffer::refill_waste_limit_increment());
aoqi@6880 1818 #else
aoqi@6880 1819 li(AT, ThreadLocalAllocBuffer::refill_waste_limit_increment());
aoqi@6880 1820 #endif
aoqi@6880 1821 add(t2, t2, AT);
aoqi@6880 1822 st_ptr(t2, thread_reg, in_bytes(JavaThread::tlab_refill_waste_limit_offset()));
aoqi@6880 1823
aoqi@6880 1824 if (TLABStats) {
aoqi@6880 1825 // increment number of slow_allocations
aoqi@6880 1826 lw(AT, thread_reg, in_bytes(JavaThread::tlab_slow_allocations_offset()));
aoqi@6880 1827 addiu(AT, AT, 1);
aoqi@6880 1828 sw(AT, thread_reg, in_bytes(JavaThread::tlab_slow_allocations_offset()));
aoqi@6880 1829 }
aoqi@6880 1830 b(try_eden);
aoqi@6880 1831 delayed()->nop();
aoqi@6880 1832
aoqi@6880 1833 bind(discard_tlab);
aoqi@6880 1834 if (TLABStats) {
aoqi@6880 1835 // increment number of refills
aoqi@6880 1836 lw(AT, thread_reg, in_bytes(JavaThread::tlab_number_of_refills_offset()));
aoqi@6880 1837 addi(AT, AT, 1);
aoqi@6880 1838 sw(AT, thread_reg, in_bytes(JavaThread::tlab_number_of_refills_offset()));
aoqi@6880 1839 // accumulate wastage -- t1 is amount free in tlab
aoqi@6880 1840 lw(AT, thread_reg, in_bytes(JavaThread::tlab_fast_refill_waste_offset()));
aoqi@6880 1841 add(AT, AT, t1);
aoqi@6880 1842 sw(AT, thread_reg, in_bytes(JavaThread::tlab_fast_refill_waste_offset()));
aoqi@6880 1843 }
aoqi@6880 1844
aoqi@6880 1845 // if tlab is currently allocated (top or end != null) then
aoqi@6880 1846 // fill [top, end + alignment_reserve) with array object
aoqi@6880 1847 beq(top, R0, do_refill);
aoqi@6880 1848 delayed()->nop();
aoqi@6880 1849
aoqi@6880 1850 // set up the mark word
aoqi@6880 1851 li(AT, (long)markOopDesc::prototype()->copy_set_hash(0x2));
aoqi@6880 1852 st_ptr(AT, top, oopDesc::mark_offset_in_bytes());
aoqi@6880 1853
aoqi@6880 1854 // set the length to the remaining space
aoqi@6880 1855 addi(t1, t1, - typeArrayOopDesc::header_size(T_INT));
aoqi@6880 1856 addi(t1, t1, ThreadLocalAllocBuffer::alignment_reserve());
aoqi@6880 1857 shl(t1, log2_intptr(HeapWordSize/sizeof(jint)));
aoqi@6880 1858 sw(t1, top, arrayOopDesc::length_offset_in_bytes());
aoqi@6880 1859
aoqi@6880 1860 // set klass to intArrayKlass
aoqi@6880 1861 #ifndef _LP64
aoqi@6880 1862 lui(AT, split_high((intptr_t)Universe::intArrayKlassObj_addr()));
aoqi@6880 1863 lw(t1, AT, split_low((intptr_t)Universe::intArrayKlassObj_addr()));
aoqi@6880 1864 #else
aoqi@6880 1865 li(AT, (intptr_t)Universe::intArrayKlassObj_addr());
aoqi@6880 1866 ld_ptr(t1, AT, 0);
aoqi@6880 1867 #endif
aoqi@6880 1868 //st_ptr(t1, top, oopDesc::klass_offset_in_bytes());
aoqi@6880 1869 store_klass(top, t1);
aoqi@6880 1870
wangxue@9205 1871 ld_ptr(t1, thread_reg, in_bytes(JavaThread::tlab_start_offset()));
wangxue@9205 1872 subu(t1, top, t1);
wangxue@9205 1873 incr_allocated_bytes(thread_reg, t1, 0);
wangxue@9205 1874
aoqi@6880 1875 // refill the tlab with an eden allocation
aoqi@6880 1876 bind(do_refill);
aoqi@6880 1877 ld_ptr(t1, thread_reg, in_bytes(JavaThread::tlab_size_offset()));
aoqi@6880 1878 shl(t1, LogHeapWordSize);
aoqi@6880 1879 // add object_size ??
aoqi@6880 1880 eden_allocate(top, t1, 0, t2, t3, slow_case);
aoqi@6880 1881
aoqi@6880 1882 // Check that t1 was preserved in eden_allocate.
aoqi@6880 1883 #ifdef ASSERT
aoqi@6880 1884 if (UseTLAB) {
aoqi@6880 1885 Label ok;
aoqi@6880 1886 assert_different_registers(thread_reg, t1);
aoqi@6880 1887 ld_ptr(AT, thread_reg, in_bytes(JavaThread::tlab_size_offset()));
aoqi@6880 1888 shl(AT, LogHeapWordSize);
aoqi@6880 1889 beq(AT, t1, ok);
aoqi@6880 1890 delayed()->nop();
aoqi@6880 1891 stop("assert(t1 != tlab size)");
aoqi@6880 1892 should_not_reach_here();
aoqi@6880 1893
aoqi@6880 1894 bind(ok);
aoqi@6880 1895 }
aoqi@6880 1896 #endif
aoqi@6880 1897 st_ptr(top, thread_reg, in_bytes(JavaThread::tlab_start_offset()));
aoqi@6880 1898 st_ptr(top, thread_reg, in_bytes(JavaThread::tlab_top_offset()));
aoqi@6880 1899 add(top, top, t1);
aoqi@6880 1900 addi(top, top, - ThreadLocalAllocBuffer::alignment_reserve_in_bytes());
aoqi@6880 1901 st_ptr(top, thread_reg, in_bytes(JavaThread::tlab_end_offset()));
aoqi@6880 1902 verify_tlab(t1, t2);
aoqi@6880 1903 b(retry);
aoqi@6880 1904 delayed()->nop();
aoqi@6880 1905 }
aoqi@6880 1906
wangxue@9205 1907 void MacroAssembler::incr_allocated_bytes(Register thread,
wangxue@9205 1908 Register var_size_in_bytes,
wangxue@9205 1909 int con_size_in_bytes,
wangxue@9205 1910 Register t1) {
wangxue@9205 1911 if (!thread->is_valid()) {
wangxue@9205 1912 #ifndef OPT_THREAD
wangxue@9205 1913 assert(t1->is_valid(), "need temp reg");
wangxue@9205 1914 thread = t1;
wangxue@9205 1915 get_thread(thread);
wangxue@9205 1916 #else
wangxue@9205 1917 thread = TREG;
wangxue@9205 1918 #endif
wangxue@9205 1919 }
wangxue@9205 1920
wangxue@9205 1921 ld_ptr(AT, thread, in_bytes(JavaThread::allocated_bytes_offset()));
wangxue@9205 1922 if (var_size_in_bytes->is_valid()) {
wangxue@9205 1923 addu(AT, AT, var_size_in_bytes);
wangxue@9205 1924 } else {
wangxue@9205 1925 addiu(AT, AT, con_size_in_bytes);
wangxue@9205 1926 }
wangxue@9205 1927 st_ptr(AT, thread, in_bytes(JavaThread::allocated_bytes_offset()));
wangxue@9205 1928 }
wangxue@9205 1929
aoqi@6880 1930 static const double pi_4 = 0.7853981633974483;
aoqi@6880 1931
aoqi@6880 1932 // must get argument(a double) in F12/F13
aoqi@6880 1933 //void MacroAssembler::trigfunc(char trig, bool preserve_cpu_regs, int num_fpu_regs_in_use) {
aoqi@9228 1934 //We need to preseve the register which maybe modified during the Call
aoqi@6880 1935 void MacroAssembler::trigfunc(char trig, int num_fpu_regs_in_use) {
aoqi@9459 1936 // save all modified register here
aoqi@9459 1937 // FIXME, in the disassembly of tirgfunc, only used V0, V1, T9, SP, RA, so we ony save V0, V1, T9
aoqi@6880 1938 pushad();
aoqi@9459 1939 // we should preserve the stack space before we call
aoqi@6880 1940 addi(SP, SP, -wordSize * 2);
aoqi@9459 1941 switch (trig){
aoqi@6880 1942 case 's' :
aoqi@9459 1943 call( CAST_FROM_FN_PTR(address, SharedRuntime::dsin), relocInfo::runtime_call_type );
aoqi@6880 1944 delayed()->nop();
aoqi@6880 1945 break;
aoqi@6880 1946 case 'c':
aoqi@6880 1947 call( CAST_FROM_FN_PTR(address, SharedRuntime::dcos), relocInfo::runtime_call_type );
aoqi@6880 1948 delayed()->nop();
aoqi@6880 1949 break;
aoqi@6880 1950 case 't':
aoqi@6880 1951 call( CAST_FROM_FN_PTR(address, SharedRuntime::dtan), relocInfo::runtime_call_type );
aoqi@6880 1952 delayed()->nop();
aoqi@6880 1953 break;
aoqi@6880 1954 default:assert (false, "bad intrinsic");
aoqi@6880 1955 break;
aoqi@6880 1956
aoqi@6880 1957 }
aoqi@6880 1958
aoqi@6880 1959 addi(SP, SP, wordSize * 2);
aoqi@6880 1960 popad();
aoqi@6880 1961 }
aoqi@6880 1962
aoqi@6880 1963 #ifdef _LP64
aoqi@6880 1964 void MacroAssembler::li(Register rd, long imm) {
aoqi@6880 1965 if (imm <= max_jint && imm >= min_jint) {
aoqi@6880 1966 li32(rd, (int)imm);
aoqi@6880 1967 } else if (julong(imm) <= 0xFFFFFFFF) {
aoqi@6880 1968 assert_not_delayed();
aoqi@6880 1969 // lui sign-extends, so we can't use that.
aoqi@6880 1970 ori(rd, R0, julong(imm) >> 16);
aoqi@6880 1971 dsll(rd, rd, 16);
aoqi@6880 1972 ori(rd, rd, split_low(imm));
aoqi@6880 1973 } else if ((imm > 0) && is_simm16(imm >> 32)) {
aoqi@9459 1974 // A 48-bit address
aoqi@6880 1975 li48(rd, imm);
aoqi@6880 1976 } else {
aoqi@6880 1977 li64(rd, imm);
aoqi@6880 1978 }
aoqi@6880 1979 }
aoqi@6880 1980 #else
aoqi@6880 1981 void MacroAssembler::li(Register rd, long imm) {
aoqi@6880 1982 li32(rd, (int)imm);
aoqi@6880 1983 }
aoqi@6880 1984 #endif
aoqi@6880 1985
aoqi@6880 1986 void MacroAssembler::li32(Register reg, int imm) {
aoqi@6880 1987 if (is_simm16(imm)) {
aoqi@9459 1988 // for imm < 0, we should use addi instead of addiu.
aoqi@9459 1989 //
aoqi@9459 1990 // java.lang.StringCoding$StringDecoder.decode(jobject, jint, jint)
aoqi@9459 1991 //
aoqi@9459 1992 // 78 move [int:-1|I] [a0|I]
aoqi@9459 1993 // : daddi a0, zero, 0xffffffff (correct)
aoqi@9459 1994 // : daddiu a0, zero, 0xffffffff (incorrect)
aoqi@9459 1995 //
aoqi@6880 1996 if (imm >= 0)
aoqi@6880 1997 addiu(reg, R0, imm);
aoqi@6880 1998 else
aoqi@6880 1999 addi(reg, R0, imm);
aoqi@6880 2000 } else {
aoqi@6880 2001 lui(reg, split_low(imm >> 16));
aoqi@6880 2002 if (split_low(imm))
aoqi@6880 2003 ori(reg, reg, split_low(imm));
aoqi@6880 2004 }
aoqi@6880 2005 }
aoqi@6880 2006
aoqi@6880 2007 #ifdef _LP64
aoqi@6880 2008 void MacroAssembler::set64(Register d, jlong value) {
aoqi@6880 2009 assert_not_delayed();
aoqi@6880 2010
aoqi@6880 2011 int hi = (int)(value >> 32);
aoqi@6880 2012 int lo = (int)(value & ~0);
aoqi@6880 2013
aoqi@6880 2014 if (value == lo) { // 32-bit integer
aoqi@6880 2015 if (is_simm16(value)) {
aoqi@6880 2016 daddiu(d, R0, value);
aoqi@6880 2017 } else {
aoqi@6880 2018 lui(d, split_low(value >> 16));
aoqi@6880 2019 if (split_low(value)) {
aoqi@6880 2020 ori(d, d, split_low(value));
aoqi@6880 2021 }
aoqi@6880 2022 }
aoqi@6880 2023 } else if (hi == 0) { // hardware zero-extends to upper 32
aoqi@6880 2024 ori(d, R0, julong(value) >> 16);
aoqi@6880 2025 dsll(d, d, 16);
aoqi@6880 2026 if (split_low(value)) {
aoqi@6880 2027 ori(d, d, split_low(value));
aoqi@6880 2028 }
aoqi@6880 2029 } else if ((value> 0) && is_simm16(value >> 32)) { // li48
aoqi@6880 2030 // 4 insts
aoqi@6880 2031 li48(d, value);
aoqi@6880 2032 } else { // li64
aoqi@6880 2033 // 6 insts
aoqi@6880 2034 li64(d, value);
aoqi@6880 2035 }
aoqi@6880 2036 }
aoqi@6880 2037
aoqi@6880 2038
aoqi@6880 2039 int MacroAssembler::insts_for_set64(jlong value) {
aoqi@6880 2040 int hi = (int)(value >> 32);
aoqi@6880 2041 int lo = (int)(value & ~0);
aoqi@6880 2042
aoqi@6880 2043 int count = 0;
aoqi@6880 2044
aoqi@6880 2045 if (value == lo) { // 32-bit integer
aoqi@6880 2046 if (is_simm16(value)) {
aoqi@6880 2047 //daddiu(d, R0, value);
aoqi@6880 2048 count++;
aoqi@6880 2049 } else {
aoqi@6880 2050 //lui(d, split_low(value >> 16));
aoqi@6880 2051 count++;
aoqi@6880 2052 if (split_low(value)) {
aoqi@6880 2053 //ori(d, d, split_low(value));
aoqi@6880 2054 count++;
aoqi@6880 2055 }
aoqi@6880 2056 }
aoqi@6880 2057 } else if (hi == 0) { // hardware zero-extends to upper 32
aoqi@6880 2058 //ori(d, R0, julong(value) >> 16);
aoqi@6880 2059 //dsll(d, d, 16);
aoqi@6880 2060 count += 2;
aoqi@6880 2061 if (split_low(value)) {
aoqi@6880 2062 //ori(d, d, split_low(value));
aoqi@6880 2063 count++;
aoqi@6880 2064 }
aoqi@6880 2065 } else if ((value> 0) && is_simm16(value >> 32)) { // li48
aoqi@6880 2066 // 4 insts
aoqi@6880 2067 //li48(d, value);
aoqi@6880 2068 count += 4;
aoqi@6880 2069 } else { // li64
aoqi@6880 2070 // 6 insts
aoqi@6880 2071 //li64(d, value);
aoqi@6880 2072 count += 6;
aoqi@6880 2073 }
aoqi@6880 2074
aoqi@6880 2075 return count;
aoqi@6880 2076 }
aoqi@6880 2077
aoqi@6880 2078 void MacroAssembler::patchable_set48(Register d, jlong value) {
aoqi@6880 2079 assert_not_delayed();
aoqi@6880 2080
aoqi@6880 2081 int hi = (int)(value >> 32);
aoqi@6880 2082 int lo = (int)(value & ~0);
aoqi@6880 2083
aoqi@6880 2084 int count = 0;
aoqi@6880 2085
aoqi@6880 2086 if (value == lo) { // 32-bit integer
aoqi@6880 2087 if (is_simm16(value)) {
aoqi@6880 2088 daddiu(d, R0, value);
aoqi@6880 2089 count += 1;
aoqi@6880 2090 } else {
aoqi@6880 2091 lui(d, split_low(value >> 16));
aoqi@6880 2092 count += 1;
aoqi@6880 2093 if (split_low(value)) {
aoqi@6880 2094 ori(d, d, split_low(value));
aoqi@6880 2095 count += 1;
aoqi@6880 2096 }
aoqi@6880 2097 }
aoqi@6880 2098 } else if (hi == 0) { // hardware zero-extends to upper 32
aoqi@6880 2099 ori(d, R0, julong(value) >> 16);
aoqi@6880 2100 dsll(d, d, 16);
aoqi@6880 2101 count += 2;
aoqi@6880 2102 if (split_low(value)) {
aoqi@6880 2103 ori(d, d, split_low(value));
aoqi@6880 2104 count += 1;
aoqi@6880 2105 }
aoqi@6880 2106 } else if ((value> 0) && is_simm16(value >> 32)) { // li48
aoqi@6880 2107 // 4 insts
aoqi@6880 2108 li48(d, value);
aoqi@6880 2109 count += 4;
aoqi@6880 2110 } else { // li64
aoqi@6880 2111 tty->print_cr("value = 0x%x", value);
aoqi@6880 2112 guarantee(false, "Not supported yet !");
aoqi@6880 2113 }
aoqi@6880 2114
fujie@9242 2115 while (count < 4) {
aoqi@6880 2116 nop();
fujie@9242 2117 count++;
aoqi@6880 2118 }
aoqi@6880 2119 }
aoqi@6880 2120
aoqi@6880 2121 void MacroAssembler::patchable_set32(Register d, jlong value) {
aoqi@6880 2122 assert_not_delayed();
aoqi@6880 2123
aoqi@6880 2124 int hi = (int)(value >> 32);
aoqi@6880 2125 int lo = (int)(value & ~0);
aoqi@6880 2126
aoqi@6880 2127 int count = 0;
aoqi@6880 2128
aoqi@6880 2129 if (value == lo) { // 32-bit integer
aoqi@6880 2130 if (is_simm16(value)) {
aoqi@6880 2131 daddiu(d, R0, value);
aoqi@6880 2132 count += 1;
aoqi@6880 2133 } else {
aoqi@6880 2134 lui(d, split_low(value >> 16));
aoqi@6880 2135 count += 1;
aoqi@6880 2136 if (split_low(value)) {
aoqi@6880 2137 ori(d, d, split_low(value));
aoqi@6880 2138 count += 1;
aoqi@6880 2139 }
aoqi@6880 2140 }
aoqi@6880 2141 } else if (hi == 0) { // hardware zero-extends to upper 32
aoqi@6880 2142 ori(d, R0, julong(value) >> 16);
aoqi@6880 2143 dsll(d, d, 16);
aoqi@6880 2144 count += 2;
aoqi@6880 2145 if (split_low(value)) {
aoqi@6880 2146 ori(d, d, split_low(value));
aoqi@6880 2147 count += 1;
aoqi@6880 2148 }
aoqi@6880 2149 } else {
aoqi@6880 2150 tty->print_cr("value = 0x%x", value);
aoqi@6880 2151 guarantee(false, "Not supported yet !");
aoqi@6880 2152 }
aoqi@6880 2153
fujie@9242 2154 while (count < 3) {
aoqi@6880 2155 nop();
fujie@9242 2156 count++;
aoqi@6880 2157 }
aoqi@6880 2158 }
aoqi@6880 2159
aoqi@6880 2160 void MacroAssembler::patchable_call32(Register d, jlong value) {
aoqi@6880 2161 assert_not_delayed();
aoqi@6880 2162
aoqi@6880 2163 int hi = (int)(value >> 32);
aoqi@6880 2164 int lo = (int)(value & ~0);
aoqi@6880 2165
aoqi@6880 2166 int count = 0;
aoqi@6880 2167
aoqi@6880 2168 if (value == lo) { // 32-bit integer
aoqi@6880 2169 if (is_simm16(value)) {
aoqi@6880 2170 daddiu(d, R0, value);
aoqi@6880 2171 count += 1;
aoqi@6880 2172 } else {
aoqi@6880 2173 lui(d, split_low(value >> 16));
aoqi@6880 2174 count += 1;
aoqi@6880 2175 if (split_low(value)) {
aoqi@6880 2176 ori(d, d, split_low(value));
aoqi@6880 2177 count += 1;
aoqi@6880 2178 }
aoqi@6880 2179 }
aoqi@6880 2180 } else {
aoqi@6880 2181 tty->print_cr("value = 0x%x", value);
aoqi@6880 2182 guarantee(false, "Not supported yet !");
aoqi@6880 2183 }
aoqi@6880 2184
fujie@9242 2185 while (count < 2) {
aoqi@6880 2186 nop();
fujie@9242 2187 count++;
aoqi@6880 2188 }
aoqi@6880 2189 }
aoqi@6880 2190
aoqi@6880 2191 void MacroAssembler::set_narrow_klass(Register dst, Klass* k) {
aoqi@6880 2192 assert(UseCompressedClassPointers, "should only be used for compressed header");
aoqi@6880 2193 assert(oop_recorder() != NULL, "this assembler needs an OopRecorder");
aoqi@6880 2194
aoqi@6880 2195 int klass_index = oop_recorder()->find_index(k);
aoqi@6880 2196 RelocationHolder rspec = metadata_Relocation::spec(klass_index);
aoqi@6880 2197 long narrowKlass = (long)Klass::encode_klass(k);
aoqi@6880 2198
aoqi@6880 2199 relocate(rspec, Assembler::narrow_oop_operand);
aoqi@6880 2200 patchable_set48(dst, narrowKlass);
aoqi@6880 2201 }
aoqi@6880 2202
aoqi@6880 2203
aoqi@6880 2204 void MacroAssembler::set_narrow_oop(Register dst, jobject obj) {
aoqi@6880 2205 assert(UseCompressedOops, "should only be used for compressed header");
aoqi@6880 2206 assert(oop_recorder() != NULL, "this assembler needs an OopRecorder");
aoqi@6880 2207
aoqi@6880 2208 int oop_index = oop_recorder()->find_index(obj);
aoqi@6880 2209 RelocationHolder rspec = oop_Relocation::spec(oop_index);
aoqi@6880 2210
aoqi@6880 2211 relocate(rspec, Assembler::narrow_oop_operand);
aoqi@6880 2212 patchable_set48(dst, oop_index);
aoqi@6880 2213 }
aoqi@6880 2214
aoqi@6880 2215 void MacroAssembler::li64(Register rd, long imm) {
aoqi@6880 2216 assert_not_delayed();
fujie@9263 2217 lui(rd, split_low(imm >> 48));
aoqi@6880 2218 ori(rd, rd, split_low(imm >> 32));
aoqi@6880 2219 dsll(rd, rd, 16);
aoqi@6880 2220 ori(rd, rd, split_low(imm >> 16));
aoqi@6880 2221 dsll(rd, rd, 16);
aoqi@6880 2222 ori(rd, rd, split_low(imm));
aoqi@6880 2223 }
aoqi@6880 2224
aoqi@6880 2225 void MacroAssembler::li48(Register rd, long imm) {
aoqi@6880 2226 assert_not_delayed();
aoqi@6880 2227 assert(is_simm16(imm >> 32), "Not a 48-bit address");
aoqi@6880 2228 lui(rd, imm >> 32);
aoqi@6880 2229 ori(rd, rd, split_low(imm >> 16));
aoqi@6880 2230 dsll(rd, rd, 16);
aoqi@6880 2231 ori(rd, rd, split_low(imm));
aoqi@6880 2232 }
aoqi@6880 2233 #endif
aoqi@9459 2234
aoqi@6880 2235 void MacroAssembler::verify_oop(Register reg, const char* s) {
aoqi@6880 2236 if (!VerifyOops) return;
aoqi@6880 2237 const char * b = NULL;
aoqi@6880 2238 stringStream ss;
aoqi@6880 2239 ss.print("verify_oop: %s: %s", reg->name(), s);
aoqi@6880 2240 b = code_string(ss.as_string());
aoqi@6880 2241 #ifdef _LP64
aoqi@6880 2242 pushad();
aoqi@6880 2243 move(A1, reg);
aoqi@6880 2244 li(A0, (long)b);
aoqi@6880 2245 li(AT, (long)StubRoutines::verify_oop_subroutine_entry_address());
aoqi@6880 2246 ld(T9, AT, 0);
aoqi@6880 2247 jalr(T9);
aoqi@6880 2248 delayed()->nop();
aoqi@6880 2249 popad();
aoqi@6880 2250 #else
aoqi@6880 2251 // Pass register number to verify_oop_subroutine
aoqi@6880 2252 sw(T0, SP, - wordSize);
aoqi@6880 2253 sw(T1, SP, - 2*wordSize);
aoqi@6880 2254 sw(RA, SP, - 3*wordSize);
aoqi@6880 2255 sw(A0, SP ,- 4*wordSize);
aoqi@6880 2256 sw(A1, SP ,- 5*wordSize);
aoqi@6880 2257 sw(AT, SP ,- 6*wordSize);
aoqi@6880 2258 sw(T9, SP ,- 7*wordSize);
aoqi@6880 2259 addiu(SP, SP, - 7 * wordSize);
aoqi@6880 2260 move(A1, reg);
aoqi@6880 2261 li(A0, (long)b);
aoqi@6880 2262 // call indirectly to solve generation ordering problem
aoqi@6880 2263 li(AT, (long)StubRoutines::verify_oop_subroutine_entry_address());
aoqi@6880 2264 lw(T9, AT, 0);
aoqi@6880 2265 jalr(T9);
aoqi@6880 2266 delayed()->nop();
aoqi@6880 2267 lw(T0, SP, 6* wordSize);
aoqi@6880 2268 lw(T1, SP, 5* wordSize);
aoqi@6880 2269 lw(RA, SP, 4* wordSize);
aoqi@6880 2270 lw(A0, SP, 3* wordSize);
aoqi@6880 2271 lw(A1, SP, 2* wordSize);
aoqi@6880 2272 lw(AT, SP, 1* wordSize);
aoqi@6880 2273 lw(T9, SP, 0* wordSize);
aoqi@6880 2274 addiu(SP, SP, 7 * wordSize);
aoqi@6880 2275 #endif
aoqi@6880 2276 }
aoqi@6880 2277
aoqi@6880 2278
aoqi@6880 2279 void MacroAssembler::verify_oop_addr(Address addr, const char* s) {
aoqi@6880 2280 if (!VerifyOops) {
aoqi@6880 2281 nop();
aoqi@6880 2282 return;
aoqi@6880 2283 }
aoqi@6880 2284 // Pass register number to verify_oop_subroutine
aoqi@6880 2285 const char * b = NULL;
aoqi@6880 2286 stringStream ss;
aoqi@6880 2287 ss.print("verify_oop_addr: %s", s);
aoqi@6880 2288 b = code_string(ss.as_string());
aoqi@6880 2289
aoqi@6880 2290 st_ptr(T0, SP, - wordSize);
aoqi@6880 2291 st_ptr(T1, SP, - 2*wordSize);
aoqi@6880 2292 st_ptr(RA, SP, - 3*wordSize);
aoqi@6880 2293 st_ptr(A0, SP, - 4*wordSize);
aoqi@6880 2294 st_ptr(A1, SP, - 5*wordSize);
aoqi@6880 2295 st_ptr(AT, SP, - 6*wordSize);
aoqi@6880 2296 st_ptr(T9, SP, - 7*wordSize);
aoqi@6880 2297 ld_ptr(A1, addr); // addr may use SP, so load from it before change SP
aoqi@6880 2298 addiu(SP, SP, - 7 * wordSize);
aoqi@6880 2299
aoqi@6880 2300 li(A0, (long)b);
aoqi@6880 2301 // call indirectly to solve generation ordering problem
aoqi@6880 2302 li(AT, (long)StubRoutines::verify_oop_subroutine_entry_address());
aoqi@6880 2303 ld_ptr(T9, AT, 0);
aoqi@6880 2304 jalr(T9);
aoqi@6880 2305 delayed()->nop();
aoqi@6880 2306 ld_ptr(T0, SP, 6* wordSize);
aoqi@6880 2307 ld_ptr(T1, SP, 5* wordSize);
aoqi@6880 2308 ld_ptr(RA, SP, 4* wordSize);
aoqi@6880 2309 ld_ptr(A0, SP, 3* wordSize);
aoqi@6880 2310 ld_ptr(A1, SP, 2* wordSize);
aoqi@6880 2311 ld_ptr(AT, SP, 1* wordSize);
aoqi@6880 2312 ld_ptr(T9, SP, 0* wordSize);
aoqi@6880 2313 addiu(SP, SP, 7 * wordSize);
aoqi@6880 2314 }
aoqi@6880 2315
aoqi@6880 2316 // used registers : T0, T1
aoqi@6880 2317 void MacroAssembler::verify_oop_subroutine() {
aoqi@6880 2318 // RA: ra
aoqi@6880 2319 // A0: char* error message
aoqi@6880 2320 // A1: oop object to verify
aoqi@6880 2321
aoqi@6880 2322 Label exit, error;
aoqi@6880 2323 // increment counter
aoqi@6880 2324 li(T0, (long)StubRoutines::verify_oop_count_addr());
aoqi@6880 2325 lw(AT, T0, 0);
aoqi@6880 2326 #ifdef _LP64
aoqi@6880 2327 daddi(AT, AT, 1);
aoqi@6880 2328 #else
aoqi@6880 2329 addi(AT, AT, 1);
aoqi@6880 2330 #endif
aoqi@6880 2331 sw(AT, T0, 0);
aoqi@6880 2332
aoqi@6880 2333 // make sure object is 'reasonable'
aoqi@6880 2334 beq(A1, R0, exit); // if obj is NULL it is ok
aoqi@6880 2335 delayed()->nop();
aoqi@6880 2336
aoqi@6880 2337 // Check if the oop is in the right area of memory
aoqi@9459 2338 // const int oop_mask = Universe::verify_oop_mask();
aoqi@9459 2339 // const int oop_bits = Universe::verify_oop_bits();
aoqi@6880 2340 const uintptr_t oop_mask = Universe::verify_oop_mask();
aoqi@6880 2341 const uintptr_t oop_bits = Universe::verify_oop_bits();
aoqi@6880 2342 li(AT, oop_mask);
aoqi@6880 2343 andr(T0, A1, AT);
aoqi@6880 2344 li(AT, oop_bits);
aoqi@6880 2345 bne(T0, AT, error);
aoqi@6880 2346 delayed()->nop();
aoqi@6880 2347
aoqi@6880 2348 // make sure klass is 'reasonable'
aoqi@9459 2349 // add for compressedoops
aoqi@6880 2350 reinit_heapbase();
aoqi@9459 2351 // add for compressedoops
aoqi@6880 2352 load_klass(T0, A1);
aoqi@6880 2353 beq(T0, R0, error); // if klass is NULL it is broken
aoqi@6880 2354 delayed()->nop();
aoqi@6880 2355 // return if everything seems ok
aoqi@6880 2356 bind(exit);
aoqi@6880 2357
aoqi@6880 2358 jr(RA);
aoqi@6880 2359 delayed()->nop();
aoqi@6880 2360
aoqi@6880 2361 // handle errors
aoqi@6880 2362 bind(error);
aoqi@6880 2363 pushad();
aoqi@6880 2364 #ifndef _LP64
aoqi@6880 2365 addi(SP, SP, (-1) * wordSize);
aoqi@6880 2366 #endif
aoqi@6880 2367 call(CAST_FROM_FN_PTR(address, MacroAssembler::debug), relocInfo::runtime_call_type);
aoqi@6880 2368 delayed()->nop();
aoqi@6880 2369 #ifndef _LP64
aoqi@6880 2370 addiu(SP, SP, 1 * wordSize);
aoqi@6880 2371 #endif
aoqi@6880 2372 popad();
aoqi@6880 2373 jr(RA);
aoqi@6880 2374 delayed()->nop();
aoqi@6880 2375 }
aoqi@6880 2376
aoqi@6880 2377 void MacroAssembler::verify_tlab(Register t1, Register t2) {
aoqi@6880 2378 #ifdef ASSERT
aoqi@6880 2379 assert_different_registers(t1, t2, AT);
aoqi@6880 2380 if (UseTLAB && VerifyOops) {
aoqi@6880 2381 Label next, ok;
aoqi@6880 2382
aoqi@6880 2383 get_thread(t1);
aoqi@6880 2384
aoqi@6880 2385 ld_ptr(t2, t1, in_bytes(JavaThread::tlab_top_offset()));
aoqi@6880 2386 ld_ptr(AT, t1, in_bytes(JavaThread::tlab_start_offset()));
aoqi@6880 2387 sltu(AT, t2, AT);
aoqi@6880 2388 beq(AT, R0, next);
aoqi@6880 2389 delayed()->nop();
aoqi@6880 2390
aoqi@6880 2391 stop("assert(top >= start)");
aoqi@6880 2392
aoqi@6880 2393 bind(next);
aoqi@6880 2394 ld_ptr(AT, t1, in_bytes(JavaThread::tlab_end_offset()));
aoqi@6880 2395 sltu(AT, AT, t2);
aoqi@6880 2396 beq(AT, R0, ok);
aoqi@6880 2397 delayed()->nop();
aoqi@6880 2398
aoqi@6880 2399 stop("assert(top <= end)");
aoqi@6880 2400
aoqi@6880 2401 bind(ok);
aoqi@6880 2402
aoqi@6880 2403 }
aoqi@6880 2404 #endif
aoqi@6880 2405 }
aoqi@9459 2406
aoqi@9459 2407 RegisterOrConstant MacroAssembler::delayed_value_impl(intptr_t* delayed_value_addr,
aoqi@6880 2408 Register tmp,
aoqi@6880 2409 int offset) {
aoqi@9459 2410 intptr_t value = *delayed_value_addr;
aoqi@9459 2411 if (value != 0)
aoqi@9459 2412 return RegisterOrConstant(value + offset);
aoqi@9459 2413 AddressLiteral a(delayed_value_addr);
aoqi@9459 2414 // load indirectly to solve generation ordering problem
aoqi@9459 2415 //movptr(tmp, ExternalAddress((address) delayed_value_addr));
aoqi@9459 2416 //ld(tmp, a);
aoqi@9459 2417 if (offset != 0)
aoqi@9459 2418 daddi(tmp,tmp, offset);
aoqi@9459 2419
aoqi@9459 2420 return RegisterOrConstant(tmp);
aoqi@9459 2421 }
aoqi@6880 2422
aoqi@6880 2423 void MacroAssembler::hswap(Register reg) {
aoqi@6880 2424 //short
aoqi@6880 2425 //andi(reg, reg, 0xffff);
aoqi@6880 2426 srl(AT, reg, 8);
aoqi@6880 2427 sll(reg, reg, 24);
aoqi@6880 2428 sra(reg, reg, 16);
aoqi@6880 2429 orr(reg, reg, AT);
aoqi@6880 2430 }
aoqi@6880 2431
aoqi@6880 2432 void MacroAssembler::huswap(Register reg) {
aoqi@6880 2433 #ifdef _LP64
aoqi@6880 2434 dsrl(AT, reg, 8);
aoqi@6880 2435 dsll(reg, reg, 24);
aoqi@6880 2436 dsrl(reg, reg, 16);
aoqi@6880 2437 orr(reg, reg, AT);
aoqi@6880 2438 andi(reg, reg, 0xffff);
aoqi@6880 2439 #else
aoqi@6880 2440 //andi(reg, reg, 0xffff);
aoqi@6880 2441 srl(AT, reg, 8);
aoqi@6880 2442 sll(reg, reg, 24);
aoqi@6880 2443 srl(reg, reg, 16);
aoqi@6880 2444 orr(reg, reg, AT);
aoqi@6880 2445 #endif
aoqi@6880 2446 }
aoqi@6880 2447
aoqi@6880 2448 // something funny to do this will only one more register AT
aoqi@6880 2449 // 32 bits
aoqi@6880 2450 void MacroAssembler::swap(Register reg) {
aoqi@6880 2451 srl(AT, reg, 8);
aoqi@6880 2452 sll(reg, reg, 24);
aoqi@6880 2453 orr(reg, reg, AT);
aoqi@6880 2454 //reg : 4 1 2 3
aoqi@6880 2455 srl(AT, AT, 16);
aoqi@6880 2456 xorr(AT, AT, reg);
aoqi@6880 2457 andi(AT, AT, 0xff);
aoqi@6880 2458 //AT : 0 0 0 1^3);
aoqi@6880 2459 xorr(reg, reg, AT);
aoqi@6880 2460 //reg : 4 1 2 1
aoqi@6880 2461 sll(AT, AT, 16);
aoqi@6880 2462 xorr(reg, reg, AT);
aoqi@6880 2463 //reg : 4 3 2 1
aoqi@6880 2464 }
aoqi@6880 2465
aoqi@6880 2466 #ifdef _LP64
aoqi@6880 2467
aoqi@9459 2468 // do 32-bit CAS using MIPS64 lld/scd
aoqi@9459 2469 //
aoqi@9459 2470 // cas_int should only compare 32-bits of the memory value.
aoqi@9459 2471 // However, lld/scd will do 64-bit operation, which violates the intention of cas_int.
aoqi@9459 2472 // To simulate a 32-bit atomic operation, the value loaded with LLD should be split into
aoqi@9459 2473 // tow halves, and only the low-32 bits is compared. If equals, the low-32 bits of newval,
aoqi@9459 2474 // plus the high-32 bits or memory value, are stored togethor with SCD.
aoqi@9459 2475 //
aoqi@9459 2476 //Example:
aoqi@9459 2477 //
aoqi@9459 2478 // double d = 3.1415926;
aoqi@9459 2479 // System.err.println("hello" + d);
aoqi@9459 2480 //
aoqi@9459 2481 // sun.misc.FloatingDecimal$1.<init>()
aoqi@9459 2482 // |
aoqi@9459 2483 // `- java.util.concurrent.atomic.AtomicInteger::compareAndSet()
aoqi@9459 2484 //
aoqi@9459 2485 // 38 cas_int [a7a7|J] [a0|I] [a6|I]
aoqi@9459 2486 // a0: 0xffffffffe8ea9f63 pc: 0x55647f3354
aoqi@9459 2487 // a6: 0x4ab325aa
aoqi@9459 2488 //
aoqi@9459 2489 //again:
aoqi@9459 2490 // 0x00000055647f3c5c: lld at, 0x0(a7) ; 64-bit load, "0xe8ea9f63"
aoqi@9459 2491 //
aoqi@9459 2492 // 0x00000055647f3c60: sll t9, at, 0 ; t9: low-32 bits (sign extended)
aoqi@9459 2493 // 0x00000055647f3c64: dsrl32 t8, at, 0 ; t8: high-32 bits
aoqi@9459 2494 // 0x00000055647f3c68: dsll32 t8, t8, 0
aoqi@9459 2495 // 0x00000055647f3c6c: bne t9, a0, 0x00000055647f3c9c ; goto nequal
aoqi@9459 2496 // 0x00000055647f3c70: sll zero, zero, 0
aoqi@9459 2497 //
aoqi@9459 2498 // 0x00000055647f3c74: ori v1, zero, 0xffffffff ; v1: low-32 bits of newval (sign unextended)
aoqi@9459 2499 // 0x00000055647f3c78: dsll v1, v1, 16 ; v1 = a6 & 0xFFFFFFFF;
aoqi@9459 2500 // 0x00000055647f3c7c: ori v1, v1, 0xffffffff
aoqi@9459 2501 // 0x00000055647f3c80: and v1, a6, v1
aoqi@9459 2502 // 0x00000055647f3c84: or at, t8, v1
aoqi@9459 2503 // 0x00000055647f3c88: scd at, 0x0(a7)
aoqi@9459 2504 // 0x00000055647f3c8c: beq at, zero, 0x00000055647f3c5c ; goto again
aoqi@9459 2505 // 0x00000055647f3c90: sll zero, zero, 0
aoqi@9459 2506 // 0x00000055647f3c94: beq zero, zero, 0x00000055647f45ac ; goto done
aoqi@9459 2507 // 0x00000055647f3c98: sll zero, zero, 0
aoqi@9459 2508 //nequal:
aoqi@9459 2509 // 0x00000055647f45a4: dadd a0, t9, zero
aoqi@9459 2510 // 0x00000055647f45a8: dadd at, zero, zero
aoqi@9459 2511 //done:
aoqi@9459 2512 //
aoqi@6880 2513
aoqi@6880 2514 void MacroAssembler::cmpxchg32(Register x_reg, Address dest, Register c_reg) {
aoqi@9459 2515 // MIPS64 can use ll/sc for 32-bit atomic memory access
aoqi@6880 2516 Label done, again, nequal;
aoqi@6880 2517
aoqi@6880 2518 bind(again);
aoqi@6880 2519
aoqi@8019 2520 if(UseSyncLevel >= 3000 || UseSyncLevel < 2000) sync();
aoqi@6880 2521 ll(AT, dest);
aoqi@6880 2522 bne(AT, c_reg, nequal);
aoqi@6880 2523 delayed()->nop();
aoqi@6880 2524
aoqi@6880 2525 move(AT, x_reg);
aoqi@6880 2526 sc(AT, dest);
aoqi@6880 2527 beq(AT, R0, again);
aoqi@6880 2528 delayed()->nop();
aoqi@6880 2529 b(done);
aoqi@6880 2530 delayed()->nop();
aoqi@6880 2531
aoqi@6880 2532 // not xchged
aoqi@6880 2533 bind(nequal);
aoqi@6880 2534 sync();
aoqi@6880 2535 move(c_reg, AT);
aoqi@6880 2536 move(AT, R0);
aoqi@6880 2537
aoqi@6880 2538 bind(done);
aoqi@6880 2539 }
aoqi@6880 2540 #endif // cmpxchg32
aoqi@6880 2541
aoqi@6880 2542 void MacroAssembler::cmpxchg(Register x_reg, Address dest, Register c_reg) {
aoqi@6880 2543 Label done, again, nequal;
aoqi@6880 2544
aoqi@6880 2545 bind(again);
aoqi@8019 2546 if(UseSyncLevel >= 3000 || UseSyncLevel < 2000) sync();
aoqi@6880 2547 #ifdef _LP64
aoqi@6880 2548 lld(AT, dest);
aoqi@6880 2549 #else
aoqi@6880 2550 ll(AT, dest);
aoqi@6880 2551 #endif
aoqi@6880 2552 bne(AT, c_reg, nequal);
aoqi@6880 2553 delayed()->nop();
aoqi@6880 2554
aoqi@6880 2555 move(AT, x_reg);
aoqi@6880 2556 #ifdef _LP64
aoqi@6880 2557 scd(AT, dest);
aoqi@6880 2558 #else
aoqi@6880 2559 sc(AT, dest);
aoqi@6880 2560 #endif
aoqi@6880 2561 beq(AT, R0, again);
aoqi@6880 2562 delayed()->nop();
aoqi@6880 2563 b(done);
aoqi@6880 2564 delayed()->nop();
aoqi@6880 2565
aoqi@6880 2566 // not xchged
aoqi@6880 2567 bind(nequal);
aoqi@6880 2568 sync();
aoqi@6880 2569 move(c_reg, AT);
aoqi@6880 2570 move(AT, R0);
aoqi@6880 2571
aoqi@6880 2572 bind(done);
aoqi@6880 2573 }
aoqi@6880 2574
aoqi@6880 2575 void MacroAssembler::cmpxchg8(Register x_regLo, Register x_regHi, Address dest, Register c_regLo, Register c_regHi) {
aoqi@6880 2576 Label done, again, nequal;
aoqi@6880 2577
aoqi@6880 2578 Register x_reg = x_regLo;
aoqi@6880 2579 dsll32(x_regHi, x_regHi, 0);
aoqi@6880 2580 dsll32(x_regLo, x_regLo, 0);
aoqi@6880 2581 dsrl32(x_regLo, x_regLo, 0);
aoqi@6880 2582 orr(x_reg, x_regLo, x_regHi);
aoqi@6880 2583
aoqi@6880 2584 Register c_reg = c_regLo;
aoqi@6880 2585 dsll32(c_regHi, c_regHi, 0);
aoqi@6880 2586 dsll32(c_regLo, c_regLo, 0);
aoqi@6880 2587 dsrl32(c_regLo, c_regLo, 0);
aoqi@6880 2588 orr(c_reg, c_regLo, c_regHi);
aoqi@6880 2589
aoqi@6880 2590 bind(again);
aoqi@6880 2591
aoqi@8019 2592 if(UseSyncLevel >= 3000 || UseSyncLevel < 2000) sync();
aoqi@6880 2593 lld(AT, dest);
aoqi@6880 2594 bne(AT, c_reg, nequal);
aoqi@6880 2595 delayed()->nop();
aoqi@6880 2596
aoqi@6880 2597 //move(AT, x_reg);
aoqi@6880 2598 dadd(AT, x_reg, R0);
aoqi@6880 2599 scd(AT, dest);
aoqi@6880 2600 beq(AT, R0, again);
aoqi@6880 2601 delayed()->nop();
aoqi@6880 2602 b(done);
aoqi@6880 2603 delayed()->nop();
aoqi@6880 2604
aoqi@6880 2605 // not xchged
aoqi@6880 2606 bind(nequal);
aoqi@6880 2607 sync();
aoqi@6880 2608 //move(c_reg, AT);
aoqi@6880 2609 //move(AT, R0);
aoqi@6880 2610 dadd(c_reg, AT, R0);
aoqi@6880 2611 dadd(AT, R0, R0);
aoqi@6880 2612 bind(done);
aoqi@6880 2613 }
aoqi@6880 2614
aoqi@6880 2615 // be sure the three register is different
aoqi@6880 2616 void MacroAssembler::rem_s(FloatRegister fd, FloatRegister fs, FloatRegister ft, FloatRegister tmp) {
aoqi@6880 2617 assert_different_registers(tmp, fs, ft);
aoqi@6880 2618 div_s(tmp, fs, ft);
aoqi@6880 2619 trunc_l_s(tmp, tmp);
aoqi@6880 2620 cvt_s_l(tmp, tmp);
aoqi@6880 2621 mul_s(tmp, tmp, ft);
aoqi@6880 2622 sub_s(fd, fs, tmp);
aoqi@6880 2623 }
aoqi@6880 2624
aoqi@6880 2625 // be sure the three register is different
aoqi@6880 2626 void MacroAssembler::rem_d(FloatRegister fd, FloatRegister fs, FloatRegister ft, FloatRegister tmp) {
aoqi@6880 2627 assert_different_registers(tmp, fs, ft);
aoqi@6880 2628 div_d(tmp, fs, ft);
aoqi@6880 2629 trunc_l_d(tmp, tmp);
aoqi@6880 2630 cvt_d_l(tmp, tmp);
aoqi@6880 2631 mul_d(tmp, tmp, ft);
aoqi@6880 2632 sub_d(fd, fs, tmp);
aoqi@6880 2633 }
aoqi@6880 2634
aoqi@6880 2635 // Fast_Lock and Fast_Unlock used by C2
aoqi@6880 2636
aoqi@6880 2637 // Because the transitions from emitted code to the runtime
aoqi@6880 2638 // monitorenter/exit helper stubs are so slow it's critical that
aoqi@6880 2639 // we inline both the stack-locking fast-path and the inflated fast path.
aoqi@6880 2640 //
aoqi@6880 2641 // See also: cmpFastLock and cmpFastUnlock.
aoqi@6880 2642 //
aoqi@6880 2643 // What follows is a specialized inline transliteration of the code
aoqi@6880 2644 // in slow_enter() and slow_exit(). If we're concerned about I$ bloat
aoqi@6880 2645 // another option would be to emit TrySlowEnter and TrySlowExit methods
aoqi@6880 2646 // at startup-time. These methods would accept arguments as
aoqi@9459 2647 // (Obj, Self, box, Scratch) and return success-failure
aoqi@6880 2648 // indications in the icc.ZFlag. Fast_Lock and Fast_Unlock would simply
aoqi@6880 2649 // marshal the arguments and emit calls to TrySlowEnter and TrySlowExit.
aoqi@6880 2650 // In practice, however, the # of lock sites is bounded and is usually small.
aoqi@6880 2651 // Besides the call overhead, TrySlowEnter and TrySlowExit might suffer
aoqi@6880 2652 // if the processor uses simple bimodal branch predictors keyed by EIP
aoqi@6880 2653 // Since the helper routines would be called from multiple synchronization
aoqi@6880 2654 // sites.
aoqi@6880 2655 //
aoqi@6880 2656 // An even better approach would be write "MonitorEnter()" and "MonitorExit()"
aoqi@6880 2657 // in java - using j.u.c and unsafe - and just bind the lock and unlock sites
aoqi@6880 2658 // to those specialized methods. That'd give us a mostly platform-independent
aoqi@6880 2659 // implementation that the JITs could optimize and inline at their pleasure.
aoqi@6880 2660 // Done correctly, the only time we'd need to cross to native could would be
aoqi@6880 2661 // to park() or unpark() threads. We'd also need a few more unsafe operators
aoqi@6880 2662 // to (a) prevent compiler-JIT reordering of non-volatile accesses, and
aoqi@6880 2663 // (b) explicit barriers or fence operations.
aoqi@6880 2664 //
aoqi@6880 2665 // TODO:
aoqi@6880 2666 //
aoqi@6880 2667 // * Arrange for C2 to pass "Self" into Fast_Lock and Fast_Unlock in one of the registers (scr).
aoqi@6880 2668 // This avoids manifesting the Self pointer in the Fast_Lock and Fast_Unlock terminals.
aoqi@6880 2669 // Given TLAB allocation, Self is usually manifested in a register, so passing it into
aoqi@6880 2670 // the lock operators would typically be faster than reifying Self.
aoqi@6880 2671 //
aoqi@6880 2672 // * Ideally I'd define the primitives as:
aoqi@9459 2673 // fast_lock (nax Obj, nax box, tmp, nax scr) where box, tmp and scr are KILLED.
aoqi@9459 2674 // fast_unlock (nax Obj, box, nax tmp) where box and tmp are KILLED
aoqi@6880 2675 // Unfortunately ADLC bugs prevent us from expressing the ideal form.
aoqi@6880 2676 // Instead, we're stuck with a rather awkward and brittle register assignments below.
aoqi@6880 2677 // Furthermore the register assignments are overconstrained, possibly resulting in
aoqi@6880 2678 // sub-optimal code near the synchronization site.
aoqi@6880 2679 //
aoqi@6880 2680 // * Eliminate the sp-proximity tests and just use "== Self" tests instead.
aoqi@6880 2681 // Alternately, use a better sp-proximity test.
aoqi@6880 2682 //
aoqi@6880 2683 // * Currently ObjectMonitor._Owner can hold either an sp value or a (THREAD *) value.
aoqi@6880 2684 // Either one is sufficient to uniquely identify a thread.
aoqi@6880 2685 // TODO: eliminate use of sp in _owner and use get_thread(tr) instead.
aoqi@6880 2686 //
aoqi@6880 2687 // * Intrinsify notify() and notifyAll() for the common cases where the
aoqi@6880 2688 // object is locked by the calling thread but the waitlist is empty.
aoqi@6880 2689 // avoid the expensive JNI call to JVM_Notify() and JVM_NotifyAll().
aoqi@6880 2690 //
aoqi@6880 2691 // * use jccb and jmpb instead of jcc and jmp to improve code density.
aoqi@6880 2692 // But beware of excessive branch density on AMD Opterons.
aoqi@6880 2693 //
aoqi@6880 2694 // * Both Fast_Lock and Fast_Unlock set the ICC.ZF to indicate success
aoqi@6880 2695 // or failure of the fast-path. If the fast-path fails then we pass
aoqi@6880 2696 // control to the slow-path, typically in C. In Fast_Lock and
aoqi@6880 2697 // Fast_Unlock we often branch to DONE_LABEL, just to find that C2
aoqi@6880 2698 // will emit a conditional branch immediately after the node.
aoqi@6880 2699 // So we have branches to branches and lots of ICC.ZF games.
aoqi@6880 2700 // Instead, it might be better to have C2 pass a "FailureLabel"
aoqi@6880 2701 // into Fast_Lock and Fast_Unlock. In the case of success, control
aoqi@6880 2702 // will drop through the node. ICC.ZF is undefined at exit.
aoqi@6880 2703 // In the case of failure, the node will branch directly to the
aoqi@6880 2704 // FailureLabel
aoqi@6880 2705
aoqi@6880 2706
aoqi@6880 2707 // obj: object to lock
aoqi@6880 2708 // box: on-stack box address (displaced header location) - KILLED
aoqi@9459 2709 // tmp: tmp -- KILLED
aoqi@6880 2710 // scr: tmp -- KILLED
aoqi@6880 2711 void MacroAssembler::fast_lock(Register objReg, Register boxReg, Register tmpReg, Register scrReg) {
aoqi@6880 2712
aoqi@6880 2713 // Ensure the register assignents are disjoint
aoqi@6880 2714 guarantee (objReg != boxReg, "") ;
aoqi@6880 2715 guarantee (objReg != tmpReg, "") ;
aoqi@6880 2716 guarantee (objReg != scrReg, "") ;
aoqi@6880 2717 guarantee (boxReg != tmpReg, "") ;
aoqi@6880 2718 guarantee (boxReg != scrReg, "") ;
aoqi@6880 2719
aoqi@6880 2720
aoqi@6880 2721 block_comment("FastLock");
aoqi@6880 2722 if (PrintBiasedLockingStatistics) {
aoqi@6880 2723 push(tmpReg);
aoqi@6880 2724 atomic_inc32((address)BiasedLocking::total_entry_count_addr(), 1, AT, tmpReg);
aoqi@6880 2725 pop(tmpReg);
aoqi@6880 2726 }
aoqi@6880 2727
aoqi@6880 2728 if (EmitSync & 1) {
aoqi@6880 2729 move(AT, 0x0);
aoqi@6880 2730 return;
aoqi@6880 2731 } else
aoqi@6880 2732 if (EmitSync & 2) {
aoqi@6880 2733 Label DONE_LABEL ;
aoqi@6880 2734 if (UseBiasedLocking) {
aoqi@6880 2735 // Note: tmpReg maps to the swap_reg argument and scrReg to the tmp_reg argument.
aoqi@6880 2736 biased_locking_enter(boxReg, objReg, tmpReg, scrReg, false, DONE_LABEL, NULL);
aoqi@6880 2737 }
aoqi@6880 2738
aoqi@6880 2739 ld(tmpReg, Address(objReg, 0)) ; // fetch markword
aoqi@6880 2740 ori(tmpReg, tmpReg, 0x1);
aoqi@6880 2741 sd(tmpReg, Address(boxReg, 0)); // Anticipate successful CAS
aoqi@6880 2742
aoqi@6880 2743 cmpxchg(boxReg, Address(objReg, 0), tmpReg); // Updates tmpReg
aoqi@6880 2744 bne(AT, R0, DONE_LABEL);
aoqi@6880 2745 delayed()->nop();
aoqi@6880 2746
aoqi@6880 2747 // Recursive locking
aoqi@6880 2748 dsubu(tmpReg, tmpReg, SP);
aoqi@6880 2749 li(AT, (7 - os::vm_page_size() ));
aoqi@6880 2750 andr(tmpReg, tmpReg, AT);
aoqi@6880 2751 sd(tmpReg, Address(boxReg, 0));
aoqi@6880 2752 bind(DONE_LABEL) ;
aoqi@6880 2753 } else {
aoqi@6880 2754 // Possible cases that we'll encounter in fast_lock
aoqi@6880 2755 // ------------------------------------------------
aoqi@6880 2756 // * Inflated
aoqi@6880 2757 // -- unlocked
aoqi@6880 2758 // -- Locked
aoqi@6880 2759 // = by self
aoqi@6880 2760 // = by other
aoqi@6880 2761 // * biased
aoqi@6880 2762 // -- by Self
aoqi@6880 2763 // -- by other
aoqi@6880 2764 // * neutral
aoqi@6880 2765 // * stack-locked
aoqi@6880 2766 // -- by self
aoqi@6880 2767 // = sp-proximity test hits
aoqi@6880 2768 // = sp-proximity test generates false-negative
aoqi@6880 2769 // -- by other
aoqi@6880 2770 //
aoqi@6880 2771
aoqi@6880 2772 Label IsInflated, DONE_LABEL, PopDone ;
aoqi@6880 2773
aoqi@6880 2774 // TODO: optimize away redundant LDs of obj->mark and improve the markword triage
aoqi@6880 2775 // order to reduce the number of conditional branches in the most common cases.
aoqi@6880 2776 // Beware -- there's a subtle invariant that fetch of the markword
aoqi@6880 2777 // at [FETCH], below, will never observe a biased encoding (*101b).
aoqi@6880 2778 // If this invariant is not held we risk exclusion (safety) failure.
aoqi@6880 2779 if (UseBiasedLocking && !UseOptoBiasInlining) {
aoqi@6880 2780 biased_locking_enter(boxReg, objReg, tmpReg, scrReg, false, DONE_LABEL, NULL);
aoqi@6880 2781 }
aoqi@6880 2782
aoqi@6880 2783 ld(tmpReg, Address(objReg, 0)) ; //Fetch the markword of the object.
aoqi@6880 2784 andi(AT, tmpReg, markOopDesc::monitor_value);
aoqi@6880 2785 bne(AT, R0, IsInflated); // inflated vs stack-locked|neutral|bias
aoqi@6880 2786 delayed()->nop();
aoqi@6880 2787
aoqi@6880 2788 // Attempt stack-locking ...
aoqi@6880 2789 ori (tmpReg, tmpReg, markOopDesc::unlocked_value);
aoqi@6880 2790 sd(tmpReg, Address(boxReg, 0)); // Anticipate successful CAS
aoqi@6880 2791 //if (os::is_MP()) {
aoqi@6880 2792 // sync();
aoqi@6880 2793 //}
aoqi@6880 2794
aoqi@6880 2795 cmpxchg(boxReg, Address(objReg, 0), tmpReg); // Updates tmpReg
aoqi@6880 2796 //AT == 1: unlocked
aoqi@6880 2797
aoqi@6880 2798 if (PrintBiasedLockingStatistics) {
aoqi@6880 2799 Label L;
aoqi@6880 2800 beq(AT, R0, L);
aoqi@6880 2801 delayed()->nop();
aoqi@6880 2802 push(T0);
aoqi@6880 2803 push(T1);
aoqi@6880 2804 atomic_inc32((address)BiasedLocking::fast_path_entry_count_addr(), 1, T0, T1);
aoqi@6880 2805 pop(T1);
aoqi@6880 2806 pop(T0);
aoqi@6880 2807 bind(L);
aoqi@6880 2808 }
aoqi@6880 2809 bne(AT, R0, DONE_LABEL);
aoqi@6880 2810 delayed()->nop();
aoqi@6880 2811
aoqi@6880 2812 // Recursive locking
aoqi@6880 2813 // The object is stack-locked: markword contains stack pointer to BasicLock.
aoqi@6880 2814 // Locked by current thread if difference with current SP is less than one page.
aoqi@6880 2815 dsubu(tmpReg, tmpReg, SP);
aoqi@6880 2816 li(AT, 7 - os::vm_page_size() );
aoqi@6880 2817 andr(tmpReg, tmpReg, AT);
aoqi@6880 2818 sd(tmpReg, Address(boxReg, 0));
aoqi@6880 2819 if (PrintBiasedLockingStatistics) {
aoqi@6880 2820 Label L;
aoqi@6880 2821 // tmpReg == 0 => BiasedLocking::_fast_path_entry_count++
aoqi@6880 2822 bne(tmpReg, R0, L);
aoqi@6880 2823 delayed()->nop();
aoqi@6880 2824 push(T0);
aoqi@6880 2825 push(T1);
aoqi@6880 2826 atomic_inc32((address)BiasedLocking::fast_path_entry_count_addr(), 1, T0, T1);
aoqi@6880 2827 pop(T1);
aoqi@6880 2828 pop(T0);
aoqi@6880 2829 bind(L);
aoqi@6880 2830 }
aoqi@9459 2831 sltiu(AT, tmpReg, 1); // AT = (tmpReg == 0) ? 1 : 0
aoqi@6880 2832
aoqi@6880 2833 b(DONE_LABEL) ;
aoqi@6880 2834 delayed()->nop();
aoqi@6880 2835
aoqi@6880 2836 bind(IsInflated) ;
aoqi@6880 2837 // The object's monitor m is unlocked iff m->owner == NULL,
aoqi@6880 2838 // otherwise m->owner may contain a thread or a stack address.
aoqi@6880 2839
aoqi@6880 2840 // TODO: someday avoid the ST-before-CAS penalty by
aoqi@6880 2841 // relocating (deferring) the following ST.
aoqi@6880 2842 // We should also think about trying a CAS without having
aoqi@6880 2843 // fetched _owner. If the CAS is successful we may
aoqi@6880 2844 // avoid an RTO->RTS upgrade on the $line.
aoqi@6880 2845 // Without cast to int32_t a movptr will destroy r10 which is typically obj
aoqi@6880 2846 li(AT, (int32_t)intptr_t(markOopDesc::unused_mark()));
aoqi@6880 2847 sd(AT, Address(boxReg, 0));
aoqi@6880 2848
aoqi@6880 2849 move(boxReg, tmpReg) ;
aoqi@6880 2850 ld(tmpReg, Address(tmpReg, ObjectMonitor::owner_offset_in_bytes()-2)) ;
aoqi@6880 2851 // if (m->owner != 0) => AT = 0, goto slow path.
aoqi@6880 2852 move(AT, R0);
aoqi@6880 2853 bne(tmpReg, R0, DONE_LABEL);
aoqi@6880 2854 delayed()->nop();
aoqi@6880 2855
aoqi@6880 2856 #ifndef OPT_THREAD
aoqi@6880 2857 get_thread (TREG) ;
aoqi@6880 2858 #endif
aoqi@6880 2859 // It's inflated and appears unlocked
aoqi@6880 2860 //if (os::is_MP()) {
aoqi@6880 2861 // sync();
aoqi@6880 2862 //}
aoqi@6880 2863 cmpxchg(TREG, Address(boxReg, ObjectMonitor::owner_offset_in_bytes()-2), tmpReg) ;
aoqi@6880 2864 // Intentional fall-through into DONE_LABEL ...
aoqi@6880 2865
aoqi@6880 2866
aoqi@6880 2867 // DONE_LABEL is a hot target - we'd really like to place it at the
aoqi@6880 2868 // start of cache line by padding with NOPs.
aoqi@6880 2869 // See the AMD and Intel software optimization manuals for the
aoqi@6880 2870 // most efficient "long" NOP encodings.
aoqi@6880 2871 // Unfortunately none of our alignment mechanisms suffice.
aoqi@6880 2872 bind(DONE_LABEL);
aoqi@6880 2873
aoqi@6880 2874 // At DONE_LABEL the AT is set as follows ...
aoqi@6880 2875 // Fast_Unlock uses the same protocol.
aoqi@6880 2876 // AT == 1 -> Success
aoqi@6880 2877 // AT == 0 -> Failure - force control through the slow-path
aoqi@6880 2878
aoqi@6880 2879 // Avoid branch-to-branch on AMD processors
aoqi@6880 2880 // This appears to be superstition.
aoqi@6880 2881 if (EmitSync & 32) nop() ;
aoqi@6880 2882
aoqi@6880 2883 }
aoqi@6880 2884 }
aoqi@6880 2885
aoqi@6880 2886 // obj: object to unlock
aoqi@9459 2887 // box: box address (displaced header location), killed.
aoqi@9459 2888 // tmp: killed tmp; cannot be obj nor box.
aoqi@6880 2889 //
aoqi@6880 2890 // Some commentary on balanced locking:
aoqi@6880 2891 //
aoqi@6880 2892 // Fast_Lock and Fast_Unlock are emitted only for provably balanced lock sites.
aoqi@6880 2893 // Methods that don't have provably balanced locking are forced to run in the
aoqi@6880 2894 // interpreter - such methods won't be compiled to use fast_lock and fast_unlock.
aoqi@6880 2895 // The interpreter provides two properties:
aoqi@6880 2896 // I1: At return-time the interpreter automatically and quietly unlocks any
aoqi@6880 2897 // objects acquired the current activation (frame). Recall that the
aoqi@6880 2898 // interpreter maintains an on-stack list of locks currently held by
aoqi@6880 2899 // a frame.
aoqi@6880 2900 // I2: If a method attempts to unlock an object that is not held by the
aoqi@6880 2901 // the frame the interpreter throws IMSX.
aoqi@6880 2902 //
aoqi@6880 2903 // Lets say A(), which has provably balanced locking, acquires O and then calls B().
aoqi@6880 2904 // B() doesn't have provably balanced locking so it runs in the interpreter.
aoqi@6880 2905 // Control returns to A() and A() unlocks O. By I1 and I2, above, we know that O
aoqi@6880 2906 // is still locked by A().
aoqi@6880 2907 //
aoqi@6880 2908 // The only other source of unbalanced locking would be JNI. The "Java Native Interface:
aoqi@6880 2909 // Programmer's Guide and Specification" claims that an object locked by jni_monitorenter
aoqi@6880 2910 // should not be unlocked by "normal" java-level locking and vice-versa. The specification
aoqi@6880 2911 // doesn't specify what will occur if a program engages in such mixed-mode locking, however.
aoqi@6880 2912
aoqi@6880 2913 void MacroAssembler::fast_unlock(Register objReg, Register boxReg, Register tmpReg) {
aoqi@6880 2914
aoqi@6880 2915 guarantee (objReg != boxReg, "") ;
aoqi@6880 2916 guarantee (objReg != tmpReg, "") ;
aoqi@6880 2917 guarantee (boxReg != tmpReg, "") ;
aoqi@6880 2918
aoqi@6880 2919 block_comment("FastUnlock");
aoqi@6880 2920
aoqi@6880 2921
aoqi@6880 2922 if (EmitSync & 4) {
aoqi@6880 2923 // Disable - inhibit all inlining. Force control through the slow-path
aoqi@6880 2924 move(AT, 0x0);
aoqi@6880 2925 return;
aoqi@6880 2926 } else
aoqi@6880 2927 if (EmitSync & 8) {
aoqi@6880 2928 Label DONE_LABEL ;
aoqi@6880 2929 if (UseBiasedLocking) {
aoqi@6880 2930 biased_locking_exit(objReg, tmpReg, DONE_LABEL);
aoqi@6880 2931 }
aoqi@6880 2932 // classic stack-locking code ...
aoqi@6880 2933 ld(tmpReg, Address(boxReg, 0)) ;
aoqi@6880 2934 beq(tmpReg, R0, DONE_LABEL) ;
aoqi@6880 2935 move(AT, 0x1); // delay slot
aoqi@6880 2936
aoqi@9459 2937 cmpxchg(tmpReg, Address(objReg, 0), boxReg);
aoqi@6880 2938 bind(DONE_LABEL);
aoqi@6880 2939 } else {
aoqi@6880 2940 Label DONE_LABEL, Stacked, CheckSucc, Inflated ;
aoqi@6880 2941
aoqi@6880 2942 // Critically, the biased locking test must have precedence over
aoqi@6880 2943 // and appear before the (box->dhw == 0) recursive stack-lock test.
aoqi@6880 2944 if (UseBiasedLocking && !UseOptoBiasInlining) {
aoqi@6880 2945 biased_locking_exit(objReg, tmpReg, DONE_LABEL);
aoqi@6880 2946 }
aoqi@6880 2947
aoqi@6880 2948 ld(AT, Address(boxReg, 0)) ; // Examine the displaced header
aoqi@6880 2949 beq(AT, R0, DONE_LABEL) ; // 0 indicates recursive stack-lock
aoqi@6880 2950 delayed()->daddiu(AT, R0, 0x1);
aoqi@6880 2951
aoqi@6880 2952 ld(tmpReg, Address(objReg, 0)) ; // Examine the object's markword
aoqi@6880 2953 andi(AT, tmpReg, markOopDesc::monitor_value) ; // Inflated?
aoqi@6880 2954 beq(AT, R0, Stacked) ; // Inflated?
aoqi@6880 2955 delayed()->nop();
aoqi@6880 2956
aoqi@6880 2957 bind(Inflated) ;
aoqi@6880 2958 // It's inflated.
aoqi@6880 2959 // Despite our balanced locking property we still check that m->_owner == Self
aoqi@6880 2960 // as java routines or native JNI code called by this thread might
aoqi@6880 2961 // have released the lock.
aoqi@6880 2962 // Refer to the comments in synchronizer.cpp for how we might encode extra
aoqi@6880 2963 // state in _succ so we can avoid fetching EntryList|cxq.
aoqi@6880 2964 //
aoqi@6880 2965 // I'd like to add more cases in fast_lock() and fast_unlock() --
aoqi@6880 2966 // such as recursive enter and exit -- but we have to be wary of
aoqi@6880 2967 // I$ bloat, T$ effects and BP$ effects.
aoqi@6880 2968 //
aoqi@6880 2969 // If there's no contention try a 1-0 exit. That is, exit without
aoqi@6880 2970 // a costly MEMBAR or CAS. See synchronizer.cpp for details on how
aoqi@6880 2971 // we detect and recover from the race that the 1-0 exit admits.
aoqi@6880 2972 //
aoqi@6880 2973 // Conceptually Fast_Unlock() must execute a STST|LDST "release" barrier
aoqi@6880 2974 // before it STs null into _owner, releasing the lock. Updates
aoqi@6880 2975 // to data protected by the critical section must be visible before
aoqi@6880 2976 // we drop the lock (and thus before any other thread could acquire
aoqi@6880 2977 // the lock and observe the fields protected by the lock).
aoqi@6880 2978 // IA32's memory-model is SPO, so STs are ordered with respect to
aoqi@6880 2979 // each other and there's no need for an explicit barrier (fence).
aoqi@6880 2980 // See also http://gee.cs.oswego.edu/dl/jmm/cookbook.html.
aoqi@6880 2981 #ifndef OPT_THREAD
aoqi@6880 2982 get_thread (TREG) ;
aoqi@6880 2983 #endif
aoqi@6880 2984
aoqi@6880 2985 // It's inflated
aoqi@6880 2986 ld(boxReg, Address (tmpReg, ObjectMonitor::owner_offset_in_bytes()-2)) ;
aoqi@6880 2987 xorr(boxReg, boxReg, TREG);
aoqi@6880 2988
aoqi@6880 2989 ld(AT, Address (tmpReg, ObjectMonitor::recursions_offset_in_bytes()-2)) ;
aoqi@6880 2990 orr(boxReg, boxReg, AT);
aoqi@6880 2991
aoqi@6880 2992 move(AT, R0);
aoqi@6880 2993 bne(boxReg, R0, DONE_LABEL);
aoqi@6880 2994 delayed()->nop();
aoqi@6880 2995
aoqi@6880 2996 ld(boxReg, Address (tmpReg, ObjectMonitor::cxq_offset_in_bytes()-2)) ;
aoqi@6880 2997 ld(AT, Address (tmpReg, ObjectMonitor::EntryList_offset_in_bytes()-2)) ;
aoqi@6880 2998 orr(boxReg, boxReg, AT);
aoqi@6880 2999
aoqi@6880 3000 move(AT, R0);
aoqi@6880 3001 bne(boxReg, R0, DONE_LABEL);
aoqi@6880 3002 delayed()->nop();
aoqi@6880 3003
aoqi@6880 3004 sync();
aoqi@6880 3005 sd(R0, Address (tmpReg, ObjectMonitor::owner_offset_in_bytes()-2)) ;
aoqi@6880 3006 move(AT, 0x1);
aoqi@6880 3007 b(DONE_LABEL);
aoqi@6880 3008 delayed()->nop();
aoqi@6880 3009
aoqi@6880 3010 bind (Stacked);
aoqi@6880 3011 ld(tmpReg, Address(boxReg, 0)) ;
aoqi@6880 3012 //if (os::is_MP()) { sync(); }
aoqi@6880 3013 cmpxchg(tmpReg, Address(objReg, 0), boxReg);
aoqi@6880 3014
aoqi@6880 3015 if (EmitSync & 65536) {
aoqi@6880 3016 bind (CheckSucc);
aoqi@6880 3017 }
aoqi@6880 3018
aoqi@6880 3019 bind(DONE_LABEL);
aoqi@6880 3020
aoqi@6880 3021 // Avoid branch to branch on AMD processors
aoqi@6880 3022 if (EmitSync & 32768) { nop() ; }
aoqi@6880 3023 }
aoqi@6880 3024 }
aoqi@6880 3025
aoqi@6880 3026 void MacroAssembler::align(int modulus) {
aoqi@6880 3027 while (offset() % modulus != 0) nop();
aoqi@6880 3028 }
aoqi@6880 3029
aoqi@6880 3030
aoqi@6880 3031 void MacroAssembler::verify_FPU(int stack_depth, const char* s) {
aoqi@6880 3032 //Unimplemented();
aoqi@6880 3033 }
aoqi@6880 3034
aoqi@6880 3035 #ifdef _LP64
aoqi@6880 3036 Register caller_saved_registers[] = {AT, V0, V1, A0, A1, A2, A3, A4, A5, A6, A7, T0, T1, T2, T3, T8, T9, GP, RA, FP};
zhaixiang@9170 3037 Register caller_saved_registers_except_v0[] = {AT, V1, A0, A1, A2, A3, A4, A5, A6, A7, T0, T1, T2, T3, T8, T9, GP, RA, FP};
aoqi@6880 3038
aoqi@9228 3039 //In MIPS64, F0~23 are all caller-saved registers
aoqi@6880 3040 FloatRegister caller_saved_fpu_registers[] = {F0, F12, F13};
aoqi@6880 3041 #else
aoqi@6880 3042 Register caller_saved_registers[] = {AT, V0, V1, A0, A1, A2, A3, T4, T5, T6, T7, T0, T1, T2, T3, T8, T9, GP, RA, FP};
zhaixiang@9170 3043 Register caller_saved_registers_except_v0[] = {AT, V1, A0, A1, A2, A3, T4, T5, T6, T7, T0, T1, T2, T3, T8, T9, GP, RA, FP};
aoqi@6880 3044
aoqi@6880 3045 Register caller_saved_fpu_registers[] = {};
aoqi@6880 3046 #endif
aoqi@6880 3047
aoqi@9459 3048 // We preserve all caller-saved register
aoqi@6880 3049 void MacroAssembler::pushad(){
aoqi@6880 3050 int i;
aoqi@6880 3051
aoqi@9459 3052 // Fixed-point registers
aoqi@6880 3053 int len = sizeof(caller_saved_registers) / sizeof(caller_saved_registers[0]);
aoqi@6880 3054 daddi(SP, SP, -1 * len * wordSize);
aoqi@6880 3055 for (i = 0; i < len; i++)
aoqi@6880 3056 {
aoqi@6880 3057 #ifdef _LP64
aoqi@6880 3058 sd(caller_saved_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3059 #else
aoqi@6880 3060 sw(caller_saved_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3061 #endif
aoqi@6880 3062 }
aoqi@6880 3063
aoqi@9459 3064 // Floating-point registers
aoqi@6880 3065 len = sizeof(caller_saved_fpu_registers) / sizeof(caller_saved_fpu_registers[0]);
aoqi@6880 3066 daddi(SP, SP, -1 * len * wordSize);
aoqi@6880 3067 for (i = 0; i < len; i++)
aoqi@6880 3068 {
aoqi@6880 3069 #ifdef _LP64
aoqi@6880 3070 sdc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3071 #else
aoqi@6880 3072 swc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3073 #endif
aoqi@6880 3074 }
aoqi@6880 3075 };
aoqi@6880 3076
aoqi@6880 3077 void MacroAssembler::popad(){
aoqi@6880 3078 int i;
aoqi@6880 3079
aoqi@9459 3080 // Floating-point registers
aoqi@6880 3081 int len = sizeof(caller_saved_fpu_registers) / sizeof(caller_saved_fpu_registers[0]);
aoqi@6880 3082 for (i = 0; i < len; i++)
aoqi@6880 3083 {
aoqi@6880 3084 #ifdef _LP64
aoqi@6880 3085 ldc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3086 #else
aoqi@6880 3087 lwc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3088 #endif
aoqi@6880 3089 }
aoqi@6880 3090 daddi(SP, SP, len * wordSize);
aoqi@6880 3091
aoqi@9459 3092 // Fixed-point registers
aoqi@6880 3093 len = sizeof(caller_saved_registers) / sizeof(caller_saved_registers[0]);
aoqi@6880 3094 for (i = 0; i < len; i++)
aoqi@6880 3095 {
aoqi@6880 3096 #ifdef _LP64
aoqi@6880 3097 ld(caller_saved_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3098 #else
aoqi@6880 3099 lw(caller_saved_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3100 #endif
aoqi@6880 3101 }
aoqi@6880 3102 daddi(SP, SP, len * wordSize);
aoqi@6880 3103 };
aoqi@6880 3104
zhaixiang@9170 3105 // We preserve all caller-saved register except V0
zhaixiang@9170 3106 void MacroAssembler::pushad_except_v0() {
zhaixiang@9170 3107 int i;
zhaixiang@9170 3108
aoqi@9459 3109 // Fixed-point registers
zhaixiang@9170 3110 int len = sizeof(caller_saved_registers_except_v0) / sizeof(caller_saved_registers_except_v0[0]);
zhaixiang@9170 3111 daddi(SP, SP, -1 * len * wordSize);
zhaixiang@9170 3112 for (i = 0; i < len; i++) {
zhaixiang@9170 3113 #ifdef _LP64
zhaixiang@9170 3114 sd(caller_saved_registers_except_v0[i], SP, (len - i - 1) * wordSize);
zhaixiang@9170 3115 #else
zhaixiang@9170 3116 sw(caller_saved_registers_except_v0[i], SP, (len - i - 1) * wordSize);
zhaixiang@9170 3117 #endif
zhaixiang@9170 3118 }
zhaixiang@9170 3119
aoqi@9459 3120 // Floating-point registers
zhaixiang@9170 3121 len = sizeof(caller_saved_fpu_registers) / sizeof(caller_saved_fpu_registers[0]);
zhaixiang@9170 3122 daddi(SP, SP, -1 * len * wordSize);
zhaixiang@9170 3123 for (i = 0; i < len; i++) {
zhaixiang@9170 3124 #ifdef _LP64
zhaixiang@9170 3125 sdc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
zhaixiang@9170 3126 #else
zhaixiang@9170 3127 swc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
zhaixiang@9170 3128 #endif
zhaixiang@9170 3129 }
zhaixiang@9170 3130 }
zhaixiang@9170 3131
zhaixiang@9170 3132 void MacroAssembler::popad_except_v0() {
zhaixiang@9170 3133 int i;
zhaixiang@9170 3134
aoqi@9459 3135 // Floating-point registers
zhaixiang@9170 3136 int len = sizeof(caller_saved_fpu_registers) / sizeof(caller_saved_fpu_registers[0]);
zhaixiang@9170 3137 for (i = 0; i < len; i++) {
zhaixiang@9170 3138 #ifdef _LP64
zhaixiang@9170 3139 ldc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
zhaixiang@9170 3140 #else
zhaixiang@9170 3141 lwc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
zhaixiang@9170 3142 #endif
zhaixiang@9170 3143 }
zhaixiang@9170 3144 daddi(SP, SP, len * wordSize);
zhaixiang@9170 3145
aoqi@9459 3146 // Fixed-point registers
zhaixiang@9170 3147 len = sizeof(caller_saved_registers_except_v0) / sizeof(caller_saved_registers_except_v0[0]);
zhaixiang@9170 3148 for (i = 0; i < len; i++) {
zhaixiang@9170 3149 #ifdef _LP64
zhaixiang@9170 3150 ld(caller_saved_registers_except_v0[i], SP, (len - i - 1) * wordSize);
zhaixiang@9170 3151 #else
zhaixiang@9170 3152 lw(caller_saved_registers_except_v0[i], SP, (len - i - 1) * wordSize);
zhaixiang@9170 3153 #endif
zhaixiang@9170 3154 }
zhaixiang@9170 3155 daddi(SP, SP, len * wordSize);
zhaixiang@9170 3156 }
zhaixiang@9170 3157
aoqi@6880 3158 void MacroAssembler::push2(Register reg1, Register reg2) {
aoqi@6880 3159 #ifdef _LP64
aoqi@6880 3160 daddi(SP, SP, -16);
aoqi@6880 3161 sd(reg2, SP, 0);
aoqi@6880 3162 sd(reg1, SP, 8);
aoqi@6880 3163 #else
aoqi@6880 3164 addi(SP, SP, -8);
aoqi@6880 3165 sw(reg2, SP, 0);
aoqi@6880 3166 sw(reg1, SP, 4);
aoqi@6880 3167 #endif
aoqi@6880 3168 }
aoqi@6880 3169
aoqi@6880 3170 void MacroAssembler::pop2(Register reg1, Register reg2) {
aoqi@6880 3171 #ifdef _LP64
aoqi@6880 3172 ld(reg1, SP, 0);
aoqi@6880 3173 ld(reg2, SP, 8);
aoqi@6880 3174 daddi(SP, SP, 16);
aoqi@6880 3175 #else
aoqi@6880 3176 lw(reg1, SP, 0);
aoqi@6880 3177 lw(reg2, SP, 4);
aoqi@6880 3178 addi(SP, SP, 8);
aoqi@6880 3179 #endif
aoqi@6880 3180 }
aoqi@6880 3181
aoqi@9459 3182 // for UseCompressedOops Option
aoqi@6880 3183 void MacroAssembler::load_klass(Register dst, Register src) {
aoqi@6880 3184 #ifdef _LP64
aoqi@8009 3185 if(UseCompressedClassPointers){
aoqi@8009 3186 lwu(dst, Address(src, oopDesc::klass_offset_in_bytes()));
aoqi@8009 3187 decode_klass_not_null(dst);
aoqi@8009 3188 } else
aoqi@6880 3189 #endif
aoqi@8009 3190 ld(dst, src, oopDesc::klass_offset_in_bytes());
aoqi@6880 3191 }
aoqi@6880 3192
aoqi@6880 3193 void MacroAssembler::store_klass(Register dst, Register src) {
aoqi@6880 3194 #ifdef _LP64
aoqi@8009 3195 if(UseCompressedClassPointers){
aoqi@6880 3196 encode_klass_not_null(src);
aoqi@6880 3197 sw(src, dst, oopDesc::klass_offset_in_bytes());
aoqi@8009 3198 } else {
aoqi@6880 3199 #endif
aoqi@6880 3200 sd(src, dst, oopDesc::klass_offset_in_bytes());
aoqi@8009 3201 }
aoqi@6880 3202 }
aoqi@6880 3203
aoqi@6880 3204 void MacroAssembler::load_prototype_header(Register dst, Register src) {
aoqi@6880 3205 load_klass(dst, src);
aoqi@6880 3206 ld(dst, Address(dst, Klass::prototype_header_offset()));
aoqi@6880 3207 }
aoqi@6880 3208
aoqi@6880 3209 #ifdef _LP64
aoqi@6880 3210 void MacroAssembler::store_klass_gap(Register dst, Register src) {
aoqi@6880 3211 if (UseCompressedClassPointers) {
aoqi@6880 3212 sw(src, dst, oopDesc::klass_gap_offset_in_bytes());
aoqi@6880 3213 }
aoqi@6880 3214 }
aoqi@6880 3215
aoqi@6880 3216 void MacroAssembler::load_heap_oop(Register dst, Address src) {
aoqi@8009 3217 if(UseCompressedOops){
aoqi@8009 3218 lwu(dst, src);
aoqi@8009 3219 decode_heap_oop(dst);
aoqi@8009 3220 } else {
aoqi@8009 3221 ld(dst, src);
aoqi@8009 3222 }
aoqi@6880 3223 }
aoqi@6880 3224
aoqi@6880 3225 void MacroAssembler::store_heap_oop(Address dst, Register src){
aoqi@8009 3226 if(UseCompressedOops){
aoqi@8009 3227 assert(!dst.uses(src), "not enough registers");
aoqi@8009 3228 encode_heap_oop(src);
aoqi@8009 3229 sw(src, dst);
aoqi@8009 3230 } else {
aoqi@8009 3231 sd(src, dst);
aoqi@8009 3232 }
aoqi@6880 3233 }
aoqi@6880 3234
fujie@8001 3235 void MacroAssembler::store_heap_oop_null(Address dst){
aoqi@8009 3236 if(UseCompressedOops){
aoqi@8009 3237 sw(R0, dst);
aoqi@8009 3238 } else {
aoqi@8009 3239 sd(R0, dst);
aoqi@8009 3240 }
fujie@8001 3241 }
fujie@8001 3242
aoqi@6880 3243 #ifdef ASSERT
aoqi@6880 3244 void MacroAssembler::verify_heapbase(const char* msg) {
aoqi@6880 3245 assert (UseCompressedOops || UseCompressedClassPointers, "should be compressed");
aoqi@6880 3246 assert (Universe::heap() != NULL, "java heap should be initialized");
aoqi@6880 3247 }
aoqi@6880 3248 #endif
aoqi@6880 3249
aoqi@6880 3250
aoqi@6880 3251 // Algorithm must match oop.inline.hpp encode_heap_oop.
aoqi@6880 3252 void MacroAssembler::encode_heap_oop(Register r) {
aoqi@6880 3253 #ifdef ASSERT
aoqi@6880 3254 verify_heapbase("MacroAssembler::encode_heap_oop:heap base corrupted?");
aoqi@6880 3255 #endif
aoqi@6880 3256 verify_oop(r, "broken oop in encode_heap_oop");
aoqi@6880 3257 if (Universe::narrow_oop_base() == NULL) {
aoqi@6880 3258 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3259 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3260 shr(r, LogMinObjAlignmentInBytes);
aoqi@6880 3261 }
aoqi@6880 3262 return;
aoqi@6880 3263 }
aoqi@6880 3264
aoqi@8009 3265 movz(r, S5_heapbase, r);
aoqi@8009 3266 dsub(r, r, S5_heapbase);
aoqi@8009 3267 if (Universe::narrow_oop_shift() != 0) {
aoqi@8009 3268 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@8009 3269 shr(r, LogMinObjAlignmentInBytes);
aoqi@8009 3270 }
aoqi@6880 3271 }
aoqi@6880 3272
aoqi@6880 3273 void MacroAssembler::encode_heap_oop(Register dst, Register src) {
aoqi@6880 3274 #ifdef ASSERT
aoqi@6880 3275 verify_heapbase("MacroAssembler::encode_heap_oop:heap base corrupted?");
aoqi@6880 3276 #endif
aoqi@6880 3277 verify_oop(src, "broken oop in encode_heap_oop");
aoqi@6880 3278 if (Universe::narrow_oop_base() == NULL) {
aoqi@6880 3279 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3280 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3281 dsrl(dst, src, LogMinObjAlignmentInBytes);
aoqi@6880 3282 } else {
aoqi@6880 3283 if (dst != src) move(dst, src);
aoqi@6880 3284 }
aoqi@6880 3285 } else {
aoqi@6880 3286 if (dst == src) {
aoqi@6880 3287 movz(dst, S5_heapbase, dst);
aoqi@6880 3288 dsub(dst, dst, S5_heapbase);
aoqi@6880 3289 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3290 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3291 shr(dst, LogMinObjAlignmentInBytes);
aoqi@6880 3292 }
aoqi@6880 3293 } else {
aoqi@6880 3294 dsub(dst, src, S5_heapbase);
aoqi@6880 3295 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3296 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3297 shr(dst, LogMinObjAlignmentInBytes);
aoqi@6880 3298 }
aoqi@6880 3299 movz(dst, R0, src);
aoqi@6880 3300 }
aoqi@6880 3301 }
aoqi@6880 3302 }
aoqi@6880 3303
aoqi@6880 3304 void MacroAssembler::encode_heap_oop_not_null(Register r) {
aoqi@8009 3305 assert (UseCompressedOops, "should be compressed");
aoqi@6880 3306 #ifdef ASSERT
aoqi@8009 3307 if (CheckCompressedOops) {
aoqi@8009 3308 Label ok;
aoqi@8009 3309 bne(r, R0, ok);
aoqi@8009 3310 delayed()->nop();
aoqi@8009 3311 stop("null oop passed to encode_heap_oop_not_null");
aoqi@8009 3312 bind(ok);
aoqi@8009 3313 }
aoqi@6880 3314 #endif
aoqi@6880 3315 verify_oop(r, "broken oop in encode_heap_oop_not_null");
aoqi@6880 3316 if (Universe::narrow_oop_base() != NULL) {
aoqi@6880 3317 dsub(r, r, S5_heapbase);
aoqi@6880 3318 }
aoqi@6880 3319 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3320 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3321 shr(r, LogMinObjAlignmentInBytes);
aoqi@6880 3322 }
aoqi@6880 3323
aoqi@6880 3324 }
aoqi@6880 3325
aoqi@6880 3326 void MacroAssembler::encode_heap_oop_not_null(Register dst, Register src) {
aoqi@8009 3327 assert (UseCompressedOops, "should be compressed");
aoqi@6880 3328 #ifdef ASSERT
aoqi@8009 3329 if (CheckCompressedOops) {
aoqi@8009 3330 Label ok;
aoqi@8009 3331 bne(src, R0, ok);
aoqi@8009 3332 delayed()->nop();
aoqi@8009 3333 stop("null oop passed to encode_heap_oop_not_null2");
aoqi@8009 3334 bind(ok);
aoqi@8009 3335 }
aoqi@8009 3336 #endif
aoqi@8009 3337 verify_oop(src, "broken oop in encode_heap_oop_not_null2");
aoqi@8009 3338
aoqi@8009 3339 if (Universe::narrow_oop_base() != NULL) {
aoqi@8009 3340 dsub(dst, src, S5_heapbase);
aoqi@8009 3341 if (Universe::narrow_oop_shift() != 0) {
aoqi@8009 3342 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@8009 3343 shr(dst, LogMinObjAlignmentInBytes);
aoqi@6880 3344 }
aoqi@8009 3345 } else {
aoqi@8009 3346 if (Universe::narrow_oop_shift() != 0) {
aoqi@8009 3347 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@8009 3348 dsrl(dst, src, LogMinObjAlignmentInBytes);
aoqi@6880 3349 } else {
aoqi@8009 3350 if (dst != src) move(dst, src);
aoqi@6880 3351 }
aoqi@8009 3352 }
aoqi@6880 3353 }
aoqi@6880 3354
aoqi@6880 3355 void MacroAssembler::decode_heap_oop(Register r) {
aoqi@6880 3356 #ifdef ASSERT
aoqi@6880 3357 verify_heapbase("MacroAssembler::decode_heap_oop corrupted?");
aoqi@6880 3358 #endif
aoqi@6880 3359 if (Universe::narrow_oop_base() == NULL) {
aoqi@6880 3360 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3361 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3362 shl(r, LogMinObjAlignmentInBytes);
aoqi@6880 3363 }
aoqi@6880 3364 } else {
aoqi@6880 3365 move(AT, r);
aoqi@6880 3366 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3367 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3368 shl(r, LogMinObjAlignmentInBytes);
aoqi@6880 3369 }
aoqi@6880 3370 dadd(r, r, S5_heapbase);
aoqi@6880 3371 movz(r, R0, AT);
aoqi@6880 3372 }
aoqi@6880 3373 verify_oop(r, "broken oop in decode_heap_oop");
aoqi@6880 3374 }
aoqi@6880 3375
aoqi@6880 3376 void MacroAssembler::decode_heap_oop(Register dst, Register src) {
aoqi@6880 3377 #ifdef ASSERT
aoqi@6880 3378 verify_heapbase("MacroAssembler::decode_heap_oop corrupted?");
aoqi@6880 3379 #endif
aoqi@6880 3380 if (Universe::narrow_oop_base() == NULL) {
aoqi@6880 3381 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3382 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3383 if (dst != src) nop(); // DON'T DELETE THIS GUY.
aoqi@6880 3384 dsll(dst, src, LogMinObjAlignmentInBytes);
aoqi@6880 3385 } else {
aoqi@6880 3386 if (dst != src) move(dst, src);
aoqi@6880 3387 }
aoqi@6880 3388 } else {
aoqi@6880 3389 if (dst == src) {
aoqi@6880 3390 move(AT, dst);
aoqi@6880 3391 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3392 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3393 shl(dst, LogMinObjAlignmentInBytes);
aoqi@6880 3394 }
aoqi@6880 3395 dadd(dst, dst, S5_heapbase);
aoqi@6880 3396 movz(dst, R0, AT);
aoqi@6880 3397 } else {
aoqi@6880 3398 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3399 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3400 dsll(dst, src, LogMinObjAlignmentInBytes);
aoqi@6880 3401 daddu(dst, dst, S5_heapbase);
aoqi@6880 3402 } else {
aoqi@6880 3403 daddu(dst, src, S5_heapbase);
aoqi@6880 3404 }
aoqi@6880 3405 movz(dst, R0, src);
aoqi@6880 3406 }
aoqi@6880 3407 }
aoqi@6880 3408 verify_oop(dst, "broken oop in decode_heap_oop");
aoqi@6880 3409 }
aoqi@6880 3410
aoqi@6880 3411 void MacroAssembler::decode_heap_oop_not_null(Register r) {
aoqi@6880 3412 // Note: it will change flags
aoqi@6880 3413 assert (UseCompressedOops, "should only be used for compressed headers");
aoqi@6880 3414 assert (Universe::heap() != NULL, "java heap should be initialized");
aoqi@6880 3415 // Cannot assert, unverified entry point counts instructions (see .ad file)
aoqi@6880 3416 // vtableStubs also counts instructions in pd_code_size_limit.
aoqi@6880 3417 // Also do not verify_oop as this is called by verify_oop.
aoqi@6880 3418 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3419 assert(LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3420 shl(r, LogMinObjAlignmentInBytes);
aoqi@6880 3421 if (Universe::narrow_oop_base() != NULL) {
aoqi@6880 3422 daddu(r, r, S5_heapbase);
aoqi@6880 3423 }
aoqi@6880 3424 } else {
aoqi@6880 3425 assert (Universe::narrow_oop_base() == NULL, "sanity");
aoqi@6880 3426 }
aoqi@6880 3427 }
aoqi@6880 3428
aoqi@6880 3429 void MacroAssembler::decode_heap_oop_not_null(Register dst, Register src) {
aoqi@6880 3430 assert (UseCompressedOops, "should only be used for compressed headers");
aoqi@6880 3431 assert (Universe::heap() != NULL, "java heap should be initialized");
aoqi@6880 3432
aoqi@6880 3433 // Cannot assert, unverified entry point counts instructions (see .ad file)
aoqi@6880 3434 // vtableStubs also counts instructions in pd_code_size_limit.
aoqi@6880 3435 // Also do not verify_oop as this is called by verify_oop.
aoqi@6880 3436 //lea(dst, Address(S5_heapbase, src, Address::times_8, 0));
aoqi@6880 3437 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3438 assert(LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3439 if (LogMinObjAlignmentInBytes == Address::times_8) {
aoqi@6880 3440 dsll(dst, src, LogMinObjAlignmentInBytes);
aoqi@6880 3441 daddu(dst, dst, S5_heapbase);
aoqi@6880 3442 } else {
aoqi@6880 3443 dsll(dst, src, LogMinObjAlignmentInBytes);
aoqi@6880 3444 if (Universe::narrow_oop_base() != NULL) {
aoqi@6880 3445 daddu(dst, dst, S5_heapbase);
aoqi@6880 3446 }
aoqi@6880 3447 }
aoqi@6880 3448 } else {
aoqi@6880 3449 assert (Universe::narrow_oop_base() == NULL, "sanity");
aoqi@6880 3450 if (dst != src) {
aoqi@6880 3451 move(dst, src);
aoqi@6880 3452 }
aoqi@6880 3453 }
aoqi@6880 3454 }
aoqi@6880 3455
aoqi@6880 3456 void MacroAssembler::encode_klass_not_null(Register r) {
aoqi@6880 3457 if (Universe::narrow_klass_base() != NULL) {
aoqi@6880 3458 assert(r != AT, "Encoding a klass in AT");
aoqi@6880 3459 set64(AT, (int64_t)Universe::narrow_klass_base());
aoqi@6880 3460 dsub(r, r, AT);
aoqi@6880 3461 }
aoqi@6880 3462 if (Universe::narrow_klass_shift() != 0) {
aoqi@6880 3463 assert (LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
aoqi@6880 3464 shr(r, LogKlassAlignmentInBytes);
aoqi@6880 3465 }
aoqi@6880 3466 }
aoqi@6880 3467
aoqi@6880 3468 void MacroAssembler::encode_klass_not_null(Register dst, Register src) {
aoqi@6880 3469 if (dst == src) {
aoqi@6880 3470 encode_klass_not_null(src);
aoqi@6880 3471 } else {
aoqi@6880 3472 if (Universe::narrow_klass_base() != NULL) {
aoqi@6880 3473 set64(dst, (int64_t)Universe::narrow_klass_base());
aoqi@6880 3474 dsub(dst, src, dst);
aoqi@6880 3475 if (Universe::narrow_klass_shift() != 0) {
aoqi@6880 3476 assert (LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
aoqi@6880 3477 shr(dst, LogKlassAlignmentInBytes);
aoqi@6880 3478 }
aoqi@6880 3479 } else {
aoqi@6880 3480 if (Universe::narrow_klass_shift() != 0) {
aoqi@6880 3481 assert (LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
aoqi@6880 3482 dsrl(dst, src, LogKlassAlignmentInBytes);
aoqi@6880 3483 } else {
aoqi@6880 3484 move(dst, src);
aoqi@6880 3485 }
aoqi@6880 3486 }
aoqi@6880 3487 }
aoqi@6880 3488 }
aoqi@6880 3489
aoqi@6880 3490 // Function instr_size_for_decode_klass_not_null() counts the instructions
aoqi@6880 3491 // generated by decode_klass_not_null(register r) and reinit_heapbase(),
aoqi@6880 3492 // when (Universe::heap() != NULL). Hence, if the instructions they
aoqi@6880 3493 // generate change, then this method needs to be updated.
aoqi@6880 3494 int MacroAssembler::instr_size_for_decode_klass_not_null() {
aoqi@6880 3495 assert (UseCompressedClassPointers, "only for compressed klass ptrs");
aoqi@6880 3496 if (Universe::narrow_klass_base() != NULL) {
aoqi@6880 3497 // mov64 + addq + shlq? + mov64 (for reinit_heapbase()).
aoqi@6880 3498 return (Universe::narrow_klass_shift() == 0 ? 4 * 9 : 4 * 10);
aoqi@6880 3499 } else {
aoqi@6880 3500 // longest load decode klass function, mov64, leaq
aoqi@6880 3501 return (Universe::narrow_klass_shift() == 0 ? 4 * 0 : 4 * 1);
aoqi@6880 3502 }
aoqi@6880 3503 }
aoqi@6880 3504
aoqi@6880 3505 void MacroAssembler::decode_klass_not_null(Register r) {
aoqi@6880 3506 assert (UseCompressedClassPointers, "should only be used for compressed headers");
aoqi@6880 3507 assert(r != AT, "Decoding a klass in AT");
aoqi@6880 3508 // Cannot assert, unverified entry point counts instructions (see .ad file)
aoqi@6880 3509 // vtableStubs also counts instructions in pd_code_size_limit.
aoqi@6880 3510 // Also do not verify_oop as this is called by verify_oop.
aoqi@6880 3511 if (Universe::narrow_klass_shift() != 0) {
aoqi@6880 3512 assert(LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
aoqi@6880 3513 shl(r, LogKlassAlignmentInBytes);
aoqi@6880 3514 }
aoqi@6880 3515 if (Universe::narrow_klass_base() != NULL) {
aoqi@6880 3516 set64(AT, (int64_t)Universe::narrow_klass_base());
aoqi@6880 3517 daddu(r, r, AT);
aoqi@6880 3518 //Not neccessary for MIPS at all.
aoqi@6880 3519 //reinit_heapbase();
aoqi@6880 3520 }
aoqi@6880 3521 }
aoqi@6880 3522
aoqi@6880 3523 void MacroAssembler::decode_klass_not_null(Register dst, Register src) {
aoqi@6880 3524 assert (UseCompressedClassPointers, "should only be used for compressed headers");
aoqi@6880 3525
aoqi@6880 3526 if (dst == src) {
aoqi@6880 3527 decode_klass_not_null(dst);
aoqi@6880 3528 } else {
aoqi@6880 3529 // Cannot assert, unverified entry point counts instructions (see .ad file)
aoqi@6880 3530 // vtableStubs also counts instructions in pd_code_size_limit.
aoqi@6880 3531 // Also do not verify_oop as this is called by verify_oop.
aoqi@6880 3532 set64(dst, (int64_t)Universe::narrow_klass_base());
aoqi@6880 3533 if (Universe::narrow_klass_shift() != 0) {
aoqi@6880 3534 assert(LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
aoqi@6880 3535 assert(LogKlassAlignmentInBytes == Address::times_8, "klass not aligned on 64bits?");
aoqi@6880 3536 dsll(AT, src, Address::times_8);
aoqi@6880 3537 daddu(dst, dst, AT);
aoqi@6880 3538 } else {
aoqi@6880 3539 daddu(dst, src, dst);
aoqi@6880 3540 }
aoqi@6880 3541 }
aoqi@6880 3542 }
aoqi@6880 3543
aoqi@6880 3544 void MacroAssembler::incrementl(Register reg, int value) {
aoqi@6880 3545 if (value == min_jint) {
aoqi@6880 3546 move(AT, value);
aoqi@6880 3547 LP64_ONLY(addu32(reg, reg, AT)) NOT_LP64(addu(reg, reg, AT));
aoqi@6880 3548 return;
aoqi@6880 3549 }
aoqi@6880 3550 if (value < 0) { decrementl(reg, -value); return; }
aoqi@6880 3551 if (value == 0) { ; return; }
aoqi@6880 3552
aoqi@6880 3553 if(Assembler::is_simm16(value)) {
aoqi@6880 3554 NOT_LP64(addiu(reg, reg, value));
aoqi@6880 3555 LP64_ONLY(move(AT, value); addu32(reg, reg, AT));
aoqi@6880 3556 } else {
aoqi@6880 3557 move(AT, value);
aoqi@6880 3558 LP64_ONLY(addu32(reg, reg, AT)) NOT_LP64(addu(reg, reg, AT));
aoqi@6880 3559 }
aoqi@6880 3560 }
aoqi@6880 3561
aoqi@6880 3562 void MacroAssembler::decrementl(Register reg, int value) {
aoqi@6880 3563 if (value == min_jint) {
aoqi@6880 3564 move(AT, value);
aoqi@6880 3565 LP64_ONLY(subu32(reg, reg, AT)) NOT_LP64(subu(reg, reg, AT));
aoqi@6880 3566 return;
aoqi@6880 3567 }
aoqi@6880 3568 if (value < 0) { incrementl(reg, -value); return; }
aoqi@6880 3569 if (value == 0) { ; return; }
aoqi@6880 3570
aoqi@8009 3571 if (Assembler::is_simm16(value)) {
aoqi@6880 3572 NOT_LP64(addiu(reg, reg, -value));
aoqi@6880 3573 LP64_ONLY(move(AT, value); subu32(reg, reg, AT));
aoqi@6880 3574 } else {
aoqi@6880 3575 move(AT, value);
aoqi@6880 3576 LP64_ONLY(subu32(reg, reg, AT)) NOT_LP64(subu(reg, reg, AT));
aoqi@6880 3577 }
aoqi@6880 3578 }
aoqi@6880 3579
aoqi@6880 3580 void MacroAssembler::reinit_heapbase() {
aoqi@6880 3581 if (UseCompressedOops || UseCompressedClassPointers) {
aoqi@6880 3582 if (Universe::heap() != NULL) {
aoqi@6880 3583 if (Universe::narrow_oop_base() == NULL) {
aoqi@6880 3584 move(S5_heapbase, R0);
aoqi@6880 3585 } else {
aoqi@6880 3586 set64(S5_heapbase, (int64_t)Universe::narrow_ptrs_base());
aoqi@6880 3587 }
aoqi@6880 3588 } else {
aoqi@6880 3589 set64(S5_heapbase, (intptr_t)Universe::narrow_ptrs_base_addr());
aoqi@6880 3590 ld(S5_heapbase, S5_heapbase, 0);
aoqi@6880 3591 }
aoqi@6880 3592 }
aoqi@6880 3593 }
aoqi@6880 3594 #endif // _LP64
aoqi@6880 3595
aoqi@6880 3596 void MacroAssembler::check_klass_subtype(Register sub_klass,
aoqi@6880 3597 Register super_klass,
aoqi@6880 3598 Register temp_reg,
aoqi@6880 3599 Label& L_success) {
aoqi@6880 3600 //implement ind gen_subtype_check
aoqi@6880 3601 Label L_failure;
aoqi@6880 3602 check_klass_subtype_fast_path(sub_klass, super_klass, temp_reg, &L_success, &L_failure, NULL);
aoqi@6880 3603 check_klass_subtype_slow_path(sub_klass, super_klass, temp_reg, noreg, &L_success, NULL);
aoqi@6880 3604 bind(L_failure);
aoqi@6880 3605 }
aoqi@6880 3606
aoqi@6880 3607 SkipIfEqual::SkipIfEqual(
aoqi@6880 3608 MacroAssembler* masm, const bool* flag_addr, bool value) {
aoqi@6880 3609 _masm = masm;
aoqi@6880 3610 _masm->li(AT, (address)flag_addr);
aoqi@6880 3611 _masm->lb(AT,AT,0);
aoqi@6880 3612 _masm->addi(AT,AT,-value);
aoqi@6880 3613 _masm->beq(AT,R0,_label);
aoqi@6880 3614 _masm->delayed()->nop();
aoqi@6880 3615 }
aoqi@6880 3616 void MacroAssembler::check_klass_subtype_fast_path(Register sub_klass,
aoqi@6880 3617 Register super_klass,
aoqi@6880 3618 Register temp_reg,
aoqi@6880 3619 Label* L_success,
aoqi@6880 3620 Label* L_failure,
aoqi@6880 3621 Label* L_slow_path,
aoqi@6880 3622 RegisterOrConstant super_check_offset) {
aoqi@6880 3623 assert_different_registers(sub_klass, super_klass, temp_reg);
aoqi@6880 3624 bool must_load_sco = (super_check_offset.constant_or_zero() == -1);
aoqi@6880 3625 if (super_check_offset.is_register()) {
aoqi@6880 3626 assert_different_registers(sub_klass, super_klass,
aoqi@6880 3627 super_check_offset.as_register());
aoqi@6880 3628 } else if (must_load_sco) {
aoqi@6880 3629 assert(temp_reg != noreg, "supply either a temp or a register offset");
aoqi@6880 3630 }
aoqi@6880 3631
aoqi@6880 3632 Label L_fallthrough;
aoqi@6880 3633 int label_nulls = 0;
aoqi@6880 3634 if (L_success == NULL) { L_success = &L_fallthrough; label_nulls++; }
aoqi@6880 3635 if (L_failure == NULL) { L_failure = &L_fallthrough; label_nulls++; }
aoqi@6880 3636 if (L_slow_path == NULL) { L_slow_path = &L_fallthrough; label_nulls++; }
aoqi@6880 3637 assert(label_nulls <= 1, "at most one NULL in the batch");
aoqi@6880 3638
aoqi@6880 3639 int sc_offset = in_bytes(Klass::secondary_super_cache_offset());
aoqi@6880 3640 int sco_offset = in_bytes(Klass::super_check_offset_offset());
aoqi@6880 3641 // If the pointers are equal, we are done (e.g., String[] elements).
aoqi@6880 3642 // This self-check enables sharing of secondary supertype arrays among
aoqi@6880 3643 // non-primary types such as array-of-interface. Otherwise, each such
aoqi@6880 3644 // type would need its own customized SSA.
aoqi@6880 3645 // We move this check to the front of the fast path because many
aoqi@6880 3646 // type checks are in fact trivially successful in this manner,
aoqi@6880 3647 // so we get a nicely predicted branch right at the start of the check.
aoqi@6880 3648 beq(sub_klass, super_klass, *L_success);
aoqi@6880 3649 delayed()->nop();
aoqi@6880 3650 // Check the supertype display:
aoqi@6880 3651 if (must_load_sco) {
aoqi@6880 3652 // Positive movl does right thing on LP64.
aoqi@8009 3653 lwu(temp_reg, super_klass, sco_offset);
aoqi@6880 3654 super_check_offset = RegisterOrConstant(temp_reg);
aoqi@6880 3655 }
aoqi@6880 3656 dsll(AT, super_check_offset.register_or_noreg(), Address::times_1);
aoqi@6880 3657 daddu(AT, sub_klass, AT);
aoqi@6880 3658 ld(AT, AT, super_check_offset.constant_or_zero()*Address::times_1);
aoqi@6880 3659
aoqi@6880 3660 // This check has worked decisively for primary supers.
aoqi@6880 3661 // Secondary supers are sought in the super_cache ('super_cache_addr').
aoqi@6880 3662 // (Secondary supers are interfaces and very deeply nested subtypes.)
aoqi@6880 3663 // This works in the same check above because of a tricky aliasing
aoqi@6880 3664 // between the super_cache and the primary super display elements.
aoqi@6880 3665 // (The 'super_check_addr' can address either, as the case requires.)
aoqi@6880 3666 // Note that the cache is updated below if it does not help us find
aoqi@6880 3667 // what we need immediately.
aoqi@6880 3668 // So if it was a primary super, we can just fail immediately.
aoqi@6880 3669 // Otherwise, it's the slow path for us (no success at this point).
aoqi@6880 3670
aoqi@6880 3671 if (super_check_offset.is_register()) {
aoqi@8009 3672 beq(super_klass, AT, *L_success);
aoqi@8009 3673 delayed()->nop();
aoqi@8009 3674 addi(AT, super_check_offset.as_register(), -sc_offset);
aoqi@6880 3675 if (L_failure == &L_fallthrough) {
aoqi@8009 3676 beq(AT, R0, *L_slow_path);
aoqi@8009 3677 delayed()->nop();
aoqi@6880 3678 } else {
zhaixiang@9149 3679 bne_far(AT, R0, *L_failure);
aoqi@8009 3680 delayed()->nop();
aoqi@8009 3681 b(*L_slow_path);
aoqi@8009 3682 delayed()->nop();
aoqi@6880 3683 }
aoqi@6880 3684 } else if (super_check_offset.as_constant() == sc_offset) {
aoqi@6880 3685 // Need a slow path; fast failure is impossible.
aoqi@6880 3686 if (L_slow_path == &L_fallthrough) {
aoqi@8009 3687 beq(super_klass, AT, *L_success);
aoqi@8009 3688 delayed()->nop();
aoqi@6880 3689 } else {
aoqi@8009 3690 bne(super_klass, AT, *L_slow_path);
aoqi@8009 3691 delayed()->nop();
aoqi@8009 3692 b(*L_success);
aoqi@8009 3693 delayed()->nop();
aoqi@6880 3694 }
aoqi@6880 3695 } else {
aoqi@6880 3696 // No slow path; it's a fast decision.
aoqi@6880 3697 if (L_failure == &L_fallthrough) {
aoqi@8009 3698 beq(super_klass, AT, *L_success);
aoqi@8009 3699 delayed()->nop();
aoqi@6880 3700 } else {
zhaixiang@9149 3701 bne_far(super_klass, AT, *L_failure);
aoqi@8009 3702 delayed()->nop();
aoqi@8009 3703 b(*L_success);
aoqi@8009 3704 delayed()->nop();
aoqi@6880 3705 }
aoqi@6880 3706 }
aoqi@6880 3707
aoqi@6880 3708 bind(L_fallthrough);
aoqi@6880 3709
aoqi@6880 3710 }
aoqi@6880 3711
aoqi@6880 3712
aoqi@6880 3713 void MacroAssembler::check_klass_subtype_slow_path(Register sub_klass,
aoqi@6880 3714 Register super_klass,
aoqi@6880 3715 Register temp_reg,
aoqi@6880 3716 Register temp2_reg,
aoqi@6880 3717 Label* L_success,
aoqi@6880 3718 Label* L_failure,
aoqi@6880 3719 bool set_cond_codes) {
aoqi@6880 3720 assert_different_registers(sub_klass, super_klass, temp_reg);
aoqi@6880 3721 if (temp2_reg != noreg)
aoqi@6880 3722 assert_different_registers(sub_klass, super_klass, temp_reg, temp2_reg);
aoqi@6880 3723 else
aoqi@6880 3724 temp2_reg = T9;
aoqi@6880 3725 #define IS_A_TEMP(reg) ((reg) == temp_reg || (reg) == temp2_reg)
aoqi@6880 3726
aoqi@6880 3727 Label L_fallthrough;
aoqi@6880 3728 int label_nulls = 0;
aoqi@6880 3729 if (L_success == NULL) { L_success = &L_fallthrough; label_nulls++; }
aoqi@6880 3730 if (L_failure == NULL) { L_failure = &L_fallthrough; label_nulls++; }
aoqi@6880 3731 assert(label_nulls <= 1, "at most one NULL in the batch");
aoqi@6880 3732
aoqi@6880 3733 // a couple of useful fields in sub_klass:
aoqi@6880 3734 int ss_offset = in_bytes(Klass::secondary_supers_offset());
aoqi@6880 3735 int sc_offset = in_bytes(Klass::secondary_super_cache_offset());
aoqi@6880 3736 Address secondary_supers_addr(sub_klass, ss_offset);
aoqi@6880 3737 Address super_cache_addr( sub_klass, sc_offset);
aoqi@6880 3738
aoqi@6880 3739 // Do a linear scan of the secondary super-klass chain.
aoqi@6880 3740 // This code is rarely used, so simplicity is a virtue here.
aoqi@6880 3741 // The repne_scan instruction uses fixed registers, which we must spill.
aoqi@6880 3742 // Don't worry too much about pre-existing connections with the input regs.
aoqi@6880 3743
aoqi@6880 3744 #ifndef PRODUCT
aoqi@6880 3745 int* pst_counter = &SharedRuntime::_partial_subtype_ctr;
aoqi@6880 3746 ExternalAddress pst_counter_addr((address) pst_counter);
aoqi@6880 3747 NOT_LP64( incrementl(pst_counter_addr) );
aoqi@6880 3748 #endif //PRODUCT
aoqi@6880 3749
aoqi@6880 3750 // We will consult the secondary-super array.
aoqi@6880 3751 ld(temp_reg, secondary_supers_addr);
aoqi@6880 3752 // Load the array length. (Positive movl does right thing on LP64.)
aoqi@6880 3753 lw(temp2_reg, Address(temp_reg, Array<Klass*>::length_offset_in_bytes()));
aoqi@6880 3754 // Skip to start of data.
aoqi@6880 3755 daddiu(temp_reg, temp_reg, Array<Klass*>::base_offset_in_bytes());
aoqi@6880 3756
aoqi@9228 3757 // OpenJDK8 never compresses klass pointers in secondary-super array.
aoqi@6880 3758 Label Loop, subtype;
aoqi@6880 3759 bind(Loop);
aoqi@6880 3760 beq(temp2_reg, R0, *L_failure);
aoqi@6880 3761 delayed()->nop();
aoqi@6880 3762 ld(AT, temp_reg, 0);
aoqi@6880 3763 beq(AT, super_klass, subtype);
aoqi@6880 3764 delayed()->daddi(temp_reg, temp_reg, 1 * wordSize);
aoqi@6880 3765 b(Loop);
aoqi@6880 3766 delayed()->daddi(temp2_reg, temp2_reg, -1);
aoqi@6880 3767
aoqi@6880 3768 bind(subtype);
aoqi@6880 3769 sd(super_klass, super_cache_addr);
aoqi@6880 3770 if (L_success != &L_fallthrough) {
aoqi@6880 3771 b(*L_success);
aoqi@6880 3772 delayed()->nop();
aoqi@6880 3773 }
aoqi@6880 3774
aoqi@6880 3775 // Success. Cache the super we found and proceed in triumph.
aoqi@6880 3776 #undef IS_A_TEMP
aoqi@6880 3777
aoqi@6880 3778 bind(L_fallthrough);
aoqi@6880 3779 }
aoqi@8009 3780
aoqi@6880 3781 void MacroAssembler::get_vm_result(Register oop_result, Register java_thread) {
aoqi@6880 3782 ld(oop_result, Address(java_thread, JavaThread::vm_result_offset()));
aoqi@6880 3783 sd(R0, Address(java_thread, JavaThread::vm_result_offset()));
aoqi@6880 3784 verify_oop(oop_result, "broken oop in call_VM_base");
aoqi@6880 3785 }
aoqi@6880 3786
aoqi@6880 3787 void MacroAssembler::get_vm_result_2(Register metadata_result, Register java_thread) {
aoqi@6880 3788 ld(metadata_result, Address(java_thread, JavaThread::vm_result_2_offset()));
aoqi@6880 3789 sd(R0, Address(java_thread, JavaThread::vm_result_2_offset()));
aoqi@6880 3790 }
aoqi@6880 3791
aoqi@6880 3792 Address MacroAssembler::argument_address(RegisterOrConstant arg_slot,
aoqi@6880 3793 int extra_slot_offset) {
aoqi@6880 3794 // cf. TemplateTable::prepare_invoke(), if (load_receiver).
aoqi@6880 3795 int stackElementSize = Interpreter::stackElementSize;
aoqi@6880 3796 int offset = Interpreter::expr_offset_in_bytes(extra_slot_offset+0);
aoqi@6880 3797 #ifdef ASSERT
aoqi@6880 3798 int offset1 = Interpreter::expr_offset_in_bytes(extra_slot_offset+1);
aoqi@6880 3799 assert(offset1 - offset == stackElementSize, "correct arithmetic");
aoqi@6880 3800 #endif
aoqi@6880 3801 Register scale_reg = NOREG;
aoqi@6880 3802 Address::ScaleFactor scale_factor = Address::no_scale;
aoqi@6880 3803 if (arg_slot.is_constant()) {
aoqi@6880 3804 offset += arg_slot.as_constant() * stackElementSize;
aoqi@6880 3805 } else {
aoqi@6880 3806 scale_reg = arg_slot.as_register();
aoqi@6880 3807 scale_factor = Address::times_8;
aoqi@6880 3808 }
aoqi@9228 3809 // We don't push RA on stack in prepare_invoke.
aoqi@6880 3810 // offset += wordSize; // return PC is on stack
aoqi@6880 3811 if(scale_reg==NOREG) return Address(SP, offset);
aoqi@6880 3812 else {
aoqi@6880 3813 dsll(scale_reg, scale_reg, scale_factor);
aoqi@6880 3814 daddu(scale_reg, SP, scale_reg);
aoqi@6880 3815 return Address(scale_reg, offset);
aoqi@6880 3816 }
aoqi@6880 3817 }
aoqi@6880 3818
aoqi@6880 3819 SkipIfEqual::~SkipIfEqual() {
aoqi@6880 3820 _masm->bind(_label);
aoqi@6880 3821 }
aoqi@6880 3822
aoqi@6880 3823 void MacroAssembler::load_sized_value(Register dst, Address src, size_t size_in_bytes, bool is_signed, Register dst2) {
aoqi@6880 3824 switch (size_in_bytes) {
aoqi@6880 3825 #ifndef _LP64
aoqi@6880 3826 case 8:
aoqi@6880 3827 assert(dst2 != noreg, "second dest register required");
aoqi@6880 3828 lw(dst, src);
aoqi@6880 3829 lw(dst2, src.plus_disp(BytesPerInt));
aoqi@6880 3830 break;
aoqi@6880 3831 #else
aoqi@6880 3832 case 8: ld(dst, src); break;
aoqi@6880 3833 #endif
aoqi@6880 3834 case 4: lw(dst, src); break;
aoqi@6880 3835 case 2: is_signed ? lh(dst, src) : lhu(dst, src); break;
aoqi@6880 3836 case 1: is_signed ? lb( dst, src) : lbu( dst, src); break;
aoqi@6880 3837 default: ShouldNotReachHere();
aoqi@6880 3838 }
aoqi@6880 3839 }
aoqi@6880 3840
aoqi@6880 3841 void MacroAssembler::store_sized_value(Address dst, Register src, size_t size_in_bytes, Register src2) {
aoqi@6880 3842 switch (size_in_bytes) {
aoqi@6880 3843 #ifndef _LP64
aoqi@6880 3844 case 8:
aoqi@6880 3845 assert(src2 != noreg, "second source register required");
aoqi@6880 3846 sw(src, dst);
aoqi@6880 3847 sw(src2, dst.plus_disp(BytesPerInt));
aoqi@6880 3848 break;
aoqi@6880 3849 #else
aoqi@6880 3850 case 8: sd(src, dst); break;
aoqi@6880 3851 #endif
aoqi@6880 3852 case 4: sw(src, dst); break;
aoqi@6880 3853 case 2: sh(src, dst); break;
aoqi@6880 3854 case 1: sb(src, dst); break;
aoqi@6880 3855 default: ShouldNotReachHere();
aoqi@6880 3856 }
aoqi@6880 3857 }
aoqi@6880 3858
aoqi@6880 3859 // Look up the method for a megamorphic invokeinterface call.
aoqi@6880 3860 // The target method is determined by <intf_klass, itable_index>.
aoqi@6880 3861 // The receiver klass is in recv_klass.
aoqi@6880 3862 // On success, the result will be in method_result, and execution falls through.
aoqi@6880 3863 // On failure, execution transfers to the given label.
aoqi@6880 3864 void MacroAssembler::lookup_interface_method(Register recv_klass,
aoqi@6880 3865 Register intf_klass,
aoqi@6880 3866 RegisterOrConstant itable_index,
aoqi@6880 3867 Register method_result,
aoqi@6880 3868 Register scan_temp,
aoqi@9043 3869 Label& L_no_such_interface,
aoqi@9043 3870 bool return_method) {
aoqi@9043 3871 assert_different_registers(recv_klass, intf_klass, scan_temp, AT);
aoqi@9043 3872 assert_different_registers(method_result, intf_klass, scan_temp, AT);
aoqi@9043 3873 assert(recv_klass != method_result || !return_method,
aoqi@9043 3874 "recv_klass can be destroyed when method isn't needed");
aoqi@9043 3875
aoqi@6880 3876 assert(itable_index.is_constant() || itable_index.as_register() == method_result,
aoqi@6880 3877 "caller must use same register for non-constant itable index as for method");
aoqi@6880 3878
aoqi@6880 3879 // Compute start of first itableOffsetEntry (which is at the end of the vtable)
aoqi@6880 3880 int vtable_base = InstanceKlass::vtable_start_offset() * wordSize;
aoqi@6880 3881 int itentry_off = itableMethodEntry::method_offset_in_bytes();
aoqi@6880 3882 int scan_step = itableOffsetEntry::size() * wordSize;
aoqi@6880 3883 int vte_size = vtableEntry::size() * wordSize;
aoqi@6880 3884 Address::ScaleFactor times_vte_scale = Address::times_ptr;
aoqi@6880 3885 assert(vte_size == wordSize, "else adjust times_vte_scale");
aoqi@6880 3886
aoqi@6880 3887 lw(scan_temp, Address(recv_klass, InstanceKlass::vtable_length_offset() * wordSize));
aoqi@6880 3888
aoqi@6880 3889 // %%% Could store the aligned, prescaled offset in the klassoop.
aoqi@6880 3890 dsll(scan_temp, scan_temp, times_vte_scale);
aoqi@6880 3891 daddu(scan_temp, recv_klass, scan_temp);
aoqi@6880 3892 daddiu(scan_temp, scan_temp, vtable_base);
aoqi@6880 3893 if (HeapWordsPerLong > 1) {
aoqi@6880 3894 // Round up to align_object_offset boundary
aoqi@6880 3895 // see code for InstanceKlass::start_of_itable!
aoqi@6880 3896 round_to(scan_temp, BytesPerLong);
aoqi@6880 3897 }
aoqi@6880 3898
aoqi@9043 3899 if (return_method) {
aoqi@9043 3900 // Adjust recv_klass by scaled itable_index, so we can free itable_index.
aoqi@9043 3901 assert(itableMethodEntry::size() * wordSize == wordSize, "adjust the scaling in the code below");
aoqi@9043 3902 if (itable_index.is_constant()) {
aoqi@9043 3903 set64(AT, (int)itable_index.is_constant());
aoqi@9043 3904 dsll(AT, AT, (int)Address::times_ptr);
aoqi@9043 3905 } else {
aoqi@9043 3906 dsll(AT, itable_index.as_register(), (int)Address::times_ptr);
aoqi@9043 3907 }
aoqi@9043 3908 daddu(AT, AT, recv_klass);
aoqi@9043 3909 daddiu(recv_klass, AT, itentry_off);
aoqi@6880 3910 }
aoqi@6880 3911
aoqi@6880 3912 Label search, found_method;
aoqi@6880 3913
aoqi@6880 3914 for (int peel = 1; peel >= 0; peel--) {
aoqi@6880 3915 ld(method_result, Address(scan_temp, itableOffsetEntry::interface_offset_in_bytes()));
aoqi@6880 3916
aoqi@6880 3917 if (peel) {
aoqi@6880 3918 beq(intf_klass, method_result, found_method);
zhaixiang@9144 3919 delayed()->nop();
aoqi@6880 3920 } else {
aoqi@6880 3921 bne(intf_klass, method_result, search);
zhaixiang@9144 3922 delayed()->nop();
aoqi@6880 3923 // (invert the test to fall through to found_method...)
aoqi@6880 3924 }
aoqi@6880 3925
aoqi@6880 3926 if (!peel) break;
aoqi@6880 3927
aoqi@6880 3928 bind(search);
aoqi@6880 3929
aoqi@6880 3930 // Check that the previous entry is non-null. A null entry means that
aoqi@6880 3931 // the receiver class doesn't implement the interface, and wasn't the
aoqi@6880 3932 // same as when the caller was compiled.
aoqi@6880 3933 beq(method_result, R0, L_no_such_interface);
zhaixiang@9144 3934 delayed()->nop();
aoqi@6880 3935 daddiu(scan_temp, scan_temp, scan_step);
aoqi@6880 3936 }
aoqi@6880 3937
aoqi@6880 3938 bind(found_method);
aoqi@6880 3939
aoqi@9043 3940 if (return_method) {
aoqi@9043 3941 // Got a hit.
aoqi@9043 3942 lw(scan_temp, Address(scan_temp, itableOffsetEntry::offset_offset_in_bytes()));
aoqi@9043 3943 if(UseLoongsonISA) {
aoqi@9043 3944 gsldx(method_result, recv_klass, scan_temp, 0);
aoqi@9043 3945 } else {
aoqi@9043 3946 daddu(AT, recv_klass, scan_temp);
zhaixiang@9267 3947 ld(method_result, AT, 0);
aoqi@9043 3948 }
aoqi@6880 3949 }
aoqi@6880 3950 }
aoqi@6880 3951
aoqi@6880 3952 // virtual method calling
aoqi@6880 3953 void MacroAssembler::lookup_virtual_method(Register recv_klass,
aoqi@6880 3954 RegisterOrConstant vtable_index,
aoqi@6880 3955 Register method_result) {
aoqi@6880 3956 Register tmp = GP;
aoqi@6880 3957 push(tmp);
aoqi@6880 3958
aoqi@6880 3959 if (vtable_index.is_constant()) {
aoqi@6880 3960 assert_different_registers(recv_klass, method_result, tmp);
aoqi@6880 3961 } else {
aoqi@6880 3962 assert_different_registers(recv_klass, method_result, vtable_index.as_register(), tmp);
aoqi@6880 3963 }
aoqi@6880 3964 const int base = InstanceKlass::vtable_start_offset() * wordSize;
aoqi@6880 3965 assert(vtableEntry::size() * wordSize == wordSize, "else adjust the scaling in the code below");
aoqi@6880 3966 if (vtable_index.is_constant()) {
aoqi@6880 3967 set64(AT, vtable_index.as_constant());
aoqi@6880 3968 dsll(AT, AT, (int)Address::times_ptr);
aoqi@6880 3969 } else {
aoqi@6880 3970 dsll(AT, vtable_index.as_register(), (int)Address::times_ptr);
aoqi@6880 3971 }
aoqi@6880 3972 set64(tmp, base + vtableEntry::method_offset_in_bytes());
aoqi@6880 3973 daddu(tmp, tmp, AT);
aoqi@6880 3974 daddu(tmp, tmp, recv_klass);
aoqi@6880 3975 ld(method_result, tmp, 0);
aoqi@6880 3976
aoqi@6880 3977 pop(tmp);
aoqi@6880 3978 }
zhaixiang@9219 3979
zhaixiang@9219 3980 void MacroAssembler::store_for_type_by_register(Register src_reg, Register tmp_reg, int disp, BasicType type, bool wide) {
zhaixiang@9219 3981 switch (type) {
zhaixiang@9219 3982 case T_LONG:
zhaixiang@9219 3983 st_ptr(src_reg, tmp_reg, disp);
zhaixiang@9219 3984 break;
zhaixiang@9219 3985 case T_ARRAY:
zhaixiang@9219 3986 case T_OBJECT:
zhaixiang@9219 3987 if (UseCompressedOops && !wide) {
zhaixiang@9219 3988 sw(src_reg, tmp_reg, disp);
zhaixiang@9219 3989 } else {
zhaixiang@9219 3990 st_ptr(src_reg, tmp_reg, disp);
zhaixiang@9219 3991 }
zhaixiang@9219 3992 break;
zhaixiang@9219 3993 case T_ADDRESS:
zhaixiang@9219 3994 st_ptr(src_reg, tmp_reg, disp);
zhaixiang@9219 3995 break;
zhaixiang@9219 3996 case T_INT:
zhaixiang@9219 3997 sw(src_reg, tmp_reg, disp);
zhaixiang@9219 3998 break;
zhaixiang@9219 3999 case T_CHAR:
zhaixiang@9219 4000 case T_SHORT:
zhaixiang@9219 4001 sh(src_reg, tmp_reg, disp);
zhaixiang@9219 4002 break;
zhaixiang@9219 4003 case T_BYTE:
zhaixiang@9219 4004 case T_BOOLEAN:
zhaixiang@9219 4005 sb(src_reg, tmp_reg, disp);
zhaixiang@9219 4006 break;
zhaixiang@9219 4007 default:
zhaixiang@9219 4008 ShouldNotReachHere();
zhaixiang@9219 4009 }
zhaixiang@9219 4010 }
zhaixiang@9219 4011
zhaixiang@9219 4012 void MacroAssembler::store_for_type(Register src_reg, Address addr, BasicType type, bool wide) {
zhaixiang@9219 4013 Register tmp_reg = T9;
zhaixiang@9219 4014 Register index_reg = addr.index();
zhaixiang@9219 4015 if (index_reg == NOREG) {
zhaixiang@9219 4016 tmp_reg = NOREG;
zhaixiang@9219 4017 }
zhaixiang@9219 4018
zhaixiang@9219 4019 int scale = addr.scale();
zhaixiang@9219 4020 if (tmp_reg != NOREG && scale >= 0) {
zhaixiang@9219 4021 dsll(tmp_reg, index_reg, scale);
zhaixiang@9219 4022 }
zhaixiang@9219 4023
zhaixiang@9219 4024 int disp = addr.disp();
zhaixiang@9227 4025 bool disp_is_simm16 = true;
zhaixiang@9227 4026 if (!Assembler::is_simm16(disp)) {
zhaixiang@9227 4027 disp_is_simm16 = false;
zhaixiang@9227 4028 }
zhaixiang@9219 4029
zhaixiang@9219 4030 Register base_reg = addr.base();
zhaixiang@9219 4031 if (tmp_reg != NOREG) {
zhaixiang@9219 4032 assert_different_registers(tmp_reg, base_reg, index_reg);
zhaixiang@9219 4033 }
zhaixiang@9219 4034
zhaixiang@9219 4035 if (tmp_reg != NOREG) {
zhaixiang@9219 4036 daddu(tmp_reg, base_reg, tmp_reg);
zhaixiang@9227 4037 if (!disp_is_simm16) {
zhaixiang@9227 4038 move(tmp_reg, disp);
zhaixiang@9227 4039 daddu(tmp_reg, base_reg, tmp_reg);
zhaixiang@9227 4040 }
zhaixiang@9227 4041 store_for_type_by_register(src_reg, tmp_reg, disp_is_simm16 ? disp : 0, type, wide);
zhaixiang@9219 4042 } else {
zhaixiang@9227 4043 if (!disp_is_simm16) {
zhaixiang@9227 4044 tmp_reg = T9;
zhaixiang@9227 4045 assert_different_registers(tmp_reg, base_reg);
zhaixiang@9227 4046 move(tmp_reg, disp);
zhaixiang@9227 4047 daddu(tmp_reg, base_reg, tmp_reg);
zhaixiang@9227 4048 }
zhaixiang@9227 4049 store_for_type_by_register(src_reg, disp_is_simm16 ? base_reg : tmp_reg, disp_is_simm16 ? disp : 0, type, wide);
zhaixiang@9219 4050 }
zhaixiang@9219 4051 }
zhaixiang@9219 4052
zhaixiang@9219 4053 void MacroAssembler::store_for_type_by_register(FloatRegister src_reg, Register tmp_reg, int disp, BasicType type) {
zhaixiang@9219 4054 switch (type) {
zhaixiang@9219 4055 case T_DOUBLE:
zhaixiang@9219 4056 sdc1(src_reg, tmp_reg, disp);
zhaixiang@9219 4057 break;
zhaixiang@9219 4058 case T_FLOAT:
zhaixiang@9219 4059 swc1(src_reg, tmp_reg, disp);
zhaixiang@9219 4060 break;
zhaixiang@9219 4061 default:
zhaixiang@9219 4062 ShouldNotReachHere();
zhaixiang@9219 4063 }
zhaixiang@9219 4064 }
zhaixiang@9219 4065
zhaixiang@9219 4066 void MacroAssembler::store_for_type(FloatRegister src_reg, Address addr, BasicType type) {
zhaixiang@9219 4067 Register tmp_reg = T9;
zhaixiang@9219 4068 Register index_reg = addr.index();
zhaixiang@9219 4069 if (index_reg == NOREG) {
zhaixiang@9219 4070 tmp_reg = NOREG;
zhaixiang@9219 4071 }
zhaixiang@9219 4072
zhaixiang@9219 4073 int scale = addr.scale();
zhaixiang@9219 4074 if (tmp_reg != NOREG && scale >= 0) {
zhaixiang@9219 4075 dsll(tmp_reg, index_reg, scale);
zhaixiang@9219 4076 }
zhaixiang@9219 4077
zhaixiang@9219 4078 int disp = addr.disp();
zhaixiang@9227 4079 bool disp_is_simm16 = true;
zhaixiang@9227 4080 if (!Assembler::is_simm16(disp)) {
zhaixiang@9227 4081 disp_is_simm16 = false;
zhaixiang@9227 4082 }
zhaixiang@9219 4083
zhaixiang@9219 4084 Register base_reg = addr.base();
zhaixiang@9219 4085 if (tmp_reg != NOREG) {
zhaixiang@9219 4086 assert_different_registers(tmp_reg, base_reg, index_reg);
zhaixiang@9219 4087 }
zhaixiang@9219 4088
zhaixiang@9219 4089 if (tmp_reg != NOREG) {
zhaixiang@9219 4090 daddu(tmp_reg, base_reg, tmp_reg);
zhaixiang@9227 4091 if (!disp_is_simm16) {
zhaixiang@9227 4092 move(tmp_reg, disp);
zhaixiang@9227 4093 daddu(tmp_reg, base_reg, tmp_reg);
zhaixiang@9227 4094 }
zhaixiang@9227 4095 store_for_type_by_register(src_reg, tmp_reg, disp_is_simm16 ? disp : 0, type);
zhaixiang@9219 4096 } else {
zhaixiang@9227 4097 if (!disp_is_simm16) {
zhaixiang@9227 4098 tmp_reg = T9;
zhaixiang@9227 4099 assert_different_registers(tmp_reg, base_reg);
zhaixiang@9227 4100 move(tmp_reg, disp);
zhaixiang@9227 4101 daddu(tmp_reg, base_reg, tmp_reg);
zhaixiang@9227 4102 }
zhaixiang@9227 4103 store_for_type_by_register(src_reg, disp_is_simm16 ? base_reg : tmp_reg, disp_is_simm16 ? disp : 0, type);
zhaixiang@9219 4104 }
zhaixiang@9219 4105 }
zhaixiang@9219 4106
zhaixiang@9219 4107 void MacroAssembler::load_for_type_by_register(Register dst_reg, Register tmp_reg, int disp, BasicType type, bool wide) {
zhaixiang@9219 4108 switch (type) {
zhaixiang@9219 4109 case T_LONG:
zhaixiang@9219 4110 ld_ptr(dst_reg, tmp_reg, disp);
zhaixiang@9219 4111 break;
zhaixiang@9219 4112 case T_ARRAY:
zhaixiang@9219 4113 case T_OBJECT:
zhaixiang@9219 4114 if (UseCompressedOops && !wide) {
zhaixiang@9219 4115 lwu(dst_reg, tmp_reg, disp);
zhaixiang@9219 4116 } else {
zhaixiang@9219 4117 ld_ptr(dst_reg, tmp_reg, disp);
zhaixiang@9219 4118 }
zhaixiang@9219 4119 break;
zhaixiang@9219 4120 case T_ADDRESS:
zhaixiang@9219 4121 if (UseCompressedClassPointers && disp == oopDesc::klass_offset_in_bytes()) {
zhaixiang@9219 4122 lwu(dst_reg, tmp_reg, disp);
zhaixiang@9219 4123 } else {
zhaixiang@9219 4124 ld_ptr(dst_reg, tmp_reg, disp);
zhaixiang@9219 4125 }
zhaixiang@9219 4126 break;
zhaixiang@9219 4127 case T_INT:
zhaixiang@9219 4128 lw(dst_reg, tmp_reg, disp);
zhaixiang@9219 4129 break;
zhaixiang@9219 4130 case T_CHAR:
zhaixiang@9219 4131 lhu(dst_reg, tmp_reg, disp);
zhaixiang@9219 4132 break;
zhaixiang@9219 4133 case T_SHORT:
zhaixiang@9219 4134 lh(dst_reg, tmp_reg, disp);
zhaixiang@9219 4135 break;
zhaixiang@9219 4136 case T_BYTE:
zhaixiang@9219 4137 case T_BOOLEAN:
zhaixiang@9219 4138 lb(dst_reg, tmp_reg, disp);
zhaixiang@9219 4139 break;
zhaixiang@9219 4140 default:
zhaixiang@9219 4141 ShouldNotReachHere();
zhaixiang@9219 4142 }
zhaixiang@9219 4143 }
zhaixiang@9219 4144
zhaixiang@9219 4145 int MacroAssembler::load_for_type(Register dst_reg, Address addr, BasicType type, bool wide) {
zhaixiang@9219 4146 int code_offset = 0;
zhaixiang@9219 4147 Register tmp_reg = T9;
zhaixiang@9219 4148 Register index_reg = addr.index();
zhaixiang@9219 4149 if (index_reg == NOREG) {
zhaixiang@9219 4150 tmp_reg = NOREG;
zhaixiang@9219 4151 }
zhaixiang@9219 4152
zhaixiang@9219 4153 int scale = addr.scale();
zhaixiang@9219 4154 if (tmp_reg != NOREG && scale >= 0) {
zhaixiang@9219 4155 dsll(tmp_reg, index_reg, scale);
zhaixiang@9219 4156 }
zhaixiang@9219 4157
zhaixiang@9219 4158 int disp = addr.disp();
zhaixiang@9227 4159 bool disp_is_simm16 = true;
zhaixiang@9227 4160 if (!Assembler::is_simm16(disp)) {
zhaixiang@9227 4161 disp_is_simm16 = false;
zhaixiang@9227 4162 }
zhaixiang@9219 4163
zhaixiang@9219 4164 Register base_reg = addr.base();
zhaixiang@9219 4165 if (tmp_reg != NOREG) {
zhaixiang@9219 4166 assert_different_registers(tmp_reg, base_reg, index_reg);
zhaixiang@9219 4167 }
zhaixiang@9219 4168
zhaixiang@9219 4169 if (tmp_reg != NOREG) {
zhaixiang@9219 4170 daddu(tmp_reg, base_reg, tmp_reg);
zhaixiang@9227 4171 if (!disp_is_simm16) {
zhaixiang@9227 4172 move(tmp_reg, disp);
zhaixiang@9227 4173 daddu(tmp_reg, base_reg, tmp_reg);
zhaixiang@9227 4174 }
zhaixiang@9219 4175 code_offset = offset();
zhaixiang@9227 4176 load_for_type_by_register(dst_reg, tmp_reg, disp_is_simm16 ? disp : 0, type, wide);
zhaixiang@9219 4177 } else {
zhaixiang@9227 4178 if (!disp_is_simm16) {
zhaixiang@9227 4179 tmp_reg = T9;
zhaixiang@9227 4180 assert_different_registers(tmp_reg, base_reg);
zhaixiang@9227 4181 move(tmp_reg, disp);
zhaixiang@9227 4182 daddu(tmp_reg, base_reg, tmp_reg);
zhaixiang@9227 4183 }
zhaixiang@9219 4184 code_offset = offset();
zhaixiang@9227 4185 load_for_type_by_register(dst_reg, disp_is_simm16 ? base_reg : tmp_reg, disp_is_simm16 ? disp : 0, type, wide);
zhaixiang@9219 4186 }
zhaixiang@9219 4187
zhaixiang@9219 4188 return code_offset;
zhaixiang@9219 4189 }
zhaixiang@9219 4190
zhaixiang@9219 4191 void MacroAssembler::load_for_type_by_register(FloatRegister dst_reg, Register tmp_reg, int disp, BasicType type) {
zhaixiang@9219 4192 switch (type) {
zhaixiang@9219 4193 case T_DOUBLE:
zhaixiang@9219 4194 ldc1(dst_reg, tmp_reg, disp);
zhaixiang@9219 4195 break;
zhaixiang@9219 4196 case T_FLOAT:
zhaixiang@9219 4197 lwc1(dst_reg, tmp_reg, disp);
zhaixiang@9219 4198 break;
zhaixiang@9219 4199 default:
zhaixiang@9219 4200 ShouldNotReachHere();
zhaixiang@9219 4201 }
zhaixiang@9219 4202 }
zhaixiang@9219 4203
zhaixiang@9219 4204 int MacroAssembler::load_for_type(FloatRegister dst_reg, Address addr, BasicType type) {
zhaixiang@9219 4205 int code_offset = 0;
zhaixiang@9219 4206 Register tmp_reg = T9;
zhaixiang@9219 4207 Register index_reg = addr.index();
zhaixiang@9219 4208 if (index_reg == NOREG) {
zhaixiang@9219 4209 tmp_reg = NOREG;
zhaixiang@9219 4210 }
zhaixiang@9219 4211
zhaixiang@9219 4212 int scale = addr.scale();
zhaixiang@9219 4213 if (tmp_reg != NOREG && scale >= 0) {
zhaixiang@9219 4214 dsll(tmp_reg, index_reg, scale);
zhaixiang@9219 4215 }
zhaixiang@9219 4216
zhaixiang@9219 4217 int disp = addr.disp();
zhaixiang@9227 4218 bool disp_is_simm16 = true;
zhaixiang@9227 4219 if (!Assembler::is_simm16(disp)) {
zhaixiang@9227 4220 disp_is_simm16 = false;
zhaixiang@9227 4221 }
zhaixiang@9219 4222
zhaixiang@9219 4223 Register base_reg = addr.base();
zhaixiang@9219 4224 if (tmp_reg != NOREG) {
zhaixiang@9219 4225 assert_different_registers(tmp_reg, base_reg, index_reg);
zhaixiang@9219 4226 }
zhaixiang@9219 4227
zhaixiang@9219 4228 if (tmp_reg != NOREG) {
zhaixiang@9219 4229 daddu(tmp_reg, base_reg, tmp_reg);
zhaixiang@9227 4230 if (!disp_is_simm16) {
zhaixiang@9227 4231 move(tmp_reg, disp);
zhaixiang@9227 4232 daddu(tmp_reg, base_reg, tmp_reg);
zhaixiang@9227 4233 }
zhaixiang@9219 4234 code_offset = offset();
zhaixiang@9227 4235 load_for_type_by_register(dst_reg, tmp_reg, disp_is_simm16 ? disp : 0, type);
zhaixiang@9219 4236 } else {
zhaixiang@9227 4237 if (!disp_is_simm16) {
zhaixiang@9227 4238 tmp_reg = T9;
zhaixiang@9227 4239 assert_different_registers(tmp_reg, base_reg);
zhaixiang@9227 4240 move(tmp_reg, disp);
zhaixiang@9227 4241 daddu(tmp_reg, base_reg, tmp_reg);
zhaixiang@9227 4242 }
zhaixiang@9219 4243 code_offset = offset();
zhaixiang@9227 4244 load_for_type_by_register(dst_reg, disp_is_simm16 ? base_reg : tmp_reg, disp_is_simm16 ? disp : 0, type);
zhaixiang@9219 4245 }
zhaixiang@9219 4246
zhaixiang@9219 4247 return code_offset;
zhaixiang@9219 4248 }

mercurial