src/cpu/mips/vm/macroAssembler_mips.cpp

Tue, 12 Jun 2018 13:58:17 +0800

author
zhaixiang
date
Tue, 12 Jun 2018 13:58:17 +0800
changeset 9144
cecfc245b19a
parent 9136
7ed87d5663da
child 9149
f977b3d18c61
permissions
-rw-r--r--

#7157 Fix all forgot saying delayed() when filling delay slot issues
Summary: enable check_delay and guarantee delay_state is at_delay_slot when filling delay slot
Reviewed-by: aoqi

aoqi@6880 1 /*
aoqi@6880 2 * Copyright (c) 1997, 2014, Oracle and/or its affiliates. All rights reserved.
aoqi@9043 3 * Copyright (c) 2017, 2018, Loongson Technology. All rights reserved.
aoqi@6880 4 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
aoqi@6880 5 *
aoqi@6880 6 * This code is free software; you can redistribute it and/or modify it
aoqi@6880 7 * under the terms of the GNU General Public License version 2 only, as
aoqi@6880 8 * published by the Free Software Foundation.
aoqi@6880 9 *
aoqi@6880 10 * This code is distributed in the hope that it will be useful, but WITHOUT
aoqi@6880 11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
aoqi@6880 12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
aoqi@6880 13 * version 2 for more details (a copy is included in the LICENSE file that
aoqi@6880 14 * accompanied this code).
aoqi@6880 15 *
aoqi@6880 16 * You should have received a copy of the GNU General Public License version
aoqi@6880 17 * 2 along with this work; if not, write to the Free Software Foundation,
aoqi@6880 18 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
aoqi@6880 19 *
aoqi@6880 20 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
aoqi@6880 21 * or visit www.oracle.com if you need additional information or have any
aoqi@6880 22 * questions.
aoqi@6880 23 *
aoqi@6880 24 */
aoqi@6880 25
aoqi@6880 26 #include "precompiled.hpp"
aoqi@6880 27 #include "asm/assembler.hpp"
aoqi@6880 28 #include "asm/assembler.inline.hpp"
aoqi@6880 29 #include "asm/macroAssembler.inline.hpp"
aoqi@6880 30 #include "compiler/disassembler.hpp"
aoqi@6880 31 #include "gc_interface/collectedHeap.inline.hpp"
aoqi@6880 32 #include "interpreter/interpreter.hpp"
aoqi@6880 33 #include "memory/cardTableModRefBS.hpp"
aoqi@6880 34 #include "memory/resourceArea.hpp"
aoqi@6880 35 #include "memory/universe.hpp"
aoqi@6880 36 #include "prims/methodHandles.hpp"
aoqi@6880 37 #include "runtime/biasedLocking.hpp"
aoqi@6880 38 #include "runtime/interfaceSupport.hpp"
aoqi@6880 39 #include "runtime/objectMonitor.hpp"
aoqi@6880 40 #include "runtime/os.hpp"
aoqi@6880 41 #include "runtime/sharedRuntime.hpp"
aoqi@6880 42 #include "runtime/stubRoutines.hpp"
aoqi@6880 43 #include "utilities/macros.hpp"
aoqi@6880 44 #if INCLUDE_ALL_GCS
aoqi@6880 45 #include "gc_implementation/g1/g1CollectedHeap.inline.hpp"
aoqi@6880 46 #include "gc_implementation/g1/g1SATBCardTableModRefBS.hpp"
aoqi@6880 47 #include "gc_implementation/g1/heapRegion.hpp"
aoqi@6880 48 #endif // INCLUDE_ALL_GCS
aoqi@6880 49
aoqi@6880 50 // Implementation of MacroAssembler
aoqi@6880 51
aoqi@6880 52 intptr_t MacroAssembler::i[32] = {0};
aoqi@6880 53 float MacroAssembler::f[32] = {0.0};
aoqi@6880 54
aoqi@6880 55 void MacroAssembler::print(outputStream *s) {
aoqi@6880 56 unsigned int k;
aoqi@6880 57 for(k=0; k<sizeof(i)/sizeof(i[0]); k++) {
aoqi@6880 58 s->print_cr("i%d = 0x%.16lx", k, i[k]);
aoqi@6880 59 }
aoqi@6880 60 s->cr();
aoqi@6880 61
aoqi@6880 62 for(k=0; k<sizeof(f)/sizeof(f[0]); k++) {
aoqi@6880 63 s->print_cr("f%d = %f", k, f[k]);
aoqi@6880 64 }
aoqi@6880 65 s->cr();
aoqi@6880 66 }
aoqi@6880 67
aoqi@6880 68 int MacroAssembler::i_offset(unsigned int k) { return (intptr_t)&((MacroAssembler*)0)->i[k]; }
aoqi@6880 69 int MacroAssembler::f_offset(unsigned int k) { return (intptr_t)&((MacroAssembler*)0)->f[k]; }
aoqi@6880 70
aoqi@6880 71 void MacroAssembler::save_registers(MacroAssembler *masm) {
aoqi@6880 72 #define __ masm->
aoqi@6880 73 for(int k=0; k<32; k++) {
aoqi@6880 74 __ sw (as_Register(k), A0, i_offset(k));
aoqi@6880 75 }
aoqi@6880 76
aoqi@6880 77 for(int k=0; k<32; k++) {
aoqi@6880 78 __ swc1 (as_FloatRegister(k), A0, f_offset(k));
aoqi@6880 79 }
aoqi@6880 80 #undef __
aoqi@6880 81 }
aoqi@6880 82
aoqi@6880 83 void MacroAssembler::restore_registers(MacroAssembler *masm) {
aoqi@6880 84 #define __ masm->
aoqi@6880 85 for(int k=0; k<32; k++) {
aoqi@6880 86 __ lw (as_Register(k), A0, i_offset(k));
aoqi@6880 87 }
aoqi@6880 88
aoqi@6880 89 for(int k=0; k<32; k++) {
aoqi@6880 90 __ lwc1 (as_FloatRegister(k), A0, f_offset(k));
aoqi@6880 91 }
aoqi@6880 92 #undef __
aoqi@6880 93 }
aoqi@6880 94
aoqi@6880 95
aoqi@6880 96 void MacroAssembler::pd_patch_instruction(address branch, address target) {
aoqi@6880 97 jint& stub_inst = *(jint*) branch;
aoqi@8862 98 jint *pc = (jint *)branch;
aoqi@6880 99
aoqi@8862 100 if((opcode(stub_inst) == special_op) && (special(stub_inst) == dadd_op)) {
aoqi@9136 101 //b_far:
aoqi@9136 102 // move(AT, RA); // dadd
aoqi@9136 103 // emit_long(insn_ORRI(regimm_op, 0, bgezal_op, 1));
aoqi@9136 104 // nop();
aoqi@9136 105 // lui(T9, 0); // to be patched
aoqi@9136 106 // ori(T9, 0);
aoqi@9136 107 // daddu(T9, T9, RA);
aoqi@9136 108 // move(RA, AT);
aoqi@9136 109 // jr(T9);
aoqi@6880 110
aoqi@6880 111 assert(opcode(pc[3]) == lui_op
aoqi@9136 112 && opcode(pc[4]) == ori_op
aoqi@9136 113 && special(pc[5]) == daddu_op, "Not a branch label patch");
aoqi@6880 114 if(!(opcode(pc[3]) == lui_op
aoqi@6880 115 && opcode(pc[4]) == ori_op
aoqi@6880 116 && special(pc[5]) == daddu_op)) { tty->print_cr("Not a branch label patch"); }
aoqi@6880 117
aoqi@6880 118 int offset = target - branch;
aoqi@8009 119 if (!is_simm16(offset)) {
aoqi@6880 120 pc[3] = (pc[3] & 0xffff0000) | high16(offset - 12);
aoqi@6880 121 pc[4] = (pc[4] & 0xffff0000) | low16(offset - 12);
aoqi@8009 122 } else {
aoqi@6880 123 /* revert to "beq + nop" */
aoqi@6880 124 CodeBuffer cb(branch, 4 * 10);
aoqi@6880 125 MacroAssembler masm(&cb);
aoqi@6880 126 #define __ masm.
aoqi@6880 127 __ b(target);
zhaixiang@9144 128 __ delayed()->nop();
aoqi@6880 129 __ nop();
aoqi@6880 130 __ nop();
aoqi@6880 131 __ nop();
aoqi@6880 132 __ nop();
aoqi@6880 133 __ nop();
aoqi@6880 134 __ nop();
aoqi@6880 135 }
aoqi@6880 136 return;
aoqi@8862 137 } else if (special(pc[4]) == jr_op
aoqi@8862 138 && opcode(pc[4]) == special_op
aoqi@8862 139 && (((opcode(pc[0]) == lui_op) || opcode(pc[0]) == daddiu_op) || (opcode(pc[0]) == ori_op))) {
aoqi@9136 140 //jmp_far:
aoqi@9136 141 // patchable_set48(T9, target);
aoqi@9136 142 // jr(T9);
aoqi@9136 143 // nop();
aoqi@8867 144
aoqi@8862 145 CodeBuffer cb(branch, 4 * 4);
aoqi@8862 146 MacroAssembler masm(&cb);
aoqi@8862 147 masm.patchable_set48(T9, (long)(target));
aoqi@8862 148 return;
aoqi@6880 149 }
aoqi@6880 150
aoqi@6880 151 #ifndef PRODUCT
aoqi@8009 152 if (!is_simm16((target - branch - 4) >> 2)) {
aoqi@6880 153 tty->print_cr("Illegal patching: target=0x%lx", target);
aoqi@6880 154 int *p = (int *)branch;
aoqi@8009 155 for (int i = -10; i < 10; i++) {
aoqi@6880 156 tty->print("0x%lx, ", p[i]);
aoqi@6880 157 }
aoqi@6880 158 tty->print_cr("");
aoqi@6880 159 }
aoqi@6880 160 #endif
aoqi@6880 161
aoqi@6880 162 stub_inst = patched_branch(target - branch, stub_inst, 0);
aoqi@6880 163 }
aoqi@6880 164
aoqi@6880 165 static inline address first_cache_address() {
aoqi@6880 166 return CodeCache::low_bound() + sizeof(HeapBlock::Header);
aoqi@6880 167 }
aoqi@6880 168
aoqi@6880 169 static inline address last_cache_address() {
aoqi@6880 170 return CodeCache::high_bound() - Assembler::InstructionSize;
aoqi@6880 171 }
aoqi@6880 172
aoqi@6880 173 int MacroAssembler::call_size(address target, bool far, bool patchable) {
aoqi@6880 174 if (patchable) return 6 << Assembler::LogInstructionSize;
aoqi@6880 175 if (!far) return 2 << Assembler::LogInstructionSize; // jal + nop
aoqi@6880 176 return (insts_for_set64((jlong)target) + 2) << Assembler::LogInstructionSize;
aoqi@6880 177 }
aoqi@6880 178
aoqi@6880 179 // Can we reach target using jal/j from anywhere
aoqi@6880 180 // in the code cache (because code can be relocated)?
aoqi@6880 181 bool MacroAssembler::reachable_from_cache(address target) {
aoqi@6880 182 address cl = first_cache_address();
aoqi@6880 183 address ch = last_cache_address();
aoqi@6880 184
aoqi@6880 185 return fit_in_jal(target, cl) && fit_in_jal(target, ch);
aoqi@6880 186 }
aoqi@6880 187
aoqi@6880 188 void MacroAssembler::general_jump(address target) {
aoqi@6880 189 if (reachable_from_cache(target)) {
aoqi@6880 190 j(target);
zhaixiang@9144 191 delayed()->nop();
aoqi@6880 192 } else {
aoqi@6880 193 set64(T9, (long)target);
aoqi@6880 194 jr(T9);
zhaixiang@9144 195 delayed()->nop();
aoqi@6880 196 }
aoqi@6880 197 }
aoqi@6880 198
aoqi@6880 199 int MacroAssembler::insts_for_general_jump(address target) {
aoqi@6880 200 if (reachable_from_cache(target)) {
aoqi@6880 201 //j(target);
aoqi@6880 202 //nop();
aoqi@6880 203 return 2;
aoqi@6880 204 } else {
aoqi@6880 205 //set64(T9, (long)target);
aoqi@6880 206 //jr(T9);
aoqi@6880 207 //nop();
aoqi@6880 208 return insts_for_set64((jlong)target) + 2;
aoqi@6880 209 }
aoqi@6880 210 }
aoqi@6880 211
aoqi@6880 212 void MacroAssembler::patchable_jump(address target) {
aoqi@6880 213 if (reachable_from_cache(target)) {
aoqi@6880 214 nop();
aoqi@6880 215 nop();
aoqi@6880 216 nop();
aoqi@6880 217 nop();
aoqi@6880 218 j(target);
zhaixiang@9144 219 delayed()->nop();
aoqi@6880 220 } else {
aoqi@6880 221 patchable_set48(T9, (long)target);
aoqi@6880 222 jr(T9);
zhaixiang@9144 223 delayed()->nop();
aoqi@6880 224 }
aoqi@6880 225 }
aoqi@6880 226
aoqi@6880 227 int MacroAssembler::insts_for_patchable_jump(address target) {
aoqi@6880 228 return 6;
aoqi@6880 229 }
aoqi@6880 230
aoqi@6880 231 void MacroAssembler::general_call(address target) {
aoqi@6880 232 if (reachable_from_cache(target)) {
aoqi@6880 233 jal(target);
zhaixiang@9144 234 delayed()->nop();
aoqi@6880 235 } else {
aoqi@6880 236 set64(T9, (long)target);
aoqi@6880 237 jalr(T9);
zhaixiang@9144 238 delayed()->nop();
aoqi@6880 239 }
aoqi@6880 240 }
aoqi@6880 241
aoqi@6880 242 int MacroAssembler::insts_for_general_call(address target) {
aoqi@6880 243 if (reachable_from_cache(target)) {
aoqi@6880 244 //jal(target);
aoqi@6880 245 //nop();
aoqi@6880 246 return 2;
aoqi@6880 247 } else {
aoqi@6880 248 //set64(T9, (long)target);
aoqi@6880 249 //jalr(T9);
aoqi@6880 250 //nop();
aoqi@6880 251 return insts_for_set64((jlong)target) + 2;
aoqi@6880 252 }
aoqi@6880 253 }
aoqi@6880 254
aoqi@6880 255 void MacroAssembler::patchable_call(address target) {
aoqi@6880 256 if (reachable_from_cache(target)) {
aoqi@6880 257 nop();
aoqi@6880 258 nop();
aoqi@6880 259 nop();
aoqi@6880 260 nop();
aoqi@6880 261 jal(target);
zhaixiang@9144 262 delayed()->nop();
aoqi@6880 263 } else {
aoqi@6880 264 patchable_set48(T9, (long)target);
aoqi@6880 265 jalr(T9);
zhaixiang@9144 266 delayed()->nop();
aoqi@6880 267 }
aoqi@6880 268 }
aoqi@6880 269
aoqi@6880 270 int MacroAssembler::insts_for_patchable_call(address target) {
aoqi@6880 271 return 6;
aoqi@6880 272 }
aoqi@6880 273
aoqi@8009 274 void MacroAssembler::beq_far(Register rs, Register rt, address entry) {
aoqi@6880 275 u_char * cur_pc = pc();
aoqi@6880 276
aoqi@6880 277 /* Jin: Near/Far jump */
aoqi@8009 278 if(is_simm16((entry - pc() - 4) / 4)) {
aoqi@6880 279 Assembler::beq(rs, rt, offset(entry));
aoqi@8009 280 } else {
aoqi@6880 281 Label not_jump;
aoqi@6880 282 bne(rs, rt, not_jump);
aoqi@6880 283 delayed()->nop();
aoqi@6880 284
aoqi@6880 285 b_far(entry);
aoqi@6880 286 delayed()->nop();
aoqi@6880 287
aoqi@6880 288 bind(not_jump);
aoqi@6880 289 has_delay_slot();
aoqi@6880 290 }
aoqi@6880 291 }
aoqi@6880 292
aoqi@8009 293 void MacroAssembler::beq_far(Register rs, Register rt, Label& L) {
aoqi@6880 294 if (L.is_bound()) {
aoqi@6880 295 beq_far(rs, rt, target(L));
aoqi@6880 296 } else {
aoqi@6880 297 u_char * cur_pc = pc();
aoqi@6880 298 Label not_jump;
aoqi@6880 299 bne(rs, rt, not_jump);
aoqi@6880 300 delayed()->nop();
aoqi@6880 301
aoqi@6880 302 b_far(L);
aoqi@6880 303 delayed()->nop();
aoqi@6880 304
aoqi@6880 305 bind(not_jump);
aoqi@6880 306 has_delay_slot();
aoqi@6880 307 }
aoqi@6880 308 }
aoqi@6880 309
aoqi@8009 310 void MacroAssembler::bne_far(Register rs, Register rt, address entry) {
aoqi@6880 311 u_char * cur_pc = pc();
aoqi@6880 312
aoqi@6880 313 /* Jin: Near/Far jump */
aoqi@8009 314 if(is_simm16((entry - pc() - 4) / 4)) {
aoqi@6880 315 Assembler::bne(rs, rt, offset(entry));
aoqi@8009 316 } else {
aoqi@6880 317 Label not_jump;
aoqi@6880 318 beq(rs, rt, not_jump);
aoqi@6880 319 delayed()->nop();
aoqi@6880 320
aoqi@6880 321 b_far(entry);
aoqi@6880 322 delayed()->nop();
aoqi@6880 323
aoqi@6880 324 bind(not_jump);
aoqi@6880 325 has_delay_slot();
aoqi@6880 326 }
aoqi@6880 327 }
aoqi@6880 328
aoqi@8009 329 void MacroAssembler::bne_far(Register rs, Register rt, Label& L) {
aoqi@6880 330 if (L.is_bound()) {
aoqi@6880 331 bne_far(rs, rt, target(L));
aoqi@6880 332 } else {
aoqi@6880 333 u_char * cur_pc = pc();
aoqi@6880 334 Label not_jump;
aoqi@6880 335 beq(rs, rt, not_jump);
aoqi@6880 336 delayed()->nop();
aoqi@6880 337
aoqi@6880 338 b_far(L);
aoqi@6880 339 delayed()->nop();
aoqi@6880 340
aoqi@6880 341 bind(not_jump);
aoqi@6880 342 has_delay_slot();
aoqi@6880 343 }
aoqi@6880 344 }
aoqi@6880 345
aoqi@8862 346 void MacroAssembler::beq_long(Register rs, Register rt, Label& L) {
aoqi@8862 347 Label not_taken;
aoqi@8862 348
aoqi@8862 349 bne(rs, rt, not_taken);
zhaixiang@9144 350 delayed()->nop();
aoqi@8862 351
aoqi@8862 352 jmp_far(L);
aoqi@8862 353
aoqi@8862 354 bind(not_taken);
aoqi@8862 355 }
aoqi@8862 356
aoqi@8862 357 void MacroAssembler::bne_long(Register rs, Register rt, Label& L) {
aoqi@8862 358 Label not_taken;
aoqi@8862 359
aoqi@8862 360 beq(rs, rt, not_taken);
zhaixiang@9144 361 delayed()->nop();
aoqi@8862 362
aoqi@8862 363 jmp_far(L);
aoqi@8862 364
aoqi@8862 365 bind(not_taken);
aoqi@8862 366 }
aoqi@8862 367
aoqi@8862 368 void MacroAssembler::bc1t_long(Label& L) {
aoqi@8862 369 Label not_taken;
aoqi@8862 370
aoqi@8862 371 bc1f(not_taken);
zhaixiang@9144 372 delayed()->nop();
aoqi@8862 373
aoqi@8862 374 jmp_far(L);
aoqi@8862 375
aoqi@8862 376 bind(not_taken);
aoqi@8862 377 }
aoqi@8862 378
aoqi@8862 379 void MacroAssembler::bc1f_long(Label& L) {
aoqi@8862 380 Label not_taken;
aoqi@8862 381
aoqi@8862 382 bc1t(not_taken);
zhaixiang@9144 383 delayed()->nop();
aoqi@8862 384
aoqi@8862 385 jmp_far(L);
aoqi@8862 386
aoqi@8862 387 bind(not_taken);
aoqi@8862 388 }
aoqi@8862 389
aoqi@8009 390 void MacroAssembler::b_far(Label& L) {
aoqi@6880 391 if (L.is_bound()) {
aoqi@6880 392 b_far(target(L));
aoqi@6880 393 } else {
aoqi@8009 394 volatile address dest = target(L);
aoqi@6880 395 /*
aoqi@6880 396 MacroAssembler::pd_patch_instruction branch=55651ed514, target=55651ef6d8
aoqi@6880 397 0x00000055651ed514: dadd at, ra, zero
aoqi@6880 398 0x00000055651ed518: [4110001]bgezal zero, 0x00000055651ed520
aoqi@6880 399
aoqi@6880 400 0x00000055651ed51c: sll zero, zero, 0
aoqi@6880 401 0x00000055651ed520: lui t9, 0x0
aoqi@6880 402 0x00000055651ed524: ori t9, t9, 0x21b8
aoqi@6880 403 0x00000055651ed528: daddu t9, t9, ra
aoqi@6880 404 0x00000055651ed52c: dadd ra, at, zero
aoqi@6880 405 0x00000055651ed530: jr t9
aoqi@6880 406 0x00000055651ed534: sll zero, zero, 0
aoqi@6880 407 */
aoqi@8009 408 move(AT, RA);
aoqi@8009 409 emit_long(insn_ORRI(regimm_op, 0, bgezal_op, 1));
aoqi@8009 410 nop();
aoqi@8009 411 lui(T9, 0); // to be patched
aoqi@8009 412 ori(T9, T9, 0);
aoqi@8009 413 daddu(T9, T9, RA);
aoqi@8009 414 move(RA, AT);
aoqi@8009 415 jr(T9);
aoqi@6880 416 }
aoqi@6880 417 }
aoqi@6880 418
aoqi@8009 419 void MacroAssembler::b_far(address entry) {
aoqi@6880 420 u_char * cur_pc = pc();
aoqi@6880 421
aoqi@6880 422 /* Jin: Near/Far jump */
aoqi@8009 423 if(is_simm16((entry - pc() - 4) / 4)) {
aoqi@6880 424 b(offset(entry));
aoqi@8009 425 } else {
aoqi@6880 426 /* address must be bounded */
aoqi@6880 427 move(AT, RA);
aoqi@8009 428 emit_long(insn_ORRI(regimm_op, 0, bgezal_op, 1));
aoqi@6880 429 nop();
aoqi@6880 430 li32(T9, entry - pc());
aoqi@6880 431 daddu(T9, T9, RA);
aoqi@6880 432 move(RA, AT);
aoqi@6880 433 jr(T9);
aoqi@6880 434 }
aoqi@6880 435 }
aoqi@6880 436
aoqi@6880 437 void MacroAssembler::ld_ptr(Register rt, Register offset, Register base) {
aoqi@6880 438 addu_long(AT, base, offset);
aoqi@6880 439 ld_ptr(rt, 0, AT);
aoqi@6880 440 }
aoqi@6880 441
aoqi@6880 442 void MacroAssembler::st_ptr(Register rt, Register offset, Register base) {
aoqi@6880 443 addu_long(AT, base, offset);
aoqi@6880 444 st_ptr(rt, 0, AT);
aoqi@6880 445 }
aoqi@6880 446
aoqi@6880 447 void MacroAssembler::ld_long(Register rt, Register offset, Register base) {
aoqi@6880 448 addu_long(AT, base, offset);
aoqi@6880 449 ld_long(rt, 0, AT);
aoqi@6880 450 }
aoqi@6880 451
aoqi@6880 452 void MacroAssembler::st_long(Register rt, Register offset, Register base) {
aoqi@6880 453 addu_long(AT, base, offset);
aoqi@6880 454 st_long(rt, 0, AT);
aoqi@6880 455 }
aoqi@6880 456
aoqi@6880 457 Address MacroAssembler::as_Address(AddressLiteral adr) {
aoqi@6880 458 return Address(adr.target(), adr.rspec());
aoqi@6880 459 }
aoqi@6880 460
aoqi@6880 461 Address MacroAssembler::as_Address(ArrayAddress adr) {
aoqi@6880 462 return Address::make_array(adr);
aoqi@6880 463 }
aoqi@6880 464
aoqi@6880 465 // tmp_reg1 and tmp_reg2 should be saved outside of atomic_inc32 (caller saved).
aoqi@6880 466 void MacroAssembler::atomic_inc32(address counter_addr, int inc, Register tmp_reg1, Register tmp_reg2) {
aoqi@6880 467 Label again;
aoqi@6880 468
aoqi@6880 469 li(tmp_reg1, counter_addr);
aoqi@6880 470 bind(again);
aoqi@8019 471 if(UseSyncLevel >= 3000 || UseSyncLevel < 2000) sync();
aoqi@6880 472 ll(tmp_reg2, tmp_reg1, 0);
aoqi@6880 473 addi(tmp_reg2, tmp_reg2, inc);
aoqi@6880 474 sc(tmp_reg2, tmp_reg1, 0);
aoqi@6880 475 beq(tmp_reg2, R0, again);
aoqi@6880 476 delayed()->nop();
aoqi@6880 477 }
aoqi@6880 478
aoqi@6880 479 int MacroAssembler::biased_locking_enter(Register lock_reg,
aoqi@6880 480 Register obj_reg,
aoqi@6880 481 Register swap_reg,
aoqi@6880 482 Register tmp_reg,
aoqi@6880 483 bool swap_reg_contains_mark,
aoqi@6880 484 Label& done,
aoqi@6880 485 Label* slow_case,
aoqi@6880 486 BiasedLockingCounters* counters) {
aoqi@6880 487 assert(UseBiasedLocking, "why call this otherwise?");
aoqi@6880 488 bool need_tmp_reg = false;
aoqi@6880 489 if (tmp_reg == noreg) {
aoqi@6880 490 need_tmp_reg = true;
aoqi@6880 491 tmp_reg = T9;
aoqi@6880 492 }
aoqi@6880 493 assert_different_registers(lock_reg, obj_reg, swap_reg, tmp_reg, AT);
aoqi@6880 494 assert(markOopDesc::age_shift == markOopDesc::lock_bits + markOopDesc::biased_lock_bits, "biased locking makes assumptions about bit layout");
aoqi@6880 495 Address mark_addr (obj_reg, oopDesc::mark_offset_in_bytes());
aoqi@6880 496 Address saved_mark_addr(lock_reg, 0);
aoqi@6880 497
aoqi@6880 498 // Biased locking
aoqi@6880 499 // See whether the lock is currently biased toward our thread and
aoqi@6880 500 // whether the epoch is still valid
aoqi@6880 501 // Note that the runtime guarantees sufficient alignment of JavaThread
aoqi@6880 502 // pointers to allow age to be placed into low bits
aoqi@6880 503 // First check to see whether biasing is even enabled for this object
aoqi@6880 504 Label cas_label;
aoqi@6880 505 int null_check_offset = -1;
aoqi@6880 506 if (!swap_reg_contains_mark) {
aoqi@6880 507 null_check_offset = offset();
aoqi@6880 508 ld_ptr(swap_reg, mark_addr);
aoqi@6880 509 }
aoqi@6880 510
aoqi@6880 511 if (need_tmp_reg) {
aoqi@6880 512 push(tmp_reg);
aoqi@6880 513 }
aoqi@6880 514 move(tmp_reg, swap_reg);
aoqi@6880 515 andi(tmp_reg, tmp_reg, markOopDesc::biased_lock_mask_in_place);
aoqi@6880 516 #ifdef _LP64
aoqi@6880 517 daddi(AT, R0, markOopDesc::biased_lock_pattern);
aoqi@6880 518 dsub(AT, AT, tmp_reg);
aoqi@6880 519 #else
aoqi@6880 520 addi(AT, R0, markOopDesc::biased_lock_pattern);
aoqi@6880 521 sub(AT, AT, tmp_reg);
aoqi@6880 522 #endif
aoqi@6880 523 if (need_tmp_reg) {
aoqi@6880 524 pop(tmp_reg);
aoqi@6880 525 }
aoqi@6880 526
aoqi@6880 527 bne(AT, R0, cas_label);
aoqi@6880 528 delayed()->nop();
aoqi@6880 529
aoqi@6880 530
aoqi@6880 531 // The bias pattern is present in the object's header. Need to check
aoqi@6880 532 // whether the bias owner and the epoch are both still current.
aoqi@6880 533 // Note that because there is no current thread register on MIPS we
aoqi@6880 534 // need to store off the mark word we read out of the object to
aoqi@6880 535 // avoid reloading it and needing to recheck invariants below. This
aoqi@6880 536 // store is unfortunate but it makes the overall code shorter and
aoqi@6880 537 // simpler.
aoqi@6880 538 st_ptr(swap_reg, saved_mark_addr);
aoqi@6880 539 if (need_tmp_reg) {
aoqi@6880 540 push(tmp_reg);
aoqi@6880 541 }
aoqi@6880 542 if (swap_reg_contains_mark) {
aoqi@6880 543 null_check_offset = offset();
aoqi@6880 544 }
aoqi@6880 545 load_prototype_header(tmp_reg, obj_reg);
aoqi@6880 546 xorr(tmp_reg, tmp_reg, swap_reg);
aoqi@6880 547 get_thread(swap_reg);
aoqi@6880 548 xorr(swap_reg, swap_reg, tmp_reg);
aoqi@6880 549
aoqi@6880 550 move(AT, ~((int) markOopDesc::age_mask_in_place));
aoqi@6880 551 andr(swap_reg, swap_reg, AT);
aoqi@6880 552
aoqi@6880 553 if (PrintBiasedLockingStatistics) {
aoqi@6880 554 Label L;
aoqi@6880 555 bne(swap_reg, R0, L);
aoqi@6880 556 delayed()->nop();
aoqi@6880 557 push(tmp_reg);
aoqi@6880 558 push(A0);
aoqi@6880 559 atomic_inc32((address)BiasedLocking::biased_lock_entry_count_addr(), 1, A0, tmp_reg);
aoqi@6880 560 pop(A0);
aoqi@6880 561 pop(tmp_reg);
aoqi@6880 562 bind(L);
aoqi@6880 563 }
aoqi@6880 564 if (need_tmp_reg) {
aoqi@6880 565 pop(tmp_reg);
aoqi@6880 566 }
aoqi@6880 567 beq(swap_reg, R0, done);
aoqi@6880 568 delayed()->nop();
aoqi@6880 569 Label try_revoke_bias;
aoqi@6880 570 Label try_rebias;
aoqi@6880 571
aoqi@6880 572 // At this point we know that the header has the bias pattern and
aoqi@6880 573 // that we are not the bias owner in the current epoch. We need to
aoqi@6880 574 // figure out more details about the state of the header in order to
aoqi@6880 575 // know what operations can be legally performed on the object's
aoqi@6880 576 // header.
aoqi@6880 577
aoqi@6880 578 // If the low three bits in the xor result aren't clear, that means
aoqi@6880 579 // the prototype header is no longer biased and we have to revoke
aoqi@6880 580 // the bias on this object.
aoqi@6880 581
aoqi@6880 582 move(AT, markOopDesc::biased_lock_mask_in_place);
aoqi@6880 583 andr(AT, swap_reg, AT);
aoqi@6880 584 bne(AT, R0, try_revoke_bias);
aoqi@6880 585 delayed()->nop();
aoqi@6880 586 // Biasing is still enabled for this data type. See whether the
aoqi@6880 587 // epoch of the current bias is still valid, meaning that the epoch
aoqi@6880 588 // bits of the mark word are equal to the epoch bits of the
aoqi@6880 589 // prototype header. (Note that the prototype header's epoch bits
aoqi@6880 590 // only change at a safepoint.) If not, attempt to rebias the object
aoqi@6880 591 // toward the current thread. Note that we must be absolutely sure
aoqi@6880 592 // that the current epoch is invalid in order to do this because
aoqi@6880 593 // otherwise the manipulations it performs on the mark word are
aoqi@6880 594 // illegal.
aoqi@6880 595
aoqi@6880 596 move(AT, markOopDesc::epoch_mask_in_place);
aoqi@6880 597 andr(AT,swap_reg, AT);
aoqi@6880 598 bne(AT, R0, try_rebias);
aoqi@6880 599 delayed()->nop();
aoqi@6880 600 // The epoch of the current bias is still valid but we know nothing
aoqi@6880 601 // about the owner; it might be set or it might be clear. Try to
aoqi@6880 602 // acquire the bias of the object using an atomic operation. If this
aoqi@6880 603 // fails we will go in to the runtime to revoke the object's bias.
aoqi@6880 604 // Note that we first construct the presumed unbiased header so we
aoqi@6880 605 // don't accidentally blow away another thread's valid bias.
aoqi@6880 606
aoqi@6880 607 ld_ptr(swap_reg, saved_mark_addr);
aoqi@6880 608
aoqi@6880 609 move(AT, markOopDesc::biased_lock_mask_in_place | markOopDesc::age_mask_in_place | markOopDesc::epoch_mask_in_place);
aoqi@6880 610 andr(swap_reg, swap_reg, AT);
aoqi@6880 611
aoqi@6880 612 if (need_tmp_reg) {
aoqi@6880 613 push(tmp_reg);
aoqi@6880 614 }
aoqi@6880 615 get_thread(tmp_reg);
aoqi@6880 616 orr(tmp_reg, tmp_reg, swap_reg);
aoqi@6880 617 //if (os::is_MP()) {
aoqi@6880 618 // sync();
aoqi@6880 619 //}
aoqi@6880 620 cmpxchg(tmp_reg, Address(obj_reg, 0), swap_reg);
aoqi@6880 621 if (need_tmp_reg) {
aoqi@6880 622 pop(tmp_reg);
aoqi@6880 623 }
aoqi@6880 624 // If the biasing toward our thread failed, this means that
aoqi@6880 625 // another thread succeeded in biasing it toward itself and we
aoqi@6880 626 // need to revoke that bias. The revocation will occur in the
aoqi@6880 627 // interpreter runtime in the slow case.
aoqi@6880 628 if (PrintBiasedLockingStatistics) {
aoqi@6880 629 Label L;
aoqi@6880 630 bne(AT, R0, L);
aoqi@6880 631 delayed()->nop();
aoqi@6880 632 push(tmp_reg);
aoqi@6880 633 push(A0);
aoqi@6880 634 atomic_inc32((address)BiasedLocking::anonymously_biased_lock_entry_count_addr(), 1, A0, tmp_reg);
aoqi@6880 635 pop(A0);
aoqi@6880 636 pop(tmp_reg);
aoqi@6880 637 bind(L);
aoqi@6880 638 }
aoqi@6880 639 if (slow_case != NULL) {
aoqi@6880 640 beq_far(AT, R0, *slow_case);
aoqi@6880 641 delayed()->nop();
aoqi@6880 642 }
aoqi@6880 643 b(done);
aoqi@6880 644 delayed()->nop();
aoqi@6880 645
aoqi@6880 646 bind(try_rebias);
aoqi@6880 647 // At this point we know the epoch has expired, meaning that the
aoqi@6880 648 // current "bias owner", if any, is actually invalid. Under these
aoqi@6880 649 // circumstances _only_, we are allowed to use the current header's
aoqi@6880 650 // value as the comparison value when doing the cas to acquire the
aoqi@6880 651 // bias in the current epoch. In other words, we allow transfer of
aoqi@6880 652 // the bias from one thread to another directly in this situation.
aoqi@6880 653 //
aoqi@6880 654 // FIXME: due to a lack of registers we currently blow away the age
aoqi@6880 655 // bits in this situation. Should attempt to preserve them.
aoqi@6880 656 if (need_tmp_reg) {
aoqi@6880 657 push(tmp_reg);
aoqi@6880 658 }
aoqi@6880 659 load_prototype_header(tmp_reg, obj_reg);
aoqi@6880 660 get_thread(swap_reg);
aoqi@6880 661 orr(tmp_reg, tmp_reg, swap_reg);
aoqi@6880 662 ld_ptr(swap_reg, saved_mark_addr);
aoqi@6880 663
aoqi@6880 664 //if (os::is_MP()) {
aoqi@6880 665 // sync();
aoqi@6880 666 //}
aoqi@6880 667 cmpxchg(tmp_reg, Address(obj_reg, 0), swap_reg);
aoqi@6880 668 if (need_tmp_reg) {
aoqi@6880 669 pop(tmp_reg);
aoqi@6880 670 }
aoqi@6880 671 // If the biasing toward our thread failed, then another thread
aoqi@6880 672 // succeeded in biasing it toward itself and we need to revoke that
aoqi@6880 673 // bias. The revocation will occur in the runtime in the slow case.
aoqi@6880 674 if (PrintBiasedLockingStatistics) {
aoqi@6880 675 Label L;
aoqi@6880 676 bne(AT, R0, L);
aoqi@6880 677 delayed()->nop();
aoqi@6880 678 push(AT);
aoqi@6880 679 push(tmp_reg);
aoqi@6880 680 atomic_inc32((address)BiasedLocking::rebiased_lock_entry_count_addr(), 1, AT, tmp_reg);
aoqi@6880 681 pop(tmp_reg);
aoqi@6880 682 pop(AT);
aoqi@6880 683 bind(L);
aoqi@6880 684 }
aoqi@6880 685 if (slow_case != NULL) {
aoqi@6880 686 beq_far(AT, R0, *slow_case);
aoqi@6880 687 delayed()->nop();
aoqi@6880 688 }
aoqi@6880 689
aoqi@6880 690 b(done);
aoqi@6880 691 delayed()->nop();
aoqi@6880 692 bind(try_revoke_bias);
aoqi@6880 693 // The prototype mark in the klass doesn't have the bias bit set any
aoqi@6880 694 // more, indicating that objects of this data type are not supposed
aoqi@6880 695 // to be biased any more. We are going to try to reset the mark of
aoqi@6880 696 // this object to the prototype value and fall through to the
aoqi@6880 697 // CAS-based locking scheme. Note that if our CAS fails, it means
aoqi@6880 698 // that another thread raced us for the privilege of revoking the
aoqi@6880 699 // bias of this particular object, so it's okay to continue in the
aoqi@6880 700 // normal locking code.
aoqi@6880 701 //
aoqi@6880 702 // FIXME: due to a lack of registers we currently blow away the age
aoqi@6880 703 // bits in this situation. Should attempt to preserve them.
aoqi@6880 704 ld_ptr(swap_reg, saved_mark_addr);
aoqi@6880 705
aoqi@6880 706 if (need_tmp_reg) {
aoqi@6880 707 push(tmp_reg);
aoqi@6880 708 }
aoqi@6880 709 load_prototype_header(tmp_reg, obj_reg);
aoqi@6880 710 //if (os::is_MP()) {
aoqi@6880 711 // lock();
aoqi@6880 712 //}
aoqi@6880 713 cmpxchg(tmp_reg, Address(obj_reg, 0), swap_reg);
aoqi@6880 714 if (need_tmp_reg) {
aoqi@6880 715 pop(tmp_reg);
aoqi@6880 716 }
aoqi@6880 717 // Fall through to the normal CAS-based lock, because no matter what
aoqi@6880 718 // the result of the above CAS, some thread must have succeeded in
aoqi@6880 719 // removing the bias bit from the object's header.
aoqi@6880 720 if (PrintBiasedLockingStatistics) {
aoqi@6880 721 Label L;
aoqi@6880 722 bne(AT, R0, L);
aoqi@6880 723 delayed()->nop();
aoqi@6880 724 push(AT);
aoqi@6880 725 push(tmp_reg);
aoqi@6880 726 atomic_inc32((address)BiasedLocking::revoked_lock_entry_count_addr(), 1, AT, tmp_reg);
aoqi@6880 727 pop(tmp_reg);
aoqi@6880 728 pop(AT);
aoqi@6880 729 bind(L);
aoqi@6880 730 }
aoqi@6880 731
aoqi@6880 732 bind(cas_label);
aoqi@6880 733 return null_check_offset;
aoqi@6880 734 }
aoqi@6880 735
aoqi@6880 736 void MacroAssembler::biased_locking_exit(Register obj_reg, Register temp_reg, Label& done) {
aoqi@6880 737 assert(UseBiasedLocking, "why call this otherwise?");
aoqi@6880 738
aoqi@6880 739 // Check for biased locking unlock case, which is a no-op
aoqi@6880 740 // Note: we do not have to check the thread ID for two reasons.
aoqi@6880 741 // First, the interpreter checks for IllegalMonitorStateException at
aoqi@6880 742 // a higher level. Second, if the bias was revoked while we held the
aoqi@6880 743 // lock, the object could not be rebiased toward another thread, so
aoqi@6880 744 // the bias bit would be clear.
aoqi@6880 745 #ifdef _LP64
aoqi@6880 746 ld(temp_reg, Address(obj_reg, oopDesc::mark_offset_in_bytes()));
aoqi@6880 747 andi(temp_reg, temp_reg, markOopDesc::biased_lock_mask_in_place);
aoqi@6880 748 daddi(AT, R0, markOopDesc::biased_lock_pattern);
aoqi@6880 749 #else
aoqi@6880 750 lw(temp_reg, Address(obj_reg, oopDesc::mark_offset_in_bytes()));
aoqi@6880 751 andi(temp_reg, temp_reg, markOopDesc::biased_lock_mask_in_place);
aoqi@6880 752 addi(AT, R0, markOopDesc::biased_lock_pattern);
aoqi@6880 753 #endif
aoqi@6880 754
aoqi@6880 755 beq(AT, temp_reg, done);
aoqi@6880 756 delayed()->nop();
aoqi@6880 757 }
aoqi@6880 758
aoqi@6880 759 // the stack pointer adjustment is needed. see InterpreterMacroAssembler::super_call_VM_leaf
aoqi@6880 760 // this method will handle the stack problem, you need not to preserve the stack space for the argument now
aoqi@8009 761 void MacroAssembler::call_VM_leaf_base(address entry_point, int number_of_arguments) {
aoqi@6880 762 Label L, E;
aoqi@6880 763
aoqi@6880 764 assert(number_of_arguments <= 4, "just check");
aoqi@6880 765
aoqi@6880 766 andi(AT, SP, 0xf);
aoqi@6880 767 beq(AT, R0, L);
aoqi@6880 768 delayed()->nop();
aoqi@6880 769 daddi(SP, SP, -8);
aoqi@6880 770 call(entry_point, relocInfo::runtime_call_type);
aoqi@6880 771 delayed()->nop();
aoqi@6880 772 daddi(SP, SP, 8);
aoqi@6880 773 b(E);
aoqi@6880 774 delayed()->nop();
aoqi@6880 775
aoqi@6880 776 bind(L);
aoqi@6880 777 call(entry_point, relocInfo::runtime_call_type);
aoqi@6880 778 delayed()->nop();
aoqi@6880 779 bind(E);
aoqi@6880 780 }
aoqi@6880 781
aoqi@6880 782
aoqi@6880 783 void MacroAssembler::jmp(address entry) {
aoqi@6880 784 patchable_set48(T9, (long)entry);
aoqi@6880 785 jr(T9);
aoqi@6880 786 }
aoqi@6880 787
aoqi@6880 788 void MacroAssembler::jmp(address entry, relocInfo::relocType rtype) {
aoqi@6880 789 switch (rtype) {
aoqi@6880 790 case relocInfo::runtime_call_type:
aoqi@6880 791 case relocInfo::none:
aoqi@6880 792 jmp(entry);
aoqi@6880 793 break;
aoqi@6880 794 default:
aoqi@6880 795 {
aoqi@6880 796 InstructionMark im(this);
aoqi@6880 797 relocate(rtype);
aoqi@6880 798 patchable_set48(T9, (long)entry);
aoqi@6880 799 jr(T9);
aoqi@6880 800 }
aoqi@6880 801 break;
aoqi@6880 802 }
aoqi@6880 803 }
aoqi@6880 804
aoqi@8862 805 void MacroAssembler::jmp_far(Label& L) {
aoqi@8862 806 if (L.is_bound()) {
aoqi@8862 807 address entry = target(L);
aoqi@8862 808 assert(entry != NULL, "jmp most probably wrong");
aoqi@8862 809 InstructionMark im(this);
aoqi@8862 810
aoqi@8862 811 relocate(relocInfo::internal_word_type);
aoqi@8862 812 patchable_set48(T9, (long)entry);
aoqi@8862 813 } else {
aoqi@8862 814 InstructionMark im(this);
aoqi@8862 815 L.add_patch_at(code(), locator());
aoqi@8862 816
aoqi@8862 817 relocate(relocInfo::internal_word_type);
aoqi@8862 818 patchable_set48(T9, (long)pc());
aoqi@8862 819 }
aoqi@8862 820
aoqi@8862 821 jr(T9);
zhaixiang@9144 822 delayed()->nop();
aoqi@8862 823 }
aoqi@8865 824 void MacroAssembler::mov_metadata(Address dst, Metadata* obj) {
aoqi@8865 825 int oop_index;
aoqi@8865 826 if (obj) {
aoqi@8865 827 oop_index = oop_recorder()->find_index(obj);
aoqi@8865 828 } else {
aoqi@8865 829 oop_index = oop_recorder()->allocate_metadata_index(obj);
aoqi@8865 830 }
aoqi@8865 831 relocate(metadata_Relocation::spec(oop_index));
aoqi@8865 832 patchable_set48(AT, (long)obj);
aoqi@8865 833 sd(AT, dst);
aoqi@8865 834 }
aoqi@8865 835
aoqi@8865 836 void MacroAssembler::mov_metadata(Register dst, Metadata* obj) {
aoqi@8865 837 int oop_index;
aoqi@8865 838 if (obj) {
aoqi@8865 839 oop_index = oop_recorder()->find_index(obj);
aoqi@8865 840 } else {
aoqi@8865 841 oop_index = oop_recorder()->allocate_metadata_index(obj);
aoqi@8865 842 }
aoqi@8865 843 relocate(metadata_Relocation::spec(oop_index));
aoqi@8865 844 patchable_set48(dst, (long)obj);
aoqi@8865 845 }
aoqi@8862 846
aoqi@6880 847 void MacroAssembler::call(address entry) {
aoqi@6880 848 // c/c++ code assume T9 is entry point, so we just always move entry to t9
aoqi@6880 849 // maybe there is some more graceful method to handle this. FIXME
aoqi@6880 850 // For more info, see class NativeCall.
aoqi@6880 851 #ifndef _LP64
aoqi@6880 852 move(T9, (int)entry);
aoqi@6880 853 #else
aoqi@6880 854 patchable_set48(T9, (long)entry);
aoqi@6880 855 #endif
aoqi@6880 856 jalr(T9);
aoqi@6880 857 }
aoqi@6880 858
aoqi@6880 859 void MacroAssembler::call(address entry, relocInfo::relocType rtype) {
aoqi@6880 860 switch (rtype) {
aoqi@6880 861 case relocInfo::runtime_call_type:
aoqi@6880 862 case relocInfo::none:
aoqi@6880 863 call(entry);
aoqi@6880 864 break;
aoqi@6880 865 default:
aoqi@6880 866 {
aoqi@6880 867 InstructionMark im(this);
aoqi@6880 868 relocate(rtype);
aoqi@6880 869 call(entry);
aoqi@6880 870 }
aoqi@6880 871 break;
aoqi@6880 872 }
aoqi@6880 873 }
aoqi@6880 874
aoqi@6880 875 void MacroAssembler::call(address entry, RelocationHolder& rh)
aoqi@6880 876 {
aoqi@6880 877 switch (rh.type()) {
aoqi@6880 878 case relocInfo::runtime_call_type:
aoqi@6880 879 case relocInfo::none:
aoqi@6880 880 call(entry);
aoqi@6880 881 break;
aoqi@6880 882 default:
aoqi@6880 883 {
aoqi@6880 884 InstructionMark im(this);
aoqi@6880 885 relocate(rh);
aoqi@6880 886 call(entry);
aoqi@6880 887 }
aoqi@6880 888 break;
aoqi@6880 889 }
aoqi@6880 890 }
aoqi@6880 891
aoqi@6880 892 void MacroAssembler::ic_call(address entry) {
aoqi@6880 893 RelocationHolder rh = virtual_call_Relocation::spec(pc());
aoqi@6880 894 patchable_set48(IC_Klass, (long)Universe::non_oop_word());
aoqi@6880 895 assert(entry != NULL, "call most probably wrong");
aoqi@6880 896 InstructionMark im(this);
aoqi@6880 897 relocate(rh);
aoqi@8865 898 patchable_call(entry);
aoqi@6880 899 }
aoqi@6880 900
aoqi@6880 901 void MacroAssembler::c2bool(Register r) {
aoqi@6880 902 Label L;
aoqi@6880 903 Assembler::beq(r, R0, L);
aoqi@6880 904 delayed()->nop();
aoqi@6880 905 move(r, 1);
aoqi@6880 906 bind(L);
aoqi@6880 907 }
aoqi@6880 908
aoqi@6880 909 #ifndef PRODUCT
aoqi@6880 910 extern "C" void findpc(intptr_t x);
aoqi@6880 911 #endif
aoqi@6880 912
aoqi@6880 913 void MacroAssembler::debug32(int rdi, int rsi, int rbp, int rsp, int rbx, int rdx, int rcx, int rax, int eip, char* msg) {
aoqi@6880 914 // In order to get locks to work, we need to fake a in_VM state
aoqi@6880 915 JavaThread* thread = JavaThread::current();
aoqi@6880 916 JavaThreadState saved_state = thread->thread_state();
aoqi@6880 917 thread->set_thread_state(_thread_in_vm);
aoqi@6880 918 if (ShowMessageBoxOnError) {
aoqi@6880 919 JavaThread* thread = JavaThread::current();
aoqi@6880 920 JavaThreadState saved_state = thread->thread_state();
aoqi@6880 921 thread->set_thread_state(_thread_in_vm);
aoqi@6880 922 if (CountBytecodes || TraceBytecodes || StopInterpreterAt) {
aoqi@6880 923 ttyLocker ttyl;
aoqi@6880 924 BytecodeCounter::print();
aoqi@6880 925 }
aoqi@6880 926 // To see where a verify_oop failed, get $ebx+40/X for this frame.
aoqi@6880 927 // This is the value of eip which points to where verify_oop will return.
aoqi@6880 928 if (os::message_box(msg, "Execution stopped, print registers?")) {
aoqi@6880 929 ttyLocker ttyl;
aoqi@6880 930 tty->print_cr("eip = 0x%08x", eip);
aoqi@6880 931 #ifndef PRODUCT
aoqi@6880 932 tty->cr();
aoqi@6880 933 findpc(eip);
aoqi@6880 934 tty->cr();
aoqi@6880 935 #endif
aoqi@6880 936 tty->print_cr("rax, = 0x%08x", rax);
aoqi@6880 937 tty->print_cr("rbx, = 0x%08x", rbx);
aoqi@6880 938 tty->print_cr("rcx = 0x%08x", rcx);
aoqi@6880 939 tty->print_cr("rdx = 0x%08x", rdx);
aoqi@6880 940 tty->print_cr("rdi = 0x%08x", rdi);
aoqi@6880 941 tty->print_cr("rsi = 0x%08x", rsi);
aoqi@6880 942 tty->print_cr("rbp, = 0x%08x", rbp);
aoqi@6880 943 tty->print_cr("rsp = 0x%08x", rsp);
aoqi@6880 944 BREAKPOINT;
aoqi@6880 945 }
aoqi@6880 946 } else {
aoqi@6880 947 ttyLocker ttyl;
aoqi@6880 948 ::tty->print_cr("=============== DEBUG MESSAGE: %s ================\n", msg);
aoqi@6880 949 assert(false, "DEBUG MESSAGE");
aoqi@6880 950 }
aoqi@6880 951 ThreadStateTransition::transition(thread, _thread_in_vm, saved_state);
aoqi@6880 952 }
aoqi@6880 953
aoqi@6880 954 void MacroAssembler::debug(char* msg/*, RegistersForDebugging* regs*/) {
aoqi@6880 955 if ( ShowMessageBoxOnError ) {
aoqi@6880 956 JavaThreadState saved_state = JavaThread::current()->thread_state();
aoqi@6880 957 JavaThread::current()->set_thread_state(_thread_in_vm);
aoqi@6880 958 {
aoqi@6880 959 // In order to get locks work, we need to fake a in_VM state
aoqi@6880 960 ttyLocker ttyl;
aoqi@6880 961 ::tty->print_cr("EXECUTION STOPPED: %s\n", msg);
aoqi@6880 962 if (CountBytecodes || TraceBytecodes || StopInterpreterAt) {
aoqi@6880 963 BytecodeCounter::print();
aoqi@6880 964 }
aoqi@6880 965
aoqi@6880 966 // if (os::message_box(msg, "Execution stopped, print registers?"))
aoqi@6880 967 // regs->print(::tty);
aoqi@6880 968 }
aoqi@6880 969 ThreadStateTransition::transition(JavaThread::current(), _thread_in_vm, saved_state);
aoqi@6880 970 }
aoqi@6880 971 else
aoqi@6880 972 ::tty->print_cr("=============== DEBUG MESSAGE: %s ================\n", msg);
aoqi@6880 973 }
aoqi@6880 974
aoqi@6880 975
aoqi@6880 976 void MacroAssembler::stop(const char* msg) {
aoqi@6880 977 li(A0, (long)msg);
aoqi@6880 978 #ifndef _LP64
aoqi@6880 979 //reserver space for argument. added by yjl 7/10/2005
aoqi@6880 980 addiu(SP, SP, - 1 * wordSize);
aoqi@6880 981 #endif
aoqi@6880 982 call(CAST_FROM_FN_PTR(address, MacroAssembler::debug), relocInfo::runtime_call_type);
aoqi@6880 983 delayed()->nop();
aoqi@6880 984 #ifndef _LP64
aoqi@6880 985 //restore space for argument
aoqi@6880 986 addiu(SP, SP, 1 * wordSize);
aoqi@6880 987 #endif
aoqi@6880 988 brk(17);
aoqi@6880 989 }
aoqi@6880 990
aoqi@6880 991 void MacroAssembler::warn(const char* msg) {
aoqi@6880 992 #ifdef _LP64
aoqi@6880 993 pushad();
aoqi@6880 994 li(A0, (long)msg);
aoqi@6880 995 push(S2);
aoqi@6880 996 move(AT, -(StackAlignmentInBytes));
aoqi@6880 997 move(S2, SP); // use S2 as a sender SP holder
aoqi@6880 998 andr(SP, SP, AT); // align stack as required by ABI
aoqi@6880 999 call(CAST_FROM_FN_PTR(address, MacroAssembler::debug), relocInfo::runtime_call_type);
aoqi@6880 1000 delayed()->nop();
aoqi@6880 1001 move(SP, S2); // use S2 as a sender SP holder
aoqi@6880 1002 pop(S2);
aoqi@6880 1003 popad();
aoqi@6880 1004 #else
aoqi@6880 1005 pushad();
aoqi@6880 1006 addi(SP, SP, -4);
aoqi@6880 1007 sw(A0, SP, -1 * wordSize);
aoqi@6880 1008 li(A0, (long)msg);
aoqi@6880 1009 addi(SP, SP, -1 * wordSize);
aoqi@6880 1010 call(CAST_FROM_FN_PTR(address, MacroAssembler::debug), relocInfo::runtime_call_type);
aoqi@6880 1011 delayed()->nop();
aoqi@6880 1012 addi(SP, SP, 1 * wordSize);
aoqi@6880 1013 lw(A0, SP, -1 * wordSize);
aoqi@6880 1014 addi(SP, SP, 4);
aoqi@6880 1015 popad();
aoqi@6880 1016 #endif
aoqi@6880 1017 }
aoqi@6880 1018
aoqi@6880 1019 void MacroAssembler::print_reg(Register reg) {
aoqi@6880 1020 /*
aoqi@6880 1021 char *s = getenv("PRINT_REG");
aoqi@6880 1022 if (s == NULL)
aoqi@6880 1023 return;
aoqi@6880 1024 if (strcmp(s, "1") != 0)
aoqi@6880 1025 return;
aoqi@6880 1026 */
aoqi@6880 1027 void * cur_pc = pc();
aoqi@6880 1028 pushad();
aoqi@6880 1029 NOT_LP64(push(FP);)
aoqi@6880 1030
aoqi@6880 1031 li(A0, (long)reg->name());
aoqi@6880 1032 if (reg == SP)
aoqi@6880 1033 addiu(A1, SP, wordSize * 23); //23 registers saved in pushad()
aoqi@6880 1034 else if (reg == A0)
aoqi@6880 1035 ld(A1, SP, wordSize * 19); //A0 has been modified by li(A0, (long)reg->name()). Ugly Code!
aoqi@6880 1036 else
aoqi@6880 1037 move(A1, reg);
aoqi@6880 1038 li(A2, (long)cur_pc);
aoqi@6880 1039 push(S2);
aoqi@6880 1040 move(AT, -(StackAlignmentInBytes));
aoqi@6880 1041 move(S2, SP); // use S2 as a sender SP holder
aoqi@6880 1042 andr(SP, SP, AT); // align stack as required by ABI
aoqi@6880 1043 call(CAST_FROM_FN_PTR(address, SharedRuntime::print_reg_with_pc),relocInfo::runtime_call_type);
aoqi@6880 1044 delayed()->nop();
aoqi@6880 1045 move(SP, S2); // use S2 as a sender SP holder
aoqi@6880 1046 pop(S2);
aoqi@6880 1047 NOT_LP64(pop(FP);)
aoqi@6880 1048 popad();
aoqi@6880 1049
aoqi@6880 1050 /*
aoqi@6880 1051 pushad();
aoqi@6880 1052 #ifdef _LP64
aoqi@6880 1053 if (reg == SP)
aoqi@6880 1054 addiu(A0, SP, wordSize * 23); //23 registers saved in pushad()
aoqi@6880 1055 else
aoqi@6880 1056 move(A0, reg);
aoqi@6880 1057 call(CAST_FROM_FN_PTR(address, SharedRuntime::print_long),relocInfo::runtime_call_type);
aoqi@6880 1058 delayed()->nop();
aoqi@6880 1059 #else
aoqi@6880 1060 push(FP);
aoqi@6880 1061 move(A0, reg);
aoqi@6880 1062 dsrl32(A1, reg, 0);
aoqi@6880 1063 //call(CAST_FROM_FN_PTR(address, SharedRuntime::print_int),relocInfo::runtime_call_type);
aoqi@6880 1064 call(CAST_FROM_FN_PTR(address, SharedRuntime::print_long),relocInfo::runtime_call_type);
aoqi@6880 1065 delayed()->nop();
aoqi@6880 1066 pop(FP);
aoqi@6880 1067 #endif
aoqi@6880 1068 popad();
aoqi@6880 1069 pushad();
aoqi@6880 1070 NOT_LP64(push(FP);)
aoqi@6880 1071 char b[50];
aoqi@6880 1072 sprintf((char *)b, " pc: %p\n",cur_pc);
aoqi@6880 1073 li(A0, (long)(char *)b);
aoqi@6880 1074 call(CAST_FROM_FN_PTR(address, SharedRuntime::print_str),relocInfo::runtime_call_type);
aoqi@6880 1075 delayed()->nop();
aoqi@6880 1076 NOT_LP64(pop(FP);)
aoqi@6880 1077 popad();
aoqi@6880 1078 */
aoqi@6880 1079 }
aoqi@6880 1080
aoqi@6880 1081 void MacroAssembler::print_reg(FloatRegister reg) {
aoqi@6880 1082 void * cur_pc = pc();
aoqi@6880 1083 pushad();
aoqi@6880 1084 NOT_LP64(push(FP);)
aoqi@6880 1085 li(A0, (long)reg->name());
aoqi@6880 1086 push(S2);
aoqi@6880 1087 move(AT, -(StackAlignmentInBytes));
aoqi@6880 1088 move(S2, SP); // use S2 as a sender SP holder
aoqi@6880 1089 andr(SP, SP, AT); // align stack as required by ABI
aoqi@6880 1090 call(CAST_FROM_FN_PTR(address, SharedRuntime::print_str),relocInfo::runtime_call_type);
aoqi@6880 1091 delayed()->nop();
aoqi@6880 1092 move(SP, S2); // use S2 as a sender SP holder
aoqi@6880 1093 pop(S2);
aoqi@6880 1094 NOT_LP64(pop(FP);)
aoqi@6880 1095 popad();
aoqi@6880 1096
aoqi@6880 1097 pushad();
aoqi@6880 1098 NOT_LP64(push(FP);)
aoqi@6880 1099 #if 1
aoqi@6880 1100 move(FP, SP);
aoqi@6880 1101 move(AT, -(StackAlignmentInBytes));
aoqi@6880 1102 andr(SP , SP , AT);
aoqi@6880 1103 mov_d(F12, reg);
aoqi@6880 1104 call(CAST_FROM_FN_PTR(address, SharedRuntime::print_double),relocInfo::runtime_call_type);
aoqi@6880 1105 delayed()->nop();
aoqi@6880 1106 move(SP, FP);
aoqi@6880 1107 #else
aoqi@6880 1108 mov_s(F12, reg);
aoqi@6880 1109 //call(CAST_FROM_FN_PTR(address, SharedRuntime::print_float),relocInfo::runtime_call_type);
aoqi@6880 1110 //delayed()->nop();
aoqi@6880 1111 #endif
aoqi@6880 1112 NOT_LP64(pop(FP);)
aoqi@6880 1113 popad();
aoqi@6880 1114
aoqi@6880 1115 #if 0
aoqi@6880 1116 pushad();
aoqi@6880 1117 NOT_LP64(push(FP);)
aoqi@6880 1118 char* b = new char[50];
aoqi@6880 1119 sprintf(b, " pc: %p\n", cur_pc);
aoqi@6880 1120 li(A0, (long)b);
aoqi@6880 1121 call(CAST_FROM_FN_PTR(address, SharedRuntime::print_str),relocInfo::runtime_call_type);
aoqi@6880 1122 delayed()->nop();
aoqi@6880 1123 NOT_LP64(pop(FP);)
aoqi@6880 1124 popad();
aoqi@6880 1125 #endif
aoqi@6880 1126 }
aoqi@6880 1127
aoqi@6880 1128 void MacroAssembler::increment(Register reg, int imm) {
aoqi@6880 1129 if (!imm) return;
aoqi@6880 1130 if (is_simm16(imm)) {
aoqi@6880 1131 #ifdef _LP64
aoqi@6880 1132 daddiu(reg, reg, imm);
aoqi@6880 1133 #else
aoqi@6880 1134 addiu(reg, reg, imm);
aoqi@6880 1135 #endif
aoqi@6880 1136 } else {
aoqi@6880 1137 move(AT, imm);
aoqi@6880 1138 #ifdef _LP64
aoqi@6880 1139 daddu(reg, reg, AT);
aoqi@6880 1140 #else
aoqi@6880 1141 addu(reg, reg, AT);
aoqi@6880 1142 #endif
aoqi@6880 1143 }
aoqi@6880 1144 }
aoqi@6880 1145
aoqi@6880 1146 void MacroAssembler::decrement(Register reg, int imm) {
aoqi@6880 1147 increment(reg, -imm);
aoqi@6880 1148 }
aoqi@6880 1149
aoqi@6880 1150
aoqi@6880 1151 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1152 address entry_point,
aoqi@6880 1153 bool check_exceptions) {
aoqi@6880 1154 call_VM_helper(oop_result, entry_point, 0, check_exceptions);
aoqi@6880 1155 }
aoqi@6880 1156
aoqi@6880 1157 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1158 address entry_point,
aoqi@6880 1159 Register arg_1,
aoqi@6880 1160 bool check_exceptions) {
aoqi@6880 1161 if (arg_1!=A1) move(A1, arg_1);
aoqi@6880 1162 call_VM_helper(oop_result, entry_point, 1, check_exceptions);
aoqi@6880 1163 }
aoqi@6880 1164
aoqi@6880 1165 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1166 address entry_point,
aoqi@6880 1167 Register arg_1,
aoqi@6880 1168 Register arg_2,
aoqi@6880 1169 bool check_exceptions) {
aoqi@6880 1170 if (arg_1!=A1) move(A1, arg_1);
aoqi@6880 1171 if (arg_2!=A2) move(A2, arg_2);
aoqi@6880 1172 assert(arg_2 != A1, "smashed argument");
aoqi@6880 1173 call_VM_helper(oop_result, entry_point, 2, check_exceptions);
aoqi@6880 1174 }
aoqi@6880 1175
aoqi@6880 1176 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1177 address entry_point,
aoqi@6880 1178 Register arg_1,
aoqi@6880 1179 Register arg_2,
aoqi@6880 1180 Register arg_3,
aoqi@6880 1181 bool check_exceptions) {
aoqi@6880 1182 if (arg_1!=A1) move(A1, arg_1);
aoqi@6880 1183 if (arg_2!=A2) move(A2, arg_2); assert(arg_2 != A1, "smashed argument");
aoqi@6880 1184 if (arg_3!=A3) move(A3, arg_3); assert(arg_3 != A1 && arg_3 != A2, "smashed argument");
aoqi@6880 1185 call_VM_helper(oop_result, entry_point, 3, check_exceptions);
aoqi@6880 1186 }
aoqi@6880 1187
aoqi@6880 1188 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1189 Register last_java_sp,
aoqi@6880 1190 address entry_point,
aoqi@6880 1191 int number_of_arguments,
aoqi@6880 1192 bool check_exceptions) {
aoqi@6880 1193 call_VM_base(oop_result, NOREG, last_java_sp, entry_point, number_of_arguments, check_exceptions);
aoqi@6880 1194 }
aoqi@6880 1195
aoqi@6880 1196 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1197 Register last_java_sp,
aoqi@6880 1198 address entry_point,
aoqi@6880 1199 Register arg_1,
aoqi@6880 1200 bool check_exceptions) {
aoqi@6880 1201 if (arg_1 != A1) move(A1, arg_1);
aoqi@6880 1202 call_VM(oop_result, last_java_sp, entry_point, 1, check_exceptions);
aoqi@6880 1203 }
aoqi@6880 1204
aoqi@6880 1205 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1206 Register last_java_sp,
aoqi@6880 1207 address entry_point,
aoqi@6880 1208 Register arg_1,
aoqi@6880 1209 Register arg_2,
aoqi@6880 1210 bool check_exceptions) {
aoqi@6880 1211 if (arg_1 != A1) move(A1, arg_1);
aoqi@6880 1212 if (arg_2 != A2) move(A2, arg_2); assert(arg_2 != A1, "smashed argument");
aoqi@6880 1213 call_VM(oop_result, last_java_sp, entry_point, 2, check_exceptions);
aoqi@6880 1214 }
aoqi@6880 1215
aoqi@6880 1216 void MacroAssembler::call_VM(Register oop_result,
aoqi@6880 1217 Register last_java_sp,
aoqi@6880 1218 address entry_point,
aoqi@6880 1219 Register arg_1,
aoqi@6880 1220 Register arg_2,
aoqi@6880 1221 Register arg_3,
aoqi@6880 1222 bool check_exceptions) {
aoqi@6880 1223 if (arg_1 != A1) move(A1, arg_1);
aoqi@6880 1224 if (arg_2 != A2) move(A2, arg_2); assert(arg_2 != A1, "smashed argument");
aoqi@6880 1225 if (arg_3 != A3) move(A3, arg_3); assert(arg_3 != A1 && arg_3 != A2, "smashed argument");
aoqi@6880 1226 call_VM(oop_result, last_java_sp, entry_point, 3, check_exceptions);
aoqi@6880 1227 }
aoqi@6880 1228
aoqi@6880 1229 void MacroAssembler::call_VM_base(Register oop_result,
aoqi@6880 1230 Register java_thread,
aoqi@6880 1231 Register last_java_sp,
aoqi@6880 1232 address entry_point,
aoqi@6880 1233 int number_of_arguments,
aoqi@8009 1234 bool check_exceptions) {
aoqi@6880 1235
aoqi@6880 1236 address before_call_pc;
aoqi@6880 1237 // determine java_thread register
aoqi@6880 1238 if (!java_thread->is_valid()) {
aoqi@6880 1239 #ifndef OPT_THREAD
aoqi@6880 1240 java_thread = T2;
aoqi@6880 1241 get_thread(java_thread);
aoqi@6880 1242 #else
aoqi@6880 1243 java_thread = TREG;
aoqi@6880 1244 #endif
aoqi@6880 1245 }
aoqi@6880 1246 // determine last_java_sp register
aoqi@6880 1247 if (!last_java_sp->is_valid()) {
aoqi@6880 1248 last_java_sp = SP;
aoqi@6880 1249 }
aoqi@6880 1250 // debugging support
aoqi@6880 1251 assert(number_of_arguments >= 0 , "cannot have negative number of arguments");
aoqi@6880 1252 assert(number_of_arguments <= 4 , "cannot have negative number of arguments");
aoqi@6880 1253 assert(java_thread != oop_result , "cannot use the same register for java_thread & oop_result");
aoqi@6880 1254 assert(java_thread != last_java_sp, "cannot use the same register for java_thread & last_java_sp");
aoqi@6880 1255
aoqi@6880 1256 assert(last_java_sp != FP, "this code doesn't work for last_java_sp == fp, which currently can't portably work anyway since C2 doesn't save ebp");
aoqi@6880 1257
aoqi@6880 1258 // set last Java frame before call
aoqi@6880 1259 before_call_pc = (address)pc();
aoqi@6880 1260 set_last_Java_frame(java_thread, last_java_sp, FP, before_call_pc);
aoqi@6880 1261
aoqi@6880 1262 // do the call
aoqi@6880 1263 move(A0, java_thread);
aoqi@6880 1264 call(entry_point, relocInfo::runtime_call_type);
aoqi@6880 1265 delayed()->nop();
aoqi@6880 1266
aoqi@6880 1267 // restore the thread (cannot use the pushed argument since arguments
aoqi@6880 1268 // may be overwritten by C code generated by an optimizing compiler);
aoqi@6880 1269 // however can use the register value directly if it is callee saved.
aoqi@6880 1270 #ifndef OPT_THREAD
wangxue@7995 1271 get_thread(java_thread);
wangxue@7995 1272 #else
aoqi@6880 1273 #ifdef ASSERT
aoqi@7997 1274 {
wangxue@7995 1275 Label L;
wangxue@7995 1276 get_thread(AT);
wangxue@7995 1277 beq(java_thread, AT, L);
wangxue@7995 1278 delayed()->nop();
aoqi@8009 1279 stop("MacroAssembler::call_VM_base: TREG not callee saved?");
wangxue@7995 1280 bind(L);
wangxue@7995 1281 }
aoqi@6880 1282 #endif
aoqi@6880 1283 #endif
aoqi@6880 1284
aoqi@6880 1285 // discard thread and arguments
aoqi@6880 1286 ld_ptr(SP, java_thread, in_bytes(JavaThread::last_Java_sp_offset()));
aoqi@6880 1287 // reset last Java frame
aoqi@6880 1288 reset_last_Java_frame(java_thread, false, true);
aoqi@6880 1289
aoqi@6880 1290 check_and_handle_popframe(java_thread);
aoqi@6880 1291 check_and_handle_earlyret(java_thread);
aoqi@6880 1292 if (check_exceptions) {
aoqi@6880 1293 // check for pending exceptions (java_thread is set upon return)
aoqi@6880 1294 Label L;
aoqi@6880 1295 #ifdef _LP64
aoqi@6880 1296 ld(AT, java_thread, in_bytes(Thread::pending_exception_offset()));
aoqi@6880 1297 #else
aoqi@6880 1298 lw(AT, java_thread, in_bytes(Thread::pending_exception_offset()));
aoqi@6880 1299 #endif
aoqi@6880 1300 beq(AT, R0, L);
aoqi@6880 1301 delayed()->nop();
aoqi@6880 1302 li(AT, before_call_pc);
aoqi@6880 1303 push(AT);
aoqi@6880 1304 jmp(StubRoutines::forward_exception_entry(), relocInfo::runtime_call_type);
aoqi@6880 1305 delayed()->nop();
aoqi@6880 1306 bind(L);
aoqi@6880 1307 }
aoqi@6880 1308
aoqi@6880 1309 // get oop result if there is one and reset the value in the thread
aoqi@6880 1310 if (oop_result->is_valid()) {
aoqi@6880 1311 #ifdef _LP64
aoqi@6880 1312 ld(oop_result, java_thread, in_bytes(JavaThread::vm_result_offset()));
aoqi@6880 1313 sd(R0, java_thread, in_bytes(JavaThread::vm_result_offset()));
aoqi@6880 1314 #else
aoqi@6880 1315 lw(oop_result, java_thread, in_bytes(JavaThread::vm_result_offset()));
aoqi@6880 1316 sw(R0, java_thread, in_bytes(JavaThread::vm_result_offset()));
aoqi@6880 1317 #endif
aoqi@6880 1318 verify_oop(oop_result);
aoqi@6880 1319 }
aoqi@6880 1320 }
aoqi@6880 1321
aoqi@6880 1322 void MacroAssembler::call_VM_helper(Register oop_result, address entry_point, int number_of_arguments, bool check_exceptions) {
aoqi@6880 1323
aoqi@6880 1324 move(V0, SP);
aoqi@6880 1325 //we also reserve space for java_thread here
aoqi@6880 1326 #ifndef _LP64
aoqi@6880 1327 daddi(SP, SP, (1 + number_of_arguments) * (- wordSize));
aoqi@6880 1328 #endif
aoqi@6880 1329 move(AT, -(StackAlignmentInBytes));
aoqi@6880 1330 andr(SP, SP, AT);
aoqi@6880 1331 call_VM_base(oop_result, NOREG, V0, entry_point, number_of_arguments, check_exceptions);
aoqi@6880 1332
aoqi@6880 1333 }
aoqi@6880 1334
aoqi@6880 1335 void MacroAssembler::call_VM_leaf(address entry_point, int number_of_arguments) {
aoqi@6880 1336 call_VM_leaf_base(entry_point, number_of_arguments);
aoqi@6880 1337 }
aoqi@6880 1338
aoqi@6880 1339 void MacroAssembler::call_VM_leaf(address entry_point, Register arg_0) {
aoqi@6880 1340 if (arg_0 != A0) move(A0, arg_0);
aoqi@6880 1341 call_VM_leaf(entry_point, 1);
aoqi@6880 1342 }
aoqi@6880 1343
aoqi@6880 1344 void MacroAssembler::call_VM_leaf(address entry_point, Register arg_0, Register arg_1) {
aoqi@6880 1345 if (arg_0 != A0) move(A0, arg_0);
aoqi@6880 1346 if (arg_1 != A1) move(A1, arg_1); assert(arg_1 != A0, "smashed argument");
aoqi@6880 1347 call_VM_leaf(entry_point, 2);
aoqi@6880 1348 }
aoqi@6880 1349
aoqi@6880 1350 void MacroAssembler::call_VM_leaf(address entry_point, Register arg_0, Register arg_1, Register arg_2) {
aoqi@6880 1351 if (arg_0 != A0) move(A0, arg_0);
aoqi@6880 1352 if (arg_1 != A1) move(A1, arg_1); assert(arg_1 != A0, "smashed argument");
aoqi@6880 1353 if (arg_2 != A2) move(A2, arg_2); assert(arg_2 != A0 && arg_2 != A1, "smashed argument");
aoqi@6880 1354 call_VM_leaf(entry_point, 3);
aoqi@6880 1355 }
aoqi@6880 1356 void MacroAssembler::super_call_VM_leaf(address entry_point) {
aoqi@6880 1357 MacroAssembler::call_VM_leaf_base(entry_point, 0);
aoqi@6880 1358 }
aoqi@6880 1359
aoqi@6880 1360
aoqi@6880 1361 void MacroAssembler::super_call_VM_leaf(address entry_point,
aoqi@6880 1362 Register arg_1) {
aoqi@6880 1363 if (arg_1 != A0) move(A0, arg_1);
aoqi@6880 1364 MacroAssembler::call_VM_leaf_base(entry_point, 1);
aoqi@6880 1365 }
aoqi@6880 1366
aoqi@6880 1367
aoqi@6880 1368 void MacroAssembler::super_call_VM_leaf(address entry_point,
aoqi@6880 1369 Register arg_1,
aoqi@6880 1370 Register arg_2) {
aoqi@6880 1371 if (arg_1 != A0) move(A0, arg_1);
aoqi@6880 1372 if (arg_2 != A1) move(A1, arg_2); assert(arg_2 != A0, "smashed argument");
aoqi@6880 1373 MacroAssembler::call_VM_leaf_base(entry_point, 2);
aoqi@6880 1374 }
aoqi@6880 1375 void MacroAssembler::super_call_VM_leaf(address entry_point,
aoqi@6880 1376 Register arg_1,
aoqi@6880 1377 Register arg_2,
aoqi@6880 1378 Register arg_3) {
aoqi@6880 1379 if (arg_1 != A0) move(A0, arg_1);
aoqi@6880 1380 if (arg_2 != A1) move(A1, arg_2); assert(arg_2 != A0, "smashed argument");
aoqi@6880 1381 if (arg_3 != A2) move(A2, arg_3); assert(arg_3 != A0 && arg_3 != A1, "smashed argument");
aoqi@6880 1382 MacroAssembler::call_VM_leaf_base(entry_point, 3);
aoqi@6880 1383 }
aoqi@6880 1384
aoqi@6880 1385 void MacroAssembler::check_and_handle_earlyret(Register java_thread) {
aoqi@6880 1386 }
aoqi@6880 1387
aoqi@6880 1388 void MacroAssembler::check_and_handle_popframe(Register java_thread) {
aoqi@6880 1389 }
aoqi@6880 1390
aoqi@6880 1391 void MacroAssembler::null_check(Register reg, int offset) {
aoqi@6880 1392 if (needs_explicit_null_check(offset)) {
aoqi@6880 1393 // provoke OS NULL exception if reg = NULL by
aoqi@6880 1394 // accessing M[reg] w/o changing any (non-CC) registers
aoqi@6880 1395 // NOTE: cmpl is plenty here to provoke a segv
aoqi@6880 1396 lw(AT, reg, 0);
aoqi@6880 1397 // Note: should probably use testl(rax, Address(reg, 0));
aoqi@6880 1398 // may be shorter code (however, this version of
aoqi@6880 1399 // testl needs to be implemented first)
aoqi@6880 1400 } else {
aoqi@6880 1401 // nothing to do, (later) access of M[reg + offset]
aoqi@6880 1402 // will provoke OS NULL exception if reg = NULL
aoqi@6880 1403 }
aoqi@6880 1404 }
aoqi@6880 1405
aoqi@6880 1406 void MacroAssembler::enter() {
aoqi@6880 1407 push2(RA, FP);
aoqi@6880 1408 move(FP, SP);
aoqi@6880 1409 }
aoqi@6880 1410
aoqi@6880 1411 void MacroAssembler::leave() {
aoqi@6880 1412 #ifndef _LP64
aoqi@6880 1413 //move(SP, FP);
aoqi@6880 1414 //pop2(FP, RA);
aoqi@6880 1415 addi(SP, FP, 2 * wordSize);
aoqi@6880 1416 lw(RA, SP, - 1 * wordSize);
aoqi@6880 1417 lw(FP, SP, - 2 * wordSize);
aoqi@6880 1418 #else
aoqi@6880 1419 daddi(SP, FP, 2 * wordSize);
aoqi@6880 1420 ld(RA, SP, - 1 * wordSize);
aoqi@6880 1421 ld(FP, SP, - 2 * wordSize);
aoqi@6880 1422 #endif
aoqi@6880 1423 }
aoqi@6880 1424 /*
aoqi@6880 1425 void MacroAssembler::os_breakpoint() {
aoqi@6880 1426 // instead of directly emitting a breakpoint, call os:breakpoint for better debugability
aoqi@6880 1427 // (e.g., MSVC can't call ps() otherwise)
aoqi@6880 1428 call(RuntimeAddress(CAST_FROM_FN_PTR(address, os::breakpoint)));
aoqi@6880 1429 }
aoqi@6880 1430 */
aoqi@6880 1431 void MacroAssembler::reset_last_Java_frame(Register java_thread, bool clear_fp, bool clear_pc) {
aoqi@6880 1432 // determine java_thread register
aoqi@6880 1433 if (!java_thread->is_valid()) {
aoqi@6880 1434 #ifndef OPT_THREAD
aoqi@6880 1435 java_thread = T1;
aoqi@6880 1436 get_thread(java_thread);
aoqi@6880 1437 #else
aoqi@6880 1438 java_thread = TREG;
aoqi@6880 1439 #endif
aoqi@6880 1440 }
aoqi@6880 1441 // we must set sp to zero to clear frame
aoqi@6880 1442 st_ptr(R0, java_thread, in_bytes(JavaThread::last_Java_sp_offset()));
aoqi@6880 1443 // must clear fp, so that compiled frames are not confused; it is possible
aoqi@6880 1444 // that we need it only for debugging
aoqi@6880 1445 if(clear_fp)
aoqi@6880 1446 st_ptr(R0, java_thread, in_bytes(JavaThread::last_Java_fp_offset()));
aoqi@6880 1447
aoqi@6880 1448 if (clear_pc)
aoqi@6880 1449 st_ptr(R0, java_thread, in_bytes(JavaThread::last_Java_pc_offset()));
aoqi@6880 1450 }
aoqi@6880 1451
aoqi@6880 1452 void MacroAssembler::reset_last_Java_frame(bool clear_fp,
aoqi@6880 1453 bool clear_pc) {
aoqi@6880 1454 Register thread = TREG;
aoqi@6880 1455 #ifndef OPT_THREAD
aoqi@6880 1456 get_thread(thread);
aoqi@6880 1457 #endif
aoqi@6880 1458 // we must set sp to zero to clear frame
aoqi@6880 1459 sd(R0, Address(thread, JavaThread::last_Java_sp_offset()));
aoqi@6880 1460 // must clear fp, so that compiled frames are not confused; it is
aoqi@6880 1461 // possible that we need it only for debugging
aoqi@6880 1462 if (clear_fp) {
aoqi@6880 1463 sd(R0, Address(thread, JavaThread::last_Java_fp_offset()));
aoqi@6880 1464 }
aoqi@6880 1465
aoqi@6880 1466 if (clear_pc) {
aoqi@6880 1467 sd(R0, Address(thread, JavaThread::last_Java_pc_offset()));
aoqi@6880 1468 }
aoqi@6880 1469 }
aoqi@6880 1470
aoqi@6880 1471 // Write serialization page so VM thread can do a pseudo remote membar.
aoqi@6880 1472 // We use the current thread pointer to calculate a thread specific
aoqi@6880 1473 // offset to write to within the page. This minimizes bus traffic
aoqi@6880 1474 // due to cache line collision.
aoqi@6880 1475 void MacroAssembler::serialize_memory(Register thread, Register tmp) {
aoqi@6880 1476 move(tmp, thread);
aoqi@6880 1477 srl(tmp, tmp,os::get_serialize_page_shift_count());
aoqi@6880 1478 move(AT, (os::vm_page_size() - sizeof(int)));
aoqi@6880 1479 andr(tmp, tmp,AT);
aoqi@6880 1480 sw(tmp,Address(tmp, (intptr_t)os::get_memory_serialize_page()));
aoqi@6880 1481 }
aoqi@6880 1482
aoqi@6880 1483 // Calls to C land
aoqi@6880 1484 //
aoqi@6880 1485 // When entering C land, the rbp, & rsp of the last Java frame have to be recorded
aoqi@6880 1486 // in the (thread-local) JavaThread object. When leaving C land, the last Java fp
aoqi@6880 1487 // has to be reset to 0. This is required to allow proper stack traversal.
aoqi@6880 1488 void MacroAssembler::set_last_Java_frame(Register java_thread,
aoqi@6880 1489 Register last_java_sp,
aoqi@6880 1490 Register last_java_fp,
aoqi@6880 1491 address last_java_pc) {
aoqi@6880 1492 // determine java_thread register
aoqi@6880 1493 if (!java_thread->is_valid()) {
aoqi@6880 1494 #ifndef OPT_THREAD
aoqi@6880 1495 java_thread = T2;
aoqi@6880 1496 get_thread(java_thread);
aoqi@6880 1497 #else
aoqi@6880 1498 java_thread = TREG;
aoqi@6880 1499 #endif
aoqi@6880 1500 }
aoqi@6880 1501 // determine last_java_sp register
aoqi@6880 1502 if (!last_java_sp->is_valid()) {
aoqi@6880 1503 last_java_sp = SP;
aoqi@6880 1504 }
aoqi@6880 1505
aoqi@6880 1506 // last_java_fp is optional
aoqi@6880 1507
aoqi@6880 1508 if (last_java_fp->is_valid()) {
aoqi@6880 1509 st_ptr(last_java_fp, java_thread, in_bytes(JavaThread::last_Java_fp_offset()));
aoqi@6880 1510 }
aoqi@6880 1511
aoqi@6880 1512 // last_java_pc is optional
aoqi@6880 1513
aoqi@6880 1514 if (last_java_pc != NULL) {
aoqi@6880 1515 relocate(relocInfo::internal_pc_type);
aoqi@6880 1516 patchable_set48(AT, (long)last_java_pc);
aoqi@6880 1517 st_ptr(AT, java_thread, in_bytes(JavaThread::last_Java_pc_offset()));
aoqi@6880 1518 }
aoqi@6880 1519 st_ptr(last_java_sp, java_thread, in_bytes(JavaThread::last_Java_sp_offset()));
aoqi@6880 1520 }
aoqi@6880 1521
aoqi@6880 1522 void MacroAssembler::set_last_Java_frame(Register last_java_sp,
aoqi@6880 1523 Register last_java_fp,
aoqi@6880 1524 address last_java_pc) {
aoqi@6880 1525 // determine last_java_sp register
aoqi@6880 1526 if (!last_java_sp->is_valid()) {
aoqi@6880 1527 last_java_sp = SP;
aoqi@6880 1528 }
aoqi@6880 1529
aoqi@6880 1530 Register thread = TREG;
aoqi@6880 1531 #ifndef OPT_THREAD
aoqi@6880 1532 get_thread(thread);
aoqi@6880 1533 #endif
aoqi@6880 1534 // last_java_fp is optional
aoqi@6880 1535 if (last_java_fp->is_valid()) {
aoqi@6880 1536 sd(last_java_fp, Address(thread, JavaThread::last_Java_fp_offset()));
aoqi@6880 1537 }
aoqi@6880 1538
aoqi@6880 1539 // last_java_pc is optional
aoqi@6880 1540 if (last_java_pc != NULL) {
aoqi@6880 1541 Address java_pc(thread,
aoqi@6880 1542 JavaThread::frame_anchor_offset() + JavaFrameAnchor::last_Java_pc_offset());
aoqi@6880 1543 li(AT, (intptr_t)(last_java_pc));
aoqi@6880 1544 sd(AT, java_pc);
aoqi@6880 1545 }
aoqi@6880 1546
aoqi@6880 1547 sd(last_java_sp, Address(thread, JavaThread::last_Java_sp_offset()));
aoqi@6880 1548 }
aoqi@6880 1549
aoqi@6880 1550 //////////////////////////////////////////////////////////////////////////////////
aoqi@6880 1551 #if INCLUDE_ALL_GCS
aoqi@6880 1552
aoqi@6880 1553 void MacroAssembler::g1_write_barrier_pre(Register obj,
fujie@8000 1554 Register pre_val,
aoqi@6880 1555 Register thread,
aoqi@6880 1556 Register tmp,
fujie@8000 1557 bool tosca_live,
fujie@8000 1558 bool expand_call) {
fujie@8000 1559
fujie@8000 1560 // If expand_call is true then we expand the call_VM_leaf macro
fujie@8000 1561 // directly to skip generating the check by
fujie@8000 1562 // InterpreterMacroAssembler::call_VM_leaf_base that checks _last_sp.
fujie@8000 1563
fujie@8000 1564 #ifdef _LP64
fujie@8000 1565 assert(thread == TREG, "must be");
fujie@8000 1566 #endif // _LP64
fujie@8000 1567
fujie@8000 1568 Label done;
fujie@8000 1569 Label runtime;
fujie@8000 1570
fujie@8000 1571 assert(pre_val != noreg, "check this code");
fujie@8000 1572
fujie@8000 1573 if (obj != noreg) {
fujie@8000 1574 assert_different_registers(obj, pre_val, tmp);
fujie@8000 1575 assert(pre_val != V0, "check this code");
fujie@8000 1576 }
fujie@8000 1577
fujie@8000 1578 Address in_progress(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
fujie@8000 1579 PtrQueue::byte_offset_of_active()));
fujie@8000 1580 Address index(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
fujie@8000 1581 PtrQueue::byte_offset_of_index()));
fujie@8000 1582 Address buffer(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
fujie@8000 1583 PtrQueue::byte_offset_of_buf()));
fujie@8000 1584
fujie@8000 1585
fujie@8000 1586 // Is marking active?
fujie@8000 1587 if (in_bytes(PtrQueue::byte_width_of_active()) == 4) {
fujie@8000 1588 lw(AT, in_progress);
fujie@8000 1589 } else {
fujie@8000 1590 assert(in_bytes(PtrQueue::byte_width_of_active()) == 1, "Assumption");
fujie@8000 1591 lb(AT, in_progress);
fujie@8000 1592 }
fujie@8000 1593 beq(AT, R0, done);
zhaixiang@9144 1594 delayed()->nop();
fujie@8000 1595
fujie@8000 1596 // Do we need to load the previous value?
fujie@8000 1597 if (obj != noreg) {
fujie@8000 1598 load_heap_oop(pre_val, Address(obj, 0));
fujie@8000 1599 }
fujie@8000 1600
fujie@8000 1601 // Is the previous value null?
fujie@8000 1602 beq(pre_val, R0, done);
zhaixiang@9144 1603 delayed()->nop();
fujie@8000 1604
fujie@8000 1605 // Can we store original value in the thread's buffer?
fujie@8000 1606 // Is index == 0?
fujie@8000 1607 // (The index field is typed as size_t.)
fujie@8000 1608
fujie@8000 1609 ld(tmp, index);
fujie@8000 1610 beq(tmp, R0, runtime);
zhaixiang@9144 1611 delayed()->nop();
fujie@8000 1612
fujie@8000 1613 daddiu(tmp, tmp, -1 * wordSize);
fujie@8000 1614 sd(tmp, index);
fujie@8000 1615 ld(AT, buffer);
fujie@8000 1616 daddu(tmp, tmp, AT);
fujie@8000 1617
fujie@8000 1618 // Record the previous value
fujie@8000 1619 sd(pre_val, tmp, 0);
fujie@8000 1620 beq(R0, R0, done);
zhaixiang@9144 1621 delayed()->nop();
fujie@8000 1622
fujie@8000 1623 bind(runtime);
fujie@8000 1624 // save the live input values
fujie@8006 1625 if (tosca_live) push(V0);
fujie@8006 1626
fujie@8006 1627 if (obj != noreg && obj != V0) push(obj);
fujie@8006 1628
fujie@8006 1629 if (pre_val != V0) push(pre_val);
fujie@8000 1630
fujie@8000 1631 // Calling the runtime using the regular call_VM_leaf mechanism generates
fujie@8000 1632 // code (generated by InterpreterMacroAssember::call_VM_leaf_base)
fujie@8000 1633 // that checks that the *(ebp+frame::interpreter_frame_last_sp) == NULL.
fujie@8000 1634 //
fujie@8000 1635 // If we care generating the pre-barrier without a frame (e.g. in the
fujie@8000 1636 // intrinsified Reference.get() routine) then ebp might be pointing to
fujie@8000 1637 // the caller frame and so this check will most likely fail at runtime.
fujie@8000 1638 //
fujie@8000 1639 // Expanding the call directly bypasses the generation of the check.
fujie@8000 1640 // So when we do not have have a full interpreter frame on the stack
fujie@8000 1641 // expand_call should be passed true.
fujie@8000 1642
fujie@8000 1643 NOT_LP64( push(thread); )
fujie@8000 1644
fujie@8000 1645 if (expand_call) {
fujie@8000 1646 LP64_ONLY( assert(pre_val != A1, "smashed arg"); )
fujie@8000 1647 if (thread != A1) move(A1, thread);
fujie@8000 1648 if (pre_val != A0) move(A0, pre_val);
fujie@8000 1649 MacroAssembler::call_VM_leaf_base(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_pre), 2);
fujie@8000 1650 } else {
fujie@8000 1651 call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_pre), pre_val, thread);
fujie@8000 1652 }
fujie@8000 1653
fujie@8000 1654 NOT_LP64( pop(thread); )
fujie@8000 1655
fujie@8000 1656 // save the live input values
fujie@8000 1657 if (pre_val != V0)
fujie@8000 1658 pop(pre_val);
fujie@8000 1659
fujie@8000 1660 if (obj != noreg && obj != V0)
fujie@8000 1661 pop(obj);
fujie@8000 1662
fujie@8000 1663 if(tosca_live) pop(V0);
fujie@8000 1664
fujie@8000 1665 bind(done);
aoqi@6880 1666 }
aoqi@6880 1667
aoqi@6880 1668 void MacroAssembler::g1_write_barrier_post(Register store_addr,
aoqi@6880 1669 Register new_val,
aoqi@6880 1670 Register thread,
aoqi@6880 1671 Register tmp,
aoqi@6880 1672 Register tmp2) {
fujie@8004 1673 assert(tmp != AT, "must be");
fujie@8004 1674 assert(tmp2 != AT, "must be");
fujie@8000 1675 #ifdef _LP64
fujie@8000 1676 assert(thread == TREG, "must be");
fujie@8000 1677 #endif // _LP64
fujie@8000 1678
fujie@8000 1679 Address queue_index(thread, in_bytes(JavaThread::dirty_card_queue_offset() +
fujie@8000 1680 PtrQueue::byte_offset_of_index()));
fujie@8000 1681 Address buffer(thread, in_bytes(JavaThread::dirty_card_queue_offset() +
fujie@8000 1682 PtrQueue::byte_offset_of_buf()));
fujie@8000 1683
fujie@8000 1684 BarrierSet* bs = Universe::heap()->barrier_set();
fujie@8000 1685 CardTableModRefBS* ct = (CardTableModRefBS*)bs;
fujie@8000 1686 assert(sizeof(*ct->byte_map_base) == sizeof(jbyte), "adjust this code");
fujie@8000 1687
fujie@8000 1688 Label done;
fujie@8000 1689 Label runtime;
fujie@8000 1690
fujie@8000 1691 // Does store cross heap regions?
fujie@8000 1692 xorr(AT, store_addr, new_val);
fujie@8000 1693 dsrl(AT, AT, HeapRegion::LogOfHRGrainBytes);
fujie@8000 1694 beq(AT, R0, done);
zhaixiang@9144 1695 delayed()->nop();
aoqi@8009 1696
fujie@8000 1697
fujie@8000 1698 // crosses regions, storing NULL?
fujie@8000 1699 beq(new_val, R0, done);
zhaixiang@9144 1700 delayed()->nop();
fujie@8000 1701
fujie@8000 1702 // storing region crossing non-NULL, is card already dirty?
fujie@8000 1703 const Register card_addr = tmp;
fujie@8000 1704 const Register cardtable = tmp2;
fujie@8000 1705
fujie@8000 1706 move(card_addr, store_addr);
fujie@8000 1707 dsrl(card_addr, card_addr, CardTableModRefBS::card_shift);
fujie@8000 1708 // Do not use ExternalAddress to load 'byte_map_base', since 'byte_map_base' is NOT
fujie@8000 1709 // a valid address and therefore is not properly handled by the relocation code.
fujie@8000 1710 set64(cardtable, (intptr_t)ct->byte_map_base);
fujie@8000 1711 daddu(card_addr, card_addr, cardtable);
fujie@8000 1712
fujie@8000 1713 lb(AT, card_addr, 0);
fujie@8000 1714 daddiu(AT, AT, -1 * (int)G1SATBCardTableModRefBS::g1_young_card_val());
fujie@8000 1715 beq(AT, R0, done);
zhaixiang@9144 1716 delayed()->nop();
fujie@8000 1717
fujie@8000 1718 sync();
fujie@8000 1719 lb(AT, card_addr, 0);
fujie@8000 1720 daddiu(AT, AT, -1 * (int)(int)CardTableModRefBS::dirty_card_val());
fujie@8000 1721 beq(AT, R0, done);
zhaixiang@9144 1722 delayed()->nop();
fujie@8000 1723
fujie@8000 1724
fujie@8000 1725 // storing a region crossing, non-NULL oop, card is clean.
fujie@8000 1726 // dirty card and log.
aoqi@8009 1727 move(AT, (int)CardTableModRefBS::dirty_card_val());
fujie@8000 1728 sb(AT, card_addr, 0);
fujie@8000 1729
fujie@8000 1730 lw(AT, queue_index);
fujie@8000 1731 beq(AT, R0, runtime);
zhaixiang@9144 1732 delayed()->nop();
fujie@8000 1733 daddiu(AT, AT, -1 * wordSize);
fujie@8000 1734 sw(AT, queue_index);
fujie@8000 1735 ld(tmp2, buffer);
fujie@8000 1736 #ifdef _LP64
fujie@8000 1737 ld(AT, queue_index);
fujie@8000 1738 daddu(tmp2, tmp2, AT);
fujie@8000 1739 sd(card_addr, tmp2, 0);
fujie@8000 1740 #else
fujie@8000 1741 lw(AT, queue_index);
fujie@8000 1742 addu32(tmp2, tmp2, AT);
fujie@8000 1743 sw(card_addr, tmp2, 0);
fujie@8000 1744 #endif
fujie@8000 1745 beq(R0, R0, done);
zhaixiang@9144 1746 delayed()->nop();
fujie@8000 1747
fujie@8000 1748 bind(runtime);
fujie@8000 1749 // save the live input values
fujie@8000 1750 push(store_addr);
fujie@8000 1751 push(new_val);
fujie@8000 1752 #ifdef _LP64
fujie@8000 1753 call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_post), card_addr, TREG);
fujie@8000 1754 #else
fujie@8000 1755 push(thread);
fujie@8000 1756 call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_post), card_addr, thread);
fujie@8000 1757 pop(thread);
fujie@8000 1758 #endif
fujie@8000 1759 pop(new_val);
fujie@8000 1760 pop(store_addr);
fujie@8000 1761
fujie@8000 1762 bind(done);
aoqi@6880 1763 }
aoqi@6880 1764
aoqi@6880 1765 #endif // INCLUDE_ALL_GCS
aoqi@6880 1766 //////////////////////////////////////////////////////////////////////////////////
aoqi@6880 1767
aoqi@6880 1768
aoqi@6880 1769 void MacroAssembler::store_check(Register obj) {
aoqi@6880 1770 // Does a store check for the oop in register obj. The content of
aoqi@6880 1771 // register obj is destroyed afterwards.
aoqi@6880 1772 store_check_part_1(obj);
aoqi@6880 1773 store_check_part_2(obj);
aoqi@6880 1774 }
aoqi@6880 1775
aoqi@6880 1776 void MacroAssembler::store_check(Register obj, Address dst) {
aoqi@6880 1777 store_check(obj);
aoqi@6880 1778 }
aoqi@6880 1779
aoqi@6880 1780
aoqi@6880 1781 // split the store check operation so that other instructions can be scheduled inbetween
aoqi@6880 1782 void MacroAssembler::store_check_part_1(Register obj) {
aoqi@6880 1783 BarrierSet* bs = Universe::heap()->barrier_set();
aoqi@6880 1784 assert(bs->kind() == BarrierSet::CardTableModRef, "Wrong barrier set kind");
aoqi@6880 1785 #ifdef _LP64
aoqi@6880 1786 dsrl(obj, obj, CardTableModRefBS::card_shift);
aoqi@6880 1787 #else
aoqi@6880 1788 shr(obj, CardTableModRefBS::card_shift);
aoqi@6880 1789 #endif
aoqi@6880 1790 }
aoqi@6880 1791
aoqi@6880 1792 void MacroAssembler::store_check_part_2(Register obj) {
aoqi@6880 1793 BarrierSet* bs = Universe::heap()->barrier_set();
aoqi@6880 1794 assert(bs->kind() == BarrierSet::CardTableModRef, "Wrong barrier set kind");
aoqi@6880 1795 CardTableModRefBS* ct = (CardTableModRefBS*)bs;
aoqi@6880 1796 assert(sizeof(*ct->byte_map_base) == sizeof(jbyte), "adjust this code");
aoqi@6880 1797
fujie@8002 1798 set64(AT, (long)ct->byte_map_base);
aoqi@6880 1799 #ifdef _LP64
aoqi@6880 1800 dadd(AT, AT, obj);
aoqi@6880 1801 #else
aoqi@6880 1802 add(AT, AT, obj);
aoqi@6880 1803 #endif
fujie@8002 1804 if (UseConcMarkSweepGC) sync();
aoqi@6880 1805 sb(R0, AT, 0);
aoqi@6880 1806 }
aoqi@6880 1807
aoqi@6880 1808 // Defines obj, preserves var_size_in_bytes, okay for t2 == var_size_in_bytes.
aoqi@6880 1809 void MacroAssembler::tlab_allocate(Register obj, Register var_size_in_bytes, int con_size_in_bytes,
aoqi@6880 1810 Register t1, Register t2, Label& slow_case) {
aoqi@6880 1811 assert_different_registers(obj, var_size_in_bytes, t1, t2, AT);
aoqi@6880 1812
aoqi@6880 1813 Register end = t2;
aoqi@6880 1814 #ifndef OPT_THREAD
aoqi@6880 1815 Register thread = t1;
aoqi@6880 1816 get_thread(thread);
aoqi@6880 1817 #else
aoqi@6880 1818 Register thread = TREG;
aoqi@6880 1819 #endif
aoqi@6880 1820 verify_tlab(t1, t2);//blows t1&t2
aoqi@6880 1821
aoqi@6880 1822 ld_ptr(obj, thread, in_bytes(JavaThread::tlab_top_offset()));
aoqi@6880 1823
aoqi@6880 1824 if (var_size_in_bytes == NOREG) {
aoqi@6880 1825 // i dont think we need move con_size_in_bytes to a register first.
aoqi@6880 1826 // by yjl 8/17/2005
aoqi@6880 1827 assert(is_simm16(con_size_in_bytes), "fixme by moving imm to a register first");
aoqi@6880 1828 addi(end, obj, con_size_in_bytes);
aoqi@6880 1829 } else {
aoqi@6880 1830 add(end, obj, var_size_in_bytes);
aoqi@6880 1831 }
aoqi@6880 1832
aoqi@6880 1833 ld_ptr(AT, thread, in_bytes(JavaThread::tlab_end_offset()));
aoqi@6880 1834 sltu(AT, AT, end);
aoqi@6880 1835 bne_far(AT, R0, slow_case);
aoqi@6880 1836 delayed()->nop();
aoqi@6880 1837
aoqi@6880 1838
aoqi@6880 1839 // update the tlab top pointer
aoqi@6880 1840 st_ptr(end, thread, in_bytes(JavaThread::tlab_top_offset()));
aoqi@6880 1841
aoqi@6880 1842 // recover var_size_in_bytes if necessary
aoqi@6880 1843 /*if (var_size_in_bytes == end) {
aoqi@6880 1844 sub(var_size_in_bytes, end, obj);
aoqi@6880 1845 }*/
aoqi@6880 1846
aoqi@6880 1847 verify_tlab(t1, t2);
aoqi@6880 1848 }
aoqi@6880 1849
aoqi@6880 1850 // Defines obj, preserves var_size_in_bytes
aoqi@6880 1851 void MacroAssembler::eden_allocate(Register obj, Register var_size_in_bytes, int con_size_in_bytes,
aoqi@6880 1852 Register t1, Register t2, Label& slow_case) {
aoqi@6880 1853 assert_different_registers(obj, var_size_in_bytes, t1, AT);
aoqi@6880 1854 if (CMSIncrementalMode || !Universe::heap()->supports_inline_contig_alloc()) { //by yyq
aoqi@6880 1855 // No allocation in the shared eden.
aoqi@6880 1856 b_far(slow_case);
aoqi@6880 1857 delayed()->nop();
aoqi@6880 1858 } else {
aoqi@6880 1859
aoqi@6880 1860 #ifndef _LP64
aoqi@6880 1861 Address heap_top(t1, Assembler::split_low((intptr_t)Universe::heap()->top_addr()));
aoqi@6880 1862 lui(t1, split_high((intptr_t)Universe::heap()->top_addr()));
aoqi@6880 1863 #else
aoqi@6880 1864 Address heap_top(t1);
aoqi@6880 1865 li(t1, (long)Universe::heap()->top_addr());
aoqi@6880 1866 #endif
aoqi@6880 1867 ld_ptr(obj, heap_top);
aoqi@6880 1868
aoqi@6880 1869 Register end = t2;
aoqi@6880 1870 Label retry;
aoqi@6880 1871
aoqi@6880 1872 bind(retry);
aoqi@6880 1873 if (var_size_in_bytes == NOREG) {
aoqi@6880 1874 // i dont think we need move con_size_in_bytes to a register first.
aoqi@6880 1875 assert(is_simm16(con_size_in_bytes), "fixme by moving imm to a register first");
aoqi@6880 1876 addi(end, obj, con_size_in_bytes);
aoqi@6880 1877 } else {
aoqi@6880 1878 add(end, obj, var_size_in_bytes);
aoqi@6880 1879 }
aoqi@6880 1880 // if end < obj then we wrapped around => object too long => slow case
aoqi@6880 1881 sltu(AT, end, obj);
aoqi@6880 1882 bne_far(AT, R0, slow_case);
aoqi@6880 1883 delayed()->nop();
aoqi@6880 1884
aoqi@6880 1885 li(AT, (long)Universe::heap()->end_addr());
aoqi@6880 1886 sltu(AT, AT, end);
aoqi@6880 1887 bne_far(AT, R0, slow_case);
aoqi@6880 1888 delayed()->nop();
aoqi@6880 1889 // Compare obj with the top addr, and if still equal, store the new top addr in
aoqi@6880 1890 // end at the address of the top addr pointer. Sets ZF if was equal, and clears
aoqi@6880 1891 // it otherwise. Use lock prefix for atomicity on MPs.
aoqi@6880 1892 //if (os::is_MP()) {
aoqi@6880 1893 // sync();
aoqi@6880 1894 //}
aoqi@6880 1895
aoqi@6880 1896 // if someone beat us on the allocation, try again, otherwise continue
aoqi@6880 1897 cmpxchg(end, heap_top, obj);
aoqi@6880 1898 beq_far(AT, R0, retry); //by yyq
aoqi@6880 1899 delayed()->nop();
aoqi@6880 1900
aoqi@6880 1901 }
aoqi@6880 1902 }
aoqi@6880 1903
aoqi@6880 1904 // C2 doesn't invoke this one.
aoqi@6880 1905 void MacroAssembler::tlab_refill(Label& retry, Label& try_eden, Label& slow_case) {
aoqi@6880 1906 Register top = T0;
aoqi@6880 1907 Register t1 = T1;
aoqi@6880 1908 /* Jin: tlab_refill() is called in
aoqi@6880 1909
aoqi@6880 1910 [c1_Runtime1_mips.cpp] Runtime1::generate_code_for(new_type_array_id);
aoqi@6880 1911
aoqi@6880 1912 In generate_code_for(), T2 has been assigned as a register(length), which is used
aoqi@6880 1913 after calling tlab_refill();
aoqi@6880 1914 Therefore, tlab_refill() should not use T2.
aoqi@6880 1915
aoqi@6880 1916 Source:
aoqi@6880 1917
aoqi@6880 1918 Exception in thread "main" java.lang.ArrayIndexOutOfBoundsException
aoqi@6880 1919 at java.lang.System.arraycopy(Native Method)
aoqi@6880 1920 at java.util.Arrays.copyOf(Arrays.java:2799) <-- alloc_array
aoqi@6880 1921 at sun.misc.Resource.getBytes(Resource.java:117)
aoqi@6880 1922 at java.net.URLClassLoader.defineClass(URLClassLoader.java:273)
aoqi@6880 1923 at java.net.URLClassLoader.findClass(URLClassLoader.java:205)
aoqi@6880 1924 at java.lang.ClassLoader.loadClass(ClassLoader.java:321)
aoqi@6880 1925 */
aoqi@6880 1926 Register t2 = T9;
aoqi@6880 1927 Register t3 = T3;
aoqi@6880 1928 Register thread_reg = T8;
aoqi@6880 1929 Label do_refill, discard_tlab;
aoqi@6880 1930 if (CMSIncrementalMode || !Universe::heap()->supports_inline_contig_alloc()) { //by yyq
aoqi@6880 1931 // No allocation in the shared eden.
aoqi@6880 1932 b(slow_case);
aoqi@6880 1933 delayed()->nop();
aoqi@6880 1934 }
aoqi@6880 1935
aoqi@6880 1936 get_thread(thread_reg);
aoqi@6880 1937
aoqi@6880 1938 ld_ptr(top, thread_reg, in_bytes(JavaThread::tlab_top_offset()));
aoqi@6880 1939 ld_ptr(t1, thread_reg, in_bytes(JavaThread::tlab_end_offset()));
aoqi@6880 1940
aoqi@6880 1941 // calculate amount of free space
aoqi@6880 1942 sub(t1, t1, top);
aoqi@6880 1943 shr(t1, LogHeapWordSize);
aoqi@6880 1944
aoqi@6880 1945 // Retain tlab and allocate object in shared space if
aoqi@6880 1946 // the amount free in the tlab is too large to discard.
aoqi@6880 1947 ld_ptr(t2, thread_reg, in_bytes(JavaThread::tlab_refill_waste_limit_offset()));
aoqi@6880 1948 slt(AT, t2, t1);
aoqi@6880 1949 beq(AT, R0, discard_tlab);
aoqi@6880 1950 delayed()->nop();
aoqi@6880 1951
aoqi@6880 1952 // Retain
aoqi@6880 1953
aoqi@6880 1954 #ifndef _LP64
aoqi@6880 1955 move(AT, ThreadLocalAllocBuffer::refill_waste_limit_increment());
aoqi@6880 1956 #else
aoqi@6880 1957 li(AT, ThreadLocalAllocBuffer::refill_waste_limit_increment());
aoqi@6880 1958 #endif
aoqi@6880 1959 add(t2, t2, AT);
aoqi@6880 1960 st_ptr(t2, thread_reg, in_bytes(JavaThread::tlab_refill_waste_limit_offset()));
aoqi@6880 1961
aoqi@6880 1962 if (TLABStats) {
aoqi@6880 1963 // increment number of slow_allocations
aoqi@6880 1964 lw(AT, thread_reg, in_bytes(JavaThread::tlab_slow_allocations_offset()));
aoqi@6880 1965 addiu(AT, AT, 1);
aoqi@6880 1966 sw(AT, thread_reg, in_bytes(JavaThread::tlab_slow_allocations_offset()));
aoqi@6880 1967 }
aoqi@6880 1968 b(try_eden);
aoqi@6880 1969 delayed()->nop();
aoqi@6880 1970
aoqi@6880 1971 bind(discard_tlab);
aoqi@6880 1972 if (TLABStats) {
aoqi@6880 1973 // increment number of refills
aoqi@6880 1974 lw(AT, thread_reg, in_bytes(JavaThread::tlab_number_of_refills_offset()));
aoqi@6880 1975 addi(AT, AT, 1);
aoqi@6880 1976 sw(AT, thread_reg, in_bytes(JavaThread::tlab_number_of_refills_offset()));
aoqi@6880 1977 // accumulate wastage -- t1 is amount free in tlab
aoqi@6880 1978 lw(AT, thread_reg, in_bytes(JavaThread::tlab_fast_refill_waste_offset()));
aoqi@6880 1979 add(AT, AT, t1);
aoqi@6880 1980 sw(AT, thread_reg, in_bytes(JavaThread::tlab_fast_refill_waste_offset()));
aoqi@6880 1981 }
aoqi@6880 1982
aoqi@6880 1983 // if tlab is currently allocated (top or end != null) then
aoqi@6880 1984 // fill [top, end + alignment_reserve) with array object
aoqi@6880 1985 beq(top, R0, do_refill);
aoqi@6880 1986 delayed()->nop();
aoqi@6880 1987
aoqi@6880 1988 // set up the mark word
aoqi@6880 1989 li(AT, (long)markOopDesc::prototype()->copy_set_hash(0x2));
aoqi@6880 1990 st_ptr(AT, top, oopDesc::mark_offset_in_bytes());
aoqi@6880 1991
aoqi@6880 1992 // set the length to the remaining space
aoqi@6880 1993 addi(t1, t1, - typeArrayOopDesc::header_size(T_INT));
aoqi@6880 1994 addi(t1, t1, ThreadLocalAllocBuffer::alignment_reserve());
aoqi@6880 1995 shl(t1, log2_intptr(HeapWordSize/sizeof(jint)));
aoqi@6880 1996 sw(t1, top, arrayOopDesc::length_offset_in_bytes());
aoqi@6880 1997
aoqi@6880 1998 // set klass to intArrayKlass
aoqi@6880 1999 #ifndef _LP64
aoqi@6880 2000 lui(AT, split_high((intptr_t)Universe::intArrayKlassObj_addr()));
aoqi@6880 2001 lw(t1, AT, split_low((intptr_t)Universe::intArrayKlassObj_addr()));
aoqi@6880 2002 #else
aoqi@6880 2003 li(AT, (intptr_t)Universe::intArrayKlassObj_addr());
aoqi@6880 2004 ld_ptr(t1, AT, 0);
aoqi@6880 2005 #endif
aoqi@6880 2006 //st_ptr(t1, top, oopDesc::klass_offset_in_bytes());
aoqi@6880 2007 store_klass(top, t1);
aoqi@6880 2008
aoqi@6880 2009 // refill the tlab with an eden allocation
aoqi@6880 2010 bind(do_refill);
aoqi@6880 2011 ld_ptr(t1, thread_reg, in_bytes(JavaThread::tlab_size_offset()));
aoqi@6880 2012 shl(t1, LogHeapWordSize);
aoqi@6880 2013 // add object_size ??
aoqi@6880 2014 eden_allocate(top, t1, 0, t2, t3, slow_case);
aoqi@6880 2015
aoqi@6880 2016 // Check that t1 was preserved in eden_allocate.
aoqi@6880 2017 #ifdef ASSERT
aoqi@6880 2018 if (UseTLAB) {
aoqi@6880 2019 Label ok;
aoqi@6880 2020 assert_different_registers(thread_reg, t1);
aoqi@6880 2021 ld_ptr(AT, thread_reg, in_bytes(JavaThread::tlab_size_offset()));
aoqi@6880 2022 shl(AT, LogHeapWordSize);
aoqi@6880 2023 beq(AT, t1, ok);
aoqi@6880 2024 delayed()->nop();
aoqi@6880 2025 stop("assert(t1 != tlab size)");
aoqi@6880 2026 should_not_reach_here();
aoqi@6880 2027
aoqi@6880 2028 bind(ok);
aoqi@6880 2029 }
aoqi@6880 2030 #endif
aoqi@6880 2031 st_ptr(top, thread_reg, in_bytes(JavaThread::tlab_start_offset()));
aoqi@6880 2032 st_ptr(top, thread_reg, in_bytes(JavaThread::tlab_top_offset()));
aoqi@6880 2033 add(top, top, t1);
aoqi@6880 2034 addi(top, top, - ThreadLocalAllocBuffer::alignment_reserve_in_bytes());
aoqi@6880 2035 st_ptr(top, thread_reg, in_bytes(JavaThread::tlab_end_offset()));
aoqi@6880 2036 verify_tlab(t1, t2);
aoqi@6880 2037 b(retry);
aoqi@6880 2038 delayed()->nop();
aoqi@6880 2039 }
aoqi@6880 2040
aoqi@6880 2041 static const double pi_4 = 0.7853981633974483;
aoqi@6880 2042
aoqi@6880 2043 // the x86 version is to clumsy, i dont think we need that fuss. maybe i'm wrong, FIXME
aoqi@6880 2044 // must get argument(a double) in F12/F13
aoqi@6880 2045 //void MacroAssembler::trigfunc(char trig, bool preserve_cpu_regs, int num_fpu_regs_in_use) {
aoqi@6880 2046 //We need to preseve the register which maybe modified during the Call @Jerome
aoqi@6880 2047 void MacroAssembler::trigfunc(char trig, int num_fpu_regs_in_use) {
aoqi@6880 2048 //save all modified register here
aoqi@6880 2049 // if (preserve_cpu_regs) {
aoqi@6880 2050 // }
aoqi@6880 2051 //FIXME, in the disassembly of tirgfunc, only used V0,V1,T9, SP,RA,so we ony save V0,V1,T9
aoqi@6880 2052 pushad();
aoqi@6880 2053 //we should preserve the stack space before we call
aoqi@6880 2054 addi(SP, SP, -wordSize * 2);
aoqi@6880 2055 switch (trig){
aoqi@6880 2056 case 's' :
aoqi@6880 2057 call( CAST_FROM_FN_PTR(address, SharedRuntime::dsin), relocInfo::runtime_call_type );
aoqi@6880 2058 delayed()->nop();
aoqi@6880 2059 break;
aoqi@6880 2060 case 'c':
aoqi@6880 2061 call( CAST_FROM_FN_PTR(address, SharedRuntime::dcos), relocInfo::runtime_call_type );
aoqi@6880 2062 delayed()->nop();
aoqi@6880 2063 break;
aoqi@6880 2064 case 't':
aoqi@6880 2065 call( CAST_FROM_FN_PTR(address, SharedRuntime::dtan), relocInfo::runtime_call_type );
aoqi@6880 2066 delayed()->nop();
aoqi@6880 2067 break;
aoqi@6880 2068 default:assert (false, "bad intrinsic");
aoqi@6880 2069 break;
aoqi@6880 2070
aoqi@6880 2071 }
aoqi@6880 2072
aoqi@6880 2073 addi(SP, SP, wordSize * 2);
aoqi@6880 2074 popad();
aoqi@6880 2075 // if (preserve_cpu_regs) {
aoqi@6880 2076 // }
aoqi@6880 2077 }
aoqi@6880 2078
aoqi@6880 2079 #ifdef _LP64
aoqi@6880 2080 void MacroAssembler::li(Register rd, long imm) {
aoqi@6880 2081 if (imm <= max_jint && imm >= min_jint) {
aoqi@6880 2082 li32(rd, (int)imm);
aoqi@6880 2083 } else if (julong(imm) <= 0xFFFFFFFF) {
aoqi@6880 2084 assert_not_delayed();
aoqi@6880 2085 // lui sign-extends, so we can't use that.
aoqi@6880 2086 ori(rd, R0, julong(imm) >> 16);
aoqi@6880 2087 dsll(rd, rd, 16);
aoqi@6880 2088 ori(rd, rd, split_low(imm));
aoqi@6880 2089 //aoqi_test
aoqi@6880 2090 //} else if ((imm > 0) && ((imm >> 48) == 0)) {
aoqi@6880 2091 } else if ((imm > 0) && is_simm16(imm >> 32)) {
aoqi@6880 2092 /* A 48-bit address */
aoqi@6880 2093 li48(rd, imm);
aoqi@6880 2094 } else {
aoqi@6880 2095 li64(rd, imm);
aoqi@6880 2096 }
aoqi@6880 2097 }
aoqi@6880 2098 #else
aoqi@6880 2099 void MacroAssembler::li(Register rd, long imm) {
aoqi@6880 2100 li32(rd, (int)imm);
aoqi@6880 2101 }
aoqi@6880 2102 #endif
aoqi@6880 2103
aoqi@6880 2104 void MacroAssembler::li32(Register reg, int imm) {
aoqi@6880 2105 if (is_simm16(imm)) {
aoqi@6880 2106 /* Jin: for imm < 0, we should use addi instead of addiu.
aoqi@6880 2107 *
aoqi@6880 2108 * java.lang.StringCoding$StringDecoder.decode(jobject, jint, jint)
aoqi@6880 2109 *
aoqi@6880 2110 * 78 move [int:-1|I] [a0|I]
aoqi@6880 2111 * : daddi a0, zero, 0xffffffff (correct)
aoqi@6880 2112 * : daddiu a0, zero, 0xffffffff (incorrect)
aoqi@6880 2113 */
aoqi@6880 2114 if (imm >= 0)
aoqi@6880 2115 addiu(reg, R0, imm);
aoqi@6880 2116 else
aoqi@6880 2117 addi(reg, R0, imm);
aoqi@6880 2118 } else {
aoqi@6880 2119 lui(reg, split_low(imm >> 16));
aoqi@6880 2120 if (split_low(imm))
aoqi@6880 2121 ori(reg, reg, split_low(imm));
aoqi@6880 2122 }
aoqi@6880 2123 }
aoqi@6880 2124
aoqi@6880 2125 #ifdef _LP64
aoqi@6880 2126 void MacroAssembler::set64(Register d, jlong value) {
aoqi@6880 2127 assert_not_delayed();
aoqi@6880 2128
aoqi@6880 2129 int hi = (int)(value >> 32);
aoqi@6880 2130 int lo = (int)(value & ~0);
aoqi@6880 2131
aoqi@6880 2132 if (value == lo) { // 32-bit integer
aoqi@6880 2133 if (is_simm16(value)) {
aoqi@6880 2134 daddiu(d, R0, value);
aoqi@6880 2135 } else {
aoqi@6880 2136 lui(d, split_low(value >> 16));
aoqi@6880 2137 if (split_low(value)) {
aoqi@6880 2138 ori(d, d, split_low(value));
aoqi@6880 2139 }
aoqi@6880 2140 }
aoqi@6880 2141 } else if (hi == 0) { // hardware zero-extends to upper 32
aoqi@6880 2142 ori(d, R0, julong(value) >> 16);
aoqi@6880 2143 dsll(d, d, 16);
aoqi@6880 2144 if (split_low(value)) {
aoqi@6880 2145 ori(d, d, split_low(value));
aoqi@6880 2146 }
aoqi@6880 2147 } else if ((value> 0) && is_simm16(value >> 32)) { // li48
aoqi@6880 2148 // 4 insts
aoqi@6880 2149 li48(d, value);
aoqi@6880 2150 } else { // li64
aoqi@6880 2151 // 6 insts
aoqi@6880 2152 li64(d, value);
aoqi@6880 2153 }
aoqi@6880 2154 }
aoqi@6880 2155
aoqi@6880 2156
aoqi@6880 2157 int MacroAssembler::insts_for_set64(jlong value) {
aoqi@6880 2158 int hi = (int)(value >> 32);
aoqi@6880 2159 int lo = (int)(value & ~0);
aoqi@6880 2160
aoqi@6880 2161 int count = 0;
aoqi@6880 2162
aoqi@6880 2163 if (value == lo) { // 32-bit integer
aoqi@6880 2164 if (is_simm16(value)) {
aoqi@6880 2165 //daddiu(d, R0, value);
aoqi@6880 2166 count++;
aoqi@6880 2167 } else {
aoqi@6880 2168 //lui(d, split_low(value >> 16));
aoqi@6880 2169 count++;
aoqi@6880 2170 if (split_low(value)) {
aoqi@6880 2171 //ori(d, d, split_low(value));
aoqi@6880 2172 count++;
aoqi@6880 2173 }
aoqi@6880 2174 }
aoqi@6880 2175 } else if (hi == 0) { // hardware zero-extends to upper 32
aoqi@6880 2176 //ori(d, R0, julong(value) >> 16);
aoqi@6880 2177 //dsll(d, d, 16);
aoqi@6880 2178 count += 2;
aoqi@6880 2179 if (split_low(value)) {
aoqi@6880 2180 //ori(d, d, split_low(value));
aoqi@6880 2181 count++;
aoqi@6880 2182 }
aoqi@6880 2183 } else if ((value> 0) && is_simm16(value >> 32)) { // li48
aoqi@6880 2184 // 4 insts
aoqi@6880 2185 //li48(d, value);
aoqi@6880 2186 count += 4;
aoqi@6880 2187 } else { // li64
aoqi@6880 2188 // 6 insts
aoqi@6880 2189 //li64(d, value);
aoqi@6880 2190 count += 6;
aoqi@6880 2191 }
aoqi@6880 2192
aoqi@6880 2193 return count;
aoqi@6880 2194 }
aoqi@6880 2195
aoqi@6880 2196 void MacroAssembler::patchable_set48(Register d, jlong value) {
aoqi@6880 2197 assert_not_delayed();
aoqi@6880 2198
aoqi@6880 2199 int hi = (int)(value >> 32);
aoqi@6880 2200 int lo = (int)(value & ~0);
aoqi@6880 2201
aoqi@6880 2202 int count = 0;
aoqi@6880 2203
aoqi@6880 2204 if (value == lo) { // 32-bit integer
aoqi@6880 2205 if (is_simm16(value)) {
aoqi@6880 2206 daddiu(d, R0, value);
aoqi@6880 2207 count += 1;
aoqi@6880 2208 } else {
aoqi@6880 2209 lui(d, split_low(value >> 16));
aoqi@6880 2210 count += 1;
aoqi@6880 2211 if (split_low(value)) {
aoqi@6880 2212 ori(d, d, split_low(value));
aoqi@6880 2213 count += 1;
aoqi@6880 2214 }
aoqi@6880 2215 }
aoqi@6880 2216 } else if (hi == 0) { // hardware zero-extends to upper 32
aoqi@6880 2217 ori(d, R0, julong(value) >> 16);
aoqi@6880 2218 dsll(d, d, 16);
aoqi@6880 2219 count += 2;
aoqi@6880 2220 if (split_low(value)) {
aoqi@6880 2221 ori(d, d, split_low(value));
aoqi@6880 2222 count += 1;
aoqi@6880 2223 }
aoqi@6880 2224 } else if ((value> 0) && is_simm16(value >> 32)) { // li48
aoqi@6880 2225 // 4 insts
aoqi@6880 2226 li48(d, value);
aoqi@6880 2227 count += 4;
aoqi@6880 2228 } else { // li64
aoqi@6880 2229 tty->print_cr("value = 0x%x", value);
aoqi@6880 2230 guarantee(false, "Not supported yet !");
aoqi@6880 2231 }
aoqi@6880 2232
aoqi@6880 2233 for (count; count < 4; count++) {
aoqi@6880 2234 nop();
aoqi@6880 2235 }
aoqi@6880 2236 }
aoqi@6880 2237
aoqi@6880 2238 void MacroAssembler::patchable_set32(Register d, jlong value) {
aoqi@6880 2239 assert_not_delayed();
aoqi@6880 2240
aoqi@6880 2241 int hi = (int)(value >> 32);
aoqi@6880 2242 int lo = (int)(value & ~0);
aoqi@6880 2243
aoqi@6880 2244 int count = 0;
aoqi@6880 2245
aoqi@6880 2246 if (value == lo) { // 32-bit integer
aoqi@6880 2247 if (is_simm16(value)) {
aoqi@6880 2248 daddiu(d, R0, value);
aoqi@6880 2249 count += 1;
aoqi@6880 2250 } else {
aoqi@6880 2251 lui(d, split_low(value >> 16));
aoqi@6880 2252 count += 1;
aoqi@6880 2253 if (split_low(value)) {
aoqi@6880 2254 ori(d, d, split_low(value));
aoqi@6880 2255 count += 1;
aoqi@6880 2256 }
aoqi@6880 2257 }
aoqi@6880 2258 } else if (hi == 0) { // hardware zero-extends to upper 32
aoqi@6880 2259 ori(d, R0, julong(value) >> 16);
aoqi@6880 2260 dsll(d, d, 16);
aoqi@6880 2261 count += 2;
aoqi@6880 2262 if (split_low(value)) {
aoqi@6880 2263 ori(d, d, split_low(value));
aoqi@6880 2264 count += 1;
aoqi@6880 2265 }
aoqi@6880 2266 } else {
aoqi@6880 2267 tty->print_cr("value = 0x%x", value);
aoqi@6880 2268 guarantee(false, "Not supported yet !");
aoqi@6880 2269 }
aoqi@6880 2270
aoqi@6880 2271 for (count; count < 3; count++) {
aoqi@6880 2272 nop();
aoqi@6880 2273 }
aoqi@6880 2274 }
aoqi@6880 2275
aoqi@6880 2276 void MacroAssembler::patchable_call32(Register d, jlong value) {
aoqi@6880 2277 assert_not_delayed();
aoqi@6880 2278
aoqi@6880 2279 int hi = (int)(value >> 32);
aoqi@6880 2280 int lo = (int)(value & ~0);
aoqi@6880 2281
aoqi@6880 2282 int count = 0;
aoqi@6880 2283
aoqi@6880 2284 if (value == lo) { // 32-bit integer
aoqi@6880 2285 if (is_simm16(value)) {
aoqi@6880 2286 daddiu(d, R0, value);
aoqi@6880 2287 count += 1;
aoqi@6880 2288 } else {
aoqi@6880 2289 lui(d, split_low(value >> 16));
aoqi@6880 2290 count += 1;
aoqi@6880 2291 if (split_low(value)) {
aoqi@6880 2292 ori(d, d, split_low(value));
aoqi@6880 2293 count += 1;
aoqi@6880 2294 }
aoqi@6880 2295 }
aoqi@6880 2296 } else {
aoqi@6880 2297 tty->print_cr("value = 0x%x", value);
aoqi@6880 2298 guarantee(false, "Not supported yet !");
aoqi@6880 2299 }
aoqi@6880 2300
aoqi@6880 2301 for (count; count < 2; count++) {
aoqi@6880 2302 nop();
aoqi@6880 2303 }
aoqi@6880 2304 }
aoqi@6880 2305
aoqi@6880 2306 void MacroAssembler::set_narrow_klass(Register dst, Klass* k) {
aoqi@6880 2307 assert(UseCompressedClassPointers, "should only be used for compressed header");
aoqi@6880 2308 assert(oop_recorder() != NULL, "this assembler needs an OopRecorder");
aoqi@6880 2309
aoqi@6880 2310 int klass_index = oop_recorder()->find_index(k);
aoqi@6880 2311 RelocationHolder rspec = metadata_Relocation::spec(klass_index);
aoqi@6880 2312 long narrowKlass = (long)Klass::encode_klass(k);
aoqi@6880 2313
aoqi@6880 2314 relocate(rspec, Assembler::narrow_oop_operand);
aoqi@6880 2315 patchable_set48(dst, narrowKlass);
aoqi@6880 2316 }
aoqi@6880 2317
aoqi@6880 2318
aoqi@6880 2319 void MacroAssembler::set_narrow_oop(Register dst, jobject obj) {
aoqi@6880 2320 assert(UseCompressedOops, "should only be used for compressed header");
aoqi@6880 2321 assert(oop_recorder() != NULL, "this assembler needs an OopRecorder");
aoqi@6880 2322
aoqi@6880 2323 int oop_index = oop_recorder()->find_index(obj);
aoqi@6880 2324 RelocationHolder rspec = oop_Relocation::spec(oop_index);
aoqi@6880 2325
aoqi@6880 2326 relocate(rspec, Assembler::narrow_oop_operand);
aoqi@6880 2327 patchable_set48(dst, oop_index);
aoqi@6880 2328 }
aoqi@6880 2329
aoqi@6880 2330 void MacroAssembler::li64(Register rd, long imm) {
aoqi@6880 2331 assert_not_delayed();
aoqi@6880 2332 lui(rd, imm >> 48);
aoqi@6880 2333 ori(rd, rd, split_low(imm >> 32));
aoqi@6880 2334 dsll(rd, rd, 16);
aoqi@6880 2335 ori(rd, rd, split_low(imm >> 16));
aoqi@6880 2336 dsll(rd, rd, 16);
aoqi@6880 2337 ori(rd, rd, split_low(imm));
aoqi@6880 2338 }
aoqi@6880 2339
aoqi@6880 2340 void MacroAssembler::li48(Register rd, long imm) {
aoqi@6880 2341 assert_not_delayed();
aoqi@6880 2342 assert(is_simm16(imm >> 32), "Not a 48-bit address");
aoqi@6880 2343 lui(rd, imm >> 32);
aoqi@6880 2344 ori(rd, rd, split_low(imm >> 16));
aoqi@6880 2345 dsll(rd, rd, 16);
aoqi@6880 2346 ori(rd, rd, split_low(imm));
aoqi@6880 2347 }
aoqi@6880 2348 #endif
aoqi@6880 2349 // NOTE: i dont push eax as i486.
aoqi@6880 2350 // the x86 save eax for it use eax as the jump register
aoqi@6880 2351 void MacroAssembler::verify_oop(Register reg, const char* s) {
aoqi@6880 2352 /*
aoqi@6880 2353 if (!VerifyOops) return;
aoqi@6880 2354
aoqi@6880 2355 // Pass register number to verify_oop_subroutine
aoqi@6880 2356 char* b = new char[strlen(s) + 50];
aoqi@6880 2357 sprintf(b, "verify_oop: %s: %s", reg->name(), s);
aoqi@6880 2358 push(rax); // save rax,
aoqi@6880 2359 push(reg); // pass register argument
aoqi@6880 2360 ExternalAddress buffer((address) b);
aoqi@6880 2361 // avoid using pushptr, as it modifies scratch registers
aoqi@6880 2362 // and our contract is not to modify anything
aoqi@6880 2363 movptr(rax, buffer.addr());
aoqi@6880 2364 push(rax);
aoqi@6880 2365 // call indirectly to solve generation ordering problem
aoqi@6880 2366 movptr(rax, ExternalAddress(StubRoutines::verify_oop_subroutine_entry_address()));
aoqi@6880 2367 call(rax);
aoqi@6880 2368 */
aoqi@6880 2369 if (!VerifyOops) return;
aoqi@6880 2370 const char * b = NULL;
aoqi@6880 2371 stringStream ss;
aoqi@6880 2372 ss.print("verify_oop: %s: %s", reg->name(), s);
aoqi@6880 2373 b = code_string(ss.as_string());
aoqi@6880 2374 #ifdef _LP64
aoqi@6880 2375 pushad();
aoqi@6880 2376 move(A1, reg);
aoqi@6880 2377 li(A0, (long)b);
aoqi@6880 2378 li(AT, (long)StubRoutines::verify_oop_subroutine_entry_address());
aoqi@6880 2379 ld(T9, AT, 0);
aoqi@6880 2380 jalr(T9);
aoqi@6880 2381 delayed()->nop();
aoqi@6880 2382 popad();
aoqi@6880 2383 #else
aoqi@6880 2384 // Pass register number to verify_oop_subroutine
aoqi@6880 2385 sw(T0, SP, - wordSize);
aoqi@6880 2386 sw(T1, SP, - 2*wordSize);
aoqi@6880 2387 sw(RA, SP, - 3*wordSize);
aoqi@6880 2388 sw(A0, SP ,- 4*wordSize);
aoqi@6880 2389 sw(A1, SP ,- 5*wordSize);
aoqi@6880 2390 sw(AT, SP ,- 6*wordSize);
aoqi@6880 2391 sw(T9, SP ,- 7*wordSize);
aoqi@6880 2392 addiu(SP, SP, - 7 * wordSize);
aoqi@6880 2393 move(A1, reg);
aoqi@6880 2394 li(A0, (long)b);
aoqi@6880 2395 // call indirectly to solve generation ordering problem
aoqi@6880 2396 li(AT, (long)StubRoutines::verify_oop_subroutine_entry_address());
aoqi@6880 2397 lw(T9, AT, 0);
aoqi@6880 2398 jalr(T9);
aoqi@6880 2399 delayed()->nop();
aoqi@6880 2400 lw(T0, SP, 6* wordSize);
aoqi@6880 2401 lw(T1, SP, 5* wordSize);
aoqi@6880 2402 lw(RA, SP, 4* wordSize);
aoqi@6880 2403 lw(A0, SP, 3* wordSize);
aoqi@6880 2404 lw(A1, SP, 2* wordSize);
aoqi@6880 2405 lw(AT, SP, 1* wordSize);
aoqi@6880 2406 lw(T9, SP, 0* wordSize);
aoqi@6880 2407 addiu(SP, SP, 7 * wordSize);
aoqi@6880 2408 #endif
aoqi@6880 2409 }
aoqi@6880 2410
aoqi@6880 2411
aoqi@6880 2412 void MacroAssembler::verify_oop_addr(Address addr, const char* s) {
aoqi@6880 2413 if (!VerifyOops) {
aoqi@6880 2414 nop();
aoqi@6880 2415 return;
aoqi@6880 2416 }
aoqi@6880 2417 // Pass register number to verify_oop_subroutine
aoqi@6880 2418 const char * b = NULL;
aoqi@6880 2419 stringStream ss;
aoqi@6880 2420 ss.print("verify_oop_addr: %s", s);
aoqi@6880 2421 b = code_string(ss.as_string());
aoqi@6880 2422
aoqi@6880 2423 st_ptr(T0, SP, - wordSize);
aoqi@6880 2424 st_ptr(T1, SP, - 2*wordSize);
aoqi@6880 2425 st_ptr(RA, SP, - 3*wordSize);
aoqi@6880 2426 st_ptr(A0, SP, - 4*wordSize);
aoqi@6880 2427 st_ptr(A1, SP, - 5*wordSize);
aoqi@6880 2428 st_ptr(AT, SP, - 6*wordSize);
aoqi@6880 2429 st_ptr(T9, SP, - 7*wordSize);
aoqi@6880 2430 ld_ptr(A1, addr); // addr may use SP, so load from it before change SP
aoqi@6880 2431 addiu(SP, SP, - 7 * wordSize);
aoqi@6880 2432
aoqi@6880 2433 li(A0, (long)b);
aoqi@6880 2434 // call indirectly to solve generation ordering problem
aoqi@6880 2435 li(AT, (long)StubRoutines::verify_oop_subroutine_entry_address());
aoqi@6880 2436 ld_ptr(T9, AT, 0);
aoqi@6880 2437 jalr(T9);
aoqi@6880 2438 delayed()->nop();
aoqi@6880 2439 ld_ptr(T0, SP, 6* wordSize);
aoqi@6880 2440 ld_ptr(T1, SP, 5* wordSize);
aoqi@6880 2441 ld_ptr(RA, SP, 4* wordSize);
aoqi@6880 2442 ld_ptr(A0, SP, 3* wordSize);
aoqi@6880 2443 ld_ptr(A1, SP, 2* wordSize);
aoqi@6880 2444 ld_ptr(AT, SP, 1* wordSize);
aoqi@6880 2445 ld_ptr(T9, SP, 0* wordSize);
aoqi@6880 2446 addiu(SP, SP, 7 * wordSize);
aoqi@6880 2447 }
aoqi@6880 2448
aoqi@6880 2449 // used registers : T0, T1
aoqi@6880 2450 void MacroAssembler::verify_oop_subroutine() {
aoqi@6880 2451 // RA: ra
aoqi@6880 2452 // A0: char* error message
aoqi@6880 2453 // A1: oop object to verify
aoqi@6880 2454
aoqi@6880 2455 Label exit, error;
aoqi@6880 2456 // increment counter
aoqi@6880 2457 li(T0, (long)StubRoutines::verify_oop_count_addr());
aoqi@6880 2458 lw(AT, T0, 0);
aoqi@6880 2459 #ifdef _LP64
aoqi@6880 2460 daddi(AT, AT, 1);
aoqi@6880 2461 #else
aoqi@6880 2462 addi(AT, AT, 1);
aoqi@6880 2463 #endif
aoqi@6880 2464 sw(AT, T0, 0);
aoqi@6880 2465
aoqi@6880 2466 // make sure object is 'reasonable'
aoqi@6880 2467 beq(A1, R0, exit); // if obj is NULL it is ok
aoqi@6880 2468 delayed()->nop();
aoqi@6880 2469
aoqi@6880 2470 // Check if the oop is in the right area of memory
aoqi@6880 2471 //const int oop_mask = Universe::verify_oop_mask();
aoqi@6880 2472 //const int oop_bits = Universe::verify_oop_bits();
aoqi@6880 2473 const uintptr_t oop_mask = Universe::verify_oop_mask();
aoqi@6880 2474 const uintptr_t oop_bits = Universe::verify_oop_bits();
aoqi@6880 2475 li(AT, oop_mask);
aoqi@6880 2476 andr(T0, A1, AT);
aoqi@6880 2477 li(AT, oop_bits);
aoqi@6880 2478 bne(T0, AT, error);
aoqi@6880 2479 delayed()->nop();
aoqi@6880 2480
aoqi@6880 2481 // make sure klass is 'reasonable'
aoqi@6880 2482 //add for compressedoops
aoqi@6880 2483 reinit_heapbase();
aoqi@6880 2484 //add for compressedoops
aoqi@6880 2485 load_klass(T0, A1);
aoqi@6880 2486 beq(T0, R0, error); // if klass is NULL it is broken
aoqi@6880 2487 delayed()->nop();
aoqi@6880 2488 #if 0
aoqi@6880 2489 //FIXME:wuhui.
aoqi@6880 2490 // Check if the klass is in the right area of memory
aoqi@6880 2491 //const int klass_mask = Universe::verify_klass_mask();
aoqi@6880 2492 //const int klass_bits = Universe::verify_klass_bits();
aoqi@6880 2493 const uintptr_t klass_mask = Universe::verify_klass_mask();
aoqi@6880 2494 const uintptr_t klass_bits = Universe::verify_klass_bits();
aoqi@6880 2495
aoqi@6880 2496 li(AT, klass_mask);
aoqi@6880 2497 andr(T1, T0, AT);
aoqi@6880 2498 li(AT, klass_bits);
aoqi@6880 2499 bne(T1, AT, error);
aoqi@6880 2500 delayed()->nop();
aoqi@6880 2501 // make sure klass' klass is 'reasonable'
aoqi@6880 2502 //add for compressedoops
aoqi@6880 2503 load_klass(T0, T0);
aoqi@6880 2504 beq(T0, R0, error); // if klass' klass is NULL it is broken
aoqi@6880 2505 delayed()->nop();
aoqi@6880 2506
aoqi@6880 2507 li(AT, klass_mask);
aoqi@6880 2508 andr(T1, T0, AT);
aoqi@6880 2509 li(AT, klass_bits);
aoqi@6880 2510 bne(T1, AT, error);
aoqi@6880 2511 delayed()->nop(); // if klass not in right area of memory it is broken too.
aoqi@6880 2512 #endif
aoqi@6880 2513 // return if everything seems ok
aoqi@6880 2514 bind(exit);
aoqi@6880 2515
aoqi@6880 2516 jr(RA);
aoqi@6880 2517 delayed()->nop();
aoqi@6880 2518
aoqi@6880 2519 // handle errors
aoqi@6880 2520 bind(error);
aoqi@6880 2521 pushad();
aoqi@6880 2522 #ifndef _LP64
aoqi@6880 2523 addi(SP, SP, (-1) * wordSize);
aoqi@6880 2524 #endif
aoqi@6880 2525 call(CAST_FROM_FN_PTR(address, MacroAssembler::debug), relocInfo::runtime_call_type);
aoqi@6880 2526 delayed()->nop();
aoqi@6880 2527 #ifndef _LP64
aoqi@6880 2528 addiu(SP, SP, 1 * wordSize);
aoqi@6880 2529 #endif
aoqi@6880 2530 popad();
aoqi@6880 2531 jr(RA);
aoqi@6880 2532 delayed()->nop();
aoqi@6880 2533 }
aoqi@6880 2534
aoqi@6880 2535 void MacroAssembler::verify_tlab(Register t1, Register t2) {
aoqi@6880 2536 #ifdef ASSERT
aoqi@6880 2537 assert_different_registers(t1, t2, AT);
aoqi@6880 2538 if (UseTLAB && VerifyOops) {
aoqi@6880 2539 Label next, ok;
aoqi@6880 2540
aoqi@6880 2541 get_thread(t1);
aoqi@6880 2542
aoqi@6880 2543 ld_ptr(t2, t1, in_bytes(JavaThread::tlab_top_offset()));
aoqi@6880 2544 ld_ptr(AT, t1, in_bytes(JavaThread::tlab_start_offset()));
aoqi@6880 2545 sltu(AT, t2, AT);
aoqi@6880 2546 beq(AT, R0, next);
aoqi@6880 2547 delayed()->nop();
aoqi@6880 2548
aoqi@6880 2549 stop("assert(top >= start)");
aoqi@6880 2550
aoqi@6880 2551 bind(next);
aoqi@6880 2552 ld_ptr(AT, t1, in_bytes(JavaThread::tlab_end_offset()));
aoqi@6880 2553 sltu(AT, AT, t2);
aoqi@6880 2554 beq(AT, R0, ok);
aoqi@6880 2555 delayed()->nop();
aoqi@6880 2556
aoqi@6880 2557 stop("assert(top <= end)");
aoqi@6880 2558
aoqi@6880 2559 bind(ok);
aoqi@6880 2560
aoqi@6880 2561 }
aoqi@6880 2562 #endif
aoqi@6880 2563 }
aoqi@6880 2564 RegisterOrConstant MacroAssembler::delayed_value_impl(intptr_t* delayed_value_addr,
aoqi@6880 2565 Register tmp,
aoqi@6880 2566 int offset) {
aoqi@6880 2567 intptr_t value = *delayed_value_addr;
aoqi@6880 2568 if (value != 0)
aoqi@6880 2569 return RegisterOrConstant(value + offset);
aoqi@6880 2570 AddressLiteral a(delayed_value_addr);
aoqi@6880 2571 // load indirectly to solve generation ordering problem
aoqi@6880 2572 //movptr(tmp, ExternalAddress((address) delayed_value_addr));
aoqi@6880 2573 //ld(tmp, a);
aoqi@6880 2574 if (offset != 0)
aoqi@6880 2575 daddi(tmp,tmp, offset);
aoqi@6880 2576
aoqi@6880 2577 return RegisterOrConstant(tmp);
aoqi@6880 2578 }
aoqi@6880 2579
aoqi@6880 2580 void MacroAssembler::hswap(Register reg) {
aoqi@6880 2581 //short
aoqi@6880 2582 //andi(reg, reg, 0xffff);
aoqi@6880 2583 srl(AT, reg, 8);
aoqi@6880 2584 sll(reg, reg, 24);
aoqi@6880 2585 sra(reg, reg, 16);
aoqi@6880 2586 orr(reg, reg, AT);
aoqi@6880 2587 }
aoqi@6880 2588
aoqi@6880 2589 void MacroAssembler::huswap(Register reg) {
aoqi@6880 2590 #ifdef _LP64
aoqi@6880 2591 dsrl(AT, reg, 8);
aoqi@6880 2592 dsll(reg, reg, 24);
aoqi@6880 2593 dsrl(reg, reg, 16);
aoqi@6880 2594 orr(reg, reg, AT);
aoqi@6880 2595 andi(reg, reg, 0xffff);
aoqi@6880 2596 #else
aoqi@6880 2597 //andi(reg, reg, 0xffff);
aoqi@6880 2598 srl(AT, reg, 8);
aoqi@6880 2599 sll(reg, reg, 24);
aoqi@6880 2600 srl(reg, reg, 16);
aoqi@6880 2601 orr(reg, reg, AT);
aoqi@6880 2602 #endif
aoqi@6880 2603 }
aoqi@6880 2604
aoqi@6880 2605 // something funny to do this will only one more register AT
aoqi@6880 2606 // 32 bits
aoqi@6880 2607 void MacroAssembler::swap(Register reg) {
aoqi@6880 2608 srl(AT, reg, 8);
aoqi@6880 2609 sll(reg, reg, 24);
aoqi@6880 2610 orr(reg, reg, AT);
aoqi@6880 2611 //reg : 4 1 2 3
aoqi@6880 2612 srl(AT, AT, 16);
aoqi@6880 2613 xorr(AT, AT, reg);
aoqi@6880 2614 andi(AT, AT, 0xff);
aoqi@6880 2615 //AT : 0 0 0 1^3);
aoqi@6880 2616 xorr(reg, reg, AT);
aoqi@6880 2617 //reg : 4 1 2 1
aoqi@6880 2618 sll(AT, AT, 16);
aoqi@6880 2619 xorr(reg, reg, AT);
aoqi@6880 2620 //reg : 4 3 2 1
aoqi@6880 2621 }
aoqi@6880 2622
aoqi@6880 2623 #ifdef _LP64
aoqi@6880 2624
aoqi@6880 2625 /* do 32-bit CAS using MIPS64 lld/scd
aoqi@6880 2626
aoqi@6880 2627 Jin: cas_int should only compare 32-bits of the memory value.
aoqi@6880 2628 However, lld/scd will do 64-bit operation, which violates the intention of cas_int.
aoqi@6880 2629 To simulate a 32-bit atomic operation, the value loaded with LLD should be split into
aoqi@6880 2630 tow halves, and only the low-32 bits is compared. If equals, the low-32 bits of newval,
aoqi@6880 2631 plus the high-32 bits or memory value, are stored togethor with SCD.
aoqi@6880 2632
aoqi@6880 2633 Example:
aoqi@6880 2634
aoqi@6880 2635 double d = 3.1415926;
aoqi@6880 2636 System.err.println("hello" + d);
aoqi@6880 2637
aoqi@6880 2638 sun.misc.FloatingDecimal$1.<init>()
aoqi@6880 2639 |
aoqi@6880 2640 `- java.util.concurrent.atomic.AtomicInteger::compareAndSet()
aoqi@6880 2641
aoqi@6880 2642 38 cas_int [a7a7|J] [a0|I] [a6|I]
aoqi@6880 2643 // a0: 0xffffffffe8ea9f63 pc: 0x55647f3354
aoqi@6880 2644 // a6: 0x4ab325aa
aoqi@6880 2645
aoqi@6880 2646 again:
aoqi@6880 2647 0x00000055647f3c5c: lld at, 0x0(a7) ; 64-bit load, "0xe8ea9f63"
aoqi@6880 2648
aoqi@6880 2649 0x00000055647f3c60: sll t9, at, 0 ; t9: low-32 bits (sign extended)
aoqi@6880 2650 0x00000055647f3c64: dsrl32 t8, at, 0 ; t8: high-32 bits
aoqi@6880 2651 0x00000055647f3c68: dsll32 t8, t8, 0
aoqi@6880 2652 0x00000055647f3c6c: bne t9, a0, 0x00000055647f3c9c ; goto nequal
aoqi@6880 2653 0x00000055647f3c70: sll zero, zero, 0
aoqi@6880 2654
aoqi@6880 2655 0x00000055647f3c74: ori v1, zero, 0xffffffff ; v1: low-32 bits of newval (sign unextended)
aoqi@6880 2656 0x00000055647f3c78: dsll v1, v1, 16 ; v1 = a6 & 0xFFFFFFFF;
aoqi@6880 2657 0x00000055647f3c7c: ori v1, v1, 0xffffffff
aoqi@6880 2658 0x00000055647f3c80: and v1, a6, v1
aoqi@6880 2659 0x00000055647f3c84: or at, t8, v1
aoqi@6880 2660 0x00000055647f3c88: scd at, 0x0(a7)
aoqi@6880 2661 0x00000055647f3c8c: beq at, zero, 0x00000055647f3c5c ; goto again
aoqi@6880 2662 0x00000055647f3c90: sll zero, zero, 0
aoqi@6880 2663 0x00000055647f3c94: beq zero, zero, 0x00000055647f45ac ; goto done
aoqi@6880 2664 0x00000055647f3c98: sll zero, zero, 0
aoqi@6880 2665 nequal:
aoqi@6880 2666 0x00000055647f45a4: dadd a0, t9, zero
aoqi@6880 2667 0x00000055647f45a8: dadd at, zero, zero
aoqi@6880 2668 done:
aoqi@6880 2669 */
aoqi@6880 2670
aoqi@6880 2671 void MacroAssembler::cmpxchg32(Register x_reg, Address dest, Register c_reg) {
aoqi@6880 2672 /* 2012/11/11 Jin: MIPS64 can use ll/sc for 32-bit atomic memory access */
aoqi@6880 2673 Label done, again, nequal;
aoqi@6880 2674
aoqi@6880 2675 bind(again);
aoqi@6880 2676
aoqi@8019 2677 if(UseSyncLevel >= 3000 || UseSyncLevel < 2000) sync();
aoqi@6880 2678 ll(AT, dest);
aoqi@6880 2679 bne(AT, c_reg, nequal);
aoqi@6880 2680 delayed()->nop();
aoqi@6880 2681
aoqi@6880 2682 move(AT, x_reg);
aoqi@6880 2683 sc(AT, dest);
aoqi@6880 2684 beq(AT, R0, again);
aoqi@6880 2685 delayed()->nop();
aoqi@6880 2686 b(done);
aoqi@6880 2687 delayed()->nop();
aoqi@6880 2688
aoqi@6880 2689 // not xchged
aoqi@6880 2690 bind(nequal);
aoqi@6880 2691 sync();
aoqi@6880 2692 move(c_reg, AT);
aoqi@6880 2693 move(AT, R0);
aoqi@6880 2694
aoqi@6880 2695 bind(done);
aoqi@6880 2696 }
aoqi@6880 2697 #endif // cmpxchg32
aoqi@6880 2698
aoqi@6880 2699 void MacroAssembler::cmpxchg(Register x_reg, Address dest, Register c_reg) {
aoqi@6880 2700 Label done, again, nequal;
aoqi@6880 2701
aoqi@6880 2702 bind(again);
aoqi@8019 2703 if(UseSyncLevel >= 3000 || UseSyncLevel < 2000) sync();
aoqi@6880 2704 #ifdef _LP64
aoqi@6880 2705 lld(AT, dest);
aoqi@6880 2706 #else
aoqi@6880 2707 ll(AT, dest);
aoqi@6880 2708 #endif
aoqi@6880 2709 bne(AT, c_reg, nequal);
aoqi@6880 2710 delayed()->nop();
aoqi@6880 2711
aoqi@6880 2712 move(AT, x_reg);
aoqi@6880 2713 #ifdef _LP64
aoqi@6880 2714 scd(AT, dest);
aoqi@6880 2715 #else
aoqi@6880 2716 sc(AT, dest);
aoqi@6880 2717 #endif
aoqi@6880 2718 beq(AT, R0, again);
aoqi@6880 2719 delayed()->nop();
aoqi@6880 2720 b(done);
aoqi@6880 2721 delayed()->nop();
aoqi@6880 2722
aoqi@6880 2723 // not xchged
aoqi@6880 2724 bind(nequal);
aoqi@6880 2725 sync();
aoqi@6880 2726 move(c_reg, AT);
aoqi@6880 2727 move(AT, R0);
aoqi@6880 2728
aoqi@6880 2729 bind(done);
aoqi@6880 2730 }
aoqi@6880 2731
aoqi@6880 2732 void MacroAssembler::cmpxchg8(Register x_regLo, Register x_regHi, Address dest, Register c_regLo, Register c_regHi) {
aoqi@6880 2733 Label done, again, nequal;
aoqi@6880 2734
aoqi@6880 2735 Register x_reg = x_regLo;
aoqi@6880 2736 dsll32(x_regHi, x_regHi, 0);
aoqi@6880 2737 dsll32(x_regLo, x_regLo, 0);
aoqi@6880 2738 dsrl32(x_regLo, x_regLo, 0);
aoqi@6880 2739 orr(x_reg, x_regLo, x_regHi);
aoqi@6880 2740
aoqi@6880 2741 Register c_reg = c_regLo;
aoqi@6880 2742 dsll32(c_regHi, c_regHi, 0);
aoqi@6880 2743 dsll32(c_regLo, c_regLo, 0);
aoqi@6880 2744 dsrl32(c_regLo, c_regLo, 0);
aoqi@6880 2745 orr(c_reg, c_regLo, c_regHi);
aoqi@6880 2746
aoqi@6880 2747 bind(again);
aoqi@6880 2748
aoqi@8019 2749 if(UseSyncLevel >= 3000 || UseSyncLevel < 2000) sync();
aoqi@6880 2750 lld(AT, dest);
aoqi@6880 2751 bne(AT, c_reg, nequal);
aoqi@6880 2752 delayed()->nop();
aoqi@6880 2753
aoqi@6880 2754 //move(AT, x_reg);
aoqi@6880 2755 dadd(AT, x_reg, R0);
aoqi@6880 2756 scd(AT, dest);
aoqi@6880 2757 beq(AT, R0, again);
aoqi@6880 2758 delayed()->nop();
aoqi@6880 2759 b(done);
aoqi@6880 2760 delayed()->nop();
aoqi@6880 2761
aoqi@6880 2762 // not xchged
aoqi@6880 2763 bind(nequal);
aoqi@6880 2764 sync();
aoqi@6880 2765 //move(c_reg, AT);
aoqi@6880 2766 //move(AT, R0);
aoqi@6880 2767 dadd(c_reg, AT, R0);
aoqi@6880 2768 dadd(AT, R0, R0);
aoqi@6880 2769 bind(done);
aoqi@6880 2770 }
aoqi@6880 2771
aoqi@6880 2772 // be sure the three register is different
aoqi@6880 2773 void MacroAssembler::rem_s(FloatRegister fd, FloatRegister fs, FloatRegister ft, FloatRegister tmp) {
aoqi@6880 2774 assert_different_registers(tmp, fs, ft);
aoqi@6880 2775 div_s(tmp, fs, ft);
aoqi@6880 2776 trunc_l_s(tmp, tmp);
aoqi@6880 2777 cvt_s_l(tmp, tmp);
aoqi@6880 2778 mul_s(tmp, tmp, ft);
aoqi@6880 2779 sub_s(fd, fs, tmp);
aoqi@6880 2780 }
aoqi@6880 2781
aoqi@6880 2782 // be sure the three register is different
aoqi@6880 2783 void MacroAssembler::rem_d(FloatRegister fd, FloatRegister fs, FloatRegister ft, FloatRegister tmp) {
aoqi@6880 2784 assert_different_registers(tmp, fs, ft);
aoqi@6880 2785 div_d(tmp, fs, ft);
aoqi@6880 2786 trunc_l_d(tmp, tmp);
aoqi@6880 2787 cvt_d_l(tmp, tmp);
aoqi@6880 2788 mul_d(tmp, tmp, ft);
aoqi@6880 2789 sub_d(fd, fs, tmp);
aoqi@6880 2790 }
aoqi@6880 2791
aoqi@6880 2792 // Fast_Lock and Fast_Unlock used by C2
aoqi@6880 2793
aoqi@6880 2794 // Because the transitions from emitted code to the runtime
aoqi@6880 2795 // monitorenter/exit helper stubs are so slow it's critical that
aoqi@6880 2796 // we inline both the stack-locking fast-path and the inflated fast path.
aoqi@6880 2797 //
aoqi@6880 2798 // See also: cmpFastLock and cmpFastUnlock.
aoqi@6880 2799 //
aoqi@6880 2800 // What follows is a specialized inline transliteration of the code
aoqi@6880 2801 // in slow_enter() and slow_exit(). If we're concerned about I$ bloat
aoqi@6880 2802 // another option would be to emit TrySlowEnter and TrySlowExit methods
aoqi@6880 2803 // at startup-time. These methods would accept arguments as
aoqi@6880 2804 // (rax,=Obj, rbx=Self, rcx=box, rdx=Scratch) and return success-failure
aoqi@6880 2805 // indications in the icc.ZFlag. Fast_Lock and Fast_Unlock would simply
aoqi@6880 2806 // marshal the arguments and emit calls to TrySlowEnter and TrySlowExit.
aoqi@6880 2807 // In practice, however, the # of lock sites is bounded and is usually small.
aoqi@6880 2808 // Besides the call overhead, TrySlowEnter and TrySlowExit might suffer
aoqi@6880 2809 // if the processor uses simple bimodal branch predictors keyed by EIP
aoqi@6880 2810 // Since the helper routines would be called from multiple synchronization
aoqi@6880 2811 // sites.
aoqi@6880 2812 //
aoqi@6880 2813 // An even better approach would be write "MonitorEnter()" and "MonitorExit()"
aoqi@6880 2814 // in java - using j.u.c and unsafe - and just bind the lock and unlock sites
aoqi@6880 2815 // to those specialized methods. That'd give us a mostly platform-independent
aoqi@6880 2816 // implementation that the JITs could optimize and inline at their pleasure.
aoqi@6880 2817 // Done correctly, the only time we'd need to cross to native could would be
aoqi@6880 2818 // to park() or unpark() threads. We'd also need a few more unsafe operators
aoqi@6880 2819 // to (a) prevent compiler-JIT reordering of non-volatile accesses, and
aoqi@6880 2820 // (b) explicit barriers or fence operations.
aoqi@6880 2821 //
aoqi@6880 2822 // TODO:
aoqi@6880 2823 //
aoqi@6880 2824 // * Arrange for C2 to pass "Self" into Fast_Lock and Fast_Unlock in one of the registers (scr).
aoqi@6880 2825 // This avoids manifesting the Self pointer in the Fast_Lock and Fast_Unlock terminals.
aoqi@6880 2826 // Given TLAB allocation, Self is usually manifested in a register, so passing it into
aoqi@6880 2827 // the lock operators would typically be faster than reifying Self.
aoqi@6880 2828 //
aoqi@6880 2829 // * Ideally I'd define the primitives as:
aoqi@6880 2830 // fast_lock (nax Obj, nax box, EAX tmp, nax scr) where box, tmp and scr are KILLED.
aoqi@6880 2831 // fast_unlock (nax Obj, EAX box, nax tmp) where box and tmp are KILLED
aoqi@6880 2832 // Unfortunately ADLC bugs prevent us from expressing the ideal form.
aoqi@6880 2833 // Instead, we're stuck with a rather awkward and brittle register assignments below.
aoqi@6880 2834 // Furthermore the register assignments are overconstrained, possibly resulting in
aoqi@6880 2835 // sub-optimal code near the synchronization site.
aoqi@6880 2836 //
aoqi@6880 2837 // * Eliminate the sp-proximity tests and just use "== Self" tests instead.
aoqi@6880 2838 // Alternately, use a better sp-proximity test.
aoqi@6880 2839 //
aoqi@6880 2840 // * Currently ObjectMonitor._Owner can hold either an sp value or a (THREAD *) value.
aoqi@6880 2841 // Either one is sufficient to uniquely identify a thread.
aoqi@6880 2842 // TODO: eliminate use of sp in _owner and use get_thread(tr) instead.
aoqi@6880 2843 //
aoqi@6880 2844 // * Intrinsify notify() and notifyAll() for the common cases where the
aoqi@6880 2845 // object is locked by the calling thread but the waitlist is empty.
aoqi@6880 2846 // avoid the expensive JNI call to JVM_Notify() and JVM_NotifyAll().
aoqi@6880 2847 //
aoqi@6880 2848 // * use jccb and jmpb instead of jcc and jmp to improve code density.
aoqi@6880 2849 // But beware of excessive branch density on AMD Opterons.
aoqi@6880 2850 //
aoqi@6880 2851 // * Both Fast_Lock and Fast_Unlock set the ICC.ZF to indicate success
aoqi@6880 2852 // or failure of the fast-path. If the fast-path fails then we pass
aoqi@6880 2853 // control to the slow-path, typically in C. In Fast_Lock and
aoqi@6880 2854 // Fast_Unlock we often branch to DONE_LABEL, just to find that C2
aoqi@6880 2855 // will emit a conditional branch immediately after the node.
aoqi@6880 2856 // So we have branches to branches and lots of ICC.ZF games.
aoqi@6880 2857 // Instead, it might be better to have C2 pass a "FailureLabel"
aoqi@6880 2858 // into Fast_Lock and Fast_Unlock. In the case of success, control
aoqi@6880 2859 // will drop through the node. ICC.ZF is undefined at exit.
aoqi@6880 2860 // In the case of failure, the node will branch directly to the
aoqi@6880 2861 // FailureLabel
aoqi@6880 2862
aoqi@6880 2863
aoqi@6880 2864 // obj: object to lock
aoqi@6880 2865 // box: on-stack box address (displaced header location) - KILLED
aoqi@6880 2866 // rax,: tmp -- KILLED
aoqi@6880 2867 // scr: tmp -- KILLED
aoqi@6880 2868 void MacroAssembler::fast_lock(Register objReg, Register boxReg, Register tmpReg, Register scrReg) {
aoqi@6880 2869
aoqi@6880 2870 // Ensure the register assignents are disjoint
aoqi@6880 2871 guarantee (objReg != boxReg, "") ;
aoqi@6880 2872 guarantee (objReg != tmpReg, "") ;
aoqi@6880 2873 guarantee (objReg != scrReg, "") ;
aoqi@6880 2874 guarantee (boxReg != tmpReg, "") ;
aoqi@6880 2875 guarantee (boxReg != scrReg, "") ;
aoqi@6880 2876
aoqi@6880 2877
aoqi@6880 2878 block_comment("FastLock");
aoqi@6880 2879 /*
aoqi@6880 2880 move(AT, 0x0);
aoqi@6880 2881 return;
aoqi@6880 2882 */
aoqi@6880 2883 if (PrintBiasedLockingStatistics) {
aoqi@6880 2884 push(tmpReg);
aoqi@6880 2885 atomic_inc32((address)BiasedLocking::total_entry_count_addr(), 1, AT, tmpReg);
aoqi@6880 2886 pop(tmpReg);
aoqi@6880 2887 }
aoqi@6880 2888
aoqi@6880 2889 if (EmitSync & 1) {
aoqi@6880 2890 move(AT, 0x0);
aoqi@6880 2891 return;
aoqi@6880 2892 } else
aoqi@6880 2893 if (EmitSync & 2) {
aoqi@6880 2894 Label DONE_LABEL ;
aoqi@6880 2895 if (UseBiasedLocking) {
aoqi@6880 2896 // Note: tmpReg maps to the swap_reg argument and scrReg to the tmp_reg argument.
aoqi@6880 2897 biased_locking_enter(boxReg, objReg, tmpReg, scrReg, false, DONE_LABEL, NULL);
aoqi@6880 2898 }
aoqi@6880 2899
aoqi@6880 2900 ld(tmpReg, Address(objReg, 0)) ; // fetch markword
aoqi@6880 2901 ori(tmpReg, tmpReg, 0x1);
aoqi@6880 2902 sd(tmpReg, Address(boxReg, 0)); // Anticipate successful CAS
aoqi@6880 2903
aoqi@6880 2904 cmpxchg(boxReg, Address(objReg, 0), tmpReg); // Updates tmpReg
aoqi@6880 2905 bne(AT, R0, DONE_LABEL);
aoqi@6880 2906 delayed()->nop();
aoqi@6880 2907
aoqi@6880 2908 // Recursive locking
aoqi@6880 2909 dsubu(tmpReg, tmpReg, SP);
aoqi@6880 2910 li(AT, (7 - os::vm_page_size() ));
aoqi@6880 2911 andr(tmpReg, tmpReg, AT);
aoqi@6880 2912 sd(tmpReg, Address(boxReg, 0));
aoqi@6880 2913 bind(DONE_LABEL) ;
aoqi@6880 2914 } else {
aoqi@6880 2915 // Possible cases that we'll encounter in fast_lock
aoqi@6880 2916 // ------------------------------------------------
aoqi@6880 2917 // * Inflated
aoqi@6880 2918 // -- unlocked
aoqi@6880 2919 // -- Locked
aoqi@6880 2920 // = by self
aoqi@6880 2921 // = by other
aoqi@6880 2922 // * biased
aoqi@6880 2923 // -- by Self
aoqi@6880 2924 // -- by other
aoqi@6880 2925 // * neutral
aoqi@6880 2926 // * stack-locked
aoqi@6880 2927 // -- by self
aoqi@6880 2928 // = sp-proximity test hits
aoqi@6880 2929 // = sp-proximity test generates false-negative
aoqi@6880 2930 // -- by other
aoqi@6880 2931 //
aoqi@6880 2932
aoqi@6880 2933 Label IsInflated, DONE_LABEL, PopDone ;
aoqi@6880 2934
aoqi@6880 2935 // TODO: optimize away redundant LDs of obj->mark and improve the markword triage
aoqi@6880 2936 // order to reduce the number of conditional branches in the most common cases.
aoqi@6880 2937 // Beware -- there's a subtle invariant that fetch of the markword
aoqi@6880 2938 // at [FETCH], below, will never observe a biased encoding (*101b).
aoqi@6880 2939 // If this invariant is not held we risk exclusion (safety) failure.
aoqi@6880 2940 if (UseBiasedLocking && !UseOptoBiasInlining) {
aoqi@6880 2941 biased_locking_enter(boxReg, objReg, tmpReg, scrReg, false, DONE_LABEL, NULL);
aoqi@6880 2942 }
aoqi@6880 2943
aoqi@6880 2944 ld(tmpReg, Address(objReg, 0)) ; //Fetch the markword of the object.
aoqi@6880 2945 andi(AT, tmpReg, markOopDesc::monitor_value);
aoqi@6880 2946 bne(AT, R0, IsInflated); // inflated vs stack-locked|neutral|bias
aoqi@6880 2947 delayed()->nop();
aoqi@6880 2948
aoqi@6880 2949 // Attempt stack-locking ...
aoqi@6880 2950 ori (tmpReg, tmpReg, markOopDesc::unlocked_value);
aoqi@6880 2951 sd(tmpReg, Address(boxReg, 0)); // Anticipate successful CAS
aoqi@6880 2952 //if (os::is_MP()) {
aoqi@6880 2953 // sync();
aoqi@6880 2954 //}
aoqi@6880 2955
aoqi@6880 2956 cmpxchg(boxReg, Address(objReg, 0), tmpReg); // Updates tmpReg
aoqi@6880 2957 //AT == 1: unlocked
aoqi@6880 2958
aoqi@6880 2959 if (PrintBiasedLockingStatistics) {
aoqi@6880 2960 Label L;
aoqi@6880 2961 beq(AT, R0, L);
aoqi@6880 2962 delayed()->nop();
aoqi@6880 2963 push(T0);
aoqi@6880 2964 push(T1);
aoqi@6880 2965 atomic_inc32((address)BiasedLocking::fast_path_entry_count_addr(), 1, T0, T1);
aoqi@6880 2966 pop(T1);
aoqi@6880 2967 pop(T0);
aoqi@6880 2968 bind(L);
aoqi@6880 2969 }
aoqi@6880 2970 bne(AT, R0, DONE_LABEL);
aoqi@6880 2971 delayed()->nop();
aoqi@6880 2972
aoqi@6880 2973 // Recursive locking
aoqi@6880 2974 // The object is stack-locked: markword contains stack pointer to BasicLock.
aoqi@6880 2975 // Locked by current thread if difference with current SP is less than one page.
aoqi@6880 2976 dsubu(tmpReg, tmpReg, SP);
aoqi@6880 2977 li(AT, 7 - os::vm_page_size() );
aoqi@6880 2978 andr(tmpReg, tmpReg, AT);
aoqi@6880 2979 sd(tmpReg, Address(boxReg, 0));
aoqi@6880 2980 if (PrintBiasedLockingStatistics) {
aoqi@6880 2981 Label L;
aoqi@6880 2982 // tmpReg == 0 => BiasedLocking::_fast_path_entry_count++
aoqi@6880 2983 bne(tmpReg, R0, L);
aoqi@6880 2984 delayed()->nop();
aoqi@6880 2985 push(T0);
aoqi@6880 2986 push(T1);
aoqi@6880 2987 atomic_inc32((address)BiasedLocking::fast_path_entry_count_addr(), 1, T0, T1);
aoqi@6880 2988 pop(T1);
aoqi@6880 2989 pop(T0);
aoqi@6880 2990 bind(L);
aoqi@6880 2991 }
aoqi@6880 2992 sltiu(AT, tmpReg, 1); /* AT = (tmpReg == 0) ? 1 : 0 */
aoqi@6880 2993
aoqi@6880 2994 b(DONE_LABEL) ;
aoqi@6880 2995 delayed()->nop();
aoqi@6880 2996
aoqi@6880 2997 bind(IsInflated) ;
aoqi@6880 2998 // The object's monitor m is unlocked iff m->owner == NULL,
aoqi@6880 2999 // otherwise m->owner may contain a thread or a stack address.
aoqi@6880 3000
aoqi@6880 3001 // TODO: someday avoid the ST-before-CAS penalty by
aoqi@6880 3002 // relocating (deferring) the following ST.
aoqi@6880 3003 // We should also think about trying a CAS without having
aoqi@6880 3004 // fetched _owner. If the CAS is successful we may
aoqi@6880 3005 // avoid an RTO->RTS upgrade on the $line.
aoqi@6880 3006 // Without cast to int32_t a movptr will destroy r10 which is typically obj
aoqi@6880 3007 li(AT, (int32_t)intptr_t(markOopDesc::unused_mark()));
aoqi@6880 3008 sd(AT, Address(boxReg, 0));
aoqi@6880 3009
aoqi@6880 3010 move(boxReg, tmpReg) ;
aoqi@6880 3011 ld(tmpReg, Address(tmpReg, ObjectMonitor::owner_offset_in_bytes()-2)) ;
aoqi@6880 3012 // if (m->owner != 0) => AT = 0, goto slow path.
aoqi@6880 3013 move(AT, R0);
aoqi@6880 3014 bne(tmpReg, R0, DONE_LABEL);
aoqi@6880 3015 delayed()->nop();
aoqi@6880 3016
aoqi@6880 3017 #ifndef OPT_THREAD
aoqi@6880 3018 get_thread (TREG) ;
aoqi@6880 3019 #endif
aoqi@6880 3020 // It's inflated and appears unlocked
aoqi@6880 3021 //if (os::is_MP()) {
aoqi@6880 3022 // sync();
aoqi@6880 3023 //}
aoqi@6880 3024 cmpxchg(TREG, Address(boxReg, ObjectMonitor::owner_offset_in_bytes()-2), tmpReg) ;
aoqi@6880 3025 // Intentional fall-through into DONE_LABEL ...
aoqi@6880 3026
aoqi@6880 3027
aoqi@6880 3028 // DONE_LABEL is a hot target - we'd really like to place it at the
aoqi@6880 3029 // start of cache line by padding with NOPs.
aoqi@6880 3030 // See the AMD and Intel software optimization manuals for the
aoqi@6880 3031 // most efficient "long" NOP encodings.
aoqi@6880 3032 // Unfortunately none of our alignment mechanisms suffice.
aoqi@6880 3033 bind(DONE_LABEL);
aoqi@6880 3034
aoqi@6880 3035 // At DONE_LABEL the AT is set as follows ...
aoqi@6880 3036 // Fast_Unlock uses the same protocol.
aoqi@6880 3037 // AT == 1 -> Success
aoqi@6880 3038 // AT == 0 -> Failure - force control through the slow-path
aoqi@6880 3039
aoqi@6880 3040 // Avoid branch-to-branch on AMD processors
aoqi@6880 3041 // This appears to be superstition.
aoqi@6880 3042 if (EmitSync & 32) nop() ;
aoqi@6880 3043
aoqi@6880 3044 }
aoqi@6880 3045 }
aoqi@6880 3046
aoqi@6880 3047 // obj: object to unlock
aoqi@6880 3048 // box: box address (displaced header location), killed. Must be EAX.
aoqi@6880 3049 // rbx,: killed tmp; cannot be obj nor box.
aoqi@6880 3050 //
aoqi@6880 3051 // Some commentary on balanced locking:
aoqi@6880 3052 //
aoqi@6880 3053 // Fast_Lock and Fast_Unlock are emitted only for provably balanced lock sites.
aoqi@6880 3054 // Methods that don't have provably balanced locking are forced to run in the
aoqi@6880 3055 // interpreter - such methods won't be compiled to use fast_lock and fast_unlock.
aoqi@6880 3056 // The interpreter provides two properties:
aoqi@6880 3057 // I1: At return-time the interpreter automatically and quietly unlocks any
aoqi@6880 3058 // objects acquired the current activation (frame). Recall that the
aoqi@6880 3059 // interpreter maintains an on-stack list of locks currently held by
aoqi@6880 3060 // a frame.
aoqi@6880 3061 // I2: If a method attempts to unlock an object that is not held by the
aoqi@6880 3062 // the frame the interpreter throws IMSX.
aoqi@6880 3063 //
aoqi@6880 3064 // Lets say A(), which has provably balanced locking, acquires O and then calls B().
aoqi@6880 3065 // B() doesn't have provably balanced locking so it runs in the interpreter.
aoqi@6880 3066 // Control returns to A() and A() unlocks O. By I1 and I2, above, we know that O
aoqi@6880 3067 // is still locked by A().
aoqi@6880 3068 //
aoqi@6880 3069 // The only other source of unbalanced locking would be JNI. The "Java Native Interface:
aoqi@6880 3070 // Programmer's Guide and Specification" claims that an object locked by jni_monitorenter
aoqi@6880 3071 // should not be unlocked by "normal" java-level locking and vice-versa. The specification
aoqi@6880 3072 // doesn't specify what will occur if a program engages in such mixed-mode locking, however.
aoqi@6880 3073
aoqi@6880 3074 void MacroAssembler::fast_unlock(Register objReg, Register boxReg, Register tmpReg) {
aoqi@6880 3075
aoqi@6880 3076 guarantee (objReg != boxReg, "") ;
aoqi@6880 3077 guarantee (objReg != tmpReg, "") ;
aoqi@6880 3078 guarantee (boxReg != tmpReg, "") ;
aoqi@6880 3079
aoqi@6880 3080
aoqi@6880 3081
aoqi@6880 3082 block_comment("FastUnlock");
aoqi@6880 3083
aoqi@6880 3084
aoqi@6880 3085 if (EmitSync & 4) {
aoqi@6880 3086 // Disable - inhibit all inlining. Force control through the slow-path
aoqi@6880 3087 move(AT, 0x0);
aoqi@6880 3088 return;
aoqi@6880 3089 } else
aoqi@6880 3090 if (EmitSync & 8) {
aoqi@6880 3091 Label DONE_LABEL ;
aoqi@6880 3092 if (UseBiasedLocking) {
aoqi@6880 3093 biased_locking_exit(objReg, tmpReg, DONE_LABEL);
aoqi@6880 3094 }
aoqi@6880 3095 // classic stack-locking code ...
aoqi@6880 3096 ld(tmpReg, Address(boxReg, 0)) ;
aoqi@6880 3097 beq(tmpReg, R0, DONE_LABEL) ;
aoqi@6880 3098 move(AT, 0x1); // delay slot
aoqi@6880 3099
aoqi@6880 3100 cmpxchg(tmpReg, Address(objReg, 0), boxReg); // Uses EAX which is box
aoqi@6880 3101 bind(DONE_LABEL);
aoqi@6880 3102 } else {
aoqi@6880 3103 Label DONE_LABEL, Stacked, CheckSucc, Inflated ;
aoqi@6880 3104
aoqi@6880 3105 // Critically, the biased locking test must have precedence over
aoqi@6880 3106 // and appear before the (box->dhw == 0) recursive stack-lock test.
aoqi@6880 3107 if (UseBiasedLocking && !UseOptoBiasInlining) {
aoqi@6880 3108 biased_locking_exit(objReg, tmpReg, DONE_LABEL);
aoqi@6880 3109 }
aoqi@6880 3110
aoqi@6880 3111 ld(AT, Address(boxReg, 0)) ; // Examine the displaced header
aoqi@6880 3112 beq(AT, R0, DONE_LABEL) ; // 0 indicates recursive stack-lock
aoqi@6880 3113 delayed()->daddiu(AT, R0, 0x1);
aoqi@6880 3114
aoqi@6880 3115 ld(tmpReg, Address(objReg, 0)) ; // Examine the object's markword
aoqi@6880 3116 andi(AT, tmpReg, markOopDesc::monitor_value) ; // Inflated?
aoqi@6880 3117 beq(AT, R0, Stacked) ; // Inflated?
aoqi@6880 3118 delayed()->nop();
aoqi@6880 3119
aoqi@6880 3120 bind(Inflated) ;
aoqi@6880 3121 // It's inflated.
aoqi@6880 3122 // Despite our balanced locking property we still check that m->_owner == Self
aoqi@6880 3123 // as java routines or native JNI code called by this thread might
aoqi@6880 3124 // have released the lock.
aoqi@6880 3125 // Refer to the comments in synchronizer.cpp for how we might encode extra
aoqi@6880 3126 // state in _succ so we can avoid fetching EntryList|cxq.
aoqi@6880 3127 //
aoqi@6880 3128 // I'd like to add more cases in fast_lock() and fast_unlock() --
aoqi@6880 3129 // such as recursive enter and exit -- but we have to be wary of
aoqi@6880 3130 // I$ bloat, T$ effects and BP$ effects.
aoqi@6880 3131 //
aoqi@6880 3132 // If there's no contention try a 1-0 exit. That is, exit without
aoqi@6880 3133 // a costly MEMBAR or CAS. See synchronizer.cpp for details on how
aoqi@6880 3134 // we detect and recover from the race that the 1-0 exit admits.
aoqi@6880 3135 //
aoqi@6880 3136 // Conceptually Fast_Unlock() must execute a STST|LDST "release" barrier
aoqi@6880 3137 // before it STs null into _owner, releasing the lock. Updates
aoqi@6880 3138 // to data protected by the critical section must be visible before
aoqi@6880 3139 // we drop the lock (and thus before any other thread could acquire
aoqi@6880 3140 // the lock and observe the fields protected by the lock).
aoqi@6880 3141 // IA32's memory-model is SPO, so STs are ordered with respect to
aoqi@6880 3142 // each other and there's no need for an explicit barrier (fence).
aoqi@6880 3143 // See also http://gee.cs.oswego.edu/dl/jmm/cookbook.html.
aoqi@6880 3144 #ifndef OPT_THREAD
aoqi@6880 3145 get_thread (TREG) ;
aoqi@6880 3146 #endif
aoqi@6880 3147
aoqi@6880 3148 // It's inflated
aoqi@6880 3149 ld(boxReg, Address (tmpReg, ObjectMonitor::owner_offset_in_bytes()-2)) ;
aoqi@6880 3150 xorr(boxReg, boxReg, TREG);
aoqi@6880 3151
aoqi@6880 3152 ld(AT, Address (tmpReg, ObjectMonitor::recursions_offset_in_bytes()-2)) ;
aoqi@6880 3153 orr(boxReg, boxReg, AT);
aoqi@6880 3154
aoqi@6880 3155 move(AT, R0);
aoqi@6880 3156 bne(boxReg, R0, DONE_LABEL);
aoqi@6880 3157 delayed()->nop();
aoqi@6880 3158
aoqi@6880 3159 ld(boxReg, Address (tmpReg, ObjectMonitor::cxq_offset_in_bytes()-2)) ;
aoqi@6880 3160 ld(AT, Address (tmpReg, ObjectMonitor::EntryList_offset_in_bytes()-2)) ;
aoqi@6880 3161 orr(boxReg, boxReg, AT);
aoqi@6880 3162
aoqi@6880 3163 move(AT, R0);
aoqi@6880 3164 bne(boxReg, R0, DONE_LABEL);
aoqi@6880 3165 delayed()->nop();
aoqi@6880 3166
aoqi@6880 3167 sync();
aoqi@6880 3168 sd(R0, Address (tmpReg, ObjectMonitor::owner_offset_in_bytes()-2)) ;
aoqi@6880 3169 move(AT, 0x1);
aoqi@6880 3170 b(DONE_LABEL);
aoqi@6880 3171 delayed()->nop();
aoqi@6880 3172
aoqi@6880 3173 bind (Stacked);
aoqi@6880 3174 ld(tmpReg, Address(boxReg, 0)) ;
aoqi@6880 3175 //if (os::is_MP()) { sync(); }
aoqi@6880 3176 cmpxchg(tmpReg, Address(objReg, 0), boxReg);
aoqi@6880 3177
aoqi@6880 3178 if (EmitSync & 65536) {
aoqi@6880 3179 bind (CheckSucc);
aoqi@6880 3180 }
aoqi@6880 3181
aoqi@6880 3182 bind(DONE_LABEL);
aoqi@6880 3183
aoqi@6880 3184 // Avoid branch to branch on AMD processors
aoqi@6880 3185 if (EmitSync & 32768) { nop() ; }
aoqi@6880 3186 }
aoqi@6880 3187 }
aoqi@6880 3188
aoqi@6880 3189 void MacroAssembler::align(int modulus) {
aoqi@6880 3190 while (offset() % modulus != 0) nop();
aoqi@6880 3191 }
aoqi@6880 3192
aoqi@6880 3193
aoqi@6880 3194 void MacroAssembler::verify_FPU(int stack_depth, const char* s) {
aoqi@6880 3195 //Unimplemented();
aoqi@6880 3196 }
aoqi@6880 3197
aoqi@6880 3198 #ifdef _LP64
aoqi@6880 3199 Register caller_saved_registers[] = {AT, V0, V1, A0, A1, A2, A3, A4, A5, A6, A7, T0, T1, T2, T3, T8, T9, GP, RA, FP};
aoqi@6880 3200
aoqi@6880 3201 /* FIXME: Jin: In MIPS64, F0~23 are all caller-saved registers */
aoqi@6880 3202 FloatRegister caller_saved_fpu_registers[] = {F0, F12, F13};
aoqi@6880 3203 #else
aoqi@6880 3204 Register caller_saved_registers[] = {AT, V0, V1, A0, A1, A2, A3, T4, T5, T6, T7, T0, T1, T2, T3, T8, T9, GP, RA, FP};
aoqi@6880 3205
aoqi@6880 3206 Register caller_saved_fpu_registers[] = {};
aoqi@6880 3207 #endif
aoqi@6880 3208
aoqi@6880 3209 //We preserve all caller-saved register
aoqi@6880 3210 void MacroAssembler::pushad(){
aoqi@6880 3211 int i;
aoqi@6880 3212
aoqi@6880 3213 /* Fixed-point registers */
aoqi@6880 3214 int len = sizeof(caller_saved_registers) / sizeof(caller_saved_registers[0]);
aoqi@6880 3215 daddi(SP, SP, -1 * len * wordSize);
aoqi@6880 3216 for (i = 0; i < len; i++)
aoqi@6880 3217 {
aoqi@6880 3218 #ifdef _LP64
aoqi@6880 3219 sd(caller_saved_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3220 #else
aoqi@6880 3221 sw(caller_saved_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3222 #endif
aoqi@6880 3223 }
aoqi@6880 3224
aoqi@6880 3225 /* Floating-point registers */
aoqi@6880 3226 len = sizeof(caller_saved_fpu_registers) / sizeof(caller_saved_fpu_registers[0]);
aoqi@6880 3227 daddi(SP, SP, -1 * len * wordSize);
aoqi@6880 3228 for (i = 0; i < len; i++)
aoqi@6880 3229 {
aoqi@6880 3230 #ifdef _LP64
aoqi@6880 3231 sdc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3232 #else
aoqi@6880 3233 swc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3234 #endif
aoqi@6880 3235 }
aoqi@6880 3236 };
aoqi@6880 3237
aoqi@6880 3238 void MacroAssembler::popad(){
aoqi@6880 3239 int i;
aoqi@6880 3240
aoqi@6880 3241 /* Floating-point registers */
aoqi@6880 3242 int len = sizeof(caller_saved_fpu_registers) / sizeof(caller_saved_fpu_registers[0]);
aoqi@6880 3243 for (i = 0; i < len; i++)
aoqi@6880 3244 {
aoqi@6880 3245 #ifdef _LP64
aoqi@6880 3246 ldc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3247 #else
aoqi@6880 3248 lwc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3249 #endif
aoqi@6880 3250 }
aoqi@6880 3251 daddi(SP, SP, len * wordSize);
aoqi@6880 3252
aoqi@6880 3253 /* Fixed-point registers */
aoqi@6880 3254 len = sizeof(caller_saved_registers) / sizeof(caller_saved_registers[0]);
aoqi@6880 3255 for (i = 0; i < len; i++)
aoqi@6880 3256 {
aoqi@6880 3257 #ifdef _LP64
aoqi@6880 3258 ld(caller_saved_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3259 #else
aoqi@6880 3260 lw(caller_saved_registers[i], SP, (len - i - 1) * wordSize);
aoqi@6880 3261 #endif
aoqi@6880 3262 }
aoqi@6880 3263 daddi(SP, SP, len * wordSize);
aoqi@6880 3264 };
aoqi@6880 3265
aoqi@6880 3266 void MacroAssembler::push2(Register reg1, Register reg2) {
aoqi@6880 3267 #ifdef _LP64
aoqi@6880 3268 daddi(SP, SP, -16);
aoqi@6880 3269 sd(reg2, SP, 0);
aoqi@6880 3270 sd(reg1, SP, 8);
aoqi@6880 3271 #else
aoqi@6880 3272 addi(SP, SP, -8);
aoqi@6880 3273 sw(reg2, SP, 0);
aoqi@6880 3274 sw(reg1, SP, 4);
aoqi@6880 3275 #endif
aoqi@6880 3276 }
aoqi@6880 3277
aoqi@6880 3278 void MacroAssembler::pop2(Register reg1, Register reg2) {
aoqi@6880 3279 #ifdef _LP64
aoqi@6880 3280 ld(reg1, SP, 0);
aoqi@6880 3281 ld(reg2, SP, 8);
aoqi@6880 3282 daddi(SP, SP, 16);
aoqi@6880 3283 #else
aoqi@6880 3284 lw(reg1, SP, 0);
aoqi@6880 3285 lw(reg2, SP, 4);
aoqi@6880 3286 addi(SP, SP, 8);
aoqi@6880 3287 #endif
aoqi@6880 3288 }
aoqi@6880 3289
aoqi@6880 3290 //for UseCompressedOops Option
aoqi@6880 3291 void MacroAssembler::load_klass(Register dst, Register src) {
aoqi@6880 3292 #ifdef _LP64
aoqi@8009 3293 if(UseCompressedClassPointers){
aoqi@8009 3294 lwu(dst, Address(src, oopDesc::klass_offset_in_bytes()));
aoqi@8009 3295 decode_klass_not_null(dst);
aoqi@8009 3296 } else
aoqi@6880 3297 #endif
aoqi@8009 3298 ld(dst, src, oopDesc::klass_offset_in_bytes());
aoqi@6880 3299 }
aoqi@6880 3300
aoqi@6880 3301 void MacroAssembler::store_klass(Register dst, Register src) {
aoqi@6880 3302 #ifdef _LP64
aoqi@8009 3303 if(UseCompressedClassPointers){
aoqi@6880 3304 encode_klass_not_null(src);
aoqi@6880 3305 sw(src, dst, oopDesc::klass_offset_in_bytes());
aoqi@8009 3306 } else {
aoqi@6880 3307 #endif
aoqi@6880 3308 sd(src, dst, oopDesc::klass_offset_in_bytes());
aoqi@8009 3309 }
aoqi@6880 3310 }
aoqi@6880 3311
aoqi@6880 3312 void MacroAssembler::load_prototype_header(Register dst, Register src) {
aoqi@6880 3313 load_klass(dst, src);
aoqi@6880 3314 ld(dst, Address(dst, Klass::prototype_header_offset()));
aoqi@6880 3315 }
aoqi@6880 3316
aoqi@6880 3317 #ifdef _LP64
aoqi@6880 3318 void MacroAssembler::store_klass_gap(Register dst, Register src) {
aoqi@6880 3319 if (UseCompressedClassPointers) {
aoqi@6880 3320 sw(src, dst, oopDesc::klass_gap_offset_in_bytes());
aoqi@6880 3321 }
aoqi@6880 3322 }
aoqi@6880 3323
aoqi@6880 3324 void MacroAssembler::load_heap_oop(Register dst, Address src) {
aoqi@8009 3325 if(UseCompressedOops){
aoqi@8009 3326 lwu(dst, src);
aoqi@8009 3327 decode_heap_oop(dst);
aoqi@8009 3328 } else {
aoqi@8009 3329 ld(dst, src);
aoqi@8009 3330 }
aoqi@6880 3331 }
aoqi@6880 3332
aoqi@6880 3333 void MacroAssembler::store_heap_oop(Address dst, Register src){
aoqi@8009 3334 if(UseCompressedOops){
aoqi@8009 3335 assert(!dst.uses(src), "not enough registers");
aoqi@8009 3336 encode_heap_oop(src);
aoqi@8009 3337 sw(src, dst);
aoqi@8009 3338 } else {
aoqi@8009 3339 sd(src, dst);
aoqi@8009 3340 }
aoqi@6880 3341 }
aoqi@6880 3342
fujie@8001 3343 void MacroAssembler::store_heap_oop_null(Address dst){
aoqi@8009 3344 if(UseCompressedOops){
aoqi@8009 3345 sw(R0, dst);
aoqi@8009 3346 } else {
aoqi@8009 3347 sd(R0, dst);
aoqi@8009 3348 }
fujie@8001 3349 }
fujie@8001 3350
aoqi@6880 3351 #ifdef ASSERT
aoqi@6880 3352 void MacroAssembler::verify_heapbase(const char* msg) {
aoqi@6880 3353 assert (UseCompressedOops || UseCompressedClassPointers, "should be compressed");
aoqi@6880 3354 assert (Universe::heap() != NULL, "java heap should be initialized");
aoqi@6880 3355 }
aoqi@6880 3356 #endif
aoqi@6880 3357
aoqi@6880 3358
aoqi@6880 3359 // Algorithm must match oop.inline.hpp encode_heap_oop.
aoqi@6880 3360 void MacroAssembler::encode_heap_oop(Register r) {
aoqi@6880 3361 #ifdef ASSERT
aoqi@6880 3362 verify_heapbase("MacroAssembler::encode_heap_oop:heap base corrupted?");
aoqi@6880 3363 #endif
aoqi@6880 3364 verify_oop(r, "broken oop in encode_heap_oop");
aoqi@6880 3365 if (Universe::narrow_oop_base() == NULL) {
aoqi@6880 3366 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3367 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3368 shr(r, LogMinObjAlignmentInBytes);
aoqi@6880 3369 }
aoqi@6880 3370 return;
aoqi@6880 3371 }
aoqi@6880 3372
aoqi@8009 3373 movz(r, S5_heapbase, r);
aoqi@8009 3374 dsub(r, r, S5_heapbase);
aoqi@8009 3375 if (Universe::narrow_oop_shift() != 0) {
aoqi@8009 3376 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@8009 3377 shr(r, LogMinObjAlignmentInBytes);
aoqi@8009 3378 }
aoqi@6880 3379 }
aoqi@6880 3380
aoqi@6880 3381 void MacroAssembler::encode_heap_oop(Register dst, Register src) {
aoqi@6880 3382 #ifdef ASSERT
aoqi@6880 3383 verify_heapbase("MacroAssembler::encode_heap_oop:heap base corrupted?");
aoqi@6880 3384 #endif
aoqi@6880 3385 verify_oop(src, "broken oop in encode_heap_oop");
aoqi@6880 3386 if (Universe::narrow_oop_base() == NULL) {
aoqi@6880 3387 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3388 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3389 dsrl(dst, src, LogMinObjAlignmentInBytes);
aoqi@6880 3390 } else {
aoqi@6880 3391 if (dst != src) move(dst, src);
aoqi@6880 3392 }
aoqi@6880 3393 } else {
aoqi@6880 3394 if (dst == src) {
aoqi@6880 3395 movz(dst, S5_heapbase, dst);
aoqi@6880 3396 dsub(dst, dst, S5_heapbase);
aoqi@6880 3397 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3398 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3399 shr(dst, LogMinObjAlignmentInBytes);
aoqi@6880 3400 }
aoqi@6880 3401 } else {
aoqi@6880 3402 dsub(dst, src, S5_heapbase);
aoqi@6880 3403 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3404 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3405 shr(dst, LogMinObjAlignmentInBytes);
aoqi@6880 3406 }
aoqi@6880 3407 movz(dst, R0, src);
aoqi@6880 3408 }
aoqi@6880 3409 }
aoqi@6880 3410 }
aoqi@6880 3411
aoqi@6880 3412 void MacroAssembler::encode_heap_oop_not_null(Register r) {
aoqi@8009 3413 assert (UseCompressedOops, "should be compressed");
aoqi@6880 3414 #ifdef ASSERT
aoqi@8009 3415 if (CheckCompressedOops) {
aoqi@8009 3416 Label ok;
aoqi@8009 3417 bne(r, R0, ok);
aoqi@8009 3418 delayed()->nop();
aoqi@8009 3419 stop("null oop passed to encode_heap_oop_not_null");
aoqi@8009 3420 bind(ok);
aoqi@8009 3421 }
aoqi@6880 3422 #endif
aoqi@6880 3423 verify_oop(r, "broken oop in encode_heap_oop_not_null");
aoqi@6880 3424 if (Universe::narrow_oop_base() != NULL) {
aoqi@6880 3425 dsub(r, r, S5_heapbase);
aoqi@6880 3426 }
aoqi@6880 3427 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3428 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3429 shr(r, LogMinObjAlignmentInBytes);
aoqi@6880 3430 }
aoqi@6880 3431
aoqi@6880 3432 }
aoqi@6880 3433
aoqi@6880 3434 void MacroAssembler::encode_heap_oop_not_null(Register dst, Register src) {
aoqi@8009 3435 assert (UseCompressedOops, "should be compressed");
aoqi@6880 3436 #ifdef ASSERT
aoqi@8009 3437 if (CheckCompressedOops) {
aoqi@8009 3438 Label ok;
aoqi@8009 3439 bne(src, R0, ok);
aoqi@8009 3440 delayed()->nop();
aoqi@8009 3441 stop("null oop passed to encode_heap_oop_not_null2");
aoqi@8009 3442 bind(ok);
aoqi@8009 3443 }
aoqi@8009 3444 #endif
aoqi@8009 3445 verify_oop(src, "broken oop in encode_heap_oop_not_null2");
aoqi@8009 3446
aoqi@8009 3447 if (Universe::narrow_oop_base() != NULL) {
aoqi@8009 3448 dsub(dst, src, S5_heapbase);
aoqi@8009 3449 if (Universe::narrow_oop_shift() != 0) {
aoqi@8009 3450 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@8009 3451 shr(dst, LogMinObjAlignmentInBytes);
aoqi@6880 3452 }
aoqi@8009 3453 } else {
aoqi@8009 3454 if (Universe::narrow_oop_shift() != 0) {
aoqi@8009 3455 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@8009 3456 dsrl(dst, src, LogMinObjAlignmentInBytes);
aoqi@6880 3457 } else {
aoqi@8009 3458 if (dst != src) move(dst, src);
aoqi@6880 3459 }
aoqi@8009 3460 }
aoqi@6880 3461 }
aoqi@6880 3462
aoqi@6880 3463 void MacroAssembler::decode_heap_oop(Register r) {
aoqi@6880 3464 #ifdef ASSERT
aoqi@6880 3465 verify_heapbase("MacroAssembler::decode_heap_oop corrupted?");
aoqi@6880 3466 #endif
aoqi@6880 3467 if (Universe::narrow_oop_base() == NULL) {
aoqi@6880 3468 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3469 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3470 shl(r, LogMinObjAlignmentInBytes);
aoqi@6880 3471 }
aoqi@6880 3472 } else {
aoqi@6880 3473 move(AT, r);
aoqi@6880 3474 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3475 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3476 shl(r, LogMinObjAlignmentInBytes);
aoqi@6880 3477 }
aoqi@6880 3478 dadd(r, r, S5_heapbase);
aoqi@6880 3479 movz(r, R0, AT);
aoqi@6880 3480 }
aoqi@6880 3481 verify_oop(r, "broken oop in decode_heap_oop");
aoqi@6880 3482 }
aoqi@6880 3483
aoqi@6880 3484 void MacroAssembler::decode_heap_oop(Register dst, Register src) {
aoqi@6880 3485 #ifdef ASSERT
aoqi@6880 3486 verify_heapbase("MacroAssembler::decode_heap_oop corrupted?");
aoqi@6880 3487 #endif
aoqi@6880 3488 if (Universe::narrow_oop_base() == NULL) {
aoqi@6880 3489 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3490 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3491 if (dst != src) nop(); // DON'T DELETE THIS GUY.
aoqi@6880 3492 dsll(dst, src, LogMinObjAlignmentInBytes);
aoqi@6880 3493 } else {
aoqi@6880 3494 if (dst != src) move(dst, src);
aoqi@6880 3495 }
aoqi@6880 3496 } else {
aoqi@6880 3497 if (dst == src) {
aoqi@6880 3498 move(AT, dst);
aoqi@6880 3499 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3500 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3501 shl(dst, LogMinObjAlignmentInBytes);
aoqi@6880 3502 }
aoqi@6880 3503 dadd(dst, dst, S5_heapbase);
aoqi@6880 3504 movz(dst, R0, AT);
aoqi@6880 3505 } else {
aoqi@6880 3506 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3507 assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3508 dsll(dst, src, LogMinObjAlignmentInBytes);
aoqi@6880 3509 daddu(dst, dst, S5_heapbase);
aoqi@6880 3510 } else {
aoqi@6880 3511 daddu(dst, src, S5_heapbase);
aoqi@6880 3512 }
aoqi@6880 3513 movz(dst, R0, src);
aoqi@6880 3514 }
aoqi@6880 3515 }
aoqi@6880 3516 verify_oop(dst, "broken oop in decode_heap_oop");
aoqi@6880 3517 }
aoqi@6880 3518
aoqi@6880 3519 void MacroAssembler::decode_heap_oop_not_null(Register r) {
aoqi@6880 3520 // Note: it will change flags
aoqi@6880 3521 assert (UseCompressedOops, "should only be used for compressed headers");
aoqi@6880 3522 assert (Universe::heap() != NULL, "java heap should be initialized");
aoqi@6880 3523 // Cannot assert, unverified entry point counts instructions (see .ad file)
aoqi@6880 3524 // vtableStubs also counts instructions in pd_code_size_limit.
aoqi@6880 3525 // Also do not verify_oop as this is called by verify_oop.
aoqi@6880 3526 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3527 assert(LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3528 shl(r, LogMinObjAlignmentInBytes);
aoqi@6880 3529 if (Universe::narrow_oop_base() != NULL) {
aoqi@6880 3530 daddu(r, r, S5_heapbase);
aoqi@6880 3531 }
aoqi@6880 3532 } else {
aoqi@6880 3533 assert (Universe::narrow_oop_base() == NULL, "sanity");
aoqi@6880 3534 }
aoqi@6880 3535 }
aoqi@6880 3536
aoqi@6880 3537 void MacroAssembler::decode_heap_oop_not_null(Register dst, Register src) {
aoqi@6880 3538 assert (UseCompressedOops, "should only be used for compressed headers");
aoqi@6880 3539 assert (Universe::heap() != NULL, "java heap should be initialized");
aoqi@6880 3540
aoqi@6880 3541 // Cannot assert, unverified entry point counts instructions (see .ad file)
aoqi@6880 3542 // vtableStubs also counts instructions in pd_code_size_limit.
aoqi@6880 3543 // Also do not verify_oop as this is called by verify_oop.
aoqi@6880 3544 //lea(dst, Address(S5_heapbase, src, Address::times_8, 0));
aoqi@6880 3545 if (Universe::narrow_oop_shift() != 0) {
aoqi@6880 3546 assert(LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
aoqi@6880 3547 if (LogMinObjAlignmentInBytes == Address::times_8) {
aoqi@6880 3548 dsll(dst, src, LogMinObjAlignmentInBytes);
aoqi@6880 3549 daddu(dst, dst, S5_heapbase);
aoqi@6880 3550 } else {
aoqi@6880 3551 dsll(dst, src, LogMinObjAlignmentInBytes);
aoqi@6880 3552 if (Universe::narrow_oop_base() != NULL) {
aoqi@6880 3553 daddu(dst, dst, S5_heapbase);
aoqi@6880 3554 }
aoqi@6880 3555 }
aoqi@6880 3556 } else {
aoqi@6880 3557 assert (Universe::narrow_oop_base() == NULL, "sanity");
aoqi@6880 3558 if (dst != src) {
aoqi@6880 3559 move(dst, src);
aoqi@6880 3560 }
aoqi@6880 3561 }
aoqi@6880 3562 }
aoqi@6880 3563
aoqi@6880 3564 void MacroAssembler::encode_klass_not_null(Register r) {
aoqi@6880 3565 if (Universe::narrow_klass_base() != NULL) {
aoqi@6880 3566 assert(r != AT, "Encoding a klass in AT");
aoqi@6880 3567 set64(AT, (int64_t)Universe::narrow_klass_base());
aoqi@6880 3568 dsub(r, r, AT);
aoqi@6880 3569 }
aoqi@6880 3570 if (Universe::narrow_klass_shift() != 0) {
aoqi@6880 3571 assert (LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
aoqi@6880 3572 shr(r, LogKlassAlignmentInBytes);
aoqi@6880 3573 }
aoqi@6880 3574 }
aoqi@6880 3575
aoqi@6880 3576 void MacroAssembler::encode_klass_not_null(Register dst, Register src) {
aoqi@6880 3577 if (dst == src) {
aoqi@6880 3578 encode_klass_not_null(src);
aoqi@6880 3579 } else {
aoqi@6880 3580 if (Universe::narrow_klass_base() != NULL) {
aoqi@6880 3581 set64(dst, (int64_t)Universe::narrow_klass_base());
aoqi@6880 3582 dsub(dst, src, dst);
aoqi@6880 3583 if (Universe::narrow_klass_shift() != 0) {
aoqi@6880 3584 assert (LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
aoqi@6880 3585 shr(dst, LogKlassAlignmentInBytes);
aoqi@6880 3586 }
aoqi@6880 3587 } else {
aoqi@6880 3588 if (Universe::narrow_klass_shift() != 0) {
aoqi@6880 3589 assert (LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
aoqi@6880 3590 dsrl(dst, src, LogKlassAlignmentInBytes);
aoqi@6880 3591 } else {
aoqi@6880 3592 move(dst, src);
aoqi@6880 3593 }
aoqi@6880 3594 }
aoqi@6880 3595 }
aoqi@6880 3596 }
aoqi@6880 3597
aoqi@6880 3598 // Function instr_size_for_decode_klass_not_null() counts the instructions
aoqi@6880 3599 // generated by decode_klass_not_null(register r) and reinit_heapbase(),
aoqi@6880 3600 // when (Universe::heap() != NULL). Hence, if the instructions they
aoqi@6880 3601 // generate change, then this method needs to be updated.
aoqi@6880 3602 int MacroAssembler::instr_size_for_decode_klass_not_null() {
aoqi@6880 3603 assert (UseCompressedClassPointers, "only for compressed klass ptrs");
aoqi@6880 3604 if (Universe::narrow_klass_base() != NULL) {
aoqi@6880 3605 // mov64 + addq + shlq? + mov64 (for reinit_heapbase()).
aoqi@6880 3606 return (Universe::narrow_klass_shift() == 0 ? 4 * 9 : 4 * 10);
aoqi@6880 3607 } else {
aoqi@6880 3608 // longest load decode klass function, mov64, leaq
aoqi@6880 3609 return (Universe::narrow_klass_shift() == 0 ? 4 * 0 : 4 * 1);
aoqi@6880 3610 }
aoqi@6880 3611 }
aoqi@6880 3612
aoqi@6880 3613 void MacroAssembler::decode_klass_not_null(Register r) {
aoqi@6880 3614 assert (UseCompressedClassPointers, "should only be used for compressed headers");
aoqi@6880 3615 assert(r != AT, "Decoding a klass in AT");
aoqi@6880 3616 // Cannot assert, unverified entry point counts instructions (see .ad file)
aoqi@6880 3617 // vtableStubs also counts instructions in pd_code_size_limit.
aoqi@6880 3618 // Also do not verify_oop as this is called by verify_oop.
aoqi@6880 3619 if (Universe::narrow_klass_shift() != 0) {
aoqi@6880 3620 assert(LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
aoqi@6880 3621 shl(r, LogKlassAlignmentInBytes);
aoqi@6880 3622 }
aoqi@6880 3623 if (Universe::narrow_klass_base() != NULL) {
aoqi@6880 3624 set64(AT, (int64_t)Universe::narrow_klass_base());
aoqi@6880 3625 daddu(r, r, AT);
aoqi@6880 3626 //Not neccessary for MIPS at all.
aoqi@6880 3627 //reinit_heapbase();
aoqi@6880 3628 }
aoqi@6880 3629 }
aoqi@6880 3630
aoqi@6880 3631 void MacroAssembler::decode_klass_not_null(Register dst, Register src) {
aoqi@6880 3632 assert (UseCompressedClassPointers, "should only be used for compressed headers");
aoqi@6880 3633
aoqi@6880 3634 if (dst == src) {
aoqi@6880 3635 decode_klass_not_null(dst);
aoqi@6880 3636 } else {
aoqi@6880 3637 // Cannot assert, unverified entry point counts instructions (see .ad file)
aoqi@6880 3638 // vtableStubs also counts instructions in pd_code_size_limit.
aoqi@6880 3639 // Also do not verify_oop as this is called by verify_oop.
aoqi@6880 3640 set64(dst, (int64_t)Universe::narrow_klass_base());
aoqi@6880 3641 if (Universe::narrow_klass_shift() != 0) {
aoqi@6880 3642 assert(LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
aoqi@6880 3643 assert(LogKlassAlignmentInBytes == Address::times_8, "klass not aligned on 64bits?");
aoqi@6880 3644 dsll(AT, src, Address::times_8);
aoqi@6880 3645 daddu(dst, dst, AT);
aoqi@6880 3646 } else {
aoqi@6880 3647 daddu(dst, src, dst);
aoqi@6880 3648 }
aoqi@6880 3649 }
aoqi@6880 3650 }
aoqi@6880 3651
aoqi@6880 3652 void MacroAssembler::incrementl(Register reg, int value) {
aoqi@6880 3653 if (value == min_jint) {
aoqi@6880 3654 move(AT, value);
aoqi@6880 3655 LP64_ONLY(addu32(reg, reg, AT)) NOT_LP64(addu(reg, reg, AT));
aoqi@6880 3656 return;
aoqi@6880 3657 }
aoqi@6880 3658 if (value < 0) { decrementl(reg, -value); return; }
aoqi@6880 3659 if (value == 0) { ; return; }
aoqi@6880 3660
aoqi@6880 3661 if(Assembler::is_simm16(value)) {
aoqi@6880 3662 NOT_LP64(addiu(reg, reg, value));
aoqi@6880 3663 LP64_ONLY(move(AT, value); addu32(reg, reg, AT));
aoqi@6880 3664 } else {
aoqi@6880 3665 move(AT, value);
aoqi@6880 3666 LP64_ONLY(addu32(reg, reg, AT)) NOT_LP64(addu(reg, reg, AT));
aoqi@6880 3667 }
aoqi@6880 3668 }
aoqi@6880 3669
aoqi@6880 3670 void MacroAssembler::decrementl(Register reg, int value) {
aoqi@6880 3671 if (value == min_jint) {
aoqi@6880 3672 move(AT, value);
aoqi@6880 3673 LP64_ONLY(subu32(reg, reg, AT)) NOT_LP64(subu(reg, reg, AT));
aoqi@6880 3674 return;
aoqi@6880 3675 }
aoqi@6880 3676 if (value < 0) { incrementl(reg, -value); return; }
aoqi@6880 3677 if (value == 0) { ; return; }
aoqi@6880 3678
aoqi@8009 3679 if (Assembler::is_simm16(value)) {
aoqi@6880 3680 NOT_LP64(addiu(reg, reg, -value));
aoqi@6880 3681 LP64_ONLY(move(AT, value); subu32(reg, reg, AT));
aoqi@6880 3682 } else {
aoqi@6880 3683 move(AT, value);
aoqi@6880 3684 LP64_ONLY(subu32(reg, reg, AT)) NOT_LP64(subu(reg, reg, AT));
aoqi@6880 3685 }
aoqi@6880 3686 }
aoqi@6880 3687
aoqi@6880 3688 void MacroAssembler::reinit_heapbase() {
aoqi@6880 3689 if (UseCompressedOops || UseCompressedClassPointers) {
aoqi@6880 3690 if (Universe::heap() != NULL) {
aoqi@6880 3691 if (Universe::narrow_oop_base() == NULL) {
aoqi@6880 3692 move(S5_heapbase, R0);
aoqi@6880 3693 } else {
aoqi@6880 3694 set64(S5_heapbase, (int64_t)Universe::narrow_ptrs_base());
aoqi@6880 3695 }
aoqi@6880 3696 } else {
aoqi@6880 3697 set64(S5_heapbase, (intptr_t)Universe::narrow_ptrs_base_addr());
aoqi@6880 3698 ld(S5_heapbase, S5_heapbase, 0);
aoqi@6880 3699 }
aoqi@6880 3700 }
aoqi@6880 3701 }
aoqi@6880 3702 #endif // _LP64
aoqi@6880 3703
aoqi@6880 3704 void MacroAssembler::check_klass_subtype(Register sub_klass,
aoqi@6880 3705 Register super_klass,
aoqi@6880 3706 Register temp_reg,
aoqi@6880 3707 Label& L_success) {
aoqi@6880 3708 //implement ind gen_subtype_check
aoqi@6880 3709 Label L_failure;
aoqi@6880 3710 check_klass_subtype_fast_path(sub_klass, super_klass, temp_reg, &L_success, &L_failure, NULL);
aoqi@6880 3711 check_klass_subtype_slow_path(sub_klass, super_klass, temp_reg, noreg, &L_success, NULL);
aoqi@6880 3712 bind(L_failure);
aoqi@6880 3713 }
aoqi@6880 3714
aoqi@6880 3715 SkipIfEqual::SkipIfEqual(
aoqi@6880 3716 MacroAssembler* masm, const bool* flag_addr, bool value) {
aoqi@6880 3717 _masm = masm;
aoqi@6880 3718 _masm->li(AT, (address)flag_addr);
aoqi@6880 3719 _masm->lb(AT,AT,0);
aoqi@6880 3720 _masm->addi(AT,AT,-value);
aoqi@6880 3721 _masm->beq(AT,R0,_label);
aoqi@6880 3722 _masm->delayed()->nop();
aoqi@6880 3723 }
aoqi@6880 3724 void MacroAssembler::check_klass_subtype_fast_path(Register sub_klass,
aoqi@6880 3725 Register super_klass,
aoqi@6880 3726 Register temp_reg,
aoqi@6880 3727 Label* L_success,
aoqi@6880 3728 Label* L_failure,
aoqi@6880 3729 Label* L_slow_path,
aoqi@6880 3730 RegisterOrConstant super_check_offset) {
aoqi@6880 3731 assert_different_registers(sub_klass, super_klass, temp_reg);
aoqi@6880 3732 bool must_load_sco = (super_check_offset.constant_or_zero() == -1);
aoqi@6880 3733 if (super_check_offset.is_register()) {
aoqi@6880 3734 assert_different_registers(sub_klass, super_klass,
aoqi@6880 3735 super_check_offset.as_register());
aoqi@6880 3736 } else if (must_load_sco) {
aoqi@6880 3737 assert(temp_reg != noreg, "supply either a temp or a register offset");
aoqi@6880 3738 }
aoqi@6880 3739
aoqi@6880 3740 Label L_fallthrough;
aoqi@6880 3741 int label_nulls = 0;
aoqi@6880 3742 if (L_success == NULL) { L_success = &L_fallthrough; label_nulls++; }
aoqi@6880 3743 if (L_failure == NULL) { L_failure = &L_fallthrough; label_nulls++; }
aoqi@6880 3744 if (L_slow_path == NULL) { L_slow_path = &L_fallthrough; label_nulls++; }
aoqi@6880 3745 assert(label_nulls <= 1, "at most one NULL in the batch");
aoqi@6880 3746
aoqi@6880 3747 int sc_offset = in_bytes(Klass::secondary_super_cache_offset());
aoqi@6880 3748 int sco_offset = in_bytes(Klass::super_check_offset_offset());
aoqi@6880 3749 // If the pointers are equal, we are done (e.g., String[] elements).
aoqi@6880 3750 // This self-check enables sharing of secondary supertype arrays among
aoqi@6880 3751 // non-primary types such as array-of-interface. Otherwise, each such
aoqi@6880 3752 // type would need its own customized SSA.
aoqi@6880 3753 // We move this check to the front of the fast path because many
aoqi@6880 3754 // type checks are in fact trivially successful in this manner,
aoqi@6880 3755 // so we get a nicely predicted branch right at the start of the check.
aoqi@6880 3756 beq(sub_klass, super_klass, *L_success);
aoqi@6880 3757 delayed()->nop();
aoqi@6880 3758 // Check the supertype display:
aoqi@6880 3759 if (must_load_sco) {
aoqi@6880 3760 // Positive movl does right thing on LP64.
aoqi@8009 3761 lwu(temp_reg, super_klass, sco_offset);
aoqi@6880 3762 super_check_offset = RegisterOrConstant(temp_reg);
aoqi@6880 3763 }
aoqi@6880 3764 dsll(AT, super_check_offset.register_or_noreg(), Address::times_1);
aoqi@6880 3765 daddu(AT, sub_klass, AT);
aoqi@6880 3766 ld(AT, AT, super_check_offset.constant_or_zero()*Address::times_1);
aoqi@6880 3767
aoqi@6880 3768 // This check has worked decisively for primary supers.
aoqi@6880 3769 // Secondary supers are sought in the super_cache ('super_cache_addr').
aoqi@6880 3770 // (Secondary supers are interfaces and very deeply nested subtypes.)
aoqi@6880 3771 // This works in the same check above because of a tricky aliasing
aoqi@6880 3772 // between the super_cache and the primary super display elements.
aoqi@6880 3773 // (The 'super_check_addr' can address either, as the case requires.)
aoqi@6880 3774 // Note that the cache is updated below if it does not help us find
aoqi@6880 3775 // what we need immediately.
aoqi@6880 3776 // So if it was a primary super, we can just fail immediately.
aoqi@6880 3777 // Otherwise, it's the slow path for us (no success at this point).
aoqi@6880 3778
aoqi@6880 3779 if (super_check_offset.is_register()) {
aoqi@8009 3780 beq(super_klass, AT, *L_success);
aoqi@8009 3781 delayed()->nop();
aoqi@8009 3782 addi(AT, super_check_offset.as_register(), -sc_offset);
aoqi@6880 3783 if (L_failure == &L_fallthrough) {
aoqi@8009 3784 beq(AT, R0, *L_slow_path);
aoqi@8009 3785 delayed()->nop();
aoqi@6880 3786 } else {
aoqi@8009 3787 bne(AT, R0, *L_failure);
aoqi@8009 3788 delayed()->nop();
aoqi@8009 3789 b(*L_slow_path);
aoqi@8009 3790 delayed()->nop();
aoqi@6880 3791 }
aoqi@6880 3792 } else if (super_check_offset.as_constant() == sc_offset) {
aoqi@6880 3793 // Need a slow path; fast failure is impossible.
aoqi@6880 3794 if (L_slow_path == &L_fallthrough) {
aoqi@8009 3795 beq(super_klass, AT, *L_success);
aoqi@8009 3796 delayed()->nop();
aoqi@6880 3797 } else {
aoqi@8009 3798 bne(super_klass, AT, *L_slow_path);
aoqi@8009 3799 delayed()->nop();
aoqi@8009 3800 b(*L_success);
aoqi@8009 3801 delayed()->nop();
aoqi@6880 3802 }
aoqi@6880 3803 } else {
aoqi@6880 3804 // No slow path; it's a fast decision.
aoqi@6880 3805 if (L_failure == &L_fallthrough) {
aoqi@8009 3806 beq(super_klass, AT, *L_success);
aoqi@8009 3807 delayed()->nop();
aoqi@6880 3808 } else {
aoqi@8009 3809 bne(super_klass, AT, *L_failure);
aoqi@8009 3810 delayed()->nop();
aoqi@8009 3811 b(*L_success);
aoqi@8009 3812 delayed()->nop();
aoqi@6880 3813 }
aoqi@6880 3814 }
aoqi@6880 3815
aoqi@6880 3816 bind(L_fallthrough);
aoqi@6880 3817
aoqi@6880 3818 }
aoqi@6880 3819
aoqi@6880 3820
aoqi@6880 3821 void MacroAssembler::check_klass_subtype_slow_path(Register sub_klass,
aoqi@6880 3822 Register super_klass,
aoqi@6880 3823 Register temp_reg,
aoqi@6880 3824 Register temp2_reg,
aoqi@6880 3825 Label* L_success,
aoqi@6880 3826 Label* L_failure,
aoqi@6880 3827 bool set_cond_codes) {
aoqi@6880 3828 assert_different_registers(sub_klass, super_klass, temp_reg);
aoqi@6880 3829 if (temp2_reg != noreg)
aoqi@6880 3830 assert_different_registers(sub_klass, super_klass, temp_reg, temp2_reg);
aoqi@6880 3831 else
aoqi@6880 3832 temp2_reg = T9;
aoqi@6880 3833 #define IS_A_TEMP(reg) ((reg) == temp_reg || (reg) == temp2_reg)
aoqi@6880 3834
aoqi@6880 3835 Label L_fallthrough;
aoqi@6880 3836 int label_nulls = 0;
aoqi@6880 3837 if (L_success == NULL) { L_success = &L_fallthrough; label_nulls++; }
aoqi@6880 3838 if (L_failure == NULL) { L_failure = &L_fallthrough; label_nulls++; }
aoqi@6880 3839 assert(label_nulls <= 1, "at most one NULL in the batch");
aoqi@6880 3840
aoqi@6880 3841 // a couple of useful fields in sub_klass:
aoqi@6880 3842 int ss_offset = in_bytes(Klass::secondary_supers_offset());
aoqi@6880 3843 int sc_offset = in_bytes(Klass::secondary_super_cache_offset());
aoqi@6880 3844 Address secondary_supers_addr(sub_klass, ss_offset);
aoqi@6880 3845 Address super_cache_addr( sub_klass, sc_offset);
aoqi@6880 3846
aoqi@6880 3847 // Do a linear scan of the secondary super-klass chain.
aoqi@6880 3848 // This code is rarely used, so simplicity is a virtue here.
aoqi@6880 3849 // The repne_scan instruction uses fixed registers, which we must spill.
aoqi@6880 3850 // Don't worry too much about pre-existing connections with the input regs.
aoqi@6880 3851
aoqi@6880 3852 // Get super_klass value into rax (even if it was in rdi or rcx).
aoqi@6880 3853 #ifndef PRODUCT
aoqi@6880 3854 int* pst_counter = &SharedRuntime::_partial_subtype_ctr;
aoqi@6880 3855 ExternalAddress pst_counter_addr((address) pst_counter);
aoqi@6880 3856 NOT_LP64( incrementl(pst_counter_addr) );
aoqi@6880 3857 #endif //PRODUCT
aoqi@6880 3858
aoqi@6880 3859 // We will consult the secondary-super array.
aoqi@6880 3860 ld(temp_reg, secondary_supers_addr);
aoqi@6880 3861 // Load the array length. (Positive movl does right thing on LP64.)
aoqi@6880 3862 lw(temp2_reg, Address(temp_reg, Array<Klass*>::length_offset_in_bytes()));
aoqi@6880 3863 // Skip to start of data.
aoqi@6880 3864 daddiu(temp_reg, temp_reg, Array<Klass*>::base_offset_in_bytes());
aoqi@6880 3865
aoqi@6880 3866 // Scan RCX words at [RDI] for an occurrence of RAX.
aoqi@6880 3867 // Set NZ/Z based on last compare.
aoqi@6880 3868 // Z flag value will not be set by 'repne' if RCX == 0 since 'repne' does
aoqi@6880 3869 // not change flags (only scas instruction which is repeated sets flags).
aoqi@6880 3870 // Set Z = 0 (not equal) before 'repne' to indicate that class was not found.
aoqi@6880 3871
aoqi@6880 3872 /* 2013/4/3 Jin: OpenJDK8 never compresses klass pointers in secondary-super array. */
aoqi@6880 3873 Label Loop, subtype;
aoqi@6880 3874 bind(Loop);
aoqi@6880 3875 beq(temp2_reg, R0, *L_failure);
aoqi@6880 3876 delayed()->nop();
aoqi@6880 3877 ld(AT, temp_reg, 0);
aoqi@6880 3878 beq(AT, super_klass, subtype);
aoqi@6880 3879 delayed()->daddi(temp_reg, temp_reg, 1 * wordSize);
aoqi@6880 3880 b(Loop);
aoqi@6880 3881 delayed()->daddi(temp2_reg, temp2_reg, -1);
aoqi@6880 3882
aoqi@6880 3883 bind(subtype);
aoqi@6880 3884 sd(super_klass, super_cache_addr);
aoqi@6880 3885 if (L_success != &L_fallthrough) {
aoqi@6880 3886 b(*L_success);
aoqi@6880 3887 delayed()->nop();
aoqi@6880 3888 }
aoqi@6880 3889
aoqi@6880 3890 // Success. Cache the super we found and proceed in triumph.
aoqi@6880 3891 #undef IS_A_TEMP
aoqi@6880 3892
aoqi@6880 3893 bind(L_fallthrough);
aoqi@6880 3894 }
aoqi@8009 3895
aoqi@6880 3896 void MacroAssembler::get_vm_result(Register oop_result, Register java_thread) {
aoqi@6880 3897 ld(oop_result, Address(java_thread, JavaThread::vm_result_offset()));
aoqi@6880 3898 sd(R0, Address(java_thread, JavaThread::vm_result_offset()));
aoqi@6880 3899 verify_oop(oop_result, "broken oop in call_VM_base");
aoqi@6880 3900 }
aoqi@6880 3901
aoqi@6880 3902 void MacroAssembler::get_vm_result_2(Register metadata_result, Register java_thread) {
aoqi@6880 3903 ld(metadata_result, Address(java_thread, JavaThread::vm_result_2_offset()));
aoqi@6880 3904 sd(R0, Address(java_thread, JavaThread::vm_result_2_offset()));
aoqi@6880 3905 }
aoqi@6880 3906
aoqi@6880 3907 Address MacroAssembler::argument_address(RegisterOrConstant arg_slot,
aoqi@6880 3908 int extra_slot_offset) {
aoqi@6880 3909 // cf. TemplateTable::prepare_invoke(), if (load_receiver).
aoqi@6880 3910 int stackElementSize = Interpreter::stackElementSize;
aoqi@6880 3911 int offset = Interpreter::expr_offset_in_bytes(extra_slot_offset+0);
aoqi@6880 3912 #ifdef ASSERT
aoqi@6880 3913 int offset1 = Interpreter::expr_offset_in_bytes(extra_slot_offset+1);
aoqi@6880 3914 assert(offset1 - offset == stackElementSize, "correct arithmetic");
aoqi@6880 3915 #endif
aoqi@6880 3916 Register scale_reg = NOREG;
aoqi@6880 3917 Address::ScaleFactor scale_factor = Address::no_scale;
aoqi@6880 3918 if (arg_slot.is_constant()) {
aoqi@6880 3919 offset += arg_slot.as_constant() * stackElementSize;
aoqi@6880 3920 } else {
aoqi@6880 3921 scale_reg = arg_slot.as_register();
aoqi@6880 3922 scale_factor = Address::times_8;
aoqi@6880 3923 }
aoqi@6880 3924 // 2014/07/31 Fu: We don't push RA on stack in prepare_invoke.
aoqi@6880 3925 // offset += wordSize; // return PC is on stack
aoqi@6880 3926 if(scale_reg==NOREG) return Address(SP, offset);
aoqi@6880 3927 else {
aoqi@6880 3928 dsll(scale_reg, scale_reg, scale_factor);
aoqi@6880 3929 daddu(scale_reg, SP, scale_reg);
aoqi@6880 3930 return Address(scale_reg, offset);
aoqi@6880 3931 }
aoqi@6880 3932 }
aoqi@6880 3933
aoqi@6880 3934 SkipIfEqual::~SkipIfEqual() {
aoqi@6880 3935 _masm->bind(_label);
aoqi@6880 3936 }
aoqi@6880 3937
aoqi@6880 3938 void MacroAssembler::load_sized_value(Register dst, Address src, size_t size_in_bytes, bool is_signed, Register dst2) {
aoqi@6880 3939 switch (size_in_bytes) {
aoqi@6880 3940 #ifndef _LP64
aoqi@6880 3941 case 8:
aoqi@6880 3942 assert(dst2 != noreg, "second dest register required");
aoqi@6880 3943 lw(dst, src);
aoqi@6880 3944 lw(dst2, src.plus_disp(BytesPerInt));
aoqi@6880 3945 break;
aoqi@6880 3946 #else
aoqi@6880 3947 case 8: ld(dst, src); break;
aoqi@6880 3948 #endif
aoqi@6880 3949 case 4: lw(dst, src); break;
aoqi@6880 3950 case 2: is_signed ? lh(dst, src) : lhu(dst, src); break;
aoqi@6880 3951 case 1: is_signed ? lb( dst, src) : lbu( dst, src); break;
aoqi@6880 3952 default: ShouldNotReachHere();
aoqi@6880 3953 }
aoqi@6880 3954 }
aoqi@6880 3955
aoqi@6880 3956 void MacroAssembler::store_sized_value(Address dst, Register src, size_t size_in_bytes, Register src2) {
aoqi@6880 3957 switch (size_in_bytes) {
aoqi@6880 3958 #ifndef _LP64
aoqi@6880 3959 case 8:
aoqi@6880 3960 assert(src2 != noreg, "second source register required");
aoqi@6880 3961 sw(src, dst);
aoqi@6880 3962 sw(src2, dst.plus_disp(BytesPerInt));
aoqi@6880 3963 break;
aoqi@6880 3964 #else
aoqi@6880 3965 case 8: sd(src, dst); break;
aoqi@6880 3966 #endif
aoqi@6880 3967 case 4: sw(src, dst); break;
aoqi@6880 3968 case 2: sh(src, dst); break;
aoqi@6880 3969 case 1: sb(src, dst); break;
aoqi@6880 3970 default: ShouldNotReachHere();
aoqi@6880 3971 }
aoqi@6880 3972 }
aoqi@6880 3973
aoqi@6880 3974 // Look up the method for a megamorphic invokeinterface call.
aoqi@6880 3975 // The target method is determined by <intf_klass, itable_index>.
aoqi@6880 3976 // The receiver klass is in recv_klass.
aoqi@6880 3977 // On success, the result will be in method_result, and execution falls through.
aoqi@6880 3978 // On failure, execution transfers to the given label.
aoqi@6880 3979 void MacroAssembler::lookup_interface_method(Register recv_klass,
aoqi@6880 3980 Register intf_klass,
aoqi@6880 3981 RegisterOrConstant itable_index,
aoqi@6880 3982 Register method_result,
aoqi@6880 3983 Register scan_temp,
aoqi@9043 3984 Label& L_no_such_interface,
aoqi@9043 3985 bool return_method) {
aoqi@9043 3986 assert_different_registers(recv_klass, intf_klass, scan_temp, AT);
aoqi@9043 3987 assert_different_registers(method_result, intf_klass, scan_temp, AT);
aoqi@9043 3988 assert(recv_klass != method_result || !return_method,
aoqi@9043 3989 "recv_klass can be destroyed when method isn't needed");
aoqi@9043 3990
aoqi@6880 3991 assert(itable_index.is_constant() || itable_index.as_register() == method_result,
aoqi@6880 3992 "caller must use same register for non-constant itable index as for method");
aoqi@6880 3993
aoqi@6880 3994 // Compute start of first itableOffsetEntry (which is at the end of the vtable)
aoqi@6880 3995 int vtable_base = InstanceKlass::vtable_start_offset() * wordSize;
aoqi@6880 3996 int itentry_off = itableMethodEntry::method_offset_in_bytes();
aoqi@6880 3997 int scan_step = itableOffsetEntry::size() * wordSize;
aoqi@6880 3998 int vte_size = vtableEntry::size() * wordSize;
aoqi@6880 3999 Address::ScaleFactor times_vte_scale = Address::times_ptr;
aoqi@6880 4000 assert(vte_size == wordSize, "else adjust times_vte_scale");
aoqi@6880 4001
aoqi@6880 4002 lw(scan_temp, Address(recv_klass, InstanceKlass::vtable_length_offset() * wordSize));
aoqi@6880 4003
aoqi@6880 4004 // %%% Could store the aligned, prescaled offset in the klassoop.
aoqi@6880 4005 dsll(scan_temp, scan_temp, times_vte_scale);
aoqi@6880 4006 daddu(scan_temp, recv_klass, scan_temp);
aoqi@6880 4007 daddiu(scan_temp, scan_temp, vtable_base);
aoqi@6880 4008 if (HeapWordsPerLong > 1) {
aoqi@6880 4009 // Round up to align_object_offset boundary
aoqi@6880 4010 // see code for InstanceKlass::start_of_itable!
aoqi@6880 4011 round_to(scan_temp, BytesPerLong);
aoqi@6880 4012 }
aoqi@6880 4013
aoqi@9043 4014 if (return_method) {
aoqi@9043 4015 // Adjust recv_klass by scaled itable_index, so we can free itable_index.
aoqi@9043 4016 assert(itableMethodEntry::size() * wordSize == wordSize, "adjust the scaling in the code below");
aoqi@9043 4017 if (itable_index.is_constant()) {
aoqi@9043 4018 set64(AT, (int)itable_index.is_constant());
aoqi@9043 4019 dsll(AT, AT, (int)Address::times_ptr);
aoqi@9043 4020 } else {
aoqi@9043 4021 dsll(AT, itable_index.as_register(), (int)Address::times_ptr);
aoqi@9043 4022 }
aoqi@9043 4023 daddu(AT, AT, recv_klass);
aoqi@9043 4024 daddiu(recv_klass, AT, itentry_off);
aoqi@6880 4025 }
aoqi@6880 4026
aoqi@6880 4027 Label search, found_method;
aoqi@6880 4028
aoqi@6880 4029 for (int peel = 1; peel >= 0; peel--) {
aoqi@6880 4030 ld(method_result, Address(scan_temp, itableOffsetEntry::interface_offset_in_bytes()));
aoqi@6880 4031
aoqi@6880 4032 if (peel) {
aoqi@6880 4033 beq(intf_klass, method_result, found_method);
zhaixiang@9144 4034 delayed()->nop();
aoqi@6880 4035 } else {
aoqi@6880 4036 bne(intf_klass, method_result, search);
zhaixiang@9144 4037 delayed()->nop();
aoqi@6880 4038 // (invert the test to fall through to found_method...)
aoqi@6880 4039 }
aoqi@6880 4040
aoqi@6880 4041 if (!peel) break;
aoqi@6880 4042
aoqi@6880 4043 bind(search);
aoqi@6880 4044
aoqi@6880 4045 // Check that the previous entry is non-null. A null entry means that
aoqi@6880 4046 // the receiver class doesn't implement the interface, and wasn't the
aoqi@6880 4047 // same as when the caller was compiled.
aoqi@6880 4048 beq(method_result, R0, L_no_such_interface);
zhaixiang@9144 4049 delayed()->nop();
aoqi@6880 4050 daddiu(scan_temp, scan_temp, scan_step);
aoqi@6880 4051 }
aoqi@6880 4052
aoqi@6880 4053 bind(found_method);
aoqi@6880 4054
aoqi@9043 4055 if (return_method) {
aoqi@9043 4056 // Got a hit.
aoqi@9043 4057 lw(scan_temp, Address(scan_temp, itableOffsetEntry::offset_offset_in_bytes()));
aoqi@9043 4058 if(UseLoongsonISA) {
aoqi@9043 4059 gsldx(method_result, recv_klass, scan_temp, 0);
aoqi@9043 4060 } else {
aoqi@9043 4061 daddu(AT, recv_klass, scan_temp);
aoqi@9043 4062 ld(method_result, AT);
aoqi@9043 4063 }
aoqi@6880 4064 }
aoqi@6880 4065 }
aoqi@6880 4066
aoqi@6880 4067 // virtual method calling
aoqi@6880 4068 void MacroAssembler::lookup_virtual_method(Register recv_klass,
aoqi@6880 4069 RegisterOrConstant vtable_index,
aoqi@6880 4070 Register method_result) {
aoqi@6880 4071 Register tmp = GP;
aoqi@6880 4072 push(tmp);
aoqi@6880 4073
aoqi@6880 4074 if (vtable_index.is_constant()) {
aoqi@6880 4075 assert_different_registers(recv_klass, method_result, tmp);
aoqi@6880 4076 } else {
aoqi@6880 4077 assert_different_registers(recv_klass, method_result, vtable_index.as_register(), tmp);
aoqi@6880 4078 }
aoqi@6880 4079 const int base = InstanceKlass::vtable_start_offset() * wordSize;
aoqi@6880 4080 assert(vtableEntry::size() * wordSize == wordSize, "else adjust the scaling in the code below");
aoqi@6880 4081 /*
aoqi@6880 4082 Address vtable_entry_addr(recv_klass,
aoqi@6880 4083 vtable_index, Address::times_ptr,
aoqi@6880 4084 base + vtableEntry::method_offset_in_bytes());
aoqi@6880 4085 */
aoqi@6880 4086 if (vtable_index.is_constant()) {
aoqi@6880 4087 set64(AT, vtable_index.as_constant());
aoqi@6880 4088 dsll(AT, AT, (int)Address::times_ptr);
aoqi@6880 4089 } else {
aoqi@6880 4090 dsll(AT, vtable_index.as_register(), (int)Address::times_ptr);
aoqi@6880 4091 }
aoqi@6880 4092 set64(tmp, base + vtableEntry::method_offset_in_bytes());
aoqi@6880 4093 daddu(tmp, tmp, AT);
aoqi@6880 4094 daddu(tmp, tmp, recv_klass);
aoqi@6880 4095 ld(method_result, tmp, 0);
aoqi@6880 4096
aoqi@6880 4097 pop(tmp);
aoqi@6880 4098 }

mercurial