src/cpu/x86/vm/x86.ad

Mon, 17 Sep 2012 19:39:07 -0700

author
kvn
date
Mon, 17 Sep 2012 19:39:07 -0700
changeset 4103
137868b7aa6f
parent 4037
da91efe96a93
child 4106
7eca5de9e0b6
permissions
-rw-r--r--

7196199: java/text/Bidi/Bug6665028.java failed: Bidi run count incorrect
Summary: Save whole XMM/YMM registers in safepoint interrupt handler.
Reviewed-by: roland, twisti

kvn@3390 1 //
kvn@3577 2 // Copyright (c) 2011, 2012, Oracle and/or its affiliates. All rights reserved.
kvn@3390 3 // DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
kvn@3390 4 //
kvn@3390 5 // This code is free software; you can redistribute it and/or modify it
kvn@3390 6 // under the terms of the GNU General Public License version 2 only, as
kvn@3390 7 // published by the Free Software Foundation.
kvn@3390 8 //
kvn@3390 9 // This code is distributed in the hope that it will be useful, but WITHOUT
kvn@3390 10 // ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
kvn@3390 11 // FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
kvn@3390 12 // version 2 for more details (a copy is included in the LICENSE file that
kvn@3390 13 // accompanied this code).
kvn@3390 14 //
kvn@3390 15 // You should have received a copy of the GNU General Public License version
kvn@3390 16 // 2 along with this work; if not, write to the Free Software Foundation,
kvn@3390 17 // Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
kvn@3390 18 //
kvn@3390 19 // Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
kvn@3390 20 // or visit www.oracle.com if you need additional information or have any
kvn@3390 21 // questions.
kvn@3390 22 //
kvn@3390 23 //
kvn@3390 24
kvn@3390 25 // X86 Common Architecture Description File
kvn@3390 26
kvn@3882 27 //----------REGISTER DEFINITION BLOCK------------------------------------------
kvn@3882 28 // This information is used by the matcher and the register allocator to
kvn@3882 29 // describe individual registers and classes of registers within the target
kvn@3882 30 // archtecture.
kvn@3882 31
kvn@3882 32 register %{
kvn@3882 33 //----------Architecture Description Register Definitions----------------------
kvn@3882 34 // General Registers
kvn@3882 35 // "reg_def" name ( register save type, C convention save type,
kvn@3882 36 // ideal register type, encoding );
kvn@3882 37 // Register Save Types:
kvn@3882 38 //
kvn@3882 39 // NS = No-Save: The register allocator assumes that these registers
kvn@3882 40 // can be used without saving upon entry to the method, &
kvn@3882 41 // that they do not need to be saved at call sites.
kvn@3882 42 //
kvn@3882 43 // SOC = Save-On-Call: The register allocator assumes that these registers
kvn@3882 44 // can be used without saving upon entry to the method,
kvn@3882 45 // but that they must be saved at call sites.
kvn@3882 46 //
kvn@3882 47 // SOE = Save-On-Entry: The register allocator assumes that these registers
kvn@3882 48 // must be saved before using them upon entry to the
kvn@3882 49 // method, but they do not need to be saved at call
kvn@3882 50 // sites.
kvn@3882 51 //
kvn@3882 52 // AS = Always-Save: The register allocator assumes that these registers
kvn@3882 53 // must be saved before using them upon entry to the
kvn@3882 54 // method, & that they must be saved at call sites.
kvn@3882 55 //
kvn@3882 56 // Ideal Register Type is used to determine how to save & restore a
kvn@3882 57 // register. Op_RegI will get spilled with LoadI/StoreI, Op_RegP will get
kvn@3882 58 // spilled with LoadP/StoreP. If the register supports both, use Op_RegI.
kvn@3882 59 //
kvn@3882 60 // The encoding number is the actual bit-pattern placed into the opcodes.
kvn@3882 61
kvn@3882 62 // XMM registers. 256-bit registers or 8 words each, labeled (a)-h.
kvn@3882 63 // Word a in each register holds a Float, words ab hold a Double.
kvn@3882 64 // The whole registers are used in SSE4.2 version intrinsics,
kvn@3882 65 // array copy stubs and superword operations (see UseSSE42Intrinsics,
kvn@3882 66 // UseXMMForArrayCopy and UseSuperword flags).
kvn@3882 67 // XMM8-XMM15 must be encoded with REX (VEX for UseAVX).
kvn@3882 68 // Linux ABI: No register preserved across function calls
kvn@3882 69 // XMM0-XMM7 might hold parameters
kvn@3882 70 // Windows ABI: XMM6-XMM15 preserved across function calls
kvn@3882 71 // XMM0-XMM3 might hold parameters
kvn@3882 72
kvn@3882 73 reg_def XMM0 ( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg());
kvn@3929 74 reg_def XMM0b( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(1));
kvn@3929 75 reg_def XMM0c( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(2));
kvn@3929 76 reg_def XMM0d( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(3));
kvn@3929 77 reg_def XMM0e( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(4));
kvn@3929 78 reg_def XMM0f( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(5));
kvn@3929 79 reg_def XMM0g( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(6));
kvn@3929 80 reg_def XMM0h( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(7));
kvn@3882 81
kvn@3882 82 reg_def XMM1 ( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg());
kvn@3929 83 reg_def XMM1b( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(1));
kvn@3929 84 reg_def XMM1c( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(2));
kvn@3929 85 reg_def XMM1d( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(3));
kvn@3929 86 reg_def XMM1e( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(4));
kvn@3929 87 reg_def XMM1f( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(5));
kvn@3929 88 reg_def XMM1g( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(6));
kvn@3929 89 reg_def XMM1h( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(7));
kvn@3882 90
kvn@3882 91 reg_def XMM2 ( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg());
kvn@3929 92 reg_def XMM2b( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(1));
kvn@3929 93 reg_def XMM2c( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(2));
kvn@3929 94 reg_def XMM2d( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(3));
kvn@3929 95 reg_def XMM2e( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(4));
kvn@3929 96 reg_def XMM2f( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(5));
kvn@3929 97 reg_def XMM2g( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(6));
kvn@3929 98 reg_def XMM2h( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(7));
kvn@3882 99
kvn@3882 100 reg_def XMM3 ( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg());
kvn@3929 101 reg_def XMM3b( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(1));
kvn@3929 102 reg_def XMM3c( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(2));
kvn@3929 103 reg_def XMM3d( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(3));
kvn@3929 104 reg_def XMM3e( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(4));
kvn@3929 105 reg_def XMM3f( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(5));
kvn@3929 106 reg_def XMM3g( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(6));
kvn@3929 107 reg_def XMM3h( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(7));
kvn@3882 108
kvn@3882 109 reg_def XMM4 ( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg());
kvn@3929 110 reg_def XMM4b( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(1));
kvn@3929 111 reg_def XMM4c( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(2));
kvn@3929 112 reg_def XMM4d( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(3));
kvn@3929 113 reg_def XMM4e( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(4));
kvn@3929 114 reg_def XMM4f( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(5));
kvn@3929 115 reg_def XMM4g( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(6));
kvn@3929 116 reg_def XMM4h( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(7));
kvn@3882 117
kvn@3882 118 reg_def XMM5 ( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg());
kvn@3929 119 reg_def XMM5b( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(1));
kvn@3929 120 reg_def XMM5c( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(2));
kvn@3929 121 reg_def XMM5d( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(3));
kvn@3929 122 reg_def XMM5e( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(4));
kvn@3929 123 reg_def XMM5f( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(5));
kvn@3929 124 reg_def XMM5g( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(6));
kvn@3929 125 reg_def XMM5h( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(7));
kvn@3882 126
kvn@3882 127 #ifdef _WIN64
kvn@3882 128
kvn@3882 129 reg_def XMM6 ( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg());
kvn@3929 130 reg_def XMM6b( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(1));
kvn@3929 131 reg_def XMM6c( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(2));
kvn@3929 132 reg_def XMM6d( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(3));
kvn@3929 133 reg_def XMM6e( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(4));
kvn@3929 134 reg_def XMM6f( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(5));
kvn@3929 135 reg_def XMM6g( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(6));
kvn@3929 136 reg_def XMM6h( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(7));
kvn@3882 137
kvn@3882 138 reg_def XMM7 ( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg());
kvn@3929 139 reg_def XMM7b( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(1));
kvn@3929 140 reg_def XMM7c( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(2));
kvn@3929 141 reg_def XMM7d( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(3));
kvn@3929 142 reg_def XMM7e( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(4));
kvn@3929 143 reg_def XMM7f( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(5));
kvn@3929 144 reg_def XMM7g( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(6));
kvn@3929 145 reg_def XMM7h( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(7));
kvn@3882 146
kvn@3882 147 reg_def XMM8 ( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg());
kvn@3929 148 reg_def XMM8b( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(1));
kvn@3929 149 reg_def XMM8c( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(2));
kvn@3929 150 reg_def XMM8d( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(3));
kvn@3929 151 reg_def XMM8e( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(4));
kvn@3929 152 reg_def XMM8f( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(5));
kvn@3929 153 reg_def XMM8g( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(6));
kvn@3929 154 reg_def XMM8h( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(7));
kvn@3882 155
kvn@3882 156 reg_def XMM9 ( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg());
kvn@3929 157 reg_def XMM9b( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(1));
kvn@3929 158 reg_def XMM9c( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(2));
kvn@3929 159 reg_def XMM9d( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(3));
kvn@3929 160 reg_def XMM9e( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(4));
kvn@3929 161 reg_def XMM9f( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(5));
kvn@3929 162 reg_def XMM9g( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(6));
kvn@3929 163 reg_def XMM9h( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(7));
kvn@3882 164
kvn@3882 165 reg_def XMM10 ( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg());
kvn@3929 166 reg_def XMM10b( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(1));
kvn@3929 167 reg_def XMM10c( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(2));
kvn@3929 168 reg_def XMM10d( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(3));
kvn@3929 169 reg_def XMM10e( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(4));
kvn@3929 170 reg_def XMM10f( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(5));
kvn@3929 171 reg_def XMM10g( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(6));
kvn@3929 172 reg_def XMM10h( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(7));
kvn@3882 173
kvn@3882 174 reg_def XMM11 ( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg());
kvn@3929 175 reg_def XMM11b( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(1));
kvn@3929 176 reg_def XMM11c( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(2));
kvn@3929 177 reg_def XMM11d( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(3));
kvn@3929 178 reg_def XMM11e( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(4));
kvn@3929 179 reg_def XMM11f( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(5));
kvn@3929 180 reg_def XMM11g( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(6));
kvn@3929 181 reg_def XMM11h( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(7));
kvn@3882 182
kvn@3882 183 reg_def XMM12 ( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg());
kvn@3929 184 reg_def XMM12b( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(1));
kvn@3929 185 reg_def XMM12c( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(2));
kvn@3929 186 reg_def XMM12d( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(3));
kvn@3929 187 reg_def XMM12e( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(4));
kvn@3929 188 reg_def XMM12f( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(5));
kvn@3929 189 reg_def XMM12g( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(6));
kvn@3929 190 reg_def XMM12h( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(7));
kvn@3882 191
kvn@3882 192 reg_def XMM13 ( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg());
kvn@3929 193 reg_def XMM13b( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(1));
kvn@3929 194 reg_def XMM13c( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(2));
kvn@3929 195 reg_def XMM13d( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(3));
kvn@3929 196 reg_def XMM13e( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(4));
kvn@3929 197 reg_def XMM13f( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(5));
kvn@3929 198 reg_def XMM13g( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(6));
kvn@3929 199 reg_def XMM13h( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(7));
kvn@3882 200
kvn@3882 201 reg_def XMM14 ( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg());
kvn@3929 202 reg_def XMM14b( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(1));
kvn@3929 203 reg_def XMM14c( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(2));
kvn@3929 204 reg_def XMM14d( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(3));
kvn@3929 205 reg_def XMM14e( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(4));
kvn@3929 206 reg_def XMM14f( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(5));
kvn@3929 207 reg_def XMM14g( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(6));
kvn@3929 208 reg_def XMM14h( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(7));
kvn@3882 209
kvn@3882 210 reg_def XMM15 ( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg());
kvn@3929 211 reg_def XMM15b( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(1));
kvn@3929 212 reg_def XMM15c( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(2));
kvn@3929 213 reg_def XMM15d( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(3));
kvn@3929 214 reg_def XMM15e( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(4));
kvn@3929 215 reg_def XMM15f( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(5));
kvn@3929 216 reg_def XMM15g( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(6));
kvn@3929 217 reg_def XMM15h( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(7));
kvn@3882 218
kvn@3882 219 #else // _WIN64
kvn@3882 220
kvn@3882 221 reg_def XMM6 ( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg());
kvn@3929 222 reg_def XMM6b( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(1));
kvn@3929 223 reg_def XMM6c( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(2));
kvn@3929 224 reg_def XMM6d( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(3));
kvn@3929 225 reg_def XMM6e( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(4));
kvn@3929 226 reg_def XMM6f( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(5));
kvn@3929 227 reg_def XMM6g( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(6));
kvn@3929 228 reg_def XMM6h( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(7));
kvn@3882 229
kvn@3882 230 reg_def XMM7 ( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg());
kvn@3929 231 reg_def XMM7b( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(1));
kvn@3929 232 reg_def XMM7c( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(2));
kvn@3929 233 reg_def XMM7d( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(3));
kvn@3929 234 reg_def XMM7e( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(4));
kvn@3929 235 reg_def XMM7f( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(5));
kvn@3929 236 reg_def XMM7g( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(6));
kvn@3929 237 reg_def XMM7h( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(7));
kvn@3882 238
kvn@3882 239 #ifdef _LP64
kvn@3882 240
kvn@3882 241 reg_def XMM8 ( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg());
kvn@3929 242 reg_def XMM8b( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(1));
kvn@3929 243 reg_def XMM8c( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(2));
kvn@3929 244 reg_def XMM8d( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(3));
kvn@3929 245 reg_def XMM8e( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(4));
kvn@3929 246 reg_def XMM8f( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(5));
kvn@3929 247 reg_def XMM8g( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(6));
kvn@3929 248 reg_def XMM8h( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(7));
kvn@3882 249
kvn@3882 250 reg_def XMM9 ( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg());
kvn@3929 251 reg_def XMM9b( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(1));
kvn@3929 252 reg_def XMM9c( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(2));
kvn@3929 253 reg_def XMM9d( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(3));
kvn@3929 254 reg_def XMM9e( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(4));
kvn@3929 255 reg_def XMM9f( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(5));
kvn@3929 256 reg_def XMM9g( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(6));
kvn@3929 257 reg_def XMM9h( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(7));
kvn@3882 258
kvn@3882 259 reg_def XMM10 ( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg());
kvn@3929 260 reg_def XMM10b( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(1));
kvn@3929 261 reg_def XMM10c( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(2));
kvn@3929 262 reg_def XMM10d( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(3));
kvn@3929 263 reg_def XMM10e( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(4));
kvn@3929 264 reg_def XMM10f( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(5));
kvn@3929 265 reg_def XMM10g( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(6));
kvn@3929 266 reg_def XMM10h( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(7));
kvn@3882 267
kvn@3882 268 reg_def XMM11 ( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg());
kvn@3929 269 reg_def XMM11b( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(1));
kvn@3929 270 reg_def XMM11c( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(2));
kvn@3929 271 reg_def XMM11d( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(3));
kvn@3929 272 reg_def XMM11e( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(4));
kvn@3929 273 reg_def XMM11f( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(5));
kvn@3929 274 reg_def XMM11g( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(6));
kvn@3929 275 reg_def XMM11h( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(7));
kvn@3882 276
kvn@3882 277 reg_def XMM12 ( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg());
kvn@3929 278 reg_def XMM12b( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(1));
kvn@3929 279 reg_def XMM12c( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(2));
kvn@3929 280 reg_def XMM12d( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(3));
kvn@3929 281 reg_def XMM12e( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(4));
kvn@3929 282 reg_def XMM12f( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(5));
kvn@3929 283 reg_def XMM12g( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(6));
kvn@3929 284 reg_def XMM12h( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(7));
kvn@3882 285
kvn@3882 286 reg_def XMM13 ( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg());
kvn@3929 287 reg_def XMM13b( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(1));
kvn@3929 288 reg_def XMM13c( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(2));
kvn@3929 289 reg_def XMM13d( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(3));
kvn@3929 290 reg_def XMM13e( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(4));
kvn@3929 291 reg_def XMM13f( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(5));
kvn@3929 292 reg_def XMM13g( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(6));
kvn@3929 293 reg_def XMM13h( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(7));
kvn@3882 294
kvn@3882 295 reg_def XMM14 ( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg());
kvn@3929 296 reg_def XMM14b( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(1));
kvn@3929 297 reg_def XMM14c( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(2));
kvn@3929 298 reg_def XMM14d( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(3));
kvn@3929 299 reg_def XMM14e( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(4));
kvn@3929 300 reg_def XMM14f( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(5));
kvn@3929 301 reg_def XMM14g( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(6));
kvn@3929 302 reg_def XMM14h( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(7));
kvn@3882 303
kvn@3882 304 reg_def XMM15 ( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg());
kvn@3929 305 reg_def XMM15b( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(1));
kvn@3929 306 reg_def XMM15c( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(2));
kvn@3929 307 reg_def XMM15d( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(3));
kvn@3929 308 reg_def XMM15e( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(4));
kvn@3929 309 reg_def XMM15f( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(5));
kvn@3929 310 reg_def XMM15g( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(6));
kvn@3929 311 reg_def XMM15h( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(7));
kvn@3882 312
kvn@3882 313 #endif // _LP64
kvn@3882 314
kvn@3882 315 #endif // _WIN64
kvn@3882 316
kvn@3882 317 #ifdef _LP64
kvn@3882 318 reg_def RFLAGS(SOC, SOC, 0, 16, VMRegImpl::Bad());
kvn@3882 319 #else
kvn@3882 320 reg_def RFLAGS(SOC, SOC, 0, 8, VMRegImpl::Bad());
kvn@3882 321 #endif // _LP64
kvn@3882 322
kvn@3882 323 alloc_class chunk1(XMM0, XMM0b, XMM0c, XMM0d, XMM0e, XMM0f, XMM0g, XMM0h,
kvn@3882 324 XMM1, XMM1b, XMM1c, XMM1d, XMM1e, XMM1f, XMM1g, XMM1h,
kvn@3882 325 XMM2, XMM2b, XMM2c, XMM2d, XMM2e, XMM2f, XMM2g, XMM2h,
kvn@3882 326 XMM3, XMM3b, XMM3c, XMM3d, XMM3e, XMM3f, XMM3g, XMM3h,
kvn@3882 327 XMM4, XMM4b, XMM4c, XMM4d, XMM4e, XMM4f, XMM4g, XMM4h,
kvn@3882 328 XMM5, XMM5b, XMM5c, XMM5d, XMM5e, XMM5f, XMM5g, XMM5h,
kvn@3882 329 XMM6, XMM6b, XMM6c, XMM6d, XMM6e, XMM6f, XMM6g, XMM6h,
kvn@3882 330 XMM7, XMM7b, XMM7c, XMM7d, XMM7e, XMM7f, XMM7g, XMM7h
kvn@3882 331 #ifdef _LP64
kvn@3882 332 ,XMM8, XMM8b, XMM8c, XMM8d, XMM8e, XMM8f, XMM8g, XMM8h,
kvn@3882 333 XMM9, XMM9b, XMM9c, XMM9d, XMM9e, XMM9f, XMM9g, XMM9h,
kvn@3882 334 XMM10, XMM10b, XMM10c, XMM10d, XMM10e, XMM10f, XMM10g, XMM10h,
kvn@3882 335 XMM11, XMM11b, XMM11c, XMM11d, XMM11e, XMM11f, XMM11g, XMM11h,
kvn@3882 336 XMM12, XMM12b, XMM12c, XMM12d, XMM12e, XMM12f, XMM12g, XMM12h,
kvn@3882 337 XMM13, XMM13b, XMM13c, XMM13d, XMM13e, XMM13f, XMM13g, XMM13h,
kvn@3882 338 XMM14, XMM14b, XMM14c, XMM14d, XMM14e, XMM14f, XMM14g, XMM14h,
kvn@3882 339 XMM15, XMM15b, XMM15c, XMM15d, XMM15e, XMM15f, XMM15g, XMM15h
kvn@3882 340 #endif
kvn@3882 341 );
kvn@3882 342
kvn@3882 343 // flags allocation class should be last.
kvn@3882 344 alloc_class chunk2(RFLAGS);
kvn@3882 345
kvn@3882 346 // Singleton class for condition codes
kvn@3882 347 reg_class int_flags(RFLAGS);
kvn@3882 348
kvn@3882 349 // Class for all float registers
kvn@3882 350 reg_class float_reg(XMM0,
kvn@3882 351 XMM1,
kvn@3882 352 XMM2,
kvn@3882 353 XMM3,
kvn@3882 354 XMM4,
kvn@3882 355 XMM5,
kvn@3882 356 XMM6,
kvn@3882 357 XMM7
kvn@3882 358 #ifdef _LP64
kvn@3882 359 ,XMM8,
kvn@3882 360 XMM9,
kvn@3882 361 XMM10,
kvn@3882 362 XMM11,
kvn@3882 363 XMM12,
kvn@3882 364 XMM13,
kvn@3882 365 XMM14,
kvn@3882 366 XMM15
kvn@3882 367 #endif
kvn@3882 368 );
kvn@3882 369
kvn@3882 370 // Class for all double registers
kvn@3882 371 reg_class double_reg(XMM0, XMM0b,
kvn@3882 372 XMM1, XMM1b,
kvn@3882 373 XMM2, XMM2b,
kvn@3882 374 XMM3, XMM3b,
kvn@3882 375 XMM4, XMM4b,
kvn@3882 376 XMM5, XMM5b,
kvn@3882 377 XMM6, XMM6b,
kvn@3882 378 XMM7, XMM7b
kvn@3882 379 #ifdef _LP64
kvn@3882 380 ,XMM8, XMM8b,
kvn@3882 381 XMM9, XMM9b,
kvn@3882 382 XMM10, XMM10b,
kvn@3882 383 XMM11, XMM11b,
kvn@3882 384 XMM12, XMM12b,
kvn@3882 385 XMM13, XMM13b,
kvn@3882 386 XMM14, XMM14b,
kvn@3882 387 XMM15, XMM15b
kvn@3882 388 #endif
kvn@3882 389 );
kvn@3882 390
kvn@3882 391 // Class for all 32bit vector registers
kvn@3882 392 reg_class vectors_reg(XMM0,
kvn@3882 393 XMM1,
kvn@3882 394 XMM2,
kvn@3882 395 XMM3,
kvn@3882 396 XMM4,
kvn@3882 397 XMM5,
kvn@3882 398 XMM6,
kvn@3882 399 XMM7
kvn@3882 400 #ifdef _LP64
kvn@3882 401 ,XMM8,
kvn@3882 402 XMM9,
kvn@3882 403 XMM10,
kvn@3882 404 XMM11,
kvn@3882 405 XMM12,
kvn@3882 406 XMM13,
kvn@3882 407 XMM14,
kvn@3882 408 XMM15
kvn@3882 409 #endif
kvn@3882 410 );
kvn@3882 411
kvn@3882 412 // Class for all 64bit vector registers
kvn@3882 413 reg_class vectord_reg(XMM0, XMM0b,
kvn@3882 414 XMM1, XMM1b,
kvn@3882 415 XMM2, XMM2b,
kvn@3882 416 XMM3, XMM3b,
kvn@3882 417 XMM4, XMM4b,
kvn@3882 418 XMM5, XMM5b,
kvn@3882 419 XMM6, XMM6b,
kvn@3882 420 XMM7, XMM7b
kvn@3882 421 #ifdef _LP64
kvn@3882 422 ,XMM8, XMM8b,
kvn@3882 423 XMM9, XMM9b,
kvn@3882 424 XMM10, XMM10b,
kvn@3882 425 XMM11, XMM11b,
kvn@3882 426 XMM12, XMM12b,
kvn@3882 427 XMM13, XMM13b,
kvn@3882 428 XMM14, XMM14b,
kvn@3882 429 XMM15, XMM15b
kvn@3882 430 #endif
kvn@3882 431 );
kvn@3882 432
kvn@3882 433 // Class for all 128bit vector registers
kvn@3882 434 reg_class vectorx_reg(XMM0, XMM0b, XMM0c, XMM0d,
kvn@3882 435 XMM1, XMM1b, XMM1c, XMM1d,
kvn@3882 436 XMM2, XMM2b, XMM2c, XMM2d,
kvn@3882 437 XMM3, XMM3b, XMM3c, XMM3d,
kvn@3882 438 XMM4, XMM4b, XMM4c, XMM4d,
kvn@3882 439 XMM5, XMM5b, XMM5c, XMM5d,
kvn@3882 440 XMM6, XMM6b, XMM6c, XMM6d,
kvn@3882 441 XMM7, XMM7b, XMM7c, XMM7d
kvn@3882 442 #ifdef _LP64
kvn@3882 443 ,XMM8, XMM8b, XMM8c, XMM8d,
kvn@3882 444 XMM9, XMM9b, XMM9c, XMM9d,
kvn@3882 445 XMM10, XMM10b, XMM10c, XMM10d,
kvn@3882 446 XMM11, XMM11b, XMM11c, XMM11d,
kvn@3882 447 XMM12, XMM12b, XMM12c, XMM12d,
kvn@3882 448 XMM13, XMM13b, XMM13c, XMM13d,
kvn@3882 449 XMM14, XMM14b, XMM14c, XMM14d,
kvn@3882 450 XMM15, XMM15b, XMM15c, XMM15d
kvn@3882 451 #endif
kvn@3882 452 );
kvn@3882 453
kvn@3882 454 // Class for all 256bit vector registers
kvn@3882 455 reg_class vectory_reg(XMM0, XMM0b, XMM0c, XMM0d, XMM0e, XMM0f, XMM0g, XMM0h,
kvn@3882 456 XMM1, XMM1b, XMM1c, XMM1d, XMM1e, XMM1f, XMM1g, XMM1h,
kvn@3882 457 XMM2, XMM2b, XMM2c, XMM2d, XMM2e, XMM2f, XMM2g, XMM2h,
kvn@3882 458 XMM3, XMM3b, XMM3c, XMM3d, XMM3e, XMM3f, XMM3g, XMM3h,
kvn@3882 459 XMM4, XMM4b, XMM4c, XMM4d, XMM4e, XMM4f, XMM4g, XMM4h,
kvn@3882 460 XMM5, XMM5b, XMM5c, XMM5d, XMM5e, XMM5f, XMM5g, XMM5h,
kvn@3882 461 XMM6, XMM6b, XMM6c, XMM6d, XMM6e, XMM6f, XMM6g, XMM6h,
kvn@3882 462 XMM7, XMM7b, XMM7c, XMM7d, XMM7e, XMM7f, XMM7g, XMM7h
kvn@3882 463 #ifdef _LP64
kvn@3882 464 ,XMM8, XMM8b, XMM8c, XMM8d, XMM8e, XMM8f, XMM8g, XMM8h,
kvn@3882 465 XMM9, XMM9b, XMM9c, XMM9d, XMM9e, XMM9f, XMM9g, XMM9h,
kvn@3882 466 XMM10, XMM10b, XMM10c, XMM10d, XMM10e, XMM10f, XMM10g, XMM10h,
kvn@3882 467 XMM11, XMM11b, XMM11c, XMM11d, XMM11e, XMM11f, XMM11g, XMM11h,
kvn@3882 468 XMM12, XMM12b, XMM12c, XMM12d, XMM12e, XMM12f, XMM12g, XMM12h,
kvn@3882 469 XMM13, XMM13b, XMM13c, XMM13d, XMM13e, XMM13f, XMM13g, XMM13h,
kvn@3882 470 XMM14, XMM14b, XMM14c, XMM14d, XMM14e, XMM14f, XMM14g, XMM14h,
kvn@3882 471 XMM15, XMM15b, XMM15c, XMM15d, XMM15e, XMM15f, XMM15g, XMM15h
kvn@3882 472 #endif
kvn@3882 473 );
kvn@3882 474
kvn@3882 475 %}
kvn@3882 476
kvn@3390 477 source %{
kvn@3390 478 // Float masks come from different places depending on platform.
kvn@3390 479 #ifdef _LP64
kvn@3390 480 static address float_signmask() { return StubRoutines::x86::float_sign_mask(); }
kvn@3390 481 static address float_signflip() { return StubRoutines::x86::float_sign_flip(); }
kvn@3390 482 static address double_signmask() { return StubRoutines::x86::double_sign_mask(); }
kvn@3390 483 static address double_signflip() { return StubRoutines::x86::double_sign_flip(); }
kvn@3390 484 #else
kvn@3390 485 static address float_signmask() { return (address)float_signmask_pool; }
kvn@3390 486 static address float_signflip() { return (address)float_signflip_pool; }
kvn@3390 487 static address double_signmask() { return (address)double_signmask_pool; }
kvn@3390 488 static address double_signflip() { return (address)double_signflip_pool; }
kvn@3390 489 #endif
kvn@3577 490
kvn@3882 491
kvn@4001 492 const bool Matcher::match_rule_supported(int opcode) {
kvn@4001 493 if (!has_match_rule(opcode))
kvn@4001 494 return false;
kvn@4001 495
kvn@4001 496 switch (opcode) {
kvn@4001 497 case Op_PopCountI:
kvn@4001 498 case Op_PopCountL:
kvn@4001 499 if (!UsePopCountInstruction)
kvn@4001 500 return false;
kvn@4103 501 break;
kvn@4001 502 case Op_MulVI:
kvn@4001 503 if ((UseSSE < 4) && (UseAVX < 1)) // only with SSE4_1 or AVX
kvn@4001 504 return false;
kvn@4001 505 break;
kvn@4001 506 }
kvn@4001 507
kvn@4001 508 return true; // Per default match rules are supported.
kvn@4001 509 }
kvn@4001 510
kvn@3882 511 // Max vector size in bytes. 0 if not supported.
kvn@3882 512 const int Matcher::vector_width_in_bytes(BasicType bt) {
kvn@3882 513 assert(is_java_primitive(bt), "only primitive type vectors");
kvn@3882 514 if (UseSSE < 2) return 0;
kvn@3882 515 // SSE2 supports 128bit vectors for all types.
kvn@3882 516 // AVX2 supports 256bit vectors for all types.
kvn@3882 517 int size = (UseAVX > 1) ? 32 : 16;
kvn@3882 518 // AVX1 supports 256bit vectors only for FLOAT and DOUBLE.
kvn@3882 519 if (UseAVX > 0 && (bt == T_FLOAT || bt == T_DOUBLE))
kvn@3882 520 size = 32;
kvn@3882 521 // Use flag to limit vector size.
kvn@3882 522 size = MIN2(size,(int)MaxVectorSize);
kvn@3882 523 // Minimum 2 values in vector (or 4 for bytes).
kvn@3882 524 switch (bt) {
kvn@3882 525 case T_DOUBLE:
kvn@3882 526 case T_LONG:
kvn@3882 527 if (size < 16) return 0;
kvn@3882 528 case T_FLOAT:
kvn@3882 529 case T_INT:
kvn@3882 530 if (size < 8) return 0;
kvn@3882 531 case T_BOOLEAN:
kvn@3882 532 case T_BYTE:
kvn@3882 533 case T_CHAR:
kvn@3882 534 case T_SHORT:
kvn@3882 535 if (size < 4) return 0;
kvn@3882 536 break;
kvn@3882 537 default:
kvn@3882 538 ShouldNotReachHere();
kvn@3882 539 }
kvn@3882 540 return size;
kvn@3882 541 }
kvn@3882 542
kvn@3882 543 // Limits on vector size (number of elements) loaded into vector.
kvn@3882 544 const int Matcher::max_vector_size(const BasicType bt) {
kvn@3882 545 return vector_width_in_bytes(bt)/type2aelembytes(bt);
kvn@3882 546 }
kvn@3882 547 const int Matcher::min_vector_size(const BasicType bt) {
kvn@3882 548 int max_size = max_vector_size(bt);
kvn@3882 549 // Min size which can be loaded into vector is 4 bytes.
kvn@3882 550 int size = (type2aelembytes(bt) == 1) ? 4 : 2;
kvn@3882 551 return MIN2(size,max_size);
kvn@3882 552 }
kvn@3882 553
kvn@3882 554 // Vector ideal reg corresponding to specidied size in bytes
kvn@3882 555 const int Matcher::vector_ideal_reg(int size) {
kvn@3882 556 assert(MaxVectorSize >= size, "");
kvn@3882 557 switch(size) {
kvn@3882 558 case 4: return Op_VecS;
kvn@3882 559 case 8: return Op_VecD;
kvn@3882 560 case 16: return Op_VecX;
kvn@3882 561 case 32: return Op_VecY;
kvn@3882 562 }
kvn@3882 563 ShouldNotReachHere();
kvn@3882 564 return 0;
kvn@3882 565 }
kvn@3882 566
kvn@3882 567 // x86 supports misaligned vectors store/load.
kvn@3882 568 const bool Matcher::misaligned_vectors_ok() {
kvn@3882 569 return !AlignVector; // can be changed by flag
kvn@3882 570 }
kvn@3882 571
kvn@3882 572 // Helper methods for MachSpillCopyNode::implementation().
kvn@3882 573 static int vec_mov_helper(CodeBuffer *cbuf, bool do_size, int src_lo, int dst_lo,
kvn@3882 574 int src_hi, int dst_hi, uint ireg, outputStream* st) {
kvn@3882 575 // In 64-bit VM size calculation is very complex. Emitting instructions
kvn@3882 576 // into scratch buffer is used to get size in 64-bit VM.
kvn@3882 577 LP64_ONLY( assert(!do_size, "this method calculates size only for 32-bit VM"); )
kvn@3882 578 assert(ireg == Op_VecS || // 32bit vector
kvn@3882 579 (src_lo & 1) == 0 && (src_lo + 1) == src_hi &&
kvn@3882 580 (dst_lo & 1) == 0 && (dst_lo + 1) == dst_hi,
kvn@3882 581 "no non-adjacent vector moves" );
kvn@3882 582 if (cbuf) {
kvn@3882 583 MacroAssembler _masm(cbuf);
kvn@3882 584 int offset = __ offset();
kvn@3882 585 switch (ireg) {
kvn@3882 586 case Op_VecS: // copy whole register
kvn@3882 587 case Op_VecD:
kvn@3882 588 case Op_VecX:
kvn@3882 589 __ movdqu(as_XMMRegister(Matcher::_regEncode[dst_lo]), as_XMMRegister(Matcher::_regEncode[src_lo]));
kvn@3882 590 break;
kvn@3882 591 case Op_VecY:
kvn@3882 592 __ vmovdqu(as_XMMRegister(Matcher::_regEncode[dst_lo]), as_XMMRegister(Matcher::_regEncode[src_lo]));
kvn@3882 593 break;
kvn@3882 594 default:
kvn@3882 595 ShouldNotReachHere();
kvn@3882 596 }
kvn@3882 597 int size = __ offset() - offset;
kvn@3882 598 #ifdef ASSERT
kvn@3882 599 // VEX_2bytes prefix is used if UseAVX > 0, so it takes the same 2 bytes as SIMD prefix.
kvn@3882 600 assert(!do_size || size == 4, "incorrect size calculattion");
kvn@3882 601 #endif
kvn@3882 602 return size;
kvn@3882 603 #ifndef PRODUCT
kvn@3882 604 } else if (!do_size) {
kvn@3882 605 switch (ireg) {
kvn@3882 606 case Op_VecS:
kvn@3882 607 case Op_VecD:
kvn@3882 608 case Op_VecX:
kvn@3882 609 st->print("movdqu %s,%s\t# spill",Matcher::regName[dst_lo],Matcher::regName[src_lo]);
kvn@3882 610 break;
kvn@3882 611 case Op_VecY:
kvn@3882 612 st->print("vmovdqu %s,%s\t# spill",Matcher::regName[dst_lo],Matcher::regName[src_lo]);
kvn@3882 613 break;
kvn@3882 614 default:
kvn@3882 615 ShouldNotReachHere();
kvn@3882 616 }
kvn@3882 617 #endif
kvn@3882 618 }
kvn@3882 619 // VEX_2bytes prefix is used if UseAVX > 0, and it takes the same 2 bytes as SIMD prefix.
kvn@3882 620 return 4;
kvn@3882 621 }
kvn@3882 622
kvn@3882 623 static int vec_spill_helper(CodeBuffer *cbuf, bool do_size, bool is_load,
kvn@3882 624 int stack_offset, int reg, uint ireg, outputStream* st) {
kvn@3882 625 // In 64-bit VM size calculation is very complex. Emitting instructions
kvn@3882 626 // into scratch buffer is used to get size in 64-bit VM.
kvn@3882 627 LP64_ONLY( assert(!do_size, "this method calculates size only for 32-bit VM"); )
kvn@3882 628 if (cbuf) {
kvn@3882 629 MacroAssembler _masm(cbuf);
kvn@3882 630 int offset = __ offset();
kvn@3882 631 if (is_load) {
kvn@3882 632 switch (ireg) {
kvn@3882 633 case Op_VecS:
kvn@3882 634 __ movdl(as_XMMRegister(Matcher::_regEncode[reg]), Address(rsp, stack_offset));
kvn@3882 635 break;
kvn@3882 636 case Op_VecD:
kvn@3882 637 __ movq(as_XMMRegister(Matcher::_regEncode[reg]), Address(rsp, stack_offset));
kvn@3882 638 break;
kvn@3882 639 case Op_VecX:
kvn@3882 640 __ movdqu(as_XMMRegister(Matcher::_regEncode[reg]), Address(rsp, stack_offset));
kvn@3882 641 break;
kvn@3882 642 case Op_VecY:
kvn@3882 643 __ vmovdqu(as_XMMRegister(Matcher::_regEncode[reg]), Address(rsp, stack_offset));
kvn@3882 644 break;
kvn@3882 645 default:
kvn@3882 646 ShouldNotReachHere();
kvn@3882 647 }
kvn@3882 648 } else { // store
kvn@3882 649 switch (ireg) {
kvn@3882 650 case Op_VecS:
kvn@3882 651 __ movdl(Address(rsp, stack_offset), as_XMMRegister(Matcher::_regEncode[reg]));
kvn@3882 652 break;
kvn@3882 653 case Op_VecD:
kvn@3882 654 __ movq(Address(rsp, stack_offset), as_XMMRegister(Matcher::_regEncode[reg]));
kvn@3882 655 break;
kvn@3882 656 case Op_VecX:
kvn@3882 657 __ movdqu(Address(rsp, stack_offset), as_XMMRegister(Matcher::_regEncode[reg]));
kvn@3882 658 break;
kvn@3882 659 case Op_VecY:
kvn@3882 660 __ vmovdqu(Address(rsp, stack_offset), as_XMMRegister(Matcher::_regEncode[reg]));
kvn@3882 661 break;
kvn@3882 662 default:
kvn@3882 663 ShouldNotReachHere();
kvn@3882 664 }
kvn@3882 665 }
kvn@3882 666 int size = __ offset() - offset;
kvn@3882 667 #ifdef ASSERT
kvn@3882 668 int offset_size = (stack_offset == 0) ? 0 : ((stack_offset < 0x80) ? 1 : 4);
kvn@3882 669 // VEX_2bytes prefix is used if UseAVX > 0, so it takes the same 2 bytes as SIMD prefix.
kvn@3882 670 assert(!do_size || size == (5+offset_size), "incorrect size calculattion");
kvn@3882 671 #endif
kvn@3882 672 return size;
kvn@3882 673 #ifndef PRODUCT
kvn@3882 674 } else if (!do_size) {
kvn@3882 675 if (is_load) {
kvn@3882 676 switch (ireg) {
kvn@3882 677 case Op_VecS:
kvn@3882 678 st->print("movd %s,[rsp + %d]\t# spill", Matcher::regName[reg], stack_offset);
kvn@3882 679 break;
kvn@3882 680 case Op_VecD:
kvn@3882 681 st->print("movq %s,[rsp + %d]\t# spill", Matcher::regName[reg], stack_offset);
kvn@3882 682 break;
kvn@3882 683 case Op_VecX:
kvn@3882 684 st->print("movdqu %s,[rsp + %d]\t# spill", Matcher::regName[reg], stack_offset);
kvn@3882 685 break;
kvn@3882 686 case Op_VecY:
kvn@3882 687 st->print("vmovdqu %s,[rsp + %d]\t# spill", Matcher::regName[reg], stack_offset);
kvn@3882 688 break;
kvn@3882 689 default:
kvn@3882 690 ShouldNotReachHere();
kvn@3882 691 }
kvn@3882 692 } else { // store
kvn@3882 693 switch (ireg) {
kvn@3882 694 case Op_VecS:
kvn@3882 695 st->print("movd [rsp + %d],%s\t# spill", stack_offset, Matcher::regName[reg]);
kvn@3882 696 break;
kvn@3882 697 case Op_VecD:
kvn@3882 698 st->print("movq [rsp + %d],%s\t# spill", stack_offset, Matcher::regName[reg]);
kvn@3882 699 break;
kvn@3882 700 case Op_VecX:
kvn@3882 701 st->print("movdqu [rsp + %d],%s\t# spill", stack_offset, Matcher::regName[reg]);
kvn@3882 702 break;
kvn@3882 703 case Op_VecY:
kvn@3882 704 st->print("vmovdqu [rsp + %d],%s\t# spill", stack_offset, Matcher::regName[reg]);
kvn@3882 705 break;
kvn@3882 706 default:
kvn@3882 707 ShouldNotReachHere();
kvn@3882 708 }
kvn@3882 709 }
kvn@3882 710 #endif
kvn@3882 711 }
kvn@3882 712 int offset_size = (stack_offset == 0) ? 0 : ((stack_offset < 0x80) ? 1 : 4);
kvn@3882 713 // VEX_2bytes prefix is used if UseAVX > 0, so it takes the same 2 bytes as SIMD prefix.
kvn@3882 714 return 5+offset_size;
kvn@3882 715 }
kvn@3882 716
kvn@3882 717 static inline jfloat replicate4_imm(int con, int width) {
kvn@3882 718 // Load a constant of "width" (in bytes) and replicate it to fill 32bit.
kvn@3882 719 assert(width == 1 || width == 2, "only byte or short types here");
kvn@3882 720 int bit_width = width * 8;
kvn@3882 721 jint val = con;
kvn@3882 722 val &= (1 << bit_width) - 1; // mask off sign bits
kvn@3882 723 while(bit_width < 32) {
kvn@3882 724 val |= (val << bit_width);
kvn@3882 725 bit_width <<= 1;
kvn@3882 726 }
kvn@3882 727 jfloat fval = *((jfloat*) &val); // coerce to float type
kvn@3882 728 return fval;
kvn@3882 729 }
kvn@3882 730
kvn@3882 731 static inline jdouble replicate8_imm(int con, int width) {
kvn@3882 732 // Load a constant of "width" (in bytes) and replicate it to fill 64bit.
kvn@3882 733 assert(width == 1 || width == 2 || width == 4, "only byte, short or int types here");
kvn@3882 734 int bit_width = width * 8;
kvn@3882 735 jlong val = con;
kvn@3882 736 val &= (((jlong) 1) << bit_width) - 1; // mask off sign bits
kvn@3882 737 while(bit_width < 64) {
kvn@3882 738 val |= (val << bit_width);
kvn@3882 739 bit_width <<= 1;
kvn@3882 740 }
kvn@3882 741 jdouble dval = *((jdouble*) &val); // coerce to double type
kvn@3882 742 return dval;
kvn@3882 743 }
kvn@3882 744
kvn@3577 745 #ifndef PRODUCT
kvn@3577 746 void MachNopNode::format(PhaseRegAlloc*, outputStream* st) const {
kvn@3577 747 st->print("nop \t# %d bytes pad for loops and calls", _count);
kvn@3577 748 }
kvn@3577 749 #endif
kvn@3577 750
kvn@3577 751 void MachNopNode::emit(CodeBuffer &cbuf, PhaseRegAlloc*) const {
kvn@3577 752 MacroAssembler _masm(&cbuf);
kvn@3577 753 __ nop(_count);
kvn@3577 754 }
kvn@3577 755
kvn@3577 756 uint MachNopNode::size(PhaseRegAlloc*) const {
kvn@3577 757 return _count;
kvn@3577 758 }
kvn@3577 759
kvn@3577 760 #ifndef PRODUCT
kvn@3577 761 void MachBreakpointNode::format(PhaseRegAlloc*, outputStream* st) const {
kvn@3577 762 st->print("# breakpoint");
kvn@3577 763 }
kvn@3577 764 #endif
kvn@3577 765
kvn@3577 766 void MachBreakpointNode::emit(CodeBuffer &cbuf, PhaseRegAlloc* ra_) const {
kvn@3577 767 MacroAssembler _masm(&cbuf);
kvn@3577 768 __ int3();
kvn@3577 769 }
kvn@3577 770
kvn@3577 771 uint MachBreakpointNode::size(PhaseRegAlloc* ra_) const {
kvn@3577 772 return MachNode::size(ra_);
kvn@3577 773 }
kvn@3577 774
kvn@3577 775 %}
kvn@3577 776
kvn@3577 777 encode %{
kvn@3577 778
kvn@3577 779 enc_class preserve_SP %{
kvn@3577 780 debug_only(int off0 = cbuf.insts_size());
kvn@3577 781 MacroAssembler _masm(&cbuf);
kvn@3577 782 // RBP is preserved across all calls, even compiled calls.
kvn@3577 783 // Use it to preserve RSP in places where the callee might change the SP.
kvn@3577 784 __ movptr(rbp_mh_SP_save, rsp);
kvn@3577 785 debug_only(int off1 = cbuf.insts_size());
kvn@3577 786 assert(off1 - off0 == preserve_SP_size(), "correct size prediction");
kvn@3577 787 %}
kvn@3577 788
kvn@3577 789 enc_class restore_SP %{
kvn@3577 790 MacroAssembler _masm(&cbuf);
kvn@3577 791 __ movptr(rsp, rbp_mh_SP_save);
kvn@3577 792 %}
kvn@3577 793
kvn@3577 794 enc_class call_epilog %{
kvn@3577 795 if (VerifyStackAtCalls) {
kvn@3577 796 // Check that stack depth is unchanged: find majik cookie on stack
kvn@3577 797 int framesize = ra_->reg2offset_unchecked(OptoReg::add(ra_->_matcher._old_SP, -3*VMRegImpl::slots_per_word));
kvn@3577 798 MacroAssembler _masm(&cbuf);
kvn@3577 799 Label L;
kvn@3577 800 __ cmpptr(Address(rsp, framesize), (int32_t)0xbadb100d);
kvn@3577 801 __ jccb(Assembler::equal, L);
kvn@3577 802 // Die if stack mismatch
kvn@3577 803 __ int3();
kvn@3577 804 __ bind(L);
kvn@3577 805 }
kvn@3577 806 %}
kvn@3577 807
kvn@3390 808 %}
kvn@3390 809
kvn@3882 810
kvn@3882 811 //----------OPERANDS-----------------------------------------------------------
kvn@3882 812 // Operand definitions must precede instruction definitions for correct parsing
kvn@3882 813 // in the ADLC because operands constitute user defined types which are used in
kvn@3882 814 // instruction definitions.
kvn@3882 815
kvn@3882 816 // Vectors
kvn@3882 817 operand vecS() %{
kvn@3882 818 constraint(ALLOC_IN_RC(vectors_reg));
kvn@3882 819 match(VecS);
kvn@3882 820
kvn@3882 821 format %{ %}
kvn@3882 822 interface(REG_INTER);
kvn@3882 823 %}
kvn@3882 824
kvn@3882 825 operand vecD() %{
kvn@3882 826 constraint(ALLOC_IN_RC(vectord_reg));
kvn@3882 827 match(VecD);
kvn@3882 828
kvn@3882 829 format %{ %}
kvn@3882 830 interface(REG_INTER);
kvn@3882 831 %}
kvn@3882 832
kvn@3882 833 operand vecX() %{
kvn@3882 834 constraint(ALLOC_IN_RC(vectorx_reg));
kvn@3882 835 match(VecX);
kvn@3882 836
kvn@3882 837 format %{ %}
kvn@3882 838 interface(REG_INTER);
kvn@3882 839 %}
kvn@3882 840
kvn@3882 841 operand vecY() %{
kvn@3882 842 constraint(ALLOC_IN_RC(vectory_reg));
kvn@3882 843 match(VecY);
kvn@3882 844
kvn@3882 845 format %{ %}
kvn@3882 846 interface(REG_INTER);
kvn@3882 847 %}
kvn@3882 848
kvn@3882 849
kvn@3390 850 // INSTRUCTIONS -- Platform independent definitions (same for 32- and 64-bit)
kvn@3390 851
kvn@3577 852 // ============================================================================
kvn@3577 853
kvn@3577 854 instruct ShouldNotReachHere() %{
kvn@3577 855 match(Halt);
kvn@3577 856 format %{ "int3\t# ShouldNotReachHere" %}
kvn@3577 857 ins_encode %{
kvn@3577 858 __ int3();
kvn@3577 859 %}
kvn@3577 860 ins_pipe(pipe_slow);
kvn@3577 861 %}
kvn@3577 862
kvn@3577 863 // ============================================================================
kvn@3577 864
kvn@3390 865 instruct addF_reg(regF dst, regF src) %{
kvn@3390 866 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 867 match(Set dst (AddF dst src));
kvn@3390 868
kvn@3390 869 format %{ "addss $dst, $src" %}
kvn@3390 870 ins_cost(150);
kvn@3390 871 ins_encode %{
kvn@3390 872 __ addss($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 873 %}
kvn@3390 874 ins_pipe(pipe_slow);
kvn@3390 875 %}
kvn@3390 876
kvn@3390 877 instruct addF_mem(regF dst, memory src) %{
kvn@3390 878 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 879 match(Set dst (AddF dst (LoadF src)));
kvn@3390 880
kvn@3390 881 format %{ "addss $dst, $src" %}
kvn@3390 882 ins_cost(150);
kvn@3390 883 ins_encode %{
kvn@3390 884 __ addss($dst$$XMMRegister, $src$$Address);
kvn@3390 885 %}
kvn@3390 886 ins_pipe(pipe_slow);
kvn@3390 887 %}
kvn@3390 888
kvn@3390 889 instruct addF_imm(regF dst, immF con) %{
kvn@3390 890 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 891 match(Set dst (AddF dst con));
kvn@3390 892 format %{ "addss $dst, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 893 ins_cost(150);
kvn@3390 894 ins_encode %{
kvn@3390 895 __ addss($dst$$XMMRegister, $constantaddress($con));
kvn@3390 896 %}
kvn@3390 897 ins_pipe(pipe_slow);
kvn@3390 898 %}
kvn@3390 899
kvn@3929 900 instruct addF_reg_reg(regF dst, regF src1, regF src2) %{
kvn@3390 901 predicate(UseAVX > 0);
kvn@3390 902 match(Set dst (AddF src1 src2));
kvn@3390 903
kvn@3390 904 format %{ "vaddss $dst, $src1, $src2" %}
kvn@3390 905 ins_cost(150);
kvn@3390 906 ins_encode %{
kvn@3390 907 __ vaddss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 908 %}
kvn@3390 909 ins_pipe(pipe_slow);
kvn@3390 910 %}
kvn@3390 911
kvn@3929 912 instruct addF_reg_mem(regF dst, regF src1, memory src2) %{
kvn@3390 913 predicate(UseAVX > 0);
kvn@3390 914 match(Set dst (AddF src1 (LoadF src2)));
kvn@3390 915
kvn@3390 916 format %{ "vaddss $dst, $src1, $src2" %}
kvn@3390 917 ins_cost(150);
kvn@3390 918 ins_encode %{
kvn@3390 919 __ vaddss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 920 %}
kvn@3390 921 ins_pipe(pipe_slow);
kvn@3390 922 %}
kvn@3390 923
kvn@3929 924 instruct addF_reg_imm(regF dst, regF src, immF con) %{
kvn@3390 925 predicate(UseAVX > 0);
kvn@3390 926 match(Set dst (AddF src con));
kvn@3390 927
kvn@3390 928 format %{ "vaddss $dst, $src, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 929 ins_cost(150);
kvn@3390 930 ins_encode %{
kvn@3390 931 __ vaddss($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 932 %}
kvn@3390 933 ins_pipe(pipe_slow);
kvn@3390 934 %}
kvn@3390 935
kvn@3390 936 instruct addD_reg(regD dst, regD src) %{
kvn@3390 937 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 938 match(Set dst (AddD dst src));
kvn@3390 939
kvn@3390 940 format %{ "addsd $dst, $src" %}
kvn@3390 941 ins_cost(150);
kvn@3390 942 ins_encode %{
kvn@3390 943 __ addsd($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 944 %}
kvn@3390 945 ins_pipe(pipe_slow);
kvn@3390 946 %}
kvn@3390 947
kvn@3390 948 instruct addD_mem(regD dst, memory src) %{
kvn@3390 949 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 950 match(Set dst (AddD dst (LoadD src)));
kvn@3390 951
kvn@3390 952 format %{ "addsd $dst, $src" %}
kvn@3390 953 ins_cost(150);
kvn@3390 954 ins_encode %{
kvn@3390 955 __ addsd($dst$$XMMRegister, $src$$Address);
kvn@3390 956 %}
kvn@3390 957 ins_pipe(pipe_slow);
kvn@3390 958 %}
kvn@3390 959
kvn@3390 960 instruct addD_imm(regD dst, immD con) %{
kvn@3390 961 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 962 match(Set dst (AddD dst con));
kvn@3390 963 format %{ "addsd $dst, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 964 ins_cost(150);
kvn@3390 965 ins_encode %{
kvn@3390 966 __ addsd($dst$$XMMRegister, $constantaddress($con));
kvn@3390 967 %}
kvn@3390 968 ins_pipe(pipe_slow);
kvn@3390 969 %}
kvn@3390 970
kvn@3929 971 instruct addD_reg_reg(regD dst, regD src1, regD src2) %{
kvn@3390 972 predicate(UseAVX > 0);
kvn@3390 973 match(Set dst (AddD src1 src2));
kvn@3390 974
kvn@3390 975 format %{ "vaddsd $dst, $src1, $src2" %}
kvn@3390 976 ins_cost(150);
kvn@3390 977 ins_encode %{
kvn@3390 978 __ vaddsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 979 %}
kvn@3390 980 ins_pipe(pipe_slow);
kvn@3390 981 %}
kvn@3390 982
kvn@3929 983 instruct addD_reg_mem(regD dst, regD src1, memory src2) %{
kvn@3390 984 predicate(UseAVX > 0);
kvn@3390 985 match(Set dst (AddD src1 (LoadD src2)));
kvn@3390 986
kvn@3390 987 format %{ "vaddsd $dst, $src1, $src2" %}
kvn@3390 988 ins_cost(150);
kvn@3390 989 ins_encode %{
kvn@3390 990 __ vaddsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 991 %}
kvn@3390 992 ins_pipe(pipe_slow);
kvn@3390 993 %}
kvn@3390 994
kvn@3929 995 instruct addD_reg_imm(regD dst, regD src, immD con) %{
kvn@3390 996 predicate(UseAVX > 0);
kvn@3390 997 match(Set dst (AddD src con));
kvn@3390 998
kvn@3390 999 format %{ "vaddsd $dst, $src, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1000 ins_cost(150);
kvn@3390 1001 ins_encode %{
kvn@3390 1002 __ vaddsd($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1003 %}
kvn@3390 1004 ins_pipe(pipe_slow);
kvn@3390 1005 %}
kvn@3390 1006
kvn@3390 1007 instruct subF_reg(regF dst, regF src) %{
kvn@3390 1008 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1009 match(Set dst (SubF dst src));
kvn@3390 1010
kvn@3390 1011 format %{ "subss $dst, $src" %}
kvn@3390 1012 ins_cost(150);
kvn@3390 1013 ins_encode %{
kvn@3390 1014 __ subss($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1015 %}
kvn@3390 1016 ins_pipe(pipe_slow);
kvn@3390 1017 %}
kvn@3390 1018
kvn@3390 1019 instruct subF_mem(regF dst, memory src) %{
kvn@3390 1020 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1021 match(Set dst (SubF dst (LoadF src)));
kvn@3390 1022
kvn@3390 1023 format %{ "subss $dst, $src" %}
kvn@3390 1024 ins_cost(150);
kvn@3390 1025 ins_encode %{
kvn@3390 1026 __ subss($dst$$XMMRegister, $src$$Address);
kvn@3390 1027 %}
kvn@3390 1028 ins_pipe(pipe_slow);
kvn@3390 1029 %}
kvn@3390 1030
kvn@3390 1031 instruct subF_imm(regF dst, immF con) %{
kvn@3390 1032 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1033 match(Set dst (SubF dst con));
kvn@3390 1034 format %{ "subss $dst, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1035 ins_cost(150);
kvn@3390 1036 ins_encode %{
kvn@3390 1037 __ subss($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1038 %}
kvn@3390 1039 ins_pipe(pipe_slow);
kvn@3390 1040 %}
kvn@3390 1041
kvn@3929 1042 instruct subF_reg_reg(regF dst, regF src1, regF src2) %{
kvn@3390 1043 predicate(UseAVX > 0);
kvn@3390 1044 match(Set dst (SubF src1 src2));
kvn@3390 1045
kvn@3390 1046 format %{ "vsubss $dst, $src1, $src2" %}
kvn@3390 1047 ins_cost(150);
kvn@3390 1048 ins_encode %{
kvn@3390 1049 __ vsubss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 1050 %}
kvn@3390 1051 ins_pipe(pipe_slow);
kvn@3390 1052 %}
kvn@3390 1053
kvn@3929 1054 instruct subF_reg_mem(regF dst, regF src1, memory src2) %{
kvn@3390 1055 predicate(UseAVX > 0);
kvn@3390 1056 match(Set dst (SubF src1 (LoadF src2)));
kvn@3390 1057
kvn@3390 1058 format %{ "vsubss $dst, $src1, $src2" %}
kvn@3390 1059 ins_cost(150);
kvn@3390 1060 ins_encode %{
kvn@3390 1061 __ vsubss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 1062 %}
kvn@3390 1063 ins_pipe(pipe_slow);
kvn@3390 1064 %}
kvn@3390 1065
kvn@3929 1066 instruct subF_reg_imm(regF dst, regF src, immF con) %{
kvn@3390 1067 predicate(UseAVX > 0);
kvn@3390 1068 match(Set dst (SubF src con));
kvn@3390 1069
kvn@3390 1070 format %{ "vsubss $dst, $src, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1071 ins_cost(150);
kvn@3390 1072 ins_encode %{
kvn@3390 1073 __ vsubss($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1074 %}
kvn@3390 1075 ins_pipe(pipe_slow);
kvn@3390 1076 %}
kvn@3390 1077
kvn@3390 1078 instruct subD_reg(regD dst, regD src) %{
kvn@3390 1079 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1080 match(Set dst (SubD dst src));
kvn@3390 1081
kvn@3390 1082 format %{ "subsd $dst, $src" %}
kvn@3390 1083 ins_cost(150);
kvn@3390 1084 ins_encode %{
kvn@3390 1085 __ subsd($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1086 %}
kvn@3390 1087 ins_pipe(pipe_slow);
kvn@3390 1088 %}
kvn@3390 1089
kvn@3390 1090 instruct subD_mem(regD dst, memory src) %{
kvn@3390 1091 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1092 match(Set dst (SubD dst (LoadD src)));
kvn@3390 1093
kvn@3390 1094 format %{ "subsd $dst, $src" %}
kvn@3390 1095 ins_cost(150);
kvn@3390 1096 ins_encode %{
kvn@3390 1097 __ subsd($dst$$XMMRegister, $src$$Address);
kvn@3390 1098 %}
kvn@3390 1099 ins_pipe(pipe_slow);
kvn@3390 1100 %}
kvn@3390 1101
kvn@3390 1102 instruct subD_imm(regD dst, immD con) %{
kvn@3390 1103 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1104 match(Set dst (SubD dst con));
kvn@3390 1105 format %{ "subsd $dst, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1106 ins_cost(150);
kvn@3390 1107 ins_encode %{
kvn@3390 1108 __ subsd($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1109 %}
kvn@3390 1110 ins_pipe(pipe_slow);
kvn@3390 1111 %}
kvn@3390 1112
kvn@3929 1113 instruct subD_reg_reg(regD dst, regD src1, regD src2) %{
kvn@3390 1114 predicate(UseAVX > 0);
kvn@3390 1115 match(Set dst (SubD src1 src2));
kvn@3390 1116
kvn@3390 1117 format %{ "vsubsd $dst, $src1, $src2" %}
kvn@3390 1118 ins_cost(150);
kvn@3390 1119 ins_encode %{
kvn@3390 1120 __ vsubsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 1121 %}
kvn@3390 1122 ins_pipe(pipe_slow);
kvn@3390 1123 %}
kvn@3390 1124
kvn@3929 1125 instruct subD_reg_mem(regD dst, regD src1, memory src2) %{
kvn@3390 1126 predicate(UseAVX > 0);
kvn@3390 1127 match(Set dst (SubD src1 (LoadD src2)));
kvn@3390 1128
kvn@3390 1129 format %{ "vsubsd $dst, $src1, $src2" %}
kvn@3390 1130 ins_cost(150);
kvn@3390 1131 ins_encode %{
kvn@3390 1132 __ vsubsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 1133 %}
kvn@3390 1134 ins_pipe(pipe_slow);
kvn@3390 1135 %}
kvn@3390 1136
kvn@3929 1137 instruct subD_reg_imm(regD dst, regD src, immD con) %{
kvn@3390 1138 predicate(UseAVX > 0);
kvn@3390 1139 match(Set dst (SubD src con));
kvn@3390 1140
kvn@3390 1141 format %{ "vsubsd $dst, $src, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1142 ins_cost(150);
kvn@3390 1143 ins_encode %{
kvn@3390 1144 __ vsubsd($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1145 %}
kvn@3390 1146 ins_pipe(pipe_slow);
kvn@3390 1147 %}
kvn@3390 1148
kvn@3390 1149 instruct mulF_reg(regF dst, regF src) %{
kvn@3390 1150 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1151 match(Set dst (MulF dst src));
kvn@3390 1152
kvn@3390 1153 format %{ "mulss $dst, $src" %}
kvn@3390 1154 ins_cost(150);
kvn@3390 1155 ins_encode %{
kvn@3390 1156 __ mulss($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1157 %}
kvn@3390 1158 ins_pipe(pipe_slow);
kvn@3390 1159 %}
kvn@3390 1160
kvn@3390 1161 instruct mulF_mem(regF dst, memory src) %{
kvn@3390 1162 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1163 match(Set dst (MulF dst (LoadF src)));
kvn@3390 1164
kvn@3390 1165 format %{ "mulss $dst, $src" %}
kvn@3390 1166 ins_cost(150);
kvn@3390 1167 ins_encode %{
kvn@3390 1168 __ mulss($dst$$XMMRegister, $src$$Address);
kvn@3390 1169 %}
kvn@3390 1170 ins_pipe(pipe_slow);
kvn@3390 1171 %}
kvn@3390 1172
kvn@3390 1173 instruct mulF_imm(regF dst, immF con) %{
kvn@3390 1174 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1175 match(Set dst (MulF dst con));
kvn@3390 1176 format %{ "mulss $dst, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1177 ins_cost(150);
kvn@3390 1178 ins_encode %{
kvn@3390 1179 __ mulss($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1180 %}
kvn@3390 1181 ins_pipe(pipe_slow);
kvn@3390 1182 %}
kvn@3390 1183
kvn@3929 1184 instruct mulF_reg_reg(regF dst, regF src1, regF src2) %{
kvn@3390 1185 predicate(UseAVX > 0);
kvn@3390 1186 match(Set dst (MulF src1 src2));
kvn@3390 1187
kvn@3390 1188 format %{ "vmulss $dst, $src1, $src2" %}
kvn@3390 1189 ins_cost(150);
kvn@3390 1190 ins_encode %{
kvn@3390 1191 __ vmulss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 1192 %}
kvn@3390 1193 ins_pipe(pipe_slow);
kvn@3390 1194 %}
kvn@3390 1195
kvn@3929 1196 instruct mulF_reg_mem(regF dst, regF src1, memory src2) %{
kvn@3390 1197 predicate(UseAVX > 0);
kvn@3390 1198 match(Set dst (MulF src1 (LoadF src2)));
kvn@3390 1199
kvn@3390 1200 format %{ "vmulss $dst, $src1, $src2" %}
kvn@3390 1201 ins_cost(150);
kvn@3390 1202 ins_encode %{
kvn@3390 1203 __ vmulss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 1204 %}
kvn@3390 1205 ins_pipe(pipe_slow);
kvn@3390 1206 %}
kvn@3390 1207
kvn@3929 1208 instruct mulF_reg_imm(regF dst, regF src, immF con) %{
kvn@3390 1209 predicate(UseAVX > 0);
kvn@3390 1210 match(Set dst (MulF src con));
kvn@3390 1211
kvn@3390 1212 format %{ "vmulss $dst, $src, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1213 ins_cost(150);
kvn@3390 1214 ins_encode %{
kvn@3390 1215 __ vmulss($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1216 %}
kvn@3390 1217 ins_pipe(pipe_slow);
kvn@3390 1218 %}
kvn@3390 1219
kvn@3390 1220 instruct mulD_reg(regD dst, regD src) %{
kvn@3390 1221 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1222 match(Set dst (MulD dst src));
kvn@3390 1223
kvn@3390 1224 format %{ "mulsd $dst, $src" %}
kvn@3390 1225 ins_cost(150);
kvn@3390 1226 ins_encode %{
kvn@3390 1227 __ mulsd($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1228 %}
kvn@3390 1229 ins_pipe(pipe_slow);
kvn@3390 1230 %}
kvn@3390 1231
kvn@3390 1232 instruct mulD_mem(regD dst, memory src) %{
kvn@3390 1233 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1234 match(Set dst (MulD dst (LoadD src)));
kvn@3390 1235
kvn@3390 1236 format %{ "mulsd $dst, $src" %}
kvn@3390 1237 ins_cost(150);
kvn@3390 1238 ins_encode %{
kvn@3390 1239 __ mulsd($dst$$XMMRegister, $src$$Address);
kvn@3390 1240 %}
kvn@3390 1241 ins_pipe(pipe_slow);
kvn@3390 1242 %}
kvn@3390 1243
kvn@3390 1244 instruct mulD_imm(regD dst, immD con) %{
kvn@3390 1245 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1246 match(Set dst (MulD dst con));
kvn@3390 1247 format %{ "mulsd $dst, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1248 ins_cost(150);
kvn@3390 1249 ins_encode %{
kvn@3390 1250 __ mulsd($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1251 %}
kvn@3390 1252 ins_pipe(pipe_slow);
kvn@3390 1253 %}
kvn@3390 1254
kvn@3929 1255 instruct mulD_reg_reg(regD dst, regD src1, regD src2) %{
kvn@3390 1256 predicate(UseAVX > 0);
kvn@3390 1257 match(Set dst (MulD src1 src2));
kvn@3390 1258
kvn@3390 1259 format %{ "vmulsd $dst, $src1, $src2" %}
kvn@3390 1260 ins_cost(150);
kvn@3390 1261 ins_encode %{
kvn@3390 1262 __ vmulsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 1263 %}
kvn@3390 1264 ins_pipe(pipe_slow);
kvn@3390 1265 %}
kvn@3390 1266
kvn@3929 1267 instruct mulD_reg_mem(regD dst, regD src1, memory src2) %{
kvn@3390 1268 predicate(UseAVX > 0);
kvn@3390 1269 match(Set dst (MulD src1 (LoadD src2)));
kvn@3390 1270
kvn@3390 1271 format %{ "vmulsd $dst, $src1, $src2" %}
kvn@3390 1272 ins_cost(150);
kvn@3390 1273 ins_encode %{
kvn@3390 1274 __ vmulsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 1275 %}
kvn@3390 1276 ins_pipe(pipe_slow);
kvn@3390 1277 %}
kvn@3390 1278
kvn@3929 1279 instruct mulD_reg_imm(regD dst, regD src, immD con) %{
kvn@3390 1280 predicate(UseAVX > 0);
kvn@3390 1281 match(Set dst (MulD src con));
kvn@3390 1282
kvn@3390 1283 format %{ "vmulsd $dst, $src, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1284 ins_cost(150);
kvn@3390 1285 ins_encode %{
kvn@3390 1286 __ vmulsd($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1287 %}
kvn@3390 1288 ins_pipe(pipe_slow);
kvn@3390 1289 %}
kvn@3390 1290
kvn@3390 1291 instruct divF_reg(regF dst, regF src) %{
kvn@3390 1292 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1293 match(Set dst (DivF dst src));
kvn@3390 1294
kvn@3390 1295 format %{ "divss $dst, $src" %}
kvn@3390 1296 ins_cost(150);
kvn@3390 1297 ins_encode %{
kvn@3390 1298 __ divss($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1299 %}
kvn@3390 1300 ins_pipe(pipe_slow);
kvn@3390 1301 %}
kvn@3390 1302
kvn@3390 1303 instruct divF_mem(regF dst, memory src) %{
kvn@3390 1304 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1305 match(Set dst (DivF dst (LoadF src)));
kvn@3390 1306
kvn@3390 1307 format %{ "divss $dst, $src" %}
kvn@3390 1308 ins_cost(150);
kvn@3390 1309 ins_encode %{
kvn@3390 1310 __ divss($dst$$XMMRegister, $src$$Address);
kvn@3390 1311 %}
kvn@3390 1312 ins_pipe(pipe_slow);
kvn@3390 1313 %}
kvn@3390 1314
kvn@3390 1315 instruct divF_imm(regF dst, immF con) %{
kvn@3390 1316 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1317 match(Set dst (DivF dst con));
kvn@3390 1318 format %{ "divss $dst, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1319 ins_cost(150);
kvn@3390 1320 ins_encode %{
kvn@3390 1321 __ divss($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1322 %}
kvn@3390 1323 ins_pipe(pipe_slow);
kvn@3390 1324 %}
kvn@3390 1325
kvn@3929 1326 instruct divF_reg_reg(regF dst, regF src1, regF src2) %{
kvn@3390 1327 predicate(UseAVX > 0);
kvn@3390 1328 match(Set dst (DivF src1 src2));
kvn@3390 1329
kvn@3390 1330 format %{ "vdivss $dst, $src1, $src2" %}
kvn@3390 1331 ins_cost(150);
kvn@3390 1332 ins_encode %{
kvn@3390 1333 __ vdivss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 1334 %}
kvn@3390 1335 ins_pipe(pipe_slow);
kvn@3390 1336 %}
kvn@3390 1337
kvn@3929 1338 instruct divF_reg_mem(regF dst, regF src1, memory src2) %{
kvn@3390 1339 predicate(UseAVX > 0);
kvn@3390 1340 match(Set dst (DivF src1 (LoadF src2)));
kvn@3390 1341
kvn@3390 1342 format %{ "vdivss $dst, $src1, $src2" %}
kvn@3390 1343 ins_cost(150);
kvn@3390 1344 ins_encode %{
kvn@3390 1345 __ vdivss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 1346 %}
kvn@3390 1347 ins_pipe(pipe_slow);
kvn@3390 1348 %}
kvn@3390 1349
kvn@3929 1350 instruct divF_reg_imm(regF dst, regF src, immF con) %{
kvn@3390 1351 predicate(UseAVX > 0);
kvn@3390 1352 match(Set dst (DivF src con));
kvn@3390 1353
kvn@3390 1354 format %{ "vdivss $dst, $src, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1355 ins_cost(150);
kvn@3390 1356 ins_encode %{
kvn@3390 1357 __ vdivss($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1358 %}
kvn@3390 1359 ins_pipe(pipe_slow);
kvn@3390 1360 %}
kvn@3390 1361
kvn@3390 1362 instruct divD_reg(regD dst, regD src) %{
kvn@3390 1363 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1364 match(Set dst (DivD dst src));
kvn@3390 1365
kvn@3390 1366 format %{ "divsd $dst, $src" %}
kvn@3390 1367 ins_cost(150);
kvn@3390 1368 ins_encode %{
kvn@3390 1369 __ divsd($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1370 %}
kvn@3390 1371 ins_pipe(pipe_slow);
kvn@3390 1372 %}
kvn@3390 1373
kvn@3390 1374 instruct divD_mem(regD dst, memory src) %{
kvn@3390 1375 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1376 match(Set dst (DivD dst (LoadD src)));
kvn@3390 1377
kvn@3390 1378 format %{ "divsd $dst, $src" %}
kvn@3390 1379 ins_cost(150);
kvn@3390 1380 ins_encode %{
kvn@3390 1381 __ divsd($dst$$XMMRegister, $src$$Address);
kvn@3390 1382 %}
kvn@3390 1383 ins_pipe(pipe_slow);
kvn@3390 1384 %}
kvn@3390 1385
kvn@3390 1386 instruct divD_imm(regD dst, immD con) %{
kvn@3390 1387 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1388 match(Set dst (DivD dst con));
kvn@3390 1389 format %{ "divsd $dst, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1390 ins_cost(150);
kvn@3390 1391 ins_encode %{
kvn@3390 1392 __ divsd($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1393 %}
kvn@3390 1394 ins_pipe(pipe_slow);
kvn@3390 1395 %}
kvn@3390 1396
kvn@3929 1397 instruct divD_reg_reg(regD dst, regD src1, regD src2) %{
kvn@3390 1398 predicate(UseAVX > 0);
kvn@3390 1399 match(Set dst (DivD src1 src2));
kvn@3390 1400
kvn@3390 1401 format %{ "vdivsd $dst, $src1, $src2" %}
kvn@3390 1402 ins_cost(150);
kvn@3390 1403 ins_encode %{
kvn@3390 1404 __ vdivsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 1405 %}
kvn@3390 1406 ins_pipe(pipe_slow);
kvn@3390 1407 %}
kvn@3390 1408
kvn@3929 1409 instruct divD_reg_mem(regD dst, regD src1, memory src2) %{
kvn@3390 1410 predicate(UseAVX > 0);
kvn@3390 1411 match(Set dst (DivD src1 (LoadD src2)));
kvn@3390 1412
kvn@3390 1413 format %{ "vdivsd $dst, $src1, $src2" %}
kvn@3390 1414 ins_cost(150);
kvn@3390 1415 ins_encode %{
kvn@3390 1416 __ vdivsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 1417 %}
kvn@3390 1418 ins_pipe(pipe_slow);
kvn@3390 1419 %}
kvn@3390 1420
kvn@3929 1421 instruct divD_reg_imm(regD dst, regD src, immD con) %{
kvn@3390 1422 predicate(UseAVX > 0);
kvn@3390 1423 match(Set dst (DivD src con));
kvn@3390 1424
kvn@3390 1425 format %{ "vdivsd $dst, $src, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1426 ins_cost(150);
kvn@3390 1427 ins_encode %{
kvn@3390 1428 __ vdivsd($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1429 %}
kvn@3390 1430 ins_pipe(pipe_slow);
kvn@3390 1431 %}
kvn@3390 1432
kvn@3390 1433 instruct absF_reg(regF dst) %{
kvn@3390 1434 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1435 match(Set dst (AbsF dst));
kvn@3390 1436 ins_cost(150);
kvn@3390 1437 format %{ "andps $dst, [0x7fffffff]\t# abs float by sign masking" %}
kvn@3390 1438 ins_encode %{
kvn@3390 1439 __ andps($dst$$XMMRegister, ExternalAddress(float_signmask()));
kvn@3390 1440 %}
kvn@3390 1441 ins_pipe(pipe_slow);
kvn@3390 1442 %}
kvn@3390 1443
kvn@3929 1444 instruct absF_reg_reg(regF dst, regF src) %{
kvn@3390 1445 predicate(UseAVX > 0);
kvn@3390 1446 match(Set dst (AbsF src));
kvn@3390 1447 ins_cost(150);
kvn@3390 1448 format %{ "vandps $dst, $src, [0x7fffffff]\t# abs float by sign masking" %}
kvn@3390 1449 ins_encode %{
kvn@4001 1450 bool vector256 = false;
kvn@3390 1451 __ vandps($dst$$XMMRegister, $src$$XMMRegister,
kvn@4001 1452 ExternalAddress(float_signmask()), vector256);
kvn@3390 1453 %}
kvn@3390 1454 ins_pipe(pipe_slow);
kvn@3390 1455 %}
kvn@3390 1456
kvn@3390 1457 instruct absD_reg(regD dst) %{
kvn@3390 1458 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1459 match(Set dst (AbsD dst));
kvn@3390 1460 ins_cost(150);
kvn@3390 1461 format %{ "andpd $dst, [0x7fffffffffffffff]\t"
kvn@3390 1462 "# abs double by sign masking" %}
kvn@3390 1463 ins_encode %{
kvn@3390 1464 __ andpd($dst$$XMMRegister, ExternalAddress(double_signmask()));
kvn@3390 1465 %}
kvn@3390 1466 ins_pipe(pipe_slow);
kvn@3390 1467 %}
kvn@3390 1468
kvn@3929 1469 instruct absD_reg_reg(regD dst, regD src) %{
kvn@3390 1470 predicate(UseAVX > 0);
kvn@3390 1471 match(Set dst (AbsD src));
kvn@3390 1472 ins_cost(150);
kvn@3390 1473 format %{ "vandpd $dst, $src, [0x7fffffffffffffff]\t"
kvn@3390 1474 "# abs double by sign masking" %}
kvn@3390 1475 ins_encode %{
kvn@4001 1476 bool vector256 = false;
kvn@3390 1477 __ vandpd($dst$$XMMRegister, $src$$XMMRegister,
kvn@4001 1478 ExternalAddress(double_signmask()), vector256);
kvn@3390 1479 %}
kvn@3390 1480 ins_pipe(pipe_slow);
kvn@3390 1481 %}
kvn@3390 1482
kvn@3390 1483 instruct negF_reg(regF dst) %{
kvn@3390 1484 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1485 match(Set dst (NegF dst));
kvn@3390 1486 ins_cost(150);
kvn@3390 1487 format %{ "xorps $dst, [0x80000000]\t# neg float by sign flipping" %}
kvn@3390 1488 ins_encode %{
kvn@3390 1489 __ xorps($dst$$XMMRegister, ExternalAddress(float_signflip()));
kvn@3390 1490 %}
kvn@3390 1491 ins_pipe(pipe_slow);
kvn@3390 1492 %}
kvn@3390 1493
kvn@3929 1494 instruct negF_reg_reg(regF dst, regF src) %{
kvn@3390 1495 predicate(UseAVX > 0);
kvn@3390 1496 match(Set dst (NegF src));
kvn@3390 1497 ins_cost(150);
kvn@3390 1498 format %{ "vxorps $dst, $src, [0x80000000]\t# neg float by sign flipping" %}
kvn@3390 1499 ins_encode %{
kvn@4001 1500 bool vector256 = false;
kvn@3390 1501 __ vxorps($dst$$XMMRegister, $src$$XMMRegister,
kvn@4001 1502 ExternalAddress(float_signflip()), vector256);
kvn@3390 1503 %}
kvn@3390 1504 ins_pipe(pipe_slow);
kvn@3390 1505 %}
kvn@3390 1506
kvn@3390 1507 instruct negD_reg(regD dst) %{
kvn@3390 1508 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1509 match(Set dst (NegD dst));
kvn@3390 1510 ins_cost(150);
kvn@3390 1511 format %{ "xorpd $dst, [0x8000000000000000]\t"
kvn@3390 1512 "# neg double by sign flipping" %}
kvn@3390 1513 ins_encode %{
kvn@3390 1514 __ xorpd($dst$$XMMRegister, ExternalAddress(double_signflip()));
kvn@3390 1515 %}
kvn@3390 1516 ins_pipe(pipe_slow);
kvn@3390 1517 %}
kvn@3390 1518
kvn@3929 1519 instruct negD_reg_reg(regD dst, regD src) %{
kvn@3390 1520 predicate(UseAVX > 0);
kvn@3390 1521 match(Set dst (NegD src));
kvn@3390 1522 ins_cost(150);
kvn@3390 1523 format %{ "vxorpd $dst, $src, [0x8000000000000000]\t"
kvn@3390 1524 "# neg double by sign flipping" %}
kvn@3390 1525 ins_encode %{
kvn@4001 1526 bool vector256 = false;
kvn@3390 1527 __ vxorpd($dst$$XMMRegister, $src$$XMMRegister,
kvn@4001 1528 ExternalAddress(double_signflip()), vector256);
kvn@3390 1529 %}
kvn@3390 1530 ins_pipe(pipe_slow);
kvn@3390 1531 %}
kvn@3390 1532
kvn@3390 1533 instruct sqrtF_reg(regF dst, regF src) %{
kvn@3390 1534 predicate(UseSSE>=1);
kvn@3390 1535 match(Set dst (ConvD2F (SqrtD (ConvF2D src))));
kvn@3390 1536
kvn@3390 1537 format %{ "sqrtss $dst, $src" %}
kvn@3390 1538 ins_cost(150);
kvn@3390 1539 ins_encode %{
kvn@3390 1540 __ sqrtss($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1541 %}
kvn@3390 1542 ins_pipe(pipe_slow);
kvn@3390 1543 %}
kvn@3390 1544
kvn@3390 1545 instruct sqrtF_mem(regF dst, memory src) %{
kvn@3390 1546 predicate(UseSSE>=1);
kvn@3390 1547 match(Set dst (ConvD2F (SqrtD (ConvF2D (LoadF src)))));
kvn@3390 1548
kvn@3390 1549 format %{ "sqrtss $dst, $src" %}
kvn@3390 1550 ins_cost(150);
kvn@3390 1551 ins_encode %{
kvn@3390 1552 __ sqrtss($dst$$XMMRegister, $src$$Address);
kvn@3390 1553 %}
kvn@3390 1554 ins_pipe(pipe_slow);
kvn@3390 1555 %}
kvn@3390 1556
kvn@3390 1557 instruct sqrtF_imm(regF dst, immF con) %{
kvn@3390 1558 predicate(UseSSE>=1);
kvn@3390 1559 match(Set dst (ConvD2F (SqrtD (ConvF2D con))));
kvn@3390 1560 format %{ "sqrtss $dst, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1561 ins_cost(150);
kvn@3390 1562 ins_encode %{
kvn@3390 1563 __ sqrtss($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1564 %}
kvn@3390 1565 ins_pipe(pipe_slow);
kvn@3390 1566 %}
kvn@3390 1567
kvn@3390 1568 instruct sqrtD_reg(regD dst, regD src) %{
kvn@3390 1569 predicate(UseSSE>=2);
kvn@3390 1570 match(Set dst (SqrtD src));
kvn@3390 1571
kvn@3390 1572 format %{ "sqrtsd $dst, $src" %}
kvn@3390 1573 ins_cost(150);
kvn@3390 1574 ins_encode %{
kvn@3390 1575 __ sqrtsd($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1576 %}
kvn@3390 1577 ins_pipe(pipe_slow);
kvn@3390 1578 %}
kvn@3390 1579
kvn@3390 1580 instruct sqrtD_mem(regD dst, memory src) %{
kvn@3390 1581 predicate(UseSSE>=2);
kvn@3390 1582 match(Set dst (SqrtD (LoadD src)));
kvn@3390 1583
kvn@3390 1584 format %{ "sqrtsd $dst, $src" %}
kvn@3390 1585 ins_cost(150);
kvn@3390 1586 ins_encode %{
kvn@3390 1587 __ sqrtsd($dst$$XMMRegister, $src$$Address);
kvn@3390 1588 %}
kvn@3390 1589 ins_pipe(pipe_slow);
kvn@3390 1590 %}
kvn@3390 1591
kvn@3390 1592 instruct sqrtD_imm(regD dst, immD con) %{
kvn@3390 1593 predicate(UseSSE>=2);
kvn@3390 1594 match(Set dst (SqrtD con));
kvn@3390 1595 format %{ "sqrtsd $dst, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1596 ins_cost(150);
kvn@3390 1597 ins_encode %{
kvn@3390 1598 __ sqrtsd($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1599 %}
kvn@3390 1600 ins_pipe(pipe_slow);
kvn@3390 1601 %}
kvn@3390 1602
kvn@3882 1603
kvn@3882 1604 // ====================VECTOR INSTRUCTIONS=====================================
kvn@3882 1605
kvn@3882 1606 // Load vectors (4 bytes long)
kvn@3882 1607 instruct loadV4(vecS dst, memory mem) %{
kvn@3882 1608 predicate(n->as_LoadVector()->memory_size() == 4);
kvn@3882 1609 match(Set dst (LoadVector mem));
kvn@3882 1610 ins_cost(125);
kvn@3882 1611 format %{ "movd $dst,$mem\t! load vector (4 bytes)" %}
kvn@3882 1612 ins_encode %{
kvn@3882 1613 __ movdl($dst$$XMMRegister, $mem$$Address);
kvn@3882 1614 %}
kvn@3882 1615 ins_pipe( pipe_slow );
kvn@3882 1616 %}
kvn@3882 1617
kvn@3882 1618 // Load vectors (8 bytes long)
kvn@3882 1619 instruct loadV8(vecD dst, memory mem) %{
kvn@3882 1620 predicate(n->as_LoadVector()->memory_size() == 8);
kvn@3882 1621 match(Set dst (LoadVector mem));
kvn@3882 1622 ins_cost(125);
kvn@3882 1623 format %{ "movq $dst,$mem\t! load vector (8 bytes)" %}
kvn@3882 1624 ins_encode %{
kvn@3882 1625 __ movq($dst$$XMMRegister, $mem$$Address);
kvn@3882 1626 %}
kvn@3882 1627 ins_pipe( pipe_slow );
kvn@3882 1628 %}
kvn@3882 1629
kvn@3882 1630 // Load vectors (16 bytes long)
kvn@3882 1631 instruct loadV16(vecX dst, memory mem) %{
kvn@3882 1632 predicate(n->as_LoadVector()->memory_size() == 16);
kvn@3882 1633 match(Set dst (LoadVector mem));
kvn@3882 1634 ins_cost(125);
kvn@3882 1635 format %{ "movdqu $dst,$mem\t! load vector (16 bytes)" %}
kvn@3882 1636 ins_encode %{
kvn@3882 1637 __ movdqu($dst$$XMMRegister, $mem$$Address);
kvn@3882 1638 %}
kvn@3882 1639 ins_pipe( pipe_slow );
kvn@3882 1640 %}
kvn@3882 1641
kvn@3882 1642 // Load vectors (32 bytes long)
kvn@3882 1643 instruct loadV32(vecY dst, memory mem) %{
kvn@3882 1644 predicate(n->as_LoadVector()->memory_size() == 32);
kvn@3882 1645 match(Set dst (LoadVector mem));
kvn@3882 1646 ins_cost(125);
kvn@3882 1647 format %{ "vmovdqu $dst,$mem\t! load vector (32 bytes)" %}
kvn@3882 1648 ins_encode %{
kvn@3882 1649 __ vmovdqu($dst$$XMMRegister, $mem$$Address);
kvn@3882 1650 %}
kvn@3882 1651 ins_pipe( pipe_slow );
kvn@3882 1652 %}
kvn@3882 1653
kvn@3882 1654 // Store vectors
kvn@3882 1655 instruct storeV4(memory mem, vecS src) %{
kvn@3882 1656 predicate(n->as_StoreVector()->memory_size() == 4);
kvn@3882 1657 match(Set mem (StoreVector mem src));
kvn@3882 1658 ins_cost(145);
kvn@3882 1659 format %{ "movd $mem,$src\t! store vector (4 bytes)" %}
kvn@3882 1660 ins_encode %{
kvn@3882 1661 __ movdl($mem$$Address, $src$$XMMRegister);
kvn@3882 1662 %}
kvn@3882 1663 ins_pipe( pipe_slow );
kvn@3882 1664 %}
kvn@3882 1665
kvn@3882 1666 instruct storeV8(memory mem, vecD src) %{
kvn@3882 1667 predicate(n->as_StoreVector()->memory_size() == 8);
kvn@3882 1668 match(Set mem (StoreVector mem src));
kvn@3882 1669 ins_cost(145);
kvn@3882 1670 format %{ "movq $mem,$src\t! store vector (8 bytes)" %}
kvn@3882 1671 ins_encode %{
kvn@3882 1672 __ movq($mem$$Address, $src$$XMMRegister);
kvn@3882 1673 %}
kvn@3882 1674 ins_pipe( pipe_slow );
kvn@3882 1675 %}
kvn@3882 1676
kvn@3882 1677 instruct storeV16(memory mem, vecX src) %{
kvn@3882 1678 predicate(n->as_StoreVector()->memory_size() == 16);
kvn@3882 1679 match(Set mem (StoreVector mem src));
kvn@3882 1680 ins_cost(145);
kvn@3882 1681 format %{ "movdqu $mem,$src\t! store vector (16 bytes)" %}
kvn@3882 1682 ins_encode %{
kvn@3882 1683 __ movdqu($mem$$Address, $src$$XMMRegister);
kvn@3882 1684 %}
kvn@3882 1685 ins_pipe( pipe_slow );
kvn@3882 1686 %}
kvn@3882 1687
kvn@3882 1688 instruct storeV32(memory mem, vecY src) %{
kvn@3882 1689 predicate(n->as_StoreVector()->memory_size() == 32);
kvn@3882 1690 match(Set mem (StoreVector mem src));
kvn@3882 1691 ins_cost(145);
kvn@3882 1692 format %{ "vmovdqu $mem,$src\t! store vector (32 bytes)" %}
kvn@3882 1693 ins_encode %{
kvn@3882 1694 __ vmovdqu($mem$$Address, $src$$XMMRegister);
kvn@3882 1695 %}
kvn@3882 1696 ins_pipe( pipe_slow );
kvn@3882 1697 %}
kvn@3882 1698
kvn@3882 1699 // Replicate byte scalar to be vector
kvn@3882 1700 instruct Repl4B(vecS dst, rRegI src) %{
kvn@3882 1701 predicate(n->as_Vector()->length() == 4);
kvn@3882 1702 match(Set dst (ReplicateB src));
kvn@3882 1703 format %{ "movd $dst,$src\n\t"
kvn@3882 1704 "punpcklbw $dst,$dst\n\t"
kvn@3882 1705 "pshuflw $dst,$dst,0x00\t! replicate4B" %}
kvn@3882 1706 ins_encode %{
kvn@3882 1707 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1708 __ punpcklbw($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1709 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 1710 %}
kvn@3882 1711 ins_pipe( pipe_slow );
kvn@3882 1712 %}
kvn@3882 1713
kvn@3882 1714 instruct Repl8B(vecD dst, rRegI src) %{
kvn@3882 1715 predicate(n->as_Vector()->length() == 8);
kvn@3882 1716 match(Set dst (ReplicateB src));
kvn@3882 1717 format %{ "movd $dst,$src\n\t"
kvn@3882 1718 "punpcklbw $dst,$dst\n\t"
kvn@3882 1719 "pshuflw $dst,$dst,0x00\t! replicate8B" %}
kvn@3882 1720 ins_encode %{
kvn@3882 1721 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1722 __ punpcklbw($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1723 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 1724 %}
kvn@3882 1725 ins_pipe( pipe_slow );
kvn@3882 1726 %}
kvn@3882 1727
kvn@3882 1728 instruct Repl16B(vecX dst, rRegI src) %{
kvn@3882 1729 predicate(n->as_Vector()->length() == 16);
kvn@3882 1730 match(Set dst (ReplicateB src));
kvn@3882 1731 format %{ "movd $dst,$src\n\t"
kvn@3882 1732 "punpcklbw $dst,$dst\n\t"
kvn@3882 1733 "pshuflw $dst,$dst,0x00\n\t"
kvn@3929 1734 "punpcklqdq $dst,$dst\t! replicate16B" %}
kvn@3882 1735 ins_encode %{
kvn@3882 1736 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1737 __ punpcklbw($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1738 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3929 1739 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1740 %}
kvn@3882 1741 ins_pipe( pipe_slow );
kvn@3882 1742 %}
kvn@3882 1743
kvn@3882 1744 instruct Repl32B(vecY dst, rRegI src) %{
kvn@3882 1745 predicate(n->as_Vector()->length() == 32);
kvn@3882 1746 match(Set dst (ReplicateB src));
kvn@3882 1747 format %{ "movd $dst,$src\n\t"
kvn@3882 1748 "punpcklbw $dst,$dst\n\t"
kvn@3882 1749 "pshuflw $dst,$dst,0x00\n\t"
kvn@3929 1750 "punpcklqdq $dst,$dst\n\t"
kvn@3929 1751 "vinserti128h $dst,$dst,$dst\t! replicate32B" %}
kvn@3882 1752 ins_encode %{
kvn@3882 1753 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1754 __ punpcklbw($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1755 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3929 1756 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 1757 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1758 %}
kvn@3882 1759 ins_pipe( pipe_slow );
kvn@3882 1760 %}
kvn@3882 1761
kvn@3882 1762 // Replicate byte scalar immediate to be vector by loading from const table.
kvn@3882 1763 instruct Repl4B_imm(vecS dst, immI con) %{
kvn@3882 1764 predicate(n->as_Vector()->length() == 4);
kvn@3882 1765 match(Set dst (ReplicateB con));
kvn@3929 1766 format %{ "movdl $dst,[$constantaddress]\t! replicate4B($con)" %}
kvn@3882 1767 ins_encode %{
kvn@3929 1768 __ movdl($dst$$XMMRegister, $constantaddress(replicate4_imm($con$$constant, 1)));
kvn@3882 1769 %}
kvn@3882 1770 ins_pipe( pipe_slow );
kvn@3882 1771 %}
kvn@3882 1772
kvn@3882 1773 instruct Repl8B_imm(vecD dst, immI con) %{
kvn@3882 1774 predicate(n->as_Vector()->length() == 8);
kvn@3882 1775 match(Set dst (ReplicateB con));
kvn@3929 1776 format %{ "movq $dst,[$constantaddress]\t! replicate8B($con)" %}
kvn@3882 1777 ins_encode %{
kvn@3929 1778 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 1)));
kvn@3882 1779 %}
kvn@3882 1780 ins_pipe( pipe_slow );
kvn@3882 1781 %}
kvn@3882 1782
kvn@3882 1783 instruct Repl16B_imm(vecX dst, immI con) %{
kvn@3882 1784 predicate(n->as_Vector()->length() == 16);
kvn@3882 1785 match(Set dst (ReplicateB con));
kvn@3929 1786 format %{ "movq $dst,[$constantaddress]\n\t"
kvn@3929 1787 "punpcklqdq $dst,$dst\t! replicate16B($con)" %}
kvn@3882 1788 ins_encode %{
kvn@3929 1789 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 1)));
kvn@3929 1790 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1791 %}
kvn@3882 1792 ins_pipe( pipe_slow );
kvn@3882 1793 %}
kvn@3882 1794
kvn@3882 1795 instruct Repl32B_imm(vecY dst, immI con) %{
kvn@3882 1796 predicate(n->as_Vector()->length() == 32);
kvn@3882 1797 match(Set dst (ReplicateB con));
kvn@3929 1798 format %{ "movq $dst,[$constantaddress]\n\t"
kvn@3929 1799 "punpcklqdq $dst,$dst\n\t"
kvn@3929 1800 "vinserti128h $dst,$dst,$dst\t! lreplicate32B($con)" %}
kvn@3882 1801 ins_encode %{
kvn@3929 1802 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 1)));
kvn@3929 1803 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 1804 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1805 %}
kvn@3882 1806 ins_pipe( pipe_slow );
kvn@3882 1807 %}
kvn@3882 1808
kvn@3882 1809 // Replicate byte scalar zero to be vector
kvn@3882 1810 instruct Repl4B_zero(vecS dst, immI0 zero) %{
kvn@3882 1811 predicate(n->as_Vector()->length() == 4);
kvn@3882 1812 match(Set dst (ReplicateB zero));
kvn@3882 1813 format %{ "pxor $dst,$dst\t! replicate4B zero" %}
kvn@3882 1814 ins_encode %{
kvn@3882 1815 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1816 %}
kvn@3882 1817 ins_pipe( fpu_reg_reg );
kvn@3882 1818 %}
kvn@3882 1819
kvn@3882 1820 instruct Repl8B_zero(vecD dst, immI0 zero) %{
kvn@3882 1821 predicate(n->as_Vector()->length() == 8);
kvn@3882 1822 match(Set dst (ReplicateB zero));
kvn@3882 1823 format %{ "pxor $dst,$dst\t! replicate8B zero" %}
kvn@3882 1824 ins_encode %{
kvn@3882 1825 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1826 %}
kvn@3882 1827 ins_pipe( fpu_reg_reg );
kvn@3882 1828 %}
kvn@3882 1829
kvn@3882 1830 instruct Repl16B_zero(vecX dst, immI0 zero) %{
kvn@3882 1831 predicate(n->as_Vector()->length() == 16);
kvn@3882 1832 match(Set dst (ReplicateB zero));
kvn@3882 1833 format %{ "pxor $dst,$dst\t! replicate16B zero" %}
kvn@3882 1834 ins_encode %{
kvn@3882 1835 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1836 %}
kvn@3882 1837 ins_pipe( fpu_reg_reg );
kvn@3882 1838 %}
kvn@3882 1839
kvn@3882 1840 instruct Repl32B_zero(vecY dst, immI0 zero) %{
kvn@3882 1841 predicate(n->as_Vector()->length() == 32);
kvn@3882 1842 match(Set dst (ReplicateB zero));
kvn@3929 1843 format %{ "vpxor $dst,$dst,$dst\t! replicate32B zero" %}
kvn@3882 1844 ins_encode %{
kvn@3882 1845 // Use vxorpd since AVX does not have vpxor for 256-bit (AVX2 will have it).
kvn@3882 1846 bool vector256 = true;
kvn@3929 1847 __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector256);
kvn@3882 1848 %}
kvn@3882 1849 ins_pipe( fpu_reg_reg );
kvn@3882 1850 %}
kvn@3882 1851
kvn@3882 1852 // Replicate char/short (2 byte) scalar to be vector
kvn@3882 1853 instruct Repl2S(vecS dst, rRegI src) %{
kvn@3882 1854 predicate(n->as_Vector()->length() == 2);
kvn@3882 1855 match(Set dst (ReplicateS src));
kvn@3882 1856 format %{ "movd $dst,$src\n\t"
kvn@3882 1857 "pshuflw $dst,$dst,0x00\t! replicate2S" %}
kvn@3882 1858 ins_encode %{
kvn@3882 1859 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1860 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 1861 %}
kvn@3882 1862 ins_pipe( fpu_reg_reg );
kvn@3882 1863 %}
kvn@3882 1864
kvn@3882 1865 instruct Repl4S(vecD dst, rRegI src) %{
kvn@3882 1866 predicate(n->as_Vector()->length() == 4);
kvn@3882 1867 match(Set dst (ReplicateS src));
kvn@3882 1868 format %{ "movd $dst,$src\n\t"
kvn@3882 1869 "pshuflw $dst,$dst,0x00\t! replicate4S" %}
kvn@3882 1870 ins_encode %{
kvn@3882 1871 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1872 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 1873 %}
kvn@3882 1874 ins_pipe( fpu_reg_reg );
kvn@3882 1875 %}
kvn@3882 1876
kvn@3882 1877 instruct Repl8S(vecX dst, rRegI src) %{
kvn@3882 1878 predicate(n->as_Vector()->length() == 8);
kvn@3882 1879 match(Set dst (ReplicateS src));
kvn@3882 1880 format %{ "movd $dst,$src\n\t"
kvn@3882 1881 "pshuflw $dst,$dst,0x00\n\t"
kvn@3929 1882 "punpcklqdq $dst,$dst\t! replicate8S" %}
kvn@3882 1883 ins_encode %{
kvn@3882 1884 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1885 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3929 1886 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1887 %}
kvn@3882 1888 ins_pipe( pipe_slow );
kvn@3882 1889 %}
kvn@3882 1890
kvn@3882 1891 instruct Repl16S(vecY dst, rRegI src) %{
kvn@3882 1892 predicate(n->as_Vector()->length() == 16);
kvn@3882 1893 match(Set dst (ReplicateS src));
kvn@3882 1894 format %{ "movd $dst,$src\n\t"
kvn@3882 1895 "pshuflw $dst,$dst,0x00\n\t"
kvn@3929 1896 "punpcklqdq $dst,$dst\n\t"
kvn@3929 1897 "vinserti128h $dst,$dst,$dst\t! replicate16S" %}
kvn@3882 1898 ins_encode %{
kvn@3882 1899 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1900 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3929 1901 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 1902 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1903 %}
kvn@3882 1904 ins_pipe( pipe_slow );
kvn@3882 1905 %}
kvn@3882 1906
kvn@3882 1907 // Replicate char/short (2 byte) scalar immediate to be vector by loading from const table.
kvn@3882 1908 instruct Repl2S_imm(vecS dst, immI con) %{
kvn@3882 1909 predicate(n->as_Vector()->length() == 2);
kvn@3882 1910 match(Set dst (ReplicateS con));
kvn@3929 1911 format %{ "movdl $dst,[$constantaddress]\t! replicate2S($con)" %}
kvn@3882 1912 ins_encode %{
kvn@3929 1913 __ movdl($dst$$XMMRegister, $constantaddress(replicate4_imm($con$$constant, 2)));
kvn@3882 1914 %}
kvn@3882 1915 ins_pipe( fpu_reg_reg );
kvn@3882 1916 %}
kvn@3882 1917
kvn@3882 1918 instruct Repl4S_imm(vecD dst, immI con) %{
kvn@3882 1919 predicate(n->as_Vector()->length() == 4);
kvn@3882 1920 match(Set dst (ReplicateS con));
kvn@3929 1921 format %{ "movq $dst,[$constantaddress]\t! replicate4S($con)" %}
kvn@3882 1922 ins_encode %{
kvn@3929 1923 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 2)));
kvn@3882 1924 %}
kvn@3882 1925 ins_pipe( fpu_reg_reg );
kvn@3882 1926 %}
kvn@3882 1927
kvn@3882 1928 instruct Repl8S_imm(vecX dst, immI con) %{
kvn@3882 1929 predicate(n->as_Vector()->length() == 8);
kvn@3882 1930 match(Set dst (ReplicateS con));
kvn@3929 1931 format %{ "movq $dst,[$constantaddress]\n\t"
kvn@3929 1932 "punpcklqdq $dst,$dst\t! replicate8S($con)" %}
kvn@3882 1933 ins_encode %{
kvn@3929 1934 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 2)));
kvn@3929 1935 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1936 %}
kvn@3882 1937 ins_pipe( pipe_slow );
kvn@3882 1938 %}
kvn@3882 1939
kvn@3882 1940 instruct Repl16S_imm(vecY dst, immI con) %{
kvn@3882 1941 predicate(n->as_Vector()->length() == 16);
kvn@3882 1942 match(Set dst (ReplicateS con));
kvn@3929 1943 format %{ "movq $dst,[$constantaddress]\n\t"
kvn@3929 1944 "punpcklqdq $dst,$dst\n\t"
kvn@3929 1945 "vinserti128h $dst,$dst,$dst\t! replicate16S($con)" %}
kvn@3882 1946 ins_encode %{
kvn@3929 1947 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 2)));
kvn@3929 1948 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 1949 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1950 %}
kvn@3882 1951 ins_pipe( pipe_slow );
kvn@3882 1952 %}
kvn@3882 1953
kvn@3882 1954 // Replicate char/short (2 byte) scalar zero to be vector
kvn@3882 1955 instruct Repl2S_zero(vecS dst, immI0 zero) %{
kvn@3882 1956 predicate(n->as_Vector()->length() == 2);
kvn@3882 1957 match(Set dst (ReplicateS zero));
kvn@3882 1958 format %{ "pxor $dst,$dst\t! replicate2S zero" %}
kvn@3882 1959 ins_encode %{
kvn@3882 1960 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1961 %}
kvn@3882 1962 ins_pipe( fpu_reg_reg );
kvn@3882 1963 %}
kvn@3882 1964
kvn@3882 1965 instruct Repl4S_zero(vecD dst, immI0 zero) %{
kvn@3882 1966 predicate(n->as_Vector()->length() == 4);
kvn@3882 1967 match(Set dst (ReplicateS zero));
kvn@3882 1968 format %{ "pxor $dst,$dst\t! replicate4S zero" %}
kvn@3882 1969 ins_encode %{
kvn@3882 1970 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1971 %}
kvn@3882 1972 ins_pipe( fpu_reg_reg );
kvn@3882 1973 %}
kvn@3882 1974
kvn@3882 1975 instruct Repl8S_zero(vecX dst, immI0 zero) %{
kvn@3882 1976 predicate(n->as_Vector()->length() == 8);
kvn@3882 1977 match(Set dst (ReplicateS zero));
kvn@3882 1978 format %{ "pxor $dst,$dst\t! replicate8S zero" %}
kvn@3882 1979 ins_encode %{
kvn@3882 1980 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1981 %}
kvn@3882 1982 ins_pipe( fpu_reg_reg );
kvn@3882 1983 %}
kvn@3882 1984
kvn@3882 1985 instruct Repl16S_zero(vecY dst, immI0 zero) %{
kvn@3882 1986 predicate(n->as_Vector()->length() == 16);
kvn@3882 1987 match(Set dst (ReplicateS zero));
kvn@3929 1988 format %{ "vpxor $dst,$dst,$dst\t! replicate16S zero" %}
kvn@3882 1989 ins_encode %{
kvn@3882 1990 // Use vxorpd since AVX does not have vpxor for 256-bit (AVX2 will have it).
kvn@3882 1991 bool vector256 = true;
kvn@3929 1992 __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector256);
kvn@3882 1993 %}
kvn@3882 1994 ins_pipe( fpu_reg_reg );
kvn@3882 1995 %}
kvn@3882 1996
kvn@3882 1997 // Replicate integer (4 byte) scalar to be vector
kvn@3882 1998 instruct Repl2I(vecD dst, rRegI src) %{
kvn@3882 1999 predicate(n->as_Vector()->length() == 2);
kvn@3882 2000 match(Set dst (ReplicateI src));
kvn@3882 2001 format %{ "movd $dst,$src\n\t"
kvn@3882 2002 "pshufd $dst,$dst,0x00\t! replicate2I" %}
kvn@3882 2003 ins_encode %{
kvn@3882 2004 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 2005 __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 2006 %}
kvn@3882 2007 ins_pipe( fpu_reg_reg );
kvn@3882 2008 %}
kvn@3882 2009
kvn@3882 2010 instruct Repl4I(vecX dst, rRegI src) %{
kvn@3882 2011 predicate(n->as_Vector()->length() == 4);
kvn@3882 2012 match(Set dst (ReplicateI src));
kvn@3882 2013 format %{ "movd $dst,$src\n\t"
kvn@3882 2014 "pshufd $dst,$dst,0x00\t! replicate4I" %}
kvn@3882 2015 ins_encode %{
kvn@3882 2016 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 2017 __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 2018 %}
kvn@3882 2019 ins_pipe( pipe_slow );
kvn@3882 2020 %}
kvn@3882 2021
kvn@3882 2022 instruct Repl8I(vecY dst, rRegI src) %{
kvn@3882 2023 predicate(n->as_Vector()->length() == 8);
kvn@3882 2024 match(Set dst (ReplicateI src));
kvn@3882 2025 format %{ "movd $dst,$src\n\t"
kvn@3882 2026 "pshufd $dst,$dst,0x00\n\t"
kvn@3929 2027 "vinserti128h $dst,$dst,$dst\t! replicate8I" %}
kvn@3882 2028 ins_encode %{
kvn@3882 2029 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 2030 __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3929 2031 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2032 %}
kvn@3882 2033 ins_pipe( pipe_slow );
kvn@3882 2034 %}
kvn@3882 2035
kvn@3882 2036 // Replicate integer (4 byte) scalar immediate to be vector by loading from const table.
kvn@3882 2037 instruct Repl2I_imm(vecD dst, immI con) %{
kvn@3882 2038 predicate(n->as_Vector()->length() == 2);
kvn@3882 2039 match(Set dst (ReplicateI con));
kvn@3929 2040 format %{ "movq $dst,[$constantaddress]\t! replicate2I($con)" %}
kvn@3882 2041 ins_encode %{
kvn@3929 2042 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 4)));
kvn@3882 2043 %}
kvn@3882 2044 ins_pipe( fpu_reg_reg );
kvn@3882 2045 %}
kvn@3882 2046
kvn@3882 2047 instruct Repl4I_imm(vecX dst, immI con) %{
kvn@3882 2048 predicate(n->as_Vector()->length() == 4);
kvn@3882 2049 match(Set dst (ReplicateI con));
kvn@3929 2050 format %{ "movq $dst,[$constantaddress]\t! replicate4I($con)\n\t"
kvn@3929 2051 "punpcklqdq $dst,$dst" %}
kvn@3882 2052 ins_encode %{
kvn@3929 2053 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 4)));
kvn@3929 2054 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2055 %}
kvn@3882 2056 ins_pipe( pipe_slow );
kvn@3882 2057 %}
kvn@3882 2058
kvn@3882 2059 instruct Repl8I_imm(vecY dst, immI con) %{
kvn@3882 2060 predicate(n->as_Vector()->length() == 8);
kvn@3882 2061 match(Set dst (ReplicateI con));
kvn@3929 2062 format %{ "movq $dst,[$constantaddress]\t! replicate8I($con)\n\t"
kvn@3929 2063 "punpcklqdq $dst,$dst\n\t"
kvn@3929 2064 "vinserti128h $dst,$dst,$dst" %}
kvn@3882 2065 ins_encode %{
kvn@3929 2066 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 4)));
kvn@3929 2067 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 2068 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2069 %}
kvn@3882 2070 ins_pipe( pipe_slow );
kvn@3882 2071 %}
kvn@3882 2072
kvn@3882 2073 // Integer could be loaded into xmm register directly from memory.
kvn@3882 2074 instruct Repl2I_mem(vecD dst, memory mem) %{
kvn@3882 2075 predicate(n->as_Vector()->length() == 2);
kvn@3929 2076 match(Set dst (ReplicateI (LoadI mem)));
kvn@3882 2077 format %{ "movd $dst,$mem\n\t"
kvn@3882 2078 "pshufd $dst,$dst,0x00\t! replicate2I" %}
kvn@3882 2079 ins_encode %{
kvn@3882 2080 __ movdl($dst$$XMMRegister, $mem$$Address);
kvn@3882 2081 __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 2082 %}
kvn@3882 2083 ins_pipe( fpu_reg_reg );
kvn@3882 2084 %}
kvn@3882 2085
kvn@3882 2086 instruct Repl4I_mem(vecX dst, memory mem) %{
kvn@3882 2087 predicate(n->as_Vector()->length() == 4);
kvn@3929 2088 match(Set dst (ReplicateI (LoadI mem)));
kvn@3882 2089 format %{ "movd $dst,$mem\n\t"
kvn@3882 2090 "pshufd $dst,$dst,0x00\t! replicate4I" %}
kvn@3882 2091 ins_encode %{
kvn@3882 2092 __ movdl($dst$$XMMRegister, $mem$$Address);
kvn@3882 2093 __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 2094 %}
kvn@3882 2095 ins_pipe( pipe_slow );
kvn@3882 2096 %}
kvn@3882 2097
kvn@3882 2098 instruct Repl8I_mem(vecY dst, memory mem) %{
kvn@3882 2099 predicate(n->as_Vector()->length() == 8);
kvn@3929 2100 match(Set dst (ReplicateI (LoadI mem)));
kvn@3882 2101 format %{ "movd $dst,$mem\n\t"
kvn@3882 2102 "pshufd $dst,$dst,0x00\n\t"
kvn@3929 2103 "vinserti128h $dst,$dst,$dst\t! replicate8I" %}
kvn@3882 2104 ins_encode %{
kvn@3882 2105 __ movdl($dst$$XMMRegister, $mem$$Address);
kvn@3882 2106 __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3929 2107 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2108 %}
kvn@3882 2109 ins_pipe( pipe_slow );
kvn@3882 2110 %}
kvn@3882 2111
kvn@3882 2112 // Replicate integer (4 byte) scalar zero to be vector
kvn@3882 2113 instruct Repl2I_zero(vecD dst, immI0 zero) %{
kvn@3882 2114 predicate(n->as_Vector()->length() == 2);
kvn@3882 2115 match(Set dst (ReplicateI zero));
kvn@3882 2116 format %{ "pxor $dst,$dst\t! replicate2I" %}
kvn@3882 2117 ins_encode %{
kvn@3882 2118 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2119 %}
kvn@3882 2120 ins_pipe( fpu_reg_reg );
kvn@3882 2121 %}
kvn@3882 2122
kvn@3882 2123 instruct Repl4I_zero(vecX dst, immI0 zero) %{
kvn@3882 2124 predicate(n->as_Vector()->length() == 4);
kvn@3882 2125 match(Set dst (ReplicateI zero));
kvn@3882 2126 format %{ "pxor $dst,$dst\t! replicate4I zero)" %}
kvn@3882 2127 ins_encode %{
kvn@3882 2128 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2129 %}
kvn@3882 2130 ins_pipe( fpu_reg_reg );
kvn@3882 2131 %}
kvn@3882 2132
kvn@3882 2133 instruct Repl8I_zero(vecY dst, immI0 zero) %{
kvn@3882 2134 predicate(n->as_Vector()->length() == 8);
kvn@3882 2135 match(Set dst (ReplicateI zero));
kvn@3929 2136 format %{ "vpxor $dst,$dst,$dst\t! replicate8I zero" %}
kvn@3882 2137 ins_encode %{
kvn@3882 2138 // Use vxorpd since AVX does not have vpxor for 256-bit (AVX2 will have it).
kvn@3882 2139 bool vector256 = true;
kvn@3929 2140 __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector256);
kvn@3882 2141 %}
kvn@3882 2142 ins_pipe( fpu_reg_reg );
kvn@3882 2143 %}
kvn@3882 2144
kvn@3882 2145 // Replicate long (8 byte) scalar to be vector
kvn@3882 2146 #ifdef _LP64
kvn@3882 2147 instruct Repl2L(vecX dst, rRegL src) %{
kvn@3882 2148 predicate(n->as_Vector()->length() == 2);
kvn@3882 2149 match(Set dst (ReplicateL src));
kvn@3882 2150 format %{ "movdq $dst,$src\n\t"
kvn@3929 2151 "punpcklqdq $dst,$dst\t! replicate2L" %}
kvn@3882 2152 ins_encode %{
kvn@3882 2153 __ movdq($dst$$XMMRegister, $src$$Register);
kvn@3929 2154 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2155 %}
kvn@3882 2156 ins_pipe( pipe_slow );
kvn@3882 2157 %}
kvn@3882 2158
kvn@3882 2159 instruct Repl4L(vecY dst, rRegL src) %{
kvn@3882 2160 predicate(n->as_Vector()->length() == 4);
kvn@3882 2161 match(Set dst (ReplicateL src));
kvn@3882 2162 format %{ "movdq $dst,$src\n\t"
kvn@3929 2163 "punpcklqdq $dst,$dst\n\t"
kvn@3929 2164 "vinserti128h $dst,$dst,$dst\t! replicate4L" %}
kvn@3882 2165 ins_encode %{
kvn@3882 2166 __ movdq($dst$$XMMRegister, $src$$Register);
kvn@3929 2167 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 2168 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2169 %}
kvn@3882 2170 ins_pipe( pipe_slow );
kvn@3882 2171 %}
kvn@3882 2172 #else // _LP64
kvn@3882 2173 instruct Repl2L(vecX dst, eRegL src, regD tmp) %{
kvn@3882 2174 predicate(n->as_Vector()->length() == 2);
kvn@3882 2175 match(Set dst (ReplicateL src));
kvn@3882 2176 effect(TEMP dst, USE src, TEMP tmp);
kvn@3882 2177 format %{ "movdl $dst,$src.lo\n\t"
kvn@3882 2178 "movdl $tmp,$src.hi\n\t"
kvn@3882 2179 "punpckldq $dst,$tmp\n\t"
kvn@3929 2180 "punpcklqdq $dst,$dst\t! replicate2L"%}
kvn@3882 2181 ins_encode %{
kvn@3882 2182 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 2183 __ movdl($tmp$$XMMRegister, HIGH_FROM_LOW($src$$Register));
kvn@3882 2184 __ punpckldq($dst$$XMMRegister, $tmp$$XMMRegister);
kvn@3929 2185 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2186 %}
kvn@3882 2187 ins_pipe( pipe_slow );
kvn@3882 2188 %}
kvn@3882 2189
kvn@3882 2190 instruct Repl4L(vecY dst, eRegL src, regD tmp) %{
kvn@3882 2191 predicate(n->as_Vector()->length() == 4);
kvn@3882 2192 match(Set dst (ReplicateL src));
kvn@3882 2193 effect(TEMP dst, USE src, TEMP tmp);
kvn@3882 2194 format %{ "movdl $dst,$src.lo\n\t"
kvn@3882 2195 "movdl $tmp,$src.hi\n\t"
kvn@3882 2196 "punpckldq $dst,$tmp\n\t"
kvn@3929 2197 "punpcklqdq $dst,$dst\n\t"
kvn@3929 2198 "vinserti128h $dst,$dst,$dst\t! replicate4L" %}
kvn@3882 2199 ins_encode %{
kvn@3882 2200 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 2201 __ movdl($tmp$$XMMRegister, HIGH_FROM_LOW($src$$Register));
kvn@3882 2202 __ punpckldq($dst$$XMMRegister, $tmp$$XMMRegister);
kvn@3929 2203 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 2204 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2205 %}
kvn@3882 2206 ins_pipe( pipe_slow );
kvn@3882 2207 %}
kvn@3882 2208 #endif // _LP64
kvn@3882 2209
kvn@3882 2210 // Replicate long (8 byte) scalar immediate to be vector by loading from const table.
kvn@3882 2211 instruct Repl2L_imm(vecX dst, immL con) %{
kvn@3882 2212 predicate(n->as_Vector()->length() == 2);
kvn@3882 2213 match(Set dst (ReplicateL con));
kvn@3929 2214 format %{ "movq $dst,[$constantaddress]\n\t"
kvn@3929 2215 "punpcklqdq $dst,$dst\t! replicate2L($con)" %}
kvn@3882 2216 ins_encode %{
kvn@3929 2217 __ movq($dst$$XMMRegister, $constantaddress($con));
kvn@3929 2218 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2219 %}
kvn@3882 2220 ins_pipe( pipe_slow );
kvn@3882 2221 %}
kvn@3882 2222
kvn@3882 2223 instruct Repl4L_imm(vecY dst, immL con) %{
kvn@3882 2224 predicate(n->as_Vector()->length() == 4);
kvn@3882 2225 match(Set dst (ReplicateL con));
kvn@3929 2226 format %{ "movq $dst,[$constantaddress]\n\t"
kvn@3929 2227 "punpcklqdq $dst,$dst\n\t"
kvn@3929 2228 "vinserti128h $dst,$dst,$dst\t! replicate4L($con)" %}
kvn@3882 2229 ins_encode %{
kvn@3929 2230 __ movq($dst$$XMMRegister, $constantaddress($con));
kvn@3929 2231 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 2232 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2233 %}
kvn@3882 2234 ins_pipe( pipe_slow );
kvn@3882 2235 %}
kvn@3882 2236
kvn@3882 2237 // Long could be loaded into xmm register directly from memory.
kvn@3882 2238 instruct Repl2L_mem(vecX dst, memory mem) %{
kvn@3882 2239 predicate(n->as_Vector()->length() == 2);
kvn@3929 2240 match(Set dst (ReplicateL (LoadL mem)));
kvn@3882 2241 format %{ "movq $dst,$mem\n\t"
kvn@3929 2242 "punpcklqdq $dst,$dst\t! replicate2L" %}
kvn@3882 2243 ins_encode %{
kvn@3882 2244 __ movq($dst$$XMMRegister, $mem$$Address);
kvn@3929 2245 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2246 %}
kvn@3882 2247 ins_pipe( pipe_slow );
kvn@3882 2248 %}
kvn@3882 2249
kvn@3882 2250 instruct Repl4L_mem(vecY dst, memory mem) %{
kvn@3882 2251 predicate(n->as_Vector()->length() == 4);
kvn@3929 2252 match(Set dst (ReplicateL (LoadL mem)));
kvn@3882 2253 format %{ "movq $dst,$mem\n\t"
kvn@3929 2254 "punpcklqdq $dst,$dst\n\t"
kvn@3929 2255 "vinserti128h $dst,$dst,$dst\t! replicate4L" %}
kvn@3882 2256 ins_encode %{
kvn@3882 2257 __ movq($dst$$XMMRegister, $mem$$Address);
kvn@3929 2258 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 2259 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2260 %}
kvn@3882 2261 ins_pipe( pipe_slow );
kvn@3882 2262 %}
kvn@3882 2263
kvn@3882 2264 // Replicate long (8 byte) scalar zero to be vector
kvn@3882 2265 instruct Repl2L_zero(vecX dst, immL0 zero) %{
kvn@3882 2266 predicate(n->as_Vector()->length() == 2);
kvn@3882 2267 match(Set dst (ReplicateL zero));
kvn@3882 2268 format %{ "pxor $dst,$dst\t! replicate2L zero" %}
kvn@3882 2269 ins_encode %{
kvn@3882 2270 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2271 %}
kvn@3882 2272 ins_pipe( fpu_reg_reg );
kvn@3882 2273 %}
kvn@3882 2274
kvn@3882 2275 instruct Repl4L_zero(vecY dst, immL0 zero) %{
kvn@3882 2276 predicate(n->as_Vector()->length() == 4);
kvn@3882 2277 match(Set dst (ReplicateL zero));
kvn@3929 2278 format %{ "vpxor $dst,$dst,$dst\t! replicate4L zero" %}
kvn@3882 2279 ins_encode %{
kvn@3882 2280 // Use vxorpd since AVX does not have vpxor for 256-bit (AVX2 will have it).
kvn@3882 2281 bool vector256 = true;
kvn@3929 2282 __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector256);
kvn@3882 2283 %}
kvn@3882 2284 ins_pipe( fpu_reg_reg );
kvn@3882 2285 %}
kvn@3882 2286
kvn@3882 2287 // Replicate float (4 byte) scalar to be vector
kvn@3882 2288 instruct Repl2F(vecD dst, regF src) %{
kvn@3882 2289 predicate(n->as_Vector()->length() == 2);
kvn@3882 2290 match(Set dst (ReplicateF src));
kvn@3882 2291 format %{ "pshufd $dst,$dst,0x00\t! replicate2F" %}
kvn@3882 2292 ins_encode %{
kvn@3882 2293 __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x00);
kvn@3882 2294 %}
kvn@3882 2295 ins_pipe( fpu_reg_reg );
kvn@3882 2296 %}
kvn@3882 2297
kvn@3882 2298 instruct Repl4F(vecX dst, regF src) %{
kvn@3882 2299 predicate(n->as_Vector()->length() == 4);
kvn@3882 2300 match(Set dst (ReplicateF src));
kvn@3882 2301 format %{ "pshufd $dst,$dst,0x00\t! replicate4F" %}
kvn@3882 2302 ins_encode %{
kvn@3882 2303 __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x00);
kvn@3882 2304 %}
kvn@3882 2305 ins_pipe( pipe_slow );
kvn@3882 2306 %}
kvn@3882 2307
kvn@3882 2308 instruct Repl8F(vecY dst, regF src) %{
kvn@3882 2309 predicate(n->as_Vector()->length() == 8);
kvn@3882 2310 match(Set dst (ReplicateF src));
kvn@3882 2311 format %{ "pshufd $dst,$src,0x00\n\t"
kvn@3882 2312 "vinsertf128h $dst,$dst,$dst\t! replicate8F" %}
kvn@3882 2313 ins_encode %{
kvn@3882 2314 __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x00);
kvn@3882 2315 __ vinsertf128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2316 %}
kvn@3882 2317 ins_pipe( pipe_slow );
kvn@3882 2318 %}
kvn@3882 2319
kvn@3882 2320 // Replicate float (4 byte) scalar zero to be vector
kvn@3882 2321 instruct Repl2F_zero(vecD dst, immF0 zero) %{
kvn@3882 2322 predicate(n->as_Vector()->length() == 2);
kvn@3882 2323 match(Set dst (ReplicateF zero));
kvn@3882 2324 format %{ "xorps $dst,$dst\t! replicate2F zero" %}
kvn@3882 2325 ins_encode %{
kvn@3882 2326 __ xorps($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2327 %}
kvn@3882 2328 ins_pipe( fpu_reg_reg );
kvn@3882 2329 %}
kvn@3882 2330
kvn@3882 2331 instruct Repl4F_zero(vecX dst, immF0 zero) %{
kvn@3882 2332 predicate(n->as_Vector()->length() == 4);
kvn@3882 2333 match(Set dst (ReplicateF zero));
kvn@3882 2334 format %{ "xorps $dst,$dst\t! replicate4F zero" %}
kvn@3882 2335 ins_encode %{
kvn@3882 2336 __ xorps($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2337 %}
kvn@3882 2338 ins_pipe( fpu_reg_reg );
kvn@3882 2339 %}
kvn@3882 2340
kvn@3882 2341 instruct Repl8F_zero(vecY dst, immF0 zero) %{
kvn@3882 2342 predicate(n->as_Vector()->length() == 8);
kvn@3882 2343 match(Set dst (ReplicateF zero));
kvn@3882 2344 format %{ "vxorps $dst,$dst,$dst\t! replicate8F zero" %}
kvn@3882 2345 ins_encode %{
kvn@3882 2346 bool vector256 = true;
kvn@3882 2347 __ vxorps($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector256);
kvn@3882 2348 %}
kvn@3882 2349 ins_pipe( fpu_reg_reg );
kvn@3882 2350 %}
kvn@3882 2351
kvn@3882 2352 // Replicate double (8 bytes) scalar to be vector
kvn@3882 2353 instruct Repl2D(vecX dst, regD src) %{
kvn@3882 2354 predicate(n->as_Vector()->length() == 2);
kvn@3882 2355 match(Set dst (ReplicateD src));
kvn@3882 2356 format %{ "pshufd $dst,$src,0x44\t! replicate2D" %}
kvn@3882 2357 ins_encode %{
kvn@3882 2358 __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x44);
kvn@3882 2359 %}
kvn@3882 2360 ins_pipe( pipe_slow );
kvn@3882 2361 %}
kvn@3882 2362
kvn@3882 2363 instruct Repl4D(vecY dst, regD src) %{
kvn@3882 2364 predicate(n->as_Vector()->length() == 4);
kvn@3882 2365 match(Set dst (ReplicateD src));
kvn@3882 2366 format %{ "pshufd $dst,$src,0x44\n\t"
kvn@3882 2367 "vinsertf128h $dst,$dst,$dst\t! replicate4D" %}
kvn@3882 2368 ins_encode %{
kvn@3882 2369 __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x44);
kvn@3882 2370 __ vinsertf128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2371 %}
kvn@3882 2372 ins_pipe( pipe_slow );
kvn@3882 2373 %}
kvn@3882 2374
kvn@3882 2375 // Replicate double (8 byte) scalar zero to be vector
kvn@3882 2376 instruct Repl2D_zero(vecX dst, immD0 zero) %{
kvn@3882 2377 predicate(n->as_Vector()->length() == 2);
kvn@3882 2378 match(Set dst (ReplicateD zero));
kvn@3882 2379 format %{ "xorpd $dst,$dst\t! replicate2D zero" %}
kvn@3882 2380 ins_encode %{
kvn@3882 2381 __ xorpd($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2382 %}
kvn@3882 2383 ins_pipe( fpu_reg_reg );
kvn@3882 2384 %}
kvn@3882 2385
kvn@3882 2386 instruct Repl4D_zero(vecY dst, immD0 zero) %{
kvn@3882 2387 predicate(n->as_Vector()->length() == 4);
kvn@3882 2388 match(Set dst (ReplicateD zero));
kvn@3882 2389 format %{ "vxorpd $dst,$dst,$dst,vect256\t! replicate4D zero" %}
kvn@3882 2390 ins_encode %{
kvn@3882 2391 bool vector256 = true;
kvn@3882 2392 __ vxorpd($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector256);
kvn@3882 2393 %}
kvn@3882 2394 ins_pipe( fpu_reg_reg );
kvn@3882 2395 %}
kvn@3882 2396
kvn@4001 2397 // ====================VECTOR ARITHMETIC=======================================
kvn@4001 2398
kvn@4001 2399 // --------------------------------- ADD --------------------------------------
kvn@4001 2400
kvn@4001 2401 // Bytes vector add
kvn@4001 2402 instruct vadd4B(vecS dst, vecS src) %{
kvn@4001 2403 predicate(n->as_Vector()->length() == 4);
kvn@4001 2404 match(Set dst (AddVB dst src));
kvn@4001 2405 format %{ "paddb $dst,$src\t! add packed4B" %}
kvn@4001 2406 ins_encode %{
kvn@4001 2407 __ paddb($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2408 %}
kvn@4001 2409 ins_pipe( pipe_slow );
kvn@4001 2410 %}
kvn@4001 2411
kvn@4001 2412 instruct vadd4B_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 2413 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2414 match(Set dst (AddVB src1 src2));
kvn@4001 2415 format %{ "vpaddb $dst,$src1,$src2\t! add packed4B" %}
kvn@4001 2416 ins_encode %{
kvn@4001 2417 bool vector256 = false;
kvn@4001 2418 __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2419 %}
kvn@4001 2420 ins_pipe( pipe_slow );
kvn@4001 2421 %}
kvn@4001 2422
kvn@4001 2423 instruct vadd8B(vecD dst, vecD src) %{
kvn@4001 2424 predicate(n->as_Vector()->length() == 8);
kvn@4001 2425 match(Set dst (AddVB dst src));
kvn@4001 2426 format %{ "paddb $dst,$src\t! add packed8B" %}
kvn@4001 2427 ins_encode %{
kvn@4001 2428 __ paddb($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2429 %}
kvn@4001 2430 ins_pipe( pipe_slow );
kvn@4001 2431 %}
kvn@4001 2432
kvn@4001 2433 instruct vadd8B_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 2434 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 2435 match(Set dst (AddVB src1 src2));
kvn@4001 2436 format %{ "vpaddb $dst,$src1,$src2\t! add packed8B" %}
kvn@4001 2437 ins_encode %{
kvn@4001 2438 bool vector256 = false;
kvn@4001 2439 __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2440 %}
kvn@4001 2441 ins_pipe( pipe_slow );
kvn@4001 2442 %}
kvn@4001 2443
kvn@4001 2444 instruct vadd16B(vecX dst, vecX src) %{
kvn@4001 2445 predicate(n->as_Vector()->length() == 16);
kvn@4001 2446 match(Set dst (AddVB dst src));
kvn@4001 2447 format %{ "paddb $dst,$src\t! add packed16B" %}
kvn@4001 2448 ins_encode %{
kvn@4001 2449 __ paddb($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2450 %}
kvn@4001 2451 ins_pipe( pipe_slow );
kvn@4001 2452 %}
kvn@4001 2453
kvn@4001 2454 instruct vadd16B_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2455 predicate(UseAVX > 0 && n->as_Vector()->length() == 16);
kvn@4001 2456 match(Set dst (AddVB src1 src2));
kvn@4001 2457 format %{ "vpaddb $dst,$src1,$src2\t! add packed16B" %}
kvn@4001 2458 ins_encode %{
kvn@4001 2459 bool vector256 = false;
kvn@4001 2460 __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2461 %}
kvn@4001 2462 ins_pipe( pipe_slow );
kvn@4001 2463 %}
kvn@4001 2464
kvn@4001 2465 instruct vadd16B_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2466 predicate(UseAVX > 0 && n->as_Vector()->length() == 16);
kvn@4001 2467 match(Set dst (AddVB src (LoadVector mem)));
kvn@4001 2468 format %{ "vpaddb $dst,$src,$mem\t! add packed16B" %}
kvn@4001 2469 ins_encode %{
kvn@4001 2470 bool vector256 = false;
kvn@4001 2471 __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2472 %}
kvn@4001 2473 ins_pipe( pipe_slow );
kvn@4001 2474 %}
kvn@4001 2475
kvn@4001 2476 instruct vadd32B_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2477 predicate(UseAVX > 1 && n->as_Vector()->length() == 32);
kvn@4001 2478 match(Set dst (AddVB src1 src2));
kvn@4001 2479 format %{ "vpaddb $dst,$src1,$src2\t! add packed32B" %}
kvn@4001 2480 ins_encode %{
kvn@4001 2481 bool vector256 = true;
kvn@4001 2482 __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2483 %}
kvn@4001 2484 ins_pipe( pipe_slow );
kvn@4001 2485 %}
kvn@4001 2486
kvn@4001 2487 instruct vadd32B_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2488 predicate(UseAVX > 1 && n->as_Vector()->length() == 32);
kvn@4001 2489 match(Set dst (AddVB src (LoadVector mem)));
kvn@4001 2490 format %{ "vpaddb $dst,$src,$mem\t! add packed32B" %}
kvn@4001 2491 ins_encode %{
kvn@4001 2492 bool vector256 = true;
kvn@4001 2493 __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2494 %}
kvn@4001 2495 ins_pipe( pipe_slow );
kvn@4001 2496 %}
kvn@4001 2497
kvn@4001 2498 // Shorts/Chars vector add
kvn@4001 2499 instruct vadd2S(vecS dst, vecS src) %{
kvn@4001 2500 predicate(n->as_Vector()->length() == 2);
kvn@4001 2501 match(Set dst (AddVS dst src));
kvn@4001 2502 format %{ "paddw $dst,$src\t! add packed2S" %}
kvn@4001 2503 ins_encode %{
kvn@4001 2504 __ paddw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2505 %}
kvn@4001 2506 ins_pipe( pipe_slow );
kvn@4001 2507 %}
kvn@4001 2508
kvn@4001 2509 instruct vadd2S_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 2510 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2511 match(Set dst (AddVS src1 src2));
kvn@4001 2512 format %{ "vpaddw $dst,$src1,$src2\t! add packed2S" %}
kvn@4001 2513 ins_encode %{
kvn@4001 2514 bool vector256 = false;
kvn@4001 2515 __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2516 %}
kvn@4001 2517 ins_pipe( pipe_slow );
kvn@4001 2518 %}
kvn@4001 2519
kvn@4001 2520 instruct vadd4S(vecD dst, vecD src) %{
kvn@4001 2521 predicate(n->as_Vector()->length() == 4);
kvn@4001 2522 match(Set dst (AddVS dst src));
kvn@4001 2523 format %{ "paddw $dst,$src\t! add packed4S" %}
kvn@4001 2524 ins_encode %{
kvn@4001 2525 __ paddw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2526 %}
kvn@4001 2527 ins_pipe( pipe_slow );
kvn@4001 2528 %}
kvn@4001 2529
kvn@4001 2530 instruct vadd4S_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 2531 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2532 match(Set dst (AddVS src1 src2));
kvn@4001 2533 format %{ "vpaddw $dst,$src1,$src2\t! add packed4S" %}
kvn@4001 2534 ins_encode %{
kvn@4001 2535 bool vector256 = false;
kvn@4001 2536 __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2537 %}
kvn@4001 2538 ins_pipe( pipe_slow );
kvn@4001 2539 %}
kvn@4001 2540
kvn@4001 2541 instruct vadd8S(vecX dst, vecX src) %{
kvn@4001 2542 predicate(n->as_Vector()->length() == 8);
kvn@4001 2543 match(Set dst (AddVS dst src));
kvn@4001 2544 format %{ "paddw $dst,$src\t! add packed8S" %}
kvn@4001 2545 ins_encode %{
kvn@4001 2546 __ paddw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2547 %}
kvn@4001 2548 ins_pipe( pipe_slow );
kvn@4001 2549 %}
kvn@4001 2550
kvn@4001 2551 instruct vadd8S_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2552 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 2553 match(Set dst (AddVS src1 src2));
kvn@4001 2554 format %{ "vpaddw $dst,$src1,$src2\t! add packed8S" %}
kvn@4001 2555 ins_encode %{
kvn@4001 2556 bool vector256 = false;
kvn@4001 2557 __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2558 %}
kvn@4001 2559 ins_pipe( pipe_slow );
kvn@4001 2560 %}
kvn@4001 2561
kvn@4001 2562 instruct vadd8S_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2563 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 2564 match(Set dst (AddVS src (LoadVector mem)));
kvn@4001 2565 format %{ "vpaddw $dst,$src,$mem\t! add packed8S" %}
kvn@4001 2566 ins_encode %{
kvn@4001 2567 bool vector256 = false;
kvn@4001 2568 __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2569 %}
kvn@4001 2570 ins_pipe( pipe_slow );
kvn@4001 2571 %}
kvn@4001 2572
kvn@4001 2573 instruct vadd16S_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2574 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 2575 match(Set dst (AddVS src1 src2));
kvn@4001 2576 format %{ "vpaddw $dst,$src1,$src2\t! add packed16S" %}
kvn@4001 2577 ins_encode %{
kvn@4001 2578 bool vector256 = true;
kvn@4001 2579 __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2580 %}
kvn@4001 2581 ins_pipe( pipe_slow );
kvn@4001 2582 %}
kvn@4001 2583
kvn@4001 2584 instruct vadd16S_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2585 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 2586 match(Set dst (AddVS src (LoadVector mem)));
kvn@4001 2587 format %{ "vpaddw $dst,$src,$mem\t! add packed16S" %}
kvn@4001 2588 ins_encode %{
kvn@4001 2589 bool vector256 = true;
kvn@4001 2590 __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2591 %}
kvn@4001 2592 ins_pipe( pipe_slow );
kvn@4001 2593 %}
kvn@4001 2594
kvn@4001 2595 // Integers vector add
kvn@4001 2596 instruct vadd2I(vecD dst, vecD src) %{
kvn@4001 2597 predicate(n->as_Vector()->length() == 2);
kvn@4001 2598 match(Set dst (AddVI dst src));
kvn@4001 2599 format %{ "paddd $dst,$src\t! add packed2I" %}
kvn@4001 2600 ins_encode %{
kvn@4001 2601 __ paddd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2602 %}
kvn@4001 2603 ins_pipe( pipe_slow );
kvn@4001 2604 %}
kvn@4001 2605
kvn@4001 2606 instruct vadd2I_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 2607 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2608 match(Set dst (AddVI src1 src2));
kvn@4001 2609 format %{ "vpaddd $dst,$src1,$src2\t! add packed2I" %}
kvn@4001 2610 ins_encode %{
kvn@4001 2611 bool vector256 = false;
kvn@4001 2612 __ vpaddd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2613 %}
kvn@4001 2614 ins_pipe( pipe_slow );
kvn@4001 2615 %}
kvn@4001 2616
kvn@4001 2617 instruct vadd4I(vecX dst, vecX src) %{
kvn@4001 2618 predicate(n->as_Vector()->length() == 4);
kvn@4001 2619 match(Set dst (AddVI dst src));
kvn@4001 2620 format %{ "paddd $dst,$src\t! add packed4I" %}
kvn@4001 2621 ins_encode %{
kvn@4001 2622 __ paddd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2623 %}
kvn@4001 2624 ins_pipe( pipe_slow );
kvn@4001 2625 %}
kvn@4001 2626
kvn@4001 2627 instruct vadd4I_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2628 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2629 match(Set dst (AddVI src1 src2));
kvn@4001 2630 format %{ "vpaddd $dst,$src1,$src2\t! add packed4I" %}
kvn@4001 2631 ins_encode %{
kvn@4001 2632 bool vector256 = false;
kvn@4001 2633 __ vpaddd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2634 %}
kvn@4001 2635 ins_pipe( pipe_slow );
kvn@4001 2636 %}
kvn@4001 2637
kvn@4001 2638 instruct vadd4I_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2639 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2640 match(Set dst (AddVI src (LoadVector mem)));
kvn@4001 2641 format %{ "vpaddd $dst,$src,$mem\t! add packed4I" %}
kvn@4001 2642 ins_encode %{
kvn@4001 2643 bool vector256 = false;
kvn@4001 2644 __ vpaddd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2645 %}
kvn@4001 2646 ins_pipe( pipe_slow );
kvn@4001 2647 %}
kvn@4001 2648
kvn@4001 2649 instruct vadd8I_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2650 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 2651 match(Set dst (AddVI src1 src2));
kvn@4001 2652 format %{ "vpaddd $dst,$src1,$src2\t! add packed8I" %}
kvn@4001 2653 ins_encode %{
kvn@4001 2654 bool vector256 = true;
kvn@4001 2655 __ vpaddd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2656 %}
kvn@4001 2657 ins_pipe( pipe_slow );
kvn@4001 2658 %}
kvn@4001 2659
kvn@4001 2660 instruct vadd8I_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2661 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 2662 match(Set dst (AddVI src (LoadVector mem)));
kvn@4001 2663 format %{ "vpaddd $dst,$src,$mem\t! add packed8I" %}
kvn@4001 2664 ins_encode %{
kvn@4001 2665 bool vector256 = true;
kvn@4001 2666 __ vpaddd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2667 %}
kvn@4001 2668 ins_pipe( pipe_slow );
kvn@4001 2669 %}
kvn@4001 2670
kvn@4001 2671 // Longs vector add
kvn@4001 2672 instruct vadd2L(vecX dst, vecX src) %{
kvn@4001 2673 predicate(n->as_Vector()->length() == 2);
kvn@4001 2674 match(Set dst (AddVL dst src));
kvn@4001 2675 format %{ "paddq $dst,$src\t! add packed2L" %}
kvn@4001 2676 ins_encode %{
kvn@4001 2677 __ paddq($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2678 %}
kvn@4001 2679 ins_pipe( pipe_slow );
kvn@4001 2680 %}
kvn@4001 2681
kvn@4001 2682 instruct vadd2L_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2683 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2684 match(Set dst (AddVL src1 src2));
kvn@4001 2685 format %{ "vpaddq $dst,$src1,$src2\t! add packed2L" %}
kvn@4001 2686 ins_encode %{
kvn@4001 2687 bool vector256 = false;
kvn@4001 2688 __ vpaddq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2689 %}
kvn@4001 2690 ins_pipe( pipe_slow );
kvn@4001 2691 %}
kvn@4001 2692
kvn@4001 2693 instruct vadd2L_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2694 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2695 match(Set dst (AddVL src (LoadVector mem)));
kvn@4001 2696 format %{ "vpaddq $dst,$src,$mem\t! add packed2L" %}
kvn@4001 2697 ins_encode %{
kvn@4001 2698 bool vector256 = false;
kvn@4001 2699 __ vpaddq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2700 %}
kvn@4001 2701 ins_pipe( pipe_slow );
kvn@4001 2702 %}
kvn@4001 2703
kvn@4001 2704 instruct vadd4L_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2705 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 2706 match(Set dst (AddVL src1 src2));
kvn@4001 2707 format %{ "vpaddq $dst,$src1,$src2\t! add packed4L" %}
kvn@4001 2708 ins_encode %{
kvn@4001 2709 bool vector256 = true;
kvn@4001 2710 __ vpaddq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2711 %}
kvn@4001 2712 ins_pipe( pipe_slow );
kvn@4001 2713 %}
kvn@4001 2714
kvn@4001 2715 instruct vadd4L_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2716 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 2717 match(Set dst (AddVL src (LoadVector mem)));
kvn@4001 2718 format %{ "vpaddq $dst,$src,$mem\t! add packed4L" %}
kvn@4001 2719 ins_encode %{
kvn@4001 2720 bool vector256 = true;
kvn@4001 2721 __ vpaddq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2722 %}
kvn@4001 2723 ins_pipe( pipe_slow );
kvn@4001 2724 %}
kvn@4001 2725
kvn@4001 2726 // Floats vector add
kvn@4001 2727 instruct vadd2F(vecD dst, vecD src) %{
kvn@4001 2728 predicate(n->as_Vector()->length() == 2);
kvn@4001 2729 match(Set dst (AddVF dst src));
kvn@4001 2730 format %{ "addps $dst,$src\t! add packed2F" %}
kvn@4001 2731 ins_encode %{
kvn@4001 2732 __ addps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2733 %}
kvn@4001 2734 ins_pipe( pipe_slow );
kvn@4001 2735 %}
kvn@4001 2736
kvn@4001 2737 instruct vadd2F_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 2738 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2739 match(Set dst (AddVF src1 src2));
kvn@4001 2740 format %{ "vaddps $dst,$src1,$src2\t! add packed2F" %}
kvn@4001 2741 ins_encode %{
kvn@4001 2742 bool vector256 = false;
kvn@4001 2743 __ vaddps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2744 %}
kvn@4001 2745 ins_pipe( pipe_slow );
kvn@4001 2746 %}
kvn@4001 2747
kvn@4001 2748 instruct vadd4F(vecX dst, vecX src) %{
kvn@4001 2749 predicate(n->as_Vector()->length() == 4);
kvn@4001 2750 match(Set dst (AddVF dst src));
kvn@4001 2751 format %{ "addps $dst,$src\t! add packed4F" %}
kvn@4001 2752 ins_encode %{
kvn@4001 2753 __ addps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2754 %}
kvn@4001 2755 ins_pipe( pipe_slow );
kvn@4001 2756 %}
kvn@4001 2757
kvn@4001 2758 instruct vadd4F_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2759 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2760 match(Set dst (AddVF src1 src2));
kvn@4001 2761 format %{ "vaddps $dst,$src1,$src2\t! add packed4F" %}
kvn@4001 2762 ins_encode %{
kvn@4001 2763 bool vector256 = false;
kvn@4001 2764 __ vaddps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2765 %}
kvn@4001 2766 ins_pipe( pipe_slow );
kvn@4001 2767 %}
kvn@4001 2768
kvn@4001 2769 instruct vadd4F_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2770 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2771 match(Set dst (AddVF src (LoadVector mem)));
kvn@4001 2772 format %{ "vaddps $dst,$src,$mem\t! add packed4F" %}
kvn@4001 2773 ins_encode %{
kvn@4001 2774 bool vector256 = false;
kvn@4001 2775 __ vaddps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2776 %}
kvn@4001 2777 ins_pipe( pipe_slow );
kvn@4001 2778 %}
kvn@4001 2779
kvn@4001 2780 instruct vadd8F_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2781 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 2782 match(Set dst (AddVF src1 src2));
kvn@4001 2783 format %{ "vaddps $dst,$src1,$src2\t! add packed8F" %}
kvn@4001 2784 ins_encode %{
kvn@4001 2785 bool vector256 = true;
kvn@4001 2786 __ vaddps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2787 %}
kvn@4001 2788 ins_pipe( pipe_slow );
kvn@4001 2789 %}
kvn@4001 2790
kvn@4001 2791 instruct vadd8F_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2792 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 2793 match(Set dst (AddVF src (LoadVector mem)));
kvn@4001 2794 format %{ "vaddps $dst,$src,$mem\t! add packed8F" %}
kvn@4001 2795 ins_encode %{
kvn@4001 2796 bool vector256 = true;
kvn@4001 2797 __ vaddps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2798 %}
kvn@4001 2799 ins_pipe( pipe_slow );
kvn@4001 2800 %}
kvn@4001 2801
kvn@4001 2802 // Doubles vector add
kvn@4001 2803 instruct vadd2D(vecX dst, vecX src) %{
kvn@4001 2804 predicate(n->as_Vector()->length() == 2);
kvn@4001 2805 match(Set dst (AddVD dst src));
kvn@4001 2806 format %{ "addpd $dst,$src\t! add packed2D" %}
kvn@4001 2807 ins_encode %{
kvn@4001 2808 __ addpd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2809 %}
kvn@4001 2810 ins_pipe( pipe_slow );
kvn@4001 2811 %}
kvn@4001 2812
kvn@4001 2813 instruct vadd2D_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2814 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2815 match(Set dst (AddVD src1 src2));
kvn@4001 2816 format %{ "vaddpd $dst,$src1,$src2\t! add packed2D" %}
kvn@4001 2817 ins_encode %{
kvn@4001 2818 bool vector256 = false;
kvn@4001 2819 __ vaddpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2820 %}
kvn@4001 2821 ins_pipe( pipe_slow );
kvn@4001 2822 %}
kvn@4001 2823
kvn@4001 2824 instruct vadd2D_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2825 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2826 match(Set dst (AddVD src (LoadVector mem)));
kvn@4001 2827 format %{ "vaddpd $dst,$src,$mem\t! add packed2D" %}
kvn@4001 2828 ins_encode %{
kvn@4001 2829 bool vector256 = false;
kvn@4001 2830 __ vaddpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2831 %}
kvn@4001 2832 ins_pipe( pipe_slow );
kvn@4001 2833 %}
kvn@4001 2834
kvn@4001 2835 instruct vadd4D_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2836 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2837 match(Set dst (AddVD src1 src2));
kvn@4001 2838 format %{ "vaddpd $dst,$src1,$src2\t! add packed4D" %}
kvn@4001 2839 ins_encode %{
kvn@4001 2840 bool vector256 = true;
kvn@4001 2841 __ vaddpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2842 %}
kvn@4001 2843 ins_pipe( pipe_slow );
kvn@4001 2844 %}
kvn@4001 2845
kvn@4001 2846 instruct vadd4D_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2847 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2848 match(Set dst (AddVD src (LoadVector mem)));
kvn@4001 2849 format %{ "vaddpd $dst,$src,$mem\t! add packed4D" %}
kvn@4001 2850 ins_encode %{
kvn@4001 2851 bool vector256 = true;
kvn@4001 2852 __ vaddpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2853 %}
kvn@4001 2854 ins_pipe( pipe_slow );
kvn@4001 2855 %}
kvn@4001 2856
kvn@4001 2857 // --------------------------------- SUB --------------------------------------
kvn@4001 2858
kvn@4001 2859 // Bytes vector sub
kvn@4001 2860 instruct vsub4B(vecS dst, vecS src) %{
kvn@4001 2861 predicate(n->as_Vector()->length() == 4);
kvn@4001 2862 match(Set dst (SubVB dst src));
kvn@4001 2863 format %{ "psubb $dst,$src\t! sub packed4B" %}
kvn@4001 2864 ins_encode %{
kvn@4001 2865 __ psubb($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2866 %}
kvn@4001 2867 ins_pipe( pipe_slow );
kvn@4001 2868 %}
kvn@4001 2869
kvn@4001 2870 instruct vsub4B_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 2871 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2872 match(Set dst (SubVB src1 src2));
kvn@4001 2873 format %{ "vpsubb $dst,$src1,$src2\t! sub packed4B" %}
kvn@4001 2874 ins_encode %{
kvn@4001 2875 bool vector256 = false;
kvn@4001 2876 __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2877 %}
kvn@4001 2878 ins_pipe( pipe_slow );
kvn@4001 2879 %}
kvn@4001 2880
kvn@4001 2881 instruct vsub8B(vecD dst, vecD src) %{
kvn@4001 2882 predicate(n->as_Vector()->length() == 8);
kvn@4001 2883 match(Set dst (SubVB dst src));
kvn@4001 2884 format %{ "psubb $dst,$src\t! sub packed8B" %}
kvn@4001 2885 ins_encode %{
kvn@4001 2886 __ psubb($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2887 %}
kvn@4001 2888 ins_pipe( pipe_slow );
kvn@4001 2889 %}
kvn@4001 2890
kvn@4001 2891 instruct vsub8B_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 2892 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 2893 match(Set dst (SubVB src1 src2));
kvn@4001 2894 format %{ "vpsubb $dst,$src1,$src2\t! sub packed8B" %}
kvn@4001 2895 ins_encode %{
kvn@4001 2896 bool vector256 = false;
kvn@4001 2897 __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2898 %}
kvn@4001 2899 ins_pipe( pipe_slow );
kvn@4001 2900 %}
kvn@4001 2901
kvn@4001 2902 instruct vsub16B(vecX dst, vecX src) %{
kvn@4001 2903 predicate(n->as_Vector()->length() == 16);
kvn@4001 2904 match(Set dst (SubVB dst src));
kvn@4001 2905 format %{ "psubb $dst,$src\t! sub packed16B" %}
kvn@4001 2906 ins_encode %{
kvn@4001 2907 __ psubb($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2908 %}
kvn@4001 2909 ins_pipe( pipe_slow );
kvn@4001 2910 %}
kvn@4001 2911
kvn@4001 2912 instruct vsub16B_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2913 predicate(UseAVX > 0 && n->as_Vector()->length() == 16);
kvn@4001 2914 match(Set dst (SubVB src1 src2));
kvn@4001 2915 format %{ "vpsubb $dst,$src1,$src2\t! sub packed16B" %}
kvn@4001 2916 ins_encode %{
kvn@4001 2917 bool vector256 = false;
kvn@4001 2918 __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2919 %}
kvn@4001 2920 ins_pipe( pipe_slow );
kvn@4001 2921 %}
kvn@4001 2922
kvn@4001 2923 instruct vsub16B_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2924 predicate(UseAVX > 0 && n->as_Vector()->length() == 16);
kvn@4001 2925 match(Set dst (SubVB src (LoadVector mem)));
kvn@4001 2926 format %{ "vpsubb $dst,$src,$mem\t! sub packed16B" %}
kvn@4001 2927 ins_encode %{
kvn@4001 2928 bool vector256 = false;
kvn@4001 2929 __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2930 %}
kvn@4001 2931 ins_pipe( pipe_slow );
kvn@4001 2932 %}
kvn@4001 2933
kvn@4001 2934 instruct vsub32B_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2935 predicate(UseAVX > 1 && n->as_Vector()->length() == 32);
kvn@4001 2936 match(Set dst (SubVB src1 src2));
kvn@4001 2937 format %{ "vpsubb $dst,$src1,$src2\t! sub packed32B" %}
kvn@4001 2938 ins_encode %{
kvn@4001 2939 bool vector256 = true;
kvn@4001 2940 __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2941 %}
kvn@4001 2942 ins_pipe( pipe_slow );
kvn@4001 2943 %}
kvn@4001 2944
kvn@4001 2945 instruct vsub32B_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2946 predicate(UseAVX > 1 && n->as_Vector()->length() == 32);
kvn@4001 2947 match(Set dst (SubVB src (LoadVector mem)));
kvn@4001 2948 format %{ "vpsubb $dst,$src,$mem\t! sub packed32B" %}
kvn@4001 2949 ins_encode %{
kvn@4001 2950 bool vector256 = true;
kvn@4001 2951 __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2952 %}
kvn@4001 2953 ins_pipe( pipe_slow );
kvn@4001 2954 %}
kvn@4001 2955
kvn@4001 2956 // Shorts/Chars vector sub
kvn@4001 2957 instruct vsub2S(vecS dst, vecS src) %{
kvn@4001 2958 predicate(n->as_Vector()->length() == 2);
kvn@4001 2959 match(Set dst (SubVS dst src));
kvn@4001 2960 format %{ "psubw $dst,$src\t! sub packed2S" %}
kvn@4001 2961 ins_encode %{
kvn@4001 2962 __ psubw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2963 %}
kvn@4001 2964 ins_pipe( pipe_slow );
kvn@4001 2965 %}
kvn@4001 2966
kvn@4001 2967 instruct vsub2S_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 2968 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2969 match(Set dst (SubVS src1 src2));
kvn@4001 2970 format %{ "vpsubw $dst,$src1,$src2\t! sub packed2S" %}
kvn@4001 2971 ins_encode %{
kvn@4001 2972 bool vector256 = false;
kvn@4001 2973 __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2974 %}
kvn@4001 2975 ins_pipe( pipe_slow );
kvn@4001 2976 %}
kvn@4001 2977
kvn@4001 2978 instruct vsub4S(vecD dst, vecD src) %{
kvn@4001 2979 predicate(n->as_Vector()->length() == 4);
kvn@4001 2980 match(Set dst (SubVS dst src));
kvn@4001 2981 format %{ "psubw $dst,$src\t! sub packed4S" %}
kvn@4001 2982 ins_encode %{
kvn@4001 2983 __ psubw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2984 %}
kvn@4001 2985 ins_pipe( pipe_slow );
kvn@4001 2986 %}
kvn@4001 2987
kvn@4001 2988 instruct vsub4S_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 2989 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2990 match(Set dst (SubVS src1 src2));
kvn@4001 2991 format %{ "vpsubw $dst,$src1,$src2\t! sub packed4S" %}
kvn@4001 2992 ins_encode %{
kvn@4001 2993 bool vector256 = false;
kvn@4001 2994 __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2995 %}
kvn@4001 2996 ins_pipe( pipe_slow );
kvn@4001 2997 %}
kvn@4001 2998
kvn@4001 2999 instruct vsub8S(vecX dst, vecX src) %{
kvn@4001 3000 predicate(n->as_Vector()->length() == 8);
kvn@4001 3001 match(Set dst (SubVS dst src));
kvn@4001 3002 format %{ "psubw $dst,$src\t! sub packed8S" %}
kvn@4001 3003 ins_encode %{
kvn@4001 3004 __ psubw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3005 %}
kvn@4001 3006 ins_pipe( pipe_slow );
kvn@4001 3007 %}
kvn@4001 3008
kvn@4001 3009 instruct vsub8S_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3010 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3011 match(Set dst (SubVS src1 src2));
kvn@4001 3012 format %{ "vpsubw $dst,$src1,$src2\t! sub packed8S" %}
kvn@4001 3013 ins_encode %{
kvn@4001 3014 bool vector256 = false;
kvn@4001 3015 __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3016 %}
kvn@4001 3017 ins_pipe( pipe_slow );
kvn@4001 3018 %}
kvn@4001 3019
kvn@4001 3020 instruct vsub8S_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3021 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3022 match(Set dst (SubVS src (LoadVector mem)));
kvn@4001 3023 format %{ "vpsubw $dst,$src,$mem\t! sub packed8S" %}
kvn@4001 3024 ins_encode %{
kvn@4001 3025 bool vector256 = false;
kvn@4001 3026 __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3027 %}
kvn@4001 3028 ins_pipe( pipe_slow );
kvn@4001 3029 %}
kvn@4001 3030
kvn@4001 3031 instruct vsub16S_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3032 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 3033 match(Set dst (SubVS src1 src2));
kvn@4001 3034 format %{ "vpsubw $dst,$src1,$src2\t! sub packed16S" %}
kvn@4001 3035 ins_encode %{
kvn@4001 3036 bool vector256 = true;
kvn@4001 3037 __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3038 %}
kvn@4001 3039 ins_pipe( pipe_slow );
kvn@4001 3040 %}
kvn@4001 3041
kvn@4001 3042 instruct vsub16S_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3043 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 3044 match(Set dst (SubVS src (LoadVector mem)));
kvn@4001 3045 format %{ "vpsubw $dst,$src,$mem\t! sub packed16S" %}
kvn@4001 3046 ins_encode %{
kvn@4001 3047 bool vector256 = true;
kvn@4001 3048 __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3049 %}
kvn@4001 3050 ins_pipe( pipe_slow );
kvn@4001 3051 %}
kvn@4001 3052
kvn@4001 3053 // Integers vector sub
kvn@4001 3054 instruct vsub2I(vecD dst, vecD src) %{
kvn@4001 3055 predicate(n->as_Vector()->length() == 2);
kvn@4001 3056 match(Set dst (SubVI dst src));
kvn@4001 3057 format %{ "psubd $dst,$src\t! sub packed2I" %}
kvn@4001 3058 ins_encode %{
kvn@4001 3059 __ psubd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3060 %}
kvn@4001 3061 ins_pipe( pipe_slow );
kvn@4001 3062 %}
kvn@4001 3063
kvn@4001 3064 instruct vsub2I_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 3065 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3066 match(Set dst (SubVI src1 src2));
kvn@4001 3067 format %{ "vpsubd $dst,$src1,$src2\t! sub packed2I" %}
kvn@4001 3068 ins_encode %{
kvn@4001 3069 bool vector256 = false;
kvn@4001 3070 __ vpsubd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3071 %}
kvn@4001 3072 ins_pipe( pipe_slow );
kvn@4001 3073 %}
kvn@4001 3074
kvn@4001 3075 instruct vsub4I(vecX dst, vecX src) %{
kvn@4001 3076 predicate(n->as_Vector()->length() == 4);
kvn@4001 3077 match(Set dst (SubVI dst src));
kvn@4001 3078 format %{ "psubd $dst,$src\t! sub packed4I" %}
kvn@4001 3079 ins_encode %{
kvn@4001 3080 __ psubd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3081 %}
kvn@4001 3082 ins_pipe( pipe_slow );
kvn@4001 3083 %}
kvn@4001 3084
kvn@4001 3085 instruct vsub4I_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3086 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3087 match(Set dst (SubVI src1 src2));
kvn@4001 3088 format %{ "vpsubd $dst,$src1,$src2\t! sub packed4I" %}
kvn@4001 3089 ins_encode %{
kvn@4001 3090 bool vector256 = false;
kvn@4001 3091 __ vpsubd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3092 %}
kvn@4001 3093 ins_pipe( pipe_slow );
kvn@4001 3094 %}
kvn@4001 3095
kvn@4001 3096 instruct vsub4I_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3097 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3098 match(Set dst (SubVI src (LoadVector mem)));
kvn@4001 3099 format %{ "vpsubd $dst,$src,$mem\t! sub packed4I" %}
kvn@4001 3100 ins_encode %{
kvn@4001 3101 bool vector256 = false;
kvn@4001 3102 __ vpsubd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3103 %}
kvn@4001 3104 ins_pipe( pipe_slow );
kvn@4001 3105 %}
kvn@4001 3106
kvn@4001 3107 instruct vsub8I_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3108 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 3109 match(Set dst (SubVI src1 src2));
kvn@4001 3110 format %{ "vpsubd $dst,$src1,$src2\t! sub packed8I" %}
kvn@4001 3111 ins_encode %{
kvn@4001 3112 bool vector256 = true;
kvn@4001 3113 __ vpsubd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3114 %}
kvn@4001 3115 ins_pipe( pipe_slow );
kvn@4001 3116 %}
kvn@4001 3117
kvn@4001 3118 instruct vsub8I_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3119 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 3120 match(Set dst (SubVI src (LoadVector mem)));
kvn@4001 3121 format %{ "vpsubd $dst,$src,$mem\t! sub packed8I" %}
kvn@4001 3122 ins_encode %{
kvn@4001 3123 bool vector256 = true;
kvn@4001 3124 __ vpsubd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3125 %}
kvn@4001 3126 ins_pipe( pipe_slow );
kvn@4001 3127 %}
kvn@4001 3128
kvn@4001 3129 // Longs vector sub
kvn@4001 3130 instruct vsub2L(vecX dst, vecX src) %{
kvn@4001 3131 predicate(n->as_Vector()->length() == 2);
kvn@4001 3132 match(Set dst (SubVL dst src));
kvn@4001 3133 format %{ "psubq $dst,$src\t! sub packed2L" %}
kvn@4001 3134 ins_encode %{
kvn@4001 3135 __ psubq($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3136 %}
kvn@4001 3137 ins_pipe( pipe_slow );
kvn@4001 3138 %}
kvn@4001 3139
kvn@4001 3140 instruct vsub2L_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3141 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3142 match(Set dst (SubVL src1 src2));
kvn@4001 3143 format %{ "vpsubq $dst,$src1,$src2\t! sub packed2L" %}
kvn@4001 3144 ins_encode %{
kvn@4001 3145 bool vector256 = false;
kvn@4001 3146 __ vpsubq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3147 %}
kvn@4001 3148 ins_pipe( pipe_slow );
kvn@4001 3149 %}
kvn@4001 3150
kvn@4001 3151 instruct vsub2L_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3152 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3153 match(Set dst (SubVL src (LoadVector mem)));
kvn@4001 3154 format %{ "vpsubq $dst,$src,$mem\t! sub packed2L" %}
kvn@4001 3155 ins_encode %{
kvn@4001 3156 bool vector256 = false;
kvn@4001 3157 __ vpsubq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3158 %}
kvn@4001 3159 ins_pipe( pipe_slow );
kvn@4001 3160 %}
kvn@4001 3161
kvn@4001 3162 instruct vsub4L_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3163 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 3164 match(Set dst (SubVL src1 src2));
kvn@4001 3165 format %{ "vpsubq $dst,$src1,$src2\t! sub packed4L" %}
kvn@4001 3166 ins_encode %{
kvn@4001 3167 bool vector256 = true;
kvn@4001 3168 __ vpsubq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3169 %}
kvn@4001 3170 ins_pipe( pipe_slow );
kvn@4001 3171 %}
kvn@4001 3172
kvn@4001 3173 instruct vsub4L_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3174 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 3175 match(Set dst (SubVL src (LoadVector mem)));
kvn@4001 3176 format %{ "vpsubq $dst,$src,$mem\t! sub packed4L" %}
kvn@4001 3177 ins_encode %{
kvn@4001 3178 bool vector256 = true;
kvn@4001 3179 __ vpsubq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3180 %}
kvn@4001 3181 ins_pipe( pipe_slow );
kvn@4001 3182 %}
kvn@4001 3183
kvn@4001 3184 // Floats vector sub
kvn@4001 3185 instruct vsub2F(vecD dst, vecD src) %{
kvn@4001 3186 predicate(n->as_Vector()->length() == 2);
kvn@4001 3187 match(Set dst (SubVF dst src));
kvn@4001 3188 format %{ "subps $dst,$src\t! sub packed2F" %}
kvn@4001 3189 ins_encode %{
kvn@4001 3190 __ subps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3191 %}
kvn@4001 3192 ins_pipe( pipe_slow );
kvn@4001 3193 %}
kvn@4001 3194
kvn@4001 3195 instruct vsub2F_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 3196 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3197 match(Set dst (SubVF src1 src2));
kvn@4001 3198 format %{ "vsubps $dst,$src1,$src2\t! sub packed2F" %}
kvn@4001 3199 ins_encode %{
kvn@4001 3200 bool vector256 = false;
kvn@4001 3201 __ vsubps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3202 %}
kvn@4001 3203 ins_pipe( pipe_slow );
kvn@4001 3204 %}
kvn@4001 3205
kvn@4001 3206 instruct vsub4F(vecX dst, vecX src) %{
kvn@4001 3207 predicate(n->as_Vector()->length() == 4);
kvn@4001 3208 match(Set dst (SubVF dst src));
kvn@4001 3209 format %{ "subps $dst,$src\t! sub packed4F" %}
kvn@4001 3210 ins_encode %{
kvn@4001 3211 __ subps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3212 %}
kvn@4001 3213 ins_pipe( pipe_slow );
kvn@4001 3214 %}
kvn@4001 3215
kvn@4001 3216 instruct vsub4F_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3217 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3218 match(Set dst (SubVF src1 src2));
kvn@4001 3219 format %{ "vsubps $dst,$src1,$src2\t! sub packed4F" %}
kvn@4001 3220 ins_encode %{
kvn@4001 3221 bool vector256 = false;
kvn@4001 3222 __ vsubps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3223 %}
kvn@4001 3224 ins_pipe( pipe_slow );
kvn@4001 3225 %}
kvn@4001 3226
kvn@4001 3227 instruct vsub4F_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3228 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3229 match(Set dst (SubVF src (LoadVector mem)));
kvn@4001 3230 format %{ "vsubps $dst,$src,$mem\t! sub packed4F" %}
kvn@4001 3231 ins_encode %{
kvn@4001 3232 bool vector256 = false;
kvn@4001 3233 __ vsubps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3234 %}
kvn@4001 3235 ins_pipe( pipe_slow );
kvn@4001 3236 %}
kvn@4001 3237
kvn@4001 3238 instruct vsub8F_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3239 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3240 match(Set dst (SubVF src1 src2));
kvn@4001 3241 format %{ "vsubps $dst,$src1,$src2\t! sub packed8F" %}
kvn@4001 3242 ins_encode %{
kvn@4001 3243 bool vector256 = true;
kvn@4001 3244 __ vsubps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3245 %}
kvn@4001 3246 ins_pipe( pipe_slow );
kvn@4001 3247 %}
kvn@4001 3248
kvn@4001 3249 instruct vsub8F_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3250 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3251 match(Set dst (SubVF src (LoadVector mem)));
kvn@4001 3252 format %{ "vsubps $dst,$src,$mem\t! sub packed8F" %}
kvn@4001 3253 ins_encode %{
kvn@4001 3254 bool vector256 = true;
kvn@4001 3255 __ vsubps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3256 %}
kvn@4001 3257 ins_pipe( pipe_slow );
kvn@4001 3258 %}
kvn@4001 3259
kvn@4001 3260 // Doubles vector sub
kvn@4001 3261 instruct vsub2D(vecX dst, vecX src) %{
kvn@4001 3262 predicate(n->as_Vector()->length() == 2);
kvn@4001 3263 match(Set dst (SubVD dst src));
kvn@4001 3264 format %{ "subpd $dst,$src\t! sub packed2D" %}
kvn@4001 3265 ins_encode %{
kvn@4001 3266 __ subpd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3267 %}
kvn@4001 3268 ins_pipe( pipe_slow );
kvn@4001 3269 %}
kvn@4001 3270
kvn@4001 3271 instruct vsub2D_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3272 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3273 match(Set dst (SubVD src1 src2));
kvn@4001 3274 format %{ "vsubpd $dst,$src1,$src2\t! sub packed2D" %}
kvn@4001 3275 ins_encode %{
kvn@4001 3276 bool vector256 = false;
kvn@4001 3277 __ vsubpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3278 %}
kvn@4001 3279 ins_pipe( pipe_slow );
kvn@4001 3280 %}
kvn@4001 3281
kvn@4001 3282 instruct vsub2D_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3283 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3284 match(Set dst (SubVD src (LoadVector mem)));
kvn@4001 3285 format %{ "vsubpd $dst,$src,$mem\t! sub packed2D" %}
kvn@4001 3286 ins_encode %{
kvn@4001 3287 bool vector256 = false;
kvn@4001 3288 __ vsubpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3289 %}
kvn@4001 3290 ins_pipe( pipe_slow );
kvn@4001 3291 %}
kvn@4001 3292
kvn@4001 3293 instruct vsub4D_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3294 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3295 match(Set dst (SubVD src1 src2));
kvn@4001 3296 format %{ "vsubpd $dst,$src1,$src2\t! sub packed4D" %}
kvn@4001 3297 ins_encode %{
kvn@4001 3298 bool vector256 = true;
kvn@4001 3299 __ vsubpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3300 %}
kvn@4001 3301 ins_pipe( pipe_slow );
kvn@4001 3302 %}
kvn@4001 3303
kvn@4001 3304 instruct vsub4D_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3305 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3306 match(Set dst (SubVD src (LoadVector mem)));
kvn@4001 3307 format %{ "vsubpd $dst,$src,$mem\t! sub packed4D" %}
kvn@4001 3308 ins_encode %{
kvn@4001 3309 bool vector256 = true;
kvn@4001 3310 __ vsubpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3311 %}
kvn@4001 3312 ins_pipe( pipe_slow );
kvn@4001 3313 %}
kvn@4001 3314
kvn@4001 3315 // --------------------------------- MUL --------------------------------------
kvn@4001 3316
kvn@4001 3317 // Shorts/Chars vector mul
kvn@4001 3318 instruct vmul2S(vecS dst, vecS src) %{
kvn@4001 3319 predicate(n->as_Vector()->length() == 2);
kvn@4001 3320 match(Set dst (MulVS dst src));
kvn@4001 3321 format %{ "pmullw $dst,$src\t! mul packed2S" %}
kvn@4001 3322 ins_encode %{
kvn@4001 3323 __ pmullw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3324 %}
kvn@4001 3325 ins_pipe( pipe_slow );
kvn@4001 3326 %}
kvn@4001 3327
kvn@4001 3328 instruct vmul2S_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 3329 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3330 match(Set dst (MulVS src1 src2));
kvn@4001 3331 format %{ "vpmullw $dst,$src1,$src2\t! mul packed2S" %}
kvn@4001 3332 ins_encode %{
kvn@4001 3333 bool vector256 = false;
kvn@4001 3334 __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3335 %}
kvn@4001 3336 ins_pipe( pipe_slow );
kvn@4001 3337 %}
kvn@4001 3338
kvn@4001 3339 instruct vmul4S(vecD dst, vecD src) %{
kvn@4001 3340 predicate(n->as_Vector()->length() == 4);
kvn@4001 3341 match(Set dst (MulVS dst src));
kvn@4001 3342 format %{ "pmullw $dst,$src\t! mul packed4S" %}
kvn@4001 3343 ins_encode %{
kvn@4001 3344 __ pmullw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3345 %}
kvn@4001 3346 ins_pipe( pipe_slow );
kvn@4001 3347 %}
kvn@4001 3348
kvn@4001 3349 instruct vmul4S_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 3350 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3351 match(Set dst (MulVS src1 src2));
kvn@4001 3352 format %{ "vpmullw $dst,$src1,$src2\t! mul packed4S" %}
kvn@4001 3353 ins_encode %{
kvn@4001 3354 bool vector256 = false;
kvn@4001 3355 __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3356 %}
kvn@4001 3357 ins_pipe( pipe_slow );
kvn@4001 3358 %}
kvn@4001 3359
kvn@4001 3360 instruct vmul8S(vecX dst, vecX src) %{
kvn@4001 3361 predicate(n->as_Vector()->length() == 8);
kvn@4001 3362 match(Set dst (MulVS dst src));
kvn@4001 3363 format %{ "pmullw $dst,$src\t! mul packed8S" %}
kvn@4001 3364 ins_encode %{
kvn@4001 3365 __ pmullw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3366 %}
kvn@4001 3367 ins_pipe( pipe_slow );
kvn@4001 3368 %}
kvn@4001 3369
kvn@4001 3370 instruct vmul8S_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3371 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3372 match(Set dst (MulVS src1 src2));
kvn@4001 3373 format %{ "vpmullw $dst,$src1,$src2\t! mul packed8S" %}
kvn@4001 3374 ins_encode %{
kvn@4001 3375 bool vector256 = false;
kvn@4001 3376 __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3377 %}
kvn@4001 3378 ins_pipe( pipe_slow );
kvn@4001 3379 %}
kvn@4001 3380
kvn@4001 3381 instruct vmul8S_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3382 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3383 match(Set dst (MulVS src (LoadVector mem)));
kvn@4001 3384 format %{ "vpmullw $dst,$src,$mem\t! mul packed8S" %}
kvn@4001 3385 ins_encode %{
kvn@4001 3386 bool vector256 = false;
kvn@4001 3387 __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3388 %}
kvn@4001 3389 ins_pipe( pipe_slow );
kvn@4001 3390 %}
kvn@4001 3391
kvn@4001 3392 instruct vmul16S_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3393 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 3394 match(Set dst (MulVS src1 src2));
kvn@4001 3395 format %{ "vpmullw $dst,$src1,$src2\t! mul packed16S" %}
kvn@4001 3396 ins_encode %{
kvn@4001 3397 bool vector256 = true;
kvn@4001 3398 __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3399 %}
kvn@4001 3400 ins_pipe( pipe_slow );
kvn@4001 3401 %}
kvn@4001 3402
kvn@4001 3403 instruct vmul16S_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3404 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 3405 match(Set dst (MulVS src (LoadVector mem)));
kvn@4001 3406 format %{ "vpmullw $dst,$src,$mem\t! mul packed16S" %}
kvn@4001 3407 ins_encode %{
kvn@4001 3408 bool vector256 = true;
kvn@4001 3409 __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3410 %}
kvn@4001 3411 ins_pipe( pipe_slow );
kvn@4001 3412 %}
kvn@4001 3413
kvn@4001 3414 // Integers vector mul (sse4_1)
kvn@4001 3415 instruct vmul2I(vecD dst, vecD src) %{
kvn@4001 3416 predicate(UseSSE > 3 && n->as_Vector()->length() == 2);
kvn@4001 3417 match(Set dst (MulVI dst src));
kvn@4001 3418 format %{ "pmulld $dst,$src\t! mul packed2I" %}
kvn@4001 3419 ins_encode %{
kvn@4001 3420 __ pmulld($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3421 %}
kvn@4001 3422 ins_pipe( pipe_slow );
kvn@4001 3423 %}
kvn@4001 3424
kvn@4001 3425 instruct vmul2I_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 3426 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3427 match(Set dst (MulVI src1 src2));
kvn@4001 3428 format %{ "vpmulld $dst,$src1,$src2\t! mul packed2I" %}
kvn@4001 3429 ins_encode %{
kvn@4001 3430 bool vector256 = false;
kvn@4001 3431 __ vpmulld($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3432 %}
kvn@4001 3433 ins_pipe( pipe_slow );
kvn@4001 3434 %}
kvn@4001 3435
kvn@4001 3436 instruct vmul4I(vecX dst, vecX src) %{
kvn@4001 3437 predicate(UseSSE > 3 && n->as_Vector()->length() == 4);
kvn@4001 3438 match(Set dst (MulVI dst src));
kvn@4001 3439 format %{ "pmulld $dst,$src\t! mul packed4I" %}
kvn@4001 3440 ins_encode %{
kvn@4001 3441 __ pmulld($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3442 %}
kvn@4001 3443 ins_pipe( pipe_slow );
kvn@4001 3444 %}
kvn@4001 3445
kvn@4001 3446 instruct vmul4I_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3447 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3448 match(Set dst (MulVI src1 src2));
kvn@4001 3449 format %{ "vpmulld $dst,$src1,$src2\t! mul packed4I" %}
kvn@4001 3450 ins_encode %{
kvn@4001 3451 bool vector256 = false;
kvn@4001 3452 __ vpmulld($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3453 %}
kvn@4001 3454 ins_pipe( pipe_slow );
kvn@4001 3455 %}
kvn@4001 3456
kvn@4001 3457 instruct vmul4I_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3458 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3459 match(Set dst (MulVI src (LoadVector mem)));
kvn@4001 3460 format %{ "vpmulld $dst,$src,$mem\t! mul packed4I" %}
kvn@4001 3461 ins_encode %{
kvn@4001 3462 bool vector256 = false;
kvn@4001 3463 __ vpmulld($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3464 %}
kvn@4001 3465 ins_pipe( pipe_slow );
kvn@4001 3466 %}
kvn@4001 3467
kvn@4001 3468 instruct vmul8I_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3469 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 3470 match(Set dst (MulVI src1 src2));
kvn@4001 3471 format %{ "vpmulld $dst,$src1,$src2\t! mul packed8I" %}
kvn@4001 3472 ins_encode %{
kvn@4001 3473 bool vector256 = true;
kvn@4001 3474 __ vpmulld($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3475 %}
kvn@4001 3476 ins_pipe( pipe_slow );
kvn@4001 3477 %}
kvn@4001 3478
kvn@4001 3479 instruct vmul8I_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3480 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 3481 match(Set dst (MulVI src (LoadVector mem)));
kvn@4001 3482 format %{ "vpmulld $dst,$src,$mem\t! mul packed8I" %}
kvn@4001 3483 ins_encode %{
kvn@4001 3484 bool vector256 = true;
kvn@4001 3485 __ vpmulld($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3486 %}
kvn@4001 3487 ins_pipe( pipe_slow );
kvn@4001 3488 %}
kvn@4001 3489
kvn@4001 3490 // Floats vector mul
kvn@4001 3491 instruct vmul2F(vecD dst, vecD src) %{
kvn@4001 3492 predicate(n->as_Vector()->length() == 2);
kvn@4001 3493 match(Set dst (MulVF dst src));
kvn@4001 3494 format %{ "mulps $dst,$src\t! mul packed2F" %}
kvn@4001 3495 ins_encode %{
kvn@4001 3496 __ mulps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3497 %}
kvn@4001 3498 ins_pipe( pipe_slow );
kvn@4001 3499 %}
kvn@4001 3500
kvn@4001 3501 instruct vmul2F_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 3502 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3503 match(Set dst (MulVF src1 src2));
kvn@4001 3504 format %{ "vmulps $dst,$src1,$src2\t! mul packed2F" %}
kvn@4001 3505 ins_encode %{
kvn@4001 3506 bool vector256 = false;
kvn@4001 3507 __ vmulps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3508 %}
kvn@4001 3509 ins_pipe( pipe_slow );
kvn@4001 3510 %}
kvn@4001 3511
kvn@4001 3512 instruct vmul4F(vecX dst, vecX src) %{
kvn@4001 3513 predicate(n->as_Vector()->length() == 4);
kvn@4001 3514 match(Set dst (MulVF dst src));
kvn@4001 3515 format %{ "mulps $dst,$src\t! mul packed4F" %}
kvn@4001 3516 ins_encode %{
kvn@4001 3517 __ mulps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3518 %}
kvn@4001 3519 ins_pipe( pipe_slow );
kvn@4001 3520 %}
kvn@4001 3521
kvn@4001 3522 instruct vmul4F_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3523 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3524 match(Set dst (MulVF src1 src2));
kvn@4001 3525 format %{ "vmulps $dst,$src1,$src2\t! mul packed4F" %}
kvn@4001 3526 ins_encode %{
kvn@4001 3527 bool vector256 = false;
kvn@4001 3528 __ vmulps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3529 %}
kvn@4001 3530 ins_pipe( pipe_slow );
kvn@4001 3531 %}
kvn@4001 3532
kvn@4001 3533 instruct vmul4F_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3534 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3535 match(Set dst (MulVF src (LoadVector mem)));
kvn@4001 3536 format %{ "vmulps $dst,$src,$mem\t! mul packed4F" %}
kvn@4001 3537 ins_encode %{
kvn@4001 3538 bool vector256 = false;
kvn@4001 3539 __ vmulps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3540 %}
kvn@4001 3541 ins_pipe( pipe_slow );
kvn@4001 3542 %}
kvn@4001 3543
kvn@4001 3544 instruct vmul8F_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3545 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3546 match(Set dst (MulVF src1 src2));
kvn@4001 3547 format %{ "vmulps $dst,$src1,$src2\t! mul packed8F" %}
kvn@4001 3548 ins_encode %{
kvn@4001 3549 bool vector256 = true;
kvn@4001 3550 __ vmulps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3551 %}
kvn@4001 3552 ins_pipe( pipe_slow );
kvn@4001 3553 %}
kvn@4001 3554
kvn@4001 3555 instruct vmul8F_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3556 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3557 match(Set dst (MulVF src (LoadVector mem)));
kvn@4001 3558 format %{ "vmulps $dst,$src,$mem\t! mul packed8F" %}
kvn@4001 3559 ins_encode %{
kvn@4001 3560 bool vector256 = true;
kvn@4001 3561 __ vmulps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3562 %}
kvn@4001 3563 ins_pipe( pipe_slow );
kvn@4001 3564 %}
kvn@4001 3565
kvn@4001 3566 // Doubles vector mul
kvn@4001 3567 instruct vmul2D(vecX dst, vecX src) %{
kvn@4001 3568 predicate(n->as_Vector()->length() == 2);
kvn@4001 3569 match(Set dst (MulVD dst src));
kvn@4001 3570 format %{ "mulpd $dst,$src\t! mul packed2D" %}
kvn@4001 3571 ins_encode %{
kvn@4001 3572 __ mulpd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3573 %}
kvn@4001 3574 ins_pipe( pipe_slow );
kvn@4001 3575 %}
kvn@4001 3576
kvn@4001 3577 instruct vmul2D_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3578 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3579 match(Set dst (MulVD src1 src2));
kvn@4001 3580 format %{ "vmulpd $dst,$src1,$src2\t! mul packed2D" %}
kvn@4001 3581 ins_encode %{
kvn@4001 3582 bool vector256 = false;
kvn@4001 3583 __ vmulpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3584 %}
kvn@4001 3585 ins_pipe( pipe_slow );
kvn@4001 3586 %}
kvn@4001 3587
kvn@4001 3588 instruct vmul2D_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3589 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3590 match(Set dst (MulVD src (LoadVector mem)));
kvn@4001 3591 format %{ "vmulpd $dst,$src,$mem\t! mul packed2D" %}
kvn@4001 3592 ins_encode %{
kvn@4001 3593 bool vector256 = false;
kvn@4001 3594 __ vmulpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3595 %}
kvn@4001 3596 ins_pipe( pipe_slow );
kvn@4001 3597 %}
kvn@4001 3598
kvn@4001 3599 instruct vmul4D_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3600 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3601 match(Set dst (MulVD src1 src2));
kvn@4001 3602 format %{ "vmulpd $dst,$src1,$src2\t! mul packed4D" %}
kvn@4001 3603 ins_encode %{
kvn@4001 3604 bool vector256 = true;
kvn@4001 3605 __ vmulpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3606 %}
kvn@4001 3607 ins_pipe( pipe_slow );
kvn@4001 3608 %}
kvn@4001 3609
kvn@4001 3610 instruct vmul4D_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3611 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3612 match(Set dst (MulVD src (LoadVector mem)));
kvn@4001 3613 format %{ "vmulpd $dst,$src,$mem\t! mul packed4D" %}
kvn@4001 3614 ins_encode %{
kvn@4001 3615 bool vector256 = true;
kvn@4001 3616 __ vmulpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3617 %}
kvn@4001 3618 ins_pipe( pipe_slow );
kvn@4001 3619 %}
kvn@4001 3620
kvn@4001 3621 // --------------------------------- DIV --------------------------------------
kvn@4001 3622
kvn@4001 3623 // Floats vector div
kvn@4001 3624 instruct vdiv2F(vecD dst, vecD src) %{
kvn@4001 3625 predicate(n->as_Vector()->length() == 2);
kvn@4001 3626 match(Set dst (DivVF dst src));
kvn@4001 3627 format %{ "divps $dst,$src\t! div packed2F" %}
kvn@4001 3628 ins_encode %{
kvn@4001 3629 __ divps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3630 %}
kvn@4001 3631 ins_pipe( pipe_slow );
kvn@4001 3632 %}
kvn@4001 3633
kvn@4001 3634 instruct vdiv2F_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 3635 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3636 match(Set dst (DivVF src1 src2));
kvn@4001 3637 format %{ "vdivps $dst,$src1,$src2\t! div packed2F" %}
kvn@4001 3638 ins_encode %{
kvn@4001 3639 bool vector256 = false;
kvn@4001 3640 __ vdivps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3641 %}
kvn@4001 3642 ins_pipe( pipe_slow );
kvn@4001 3643 %}
kvn@4001 3644
kvn@4001 3645 instruct vdiv4F(vecX dst, vecX src) %{
kvn@4001 3646 predicate(n->as_Vector()->length() == 4);
kvn@4001 3647 match(Set dst (DivVF dst src));
kvn@4001 3648 format %{ "divps $dst,$src\t! div packed4F" %}
kvn@4001 3649 ins_encode %{
kvn@4001 3650 __ divps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3651 %}
kvn@4001 3652 ins_pipe( pipe_slow );
kvn@4001 3653 %}
kvn@4001 3654
kvn@4001 3655 instruct vdiv4F_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3656 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3657 match(Set dst (DivVF src1 src2));
kvn@4001 3658 format %{ "vdivps $dst,$src1,$src2\t! div packed4F" %}
kvn@4001 3659 ins_encode %{
kvn@4001 3660 bool vector256 = false;
kvn@4001 3661 __ vdivps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3662 %}
kvn@4001 3663 ins_pipe( pipe_slow );
kvn@4001 3664 %}
kvn@4001 3665
kvn@4001 3666 instruct vdiv4F_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3667 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3668 match(Set dst (DivVF src (LoadVector mem)));
kvn@4001 3669 format %{ "vdivps $dst,$src,$mem\t! div packed4F" %}
kvn@4001 3670 ins_encode %{
kvn@4001 3671 bool vector256 = false;
kvn@4001 3672 __ vdivps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3673 %}
kvn@4001 3674 ins_pipe( pipe_slow );
kvn@4001 3675 %}
kvn@4001 3676
kvn@4001 3677 instruct vdiv8F_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3678 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3679 match(Set dst (DivVF src1 src2));
kvn@4001 3680 format %{ "vdivps $dst,$src1,$src2\t! div packed8F" %}
kvn@4001 3681 ins_encode %{
kvn@4001 3682 bool vector256 = true;
kvn@4001 3683 __ vdivps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3684 %}
kvn@4001 3685 ins_pipe( pipe_slow );
kvn@4001 3686 %}
kvn@4001 3687
kvn@4001 3688 instruct vdiv8F_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3689 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3690 match(Set dst (DivVF src (LoadVector mem)));
kvn@4001 3691 format %{ "vdivps $dst,$src,$mem\t! div packed8F" %}
kvn@4001 3692 ins_encode %{
kvn@4001 3693 bool vector256 = true;
kvn@4001 3694 __ vdivps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3695 %}
kvn@4001 3696 ins_pipe( pipe_slow );
kvn@4001 3697 %}
kvn@4001 3698
kvn@4001 3699 // Doubles vector div
kvn@4001 3700 instruct vdiv2D(vecX dst, vecX src) %{
kvn@4001 3701 predicate(n->as_Vector()->length() == 2);
kvn@4001 3702 match(Set dst (DivVD dst src));
kvn@4001 3703 format %{ "divpd $dst,$src\t! div packed2D" %}
kvn@4001 3704 ins_encode %{
kvn@4001 3705 __ divpd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3706 %}
kvn@4001 3707 ins_pipe( pipe_slow );
kvn@4001 3708 %}
kvn@4001 3709
kvn@4001 3710 instruct vdiv2D_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3711 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3712 match(Set dst (DivVD src1 src2));
kvn@4001 3713 format %{ "vdivpd $dst,$src1,$src2\t! div packed2D" %}
kvn@4001 3714 ins_encode %{
kvn@4001 3715 bool vector256 = false;
kvn@4001 3716 __ vdivpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3717 %}
kvn@4001 3718 ins_pipe( pipe_slow );
kvn@4001 3719 %}
kvn@4001 3720
kvn@4001 3721 instruct vdiv2D_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3722 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3723 match(Set dst (DivVD src (LoadVector mem)));
kvn@4001 3724 format %{ "vdivpd $dst,$src,$mem\t! div packed2D" %}
kvn@4001 3725 ins_encode %{
kvn@4001 3726 bool vector256 = false;
kvn@4001 3727 __ vdivpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3728 %}
kvn@4001 3729 ins_pipe( pipe_slow );
kvn@4001 3730 %}
kvn@4001 3731
kvn@4001 3732 instruct vdiv4D_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3733 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3734 match(Set dst (DivVD src1 src2));
kvn@4001 3735 format %{ "vdivpd $dst,$src1,$src2\t! div packed4D" %}
kvn@4001 3736 ins_encode %{
kvn@4001 3737 bool vector256 = true;
kvn@4001 3738 __ vdivpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3739 %}
kvn@4001 3740 ins_pipe( pipe_slow );
kvn@4001 3741 %}
kvn@4001 3742
kvn@4001 3743 instruct vdiv4D_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3744 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3745 match(Set dst (DivVD src (LoadVector mem)));
kvn@4001 3746 format %{ "vdivpd $dst,$src,$mem\t! div packed4D" %}
kvn@4001 3747 ins_encode %{
kvn@4001 3748 bool vector256 = true;
kvn@4001 3749 __ vdivpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3750 %}
kvn@4001 3751 ins_pipe( pipe_slow );
kvn@4001 3752 %}
kvn@4001 3753
kvn@4001 3754 // ------------------------------ LeftShift -----------------------------------
kvn@4001 3755
kvn@4001 3756 // Shorts/Chars vector left shift
kvn@4001 3757 instruct vsll2S(vecS dst, regF shift) %{
kvn@4001 3758 predicate(n->as_Vector()->length() == 2);
kvn@4001 3759 match(Set dst (LShiftVS dst shift));
kvn@4001 3760 format %{ "psllw $dst,$shift\t! left shift packed2S" %}
kvn@4001 3761 ins_encode %{
kvn@4001 3762 __ psllw($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 3763 %}
kvn@4001 3764 ins_pipe( pipe_slow );
kvn@4001 3765 %}
kvn@4001 3766
kvn@4001 3767 instruct vsll2S_imm(vecS dst, immI8 shift) %{
kvn@4001 3768 predicate(n->as_Vector()->length() == 2);
kvn@4001 3769 match(Set dst (LShiftVS dst shift));
kvn@4001 3770 format %{ "psllw $dst,$shift\t! left shift packed2S" %}
kvn@4001 3771 ins_encode %{
kvn@4001 3772 __ psllw($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 3773 %}
kvn@4001 3774 ins_pipe( pipe_slow );
kvn@4001 3775 %}
kvn@4001 3776
kvn@4001 3777 instruct vsll2S_reg(vecS dst, vecS src, regF shift) %{
kvn@4001 3778 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3779 match(Set dst (LShiftVS src shift));
kvn@4001 3780 format %{ "vpsllw $dst,$src,$shift\t! left shift packed2S" %}
kvn@4001 3781 ins_encode %{
kvn@4001 3782 bool vector256 = false;
kvn@4001 3783 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3784 %}
kvn@4001 3785 ins_pipe( pipe_slow );
kvn@4001 3786 %}
kvn@4001 3787
kvn@4001 3788 instruct vsll2S_reg_imm(vecS dst, vecS src, immI8 shift) %{
kvn@4001 3789 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3790 match(Set dst (LShiftVS src shift));
kvn@4001 3791 format %{ "vpsllw $dst,$src,$shift\t! left shift packed2S" %}
kvn@4001 3792 ins_encode %{
kvn@4001 3793 bool vector256 = false;
kvn@4001 3794 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 3795 %}
kvn@4001 3796 ins_pipe( pipe_slow );
kvn@4001 3797 %}
kvn@4001 3798
kvn@4001 3799 instruct vsll4S(vecD dst, regF shift) %{
kvn@4001 3800 predicate(n->as_Vector()->length() == 4);
kvn@4001 3801 match(Set dst (LShiftVS dst shift));
kvn@4001 3802 format %{ "psllw $dst,$shift\t! left shift packed4S" %}
kvn@4001 3803 ins_encode %{
kvn@4001 3804 __ psllw($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 3805 %}
kvn@4001 3806 ins_pipe( pipe_slow );
kvn@4001 3807 %}
kvn@4001 3808
kvn@4001 3809 instruct vsll4S_imm(vecD dst, immI8 shift) %{
kvn@4001 3810 predicate(n->as_Vector()->length() == 4);
kvn@4001 3811 match(Set dst (LShiftVS dst shift));
kvn@4001 3812 format %{ "psllw $dst,$shift\t! left shift packed4S" %}
kvn@4001 3813 ins_encode %{
kvn@4001 3814 __ psllw($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 3815 %}
kvn@4001 3816 ins_pipe( pipe_slow );
kvn@4001 3817 %}
kvn@4001 3818
kvn@4001 3819 instruct vsll4S_reg(vecD dst, vecD src, regF shift) %{
kvn@4001 3820 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3821 match(Set dst (LShiftVS src shift));
kvn@4001 3822 format %{ "vpsllw $dst,$src,$shift\t! left shift packed4S" %}
kvn@4001 3823 ins_encode %{
kvn@4001 3824 bool vector256 = false;
kvn@4001 3825 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3826 %}
kvn@4001 3827 ins_pipe( pipe_slow );
kvn@4001 3828 %}
kvn@4001 3829
kvn@4001 3830 instruct vsll4S_reg_imm(vecD dst, vecD src, immI8 shift) %{
kvn@4001 3831 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3832 match(Set dst (LShiftVS src shift));
kvn@4001 3833 format %{ "vpsllw $dst,$src,$shift\t! left shift packed4S" %}
kvn@4001 3834 ins_encode %{
kvn@4001 3835 bool vector256 = false;
kvn@4001 3836 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 3837 %}
kvn@4001 3838 ins_pipe( pipe_slow );
kvn@4001 3839 %}
kvn@4001 3840
kvn@4001 3841 instruct vsll8S(vecX dst, regF shift) %{
kvn@4001 3842 predicate(n->as_Vector()->length() == 8);
kvn@4001 3843 match(Set dst (LShiftVS dst shift));
kvn@4001 3844 format %{ "psllw $dst,$shift\t! left shift packed8S" %}
kvn@4001 3845 ins_encode %{
kvn@4001 3846 __ psllw($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 3847 %}
kvn@4001 3848 ins_pipe( pipe_slow );
kvn@4001 3849 %}
kvn@4001 3850
kvn@4001 3851 instruct vsll8S_imm(vecX dst, immI8 shift) %{
kvn@4001 3852 predicate(n->as_Vector()->length() == 8);
kvn@4001 3853 match(Set dst (LShiftVS dst shift));
kvn@4001 3854 format %{ "psllw $dst,$shift\t! left shift packed8S" %}
kvn@4001 3855 ins_encode %{
kvn@4001 3856 __ psllw($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 3857 %}
kvn@4001 3858 ins_pipe( pipe_slow );
kvn@4001 3859 %}
kvn@4001 3860
kvn@4001 3861 instruct vsll8S_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 3862 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3863 match(Set dst (LShiftVS src shift));
kvn@4001 3864 format %{ "vpsllw $dst,$src,$shift\t! left shift packed8S" %}
kvn@4001 3865 ins_encode %{
kvn@4001 3866 bool vector256 = false;
kvn@4001 3867 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3868 %}
kvn@4001 3869 ins_pipe( pipe_slow );
kvn@4001 3870 %}
kvn@4001 3871
kvn@4001 3872 instruct vsll8S_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 3873 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3874 match(Set dst (LShiftVS src shift));
kvn@4001 3875 format %{ "vpsllw $dst,$src,$shift\t! left shift packed8S" %}
kvn@4001 3876 ins_encode %{
kvn@4001 3877 bool vector256 = false;
kvn@4001 3878 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 3879 %}
kvn@4001 3880 ins_pipe( pipe_slow );
kvn@4001 3881 %}
kvn@4001 3882
kvn@4001 3883 instruct vsll16S_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 3884 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 3885 match(Set dst (LShiftVS src shift));
kvn@4001 3886 format %{ "vpsllw $dst,$src,$shift\t! left shift packed16S" %}
kvn@4001 3887 ins_encode %{
kvn@4001 3888 bool vector256 = true;
kvn@4001 3889 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3890 %}
kvn@4001 3891 ins_pipe( pipe_slow );
kvn@4001 3892 %}
kvn@4001 3893
kvn@4001 3894 instruct vsll16S_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 3895 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 3896 match(Set dst (LShiftVS src shift));
kvn@4001 3897 format %{ "vpsllw $dst,$src,$shift\t! left shift packed16S" %}
kvn@4001 3898 ins_encode %{
kvn@4001 3899 bool vector256 = true;
kvn@4001 3900 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 3901 %}
kvn@4001 3902 ins_pipe( pipe_slow );
kvn@4001 3903 %}
kvn@4001 3904
kvn@4001 3905 // Integers vector left shift
kvn@4001 3906 instruct vsll2I(vecD dst, regF shift) %{
kvn@4001 3907 predicate(n->as_Vector()->length() == 2);
kvn@4001 3908 match(Set dst (LShiftVI dst shift));
kvn@4001 3909 format %{ "pslld $dst,$shift\t! left shift packed2I" %}
kvn@4001 3910 ins_encode %{
kvn@4001 3911 __ pslld($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 3912 %}
kvn@4001 3913 ins_pipe( pipe_slow );
kvn@4001 3914 %}
kvn@4001 3915
kvn@4001 3916 instruct vsll2I_imm(vecD dst, immI8 shift) %{
kvn@4001 3917 predicate(n->as_Vector()->length() == 2);
kvn@4001 3918 match(Set dst (LShiftVI dst shift));
kvn@4001 3919 format %{ "pslld $dst,$shift\t! left shift packed2I" %}
kvn@4001 3920 ins_encode %{
kvn@4001 3921 __ pslld($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 3922 %}
kvn@4001 3923 ins_pipe( pipe_slow );
kvn@4001 3924 %}
kvn@4001 3925
kvn@4001 3926 instruct vsll2I_reg(vecD dst, vecD src, regF shift) %{
kvn@4001 3927 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3928 match(Set dst (LShiftVI src shift));
kvn@4001 3929 format %{ "vpslld $dst,$src,$shift\t! left shift packed2I" %}
kvn@4001 3930 ins_encode %{
kvn@4001 3931 bool vector256 = false;
kvn@4001 3932 __ vpslld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3933 %}
kvn@4001 3934 ins_pipe( pipe_slow );
kvn@4001 3935 %}
kvn@4001 3936
kvn@4001 3937 instruct vsll2I_reg_imm(vecD dst, vecD src, immI8 shift) %{
kvn@4001 3938 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3939 match(Set dst (LShiftVI src shift));
kvn@4001 3940 format %{ "vpslld $dst,$src,$shift\t! left shift packed2I" %}
kvn@4001 3941 ins_encode %{
kvn@4001 3942 bool vector256 = false;
kvn@4001 3943 __ vpslld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 3944 %}
kvn@4001 3945 ins_pipe( pipe_slow );
kvn@4001 3946 %}
kvn@4001 3947
kvn@4001 3948 instruct vsll4I(vecX dst, regF shift) %{
kvn@4001 3949 predicate(n->as_Vector()->length() == 4);
kvn@4001 3950 match(Set dst (LShiftVI dst shift));
kvn@4001 3951 format %{ "pslld $dst,$shift\t! left shift packed4I" %}
kvn@4001 3952 ins_encode %{
kvn@4001 3953 __ pslld($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 3954 %}
kvn@4001 3955 ins_pipe( pipe_slow );
kvn@4001 3956 %}
kvn@4001 3957
kvn@4001 3958 instruct vsll4I_imm(vecX dst, immI8 shift) %{
kvn@4001 3959 predicate(n->as_Vector()->length() == 4);
kvn@4001 3960 match(Set dst (LShiftVI dst shift));
kvn@4001 3961 format %{ "pslld $dst,$shift\t! left shift packed4I" %}
kvn@4001 3962 ins_encode %{
kvn@4001 3963 __ pslld($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 3964 %}
kvn@4001 3965 ins_pipe( pipe_slow );
kvn@4001 3966 %}
kvn@4001 3967
kvn@4001 3968 instruct vsll4I_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 3969 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3970 match(Set dst (LShiftVI src shift));
kvn@4001 3971 format %{ "vpslld $dst,$src,$shift\t! left shift packed4I" %}
kvn@4001 3972 ins_encode %{
kvn@4001 3973 bool vector256 = false;
kvn@4001 3974 __ vpslld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3975 %}
kvn@4001 3976 ins_pipe( pipe_slow );
kvn@4001 3977 %}
kvn@4001 3978
kvn@4001 3979 instruct vsll4I_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 3980 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3981 match(Set dst (LShiftVI src shift));
kvn@4001 3982 format %{ "vpslld $dst,$src,$shift\t! left shift packed4I" %}
kvn@4001 3983 ins_encode %{
kvn@4001 3984 bool vector256 = false;
kvn@4001 3985 __ vpslld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 3986 %}
kvn@4001 3987 ins_pipe( pipe_slow );
kvn@4001 3988 %}
kvn@4001 3989
kvn@4001 3990 instruct vsll8I_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 3991 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 3992 match(Set dst (LShiftVI src shift));
kvn@4001 3993 format %{ "vpslld $dst,$src,$shift\t! left shift packed8I" %}
kvn@4001 3994 ins_encode %{
kvn@4001 3995 bool vector256 = true;
kvn@4001 3996 __ vpslld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3997 %}
kvn@4001 3998 ins_pipe( pipe_slow );
kvn@4001 3999 %}
kvn@4001 4000
kvn@4001 4001 instruct vsll8I_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 4002 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 4003 match(Set dst (LShiftVI src shift));
kvn@4001 4004 format %{ "vpslld $dst,$src,$shift\t! left shift packed8I" %}
kvn@4001 4005 ins_encode %{
kvn@4001 4006 bool vector256 = true;
kvn@4001 4007 __ vpslld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4008 %}
kvn@4001 4009 ins_pipe( pipe_slow );
kvn@4001 4010 %}
kvn@4001 4011
kvn@4001 4012 // Longs vector left shift
kvn@4001 4013 instruct vsll2L(vecX dst, regF shift) %{
kvn@4001 4014 predicate(n->as_Vector()->length() == 2);
kvn@4001 4015 match(Set dst (LShiftVL dst shift));
kvn@4001 4016 format %{ "psllq $dst,$shift\t! left shift packed2L" %}
kvn@4001 4017 ins_encode %{
kvn@4001 4018 __ psllq($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4019 %}
kvn@4001 4020 ins_pipe( pipe_slow );
kvn@4001 4021 %}
kvn@4001 4022
kvn@4001 4023 instruct vsll2L_imm(vecX dst, immI8 shift) %{
kvn@4001 4024 predicate(n->as_Vector()->length() == 2);
kvn@4001 4025 match(Set dst (LShiftVL dst shift));
kvn@4001 4026 format %{ "psllq $dst,$shift\t! left shift packed2L" %}
kvn@4001 4027 ins_encode %{
kvn@4001 4028 __ psllq($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4029 %}
kvn@4001 4030 ins_pipe( pipe_slow );
kvn@4001 4031 %}
kvn@4001 4032
kvn@4001 4033 instruct vsll2L_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 4034 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4035 match(Set dst (LShiftVL src shift));
kvn@4001 4036 format %{ "vpsllq $dst,$src,$shift\t! left shift packed2L" %}
kvn@4001 4037 ins_encode %{
kvn@4001 4038 bool vector256 = false;
kvn@4001 4039 __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4040 %}
kvn@4001 4041 ins_pipe( pipe_slow );
kvn@4001 4042 %}
kvn@4001 4043
kvn@4001 4044 instruct vsll2L_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 4045 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4046 match(Set dst (LShiftVL src shift));
kvn@4001 4047 format %{ "vpsllq $dst,$src,$shift\t! left shift packed2L" %}
kvn@4001 4048 ins_encode %{
kvn@4001 4049 bool vector256 = false;
kvn@4001 4050 __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4051 %}
kvn@4001 4052 ins_pipe( pipe_slow );
kvn@4001 4053 %}
kvn@4001 4054
kvn@4001 4055 instruct vsll4L_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 4056 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 4057 match(Set dst (LShiftVL src shift));
kvn@4001 4058 format %{ "vpsllq $dst,$src,$shift\t! left shift packed4L" %}
kvn@4001 4059 ins_encode %{
kvn@4001 4060 bool vector256 = true;
kvn@4001 4061 __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4062 %}
kvn@4001 4063 ins_pipe( pipe_slow );
kvn@4001 4064 %}
kvn@4001 4065
kvn@4001 4066 instruct vsll4L_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 4067 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 4068 match(Set dst (LShiftVL src shift));
kvn@4001 4069 format %{ "vpsllq $dst,$src,$shift\t! left shift packed4L" %}
kvn@4001 4070 ins_encode %{
kvn@4001 4071 bool vector256 = true;
kvn@4001 4072 __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4073 %}
kvn@4001 4074 ins_pipe( pipe_slow );
kvn@4001 4075 %}
kvn@4001 4076
kvn@4001 4077 // ----------------------- LogicalRightShift -----------------------------------
kvn@4001 4078
kvn@4001 4079 // Shorts/Chars vector logical right shift produces incorrect Java result
kvn@4001 4080 // for negative data because java code convert short value into int with
kvn@4001 4081 // sign extension before a shift.
kvn@4001 4082
kvn@4001 4083 // Integers vector logical right shift
kvn@4001 4084 instruct vsrl2I(vecD dst, regF shift) %{
kvn@4001 4085 predicate(n->as_Vector()->length() == 2);
kvn@4001 4086 match(Set dst (URShiftVI dst shift));
kvn@4001 4087 format %{ "psrld $dst,$shift\t! logical right shift packed2I" %}
kvn@4001 4088 ins_encode %{
kvn@4001 4089 __ psrld($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4090 %}
kvn@4001 4091 ins_pipe( pipe_slow );
kvn@4001 4092 %}
kvn@4001 4093
kvn@4001 4094 instruct vsrl2I_imm(vecD dst, immI8 shift) %{
kvn@4001 4095 predicate(n->as_Vector()->length() == 2);
kvn@4001 4096 match(Set dst (URShiftVI dst shift));
kvn@4001 4097 format %{ "psrld $dst,$shift\t! logical right shift packed2I" %}
kvn@4001 4098 ins_encode %{
kvn@4001 4099 __ psrld($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4100 %}
kvn@4001 4101 ins_pipe( pipe_slow );
kvn@4001 4102 %}
kvn@4001 4103
kvn@4001 4104 instruct vsrl2I_reg(vecD dst, vecD src, regF shift) %{
kvn@4001 4105 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4106 match(Set dst (URShiftVI src shift));
kvn@4001 4107 format %{ "vpsrld $dst,$src,$shift\t! logical right shift packed2I" %}
kvn@4001 4108 ins_encode %{
kvn@4001 4109 bool vector256 = false;
kvn@4001 4110 __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4111 %}
kvn@4001 4112 ins_pipe( pipe_slow );
kvn@4001 4113 %}
kvn@4001 4114
kvn@4001 4115 instruct vsrl2I_reg_imm(vecD dst, vecD src, immI8 shift) %{
kvn@4001 4116 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4117 match(Set dst (URShiftVI src shift));
kvn@4001 4118 format %{ "vpsrld $dst,$src,$shift\t! logical right shift packed2I" %}
kvn@4001 4119 ins_encode %{
kvn@4001 4120 bool vector256 = false;
kvn@4001 4121 __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4122 %}
kvn@4001 4123 ins_pipe( pipe_slow );
kvn@4001 4124 %}
kvn@4001 4125
kvn@4001 4126 instruct vsrl4I(vecX dst, regF shift) %{
kvn@4001 4127 predicate(n->as_Vector()->length() == 4);
kvn@4001 4128 match(Set dst (URShiftVI dst shift));
kvn@4001 4129 format %{ "psrld $dst,$shift\t! logical right shift packed4I" %}
kvn@4001 4130 ins_encode %{
kvn@4001 4131 __ psrld($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4132 %}
kvn@4001 4133 ins_pipe( pipe_slow );
kvn@4001 4134 %}
kvn@4001 4135
kvn@4001 4136 instruct vsrl4I_imm(vecX dst, immI8 shift) %{
kvn@4001 4137 predicate(n->as_Vector()->length() == 4);
kvn@4001 4138 match(Set dst (URShiftVI dst shift));
kvn@4001 4139 format %{ "psrld $dst,$shift\t! logical right shift packed4I" %}
kvn@4001 4140 ins_encode %{
kvn@4001 4141 __ psrld($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4142 %}
kvn@4001 4143 ins_pipe( pipe_slow );
kvn@4001 4144 %}
kvn@4001 4145
kvn@4001 4146 instruct vsrl4I_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 4147 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 4148 match(Set dst (URShiftVI src shift));
kvn@4001 4149 format %{ "vpsrld $dst,$src,$shift\t! logical right shift packed4I" %}
kvn@4001 4150 ins_encode %{
kvn@4001 4151 bool vector256 = false;
kvn@4001 4152 __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4153 %}
kvn@4001 4154 ins_pipe( pipe_slow );
kvn@4001 4155 %}
kvn@4001 4156
kvn@4001 4157 instruct vsrl4I_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 4158 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 4159 match(Set dst (URShiftVI src shift));
kvn@4001 4160 format %{ "vpsrld $dst,$src,$shift\t! logical right shift packed4I" %}
kvn@4001 4161 ins_encode %{
kvn@4001 4162 bool vector256 = false;
kvn@4001 4163 __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4164 %}
kvn@4001 4165 ins_pipe( pipe_slow );
kvn@4001 4166 %}
kvn@4001 4167
kvn@4001 4168 instruct vsrl8I_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 4169 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 4170 match(Set dst (URShiftVI src shift));
kvn@4001 4171 format %{ "vpsrld $dst,$src,$shift\t! logical right shift packed8I" %}
kvn@4001 4172 ins_encode %{
kvn@4001 4173 bool vector256 = true;
kvn@4001 4174 __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4175 %}
kvn@4001 4176 ins_pipe( pipe_slow );
kvn@4001 4177 %}
kvn@4001 4178
kvn@4001 4179 instruct vsrl8I_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 4180 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 4181 match(Set dst (URShiftVI src shift));
kvn@4001 4182 format %{ "vpsrld $dst,$src,$shift\t! logical right shift packed8I" %}
kvn@4001 4183 ins_encode %{
kvn@4001 4184 bool vector256 = true;
kvn@4001 4185 __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4186 %}
kvn@4001 4187 ins_pipe( pipe_slow );
kvn@4001 4188 %}
kvn@4001 4189
kvn@4001 4190 // Longs vector logical right shift
kvn@4001 4191 instruct vsrl2L(vecX dst, regF shift) %{
kvn@4001 4192 predicate(n->as_Vector()->length() == 2);
kvn@4001 4193 match(Set dst (URShiftVL dst shift));
kvn@4001 4194 format %{ "psrlq $dst,$shift\t! logical right shift packed2L" %}
kvn@4001 4195 ins_encode %{
kvn@4001 4196 __ psrlq($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4197 %}
kvn@4001 4198 ins_pipe( pipe_slow );
kvn@4001 4199 %}
kvn@4001 4200
kvn@4001 4201 instruct vsrl2L_imm(vecX dst, immI8 shift) %{
kvn@4001 4202 predicate(n->as_Vector()->length() == 2);
kvn@4001 4203 match(Set dst (URShiftVL dst shift));
kvn@4001 4204 format %{ "psrlq $dst,$shift\t! logical right shift packed2L" %}
kvn@4001 4205 ins_encode %{
kvn@4001 4206 __ psrlq($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4207 %}
kvn@4001 4208 ins_pipe( pipe_slow );
kvn@4001 4209 %}
kvn@4001 4210
kvn@4001 4211 instruct vsrl2L_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 4212 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4213 match(Set dst (URShiftVL src shift));
kvn@4001 4214 format %{ "vpsrlq $dst,$src,$shift\t! logical right shift packed2L" %}
kvn@4001 4215 ins_encode %{
kvn@4001 4216 bool vector256 = false;
kvn@4001 4217 __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4218 %}
kvn@4001 4219 ins_pipe( pipe_slow );
kvn@4001 4220 %}
kvn@4001 4221
kvn@4001 4222 instruct vsrl2L_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 4223 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4224 match(Set dst (URShiftVL src shift));
kvn@4001 4225 format %{ "vpsrlq $dst,$src,$shift\t! logical right shift packed2L" %}
kvn@4001 4226 ins_encode %{
kvn@4001 4227 bool vector256 = false;
kvn@4001 4228 __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4229 %}
kvn@4001 4230 ins_pipe( pipe_slow );
kvn@4001 4231 %}
kvn@4001 4232
kvn@4001 4233 instruct vsrl4L_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 4234 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 4235 match(Set dst (URShiftVL src shift));
kvn@4001 4236 format %{ "vpsrlq $dst,$src,$shift\t! logical right shift packed4L" %}
kvn@4001 4237 ins_encode %{
kvn@4001 4238 bool vector256 = true;
kvn@4001 4239 __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4240 %}
kvn@4001 4241 ins_pipe( pipe_slow );
kvn@4001 4242 %}
kvn@4001 4243
kvn@4001 4244 instruct vsrl4L_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 4245 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 4246 match(Set dst (URShiftVL src shift));
kvn@4001 4247 format %{ "vpsrlq $dst,$src,$shift\t! logical right shift packed4L" %}
kvn@4001 4248 ins_encode %{
kvn@4001 4249 bool vector256 = true;
kvn@4001 4250 __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4251 %}
kvn@4001 4252 ins_pipe( pipe_slow );
kvn@4001 4253 %}
kvn@4001 4254
kvn@4001 4255 // ------------------- ArithmeticRightShift -----------------------------------
kvn@4001 4256
kvn@4001 4257 // Shorts/Chars vector arithmetic right shift
kvn@4001 4258 instruct vsra2S(vecS dst, regF shift) %{
kvn@4001 4259 predicate(n->as_Vector()->length() == 2);
kvn@4001 4260 match(Set dst (RShiftVS dst shift));
kvn@4001 4261 format %{ "psraw $dst,$shift\t! arithmetic right shift packed2S" %}
kvn@4001 4262 ins_encode %{
kvn@4001 4263 __ psraw($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4264 %}
kvn@4001 4265 ins_pipe( pipe_slow );
kvn@4001 4266 %}
kvn@4001 4267
kvn@4001 4268 instruct vsra2S_imm(vecS dst, immI8 shift) %{
kvn@4001 4269 predicate(n->as_Vector()->length() == 2);
kvn@4001 4270 match(Set dst (RShiftVS dst shift));
kvn@4001 4271 format %{ "psraw $dst,$shift\t! arithmetic right shift packed2S" %}
kvn@4001 4272 ins_encode %{
kvn@4001 4273 __ psraw($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4274 %}
kvn@4001 4275 ins_pipe( pipe_slow );
kvn@4001 4276 %}
kvn@4001 4277
kvn@4001 4278 instruct vsra2S_reg(vecS dst, vecS src, regF shift) %{
kvn@4001 4279 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4280 match(Set dst (RShiftVS src shift));
kvn@4001 4281 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed2S" %}
kvn@4001 4282 ins_encode %{
kvn@4001 4283 bool vector256 = false;
kvn@4001 4284 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4285 %}
kvn@4001 4286 ins_pipe( pipe_slow );
kvn@4001 4287 %}
kvn@4001 4288
kvn@4001 4289 instruct vsra2S_reg_imm(vecS dst, vecS src, immI8 shift) %{
kvn@4001 4290 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4291 match(Set dst (RShiftVS src shift));
kvn@4001 4292 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed2S" %}
kvn@4001 4293 ins_encode %{
kvn@4001 4294 bool vector256 = false;
kvn@4001 4295 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4296 %}
kvn@4001 4297 ins_pipe( pipe_slow );
kvn@4001 4298 %}
kvn@4001 4299
kvn@4001 4300 instruct vsra4S(vecD dst, regF shift) %{
kvn@4001 4301 predicate(n->as_Vector()->length() == 4);
kvn@4001 4302 match(Set dst (RShiftVS dst shift));
kvn@4001 4303 format %{ "psraw $dst,$shift\t! arithmetic right shift packed4S" %}
kvn@4001 4304 ins_encode %{
kvn@4001 4305 __ psraw($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4306 %}
kvn@4001 4307 ins_pipe( pipe_slow );
kvn@4001 4308 %}
kvn@4001 4309
kvn@4001 4310 instruct vsra4S_imm(vecD dst, immI8 shift) %{
kvn@4001 4311 predicate(n->as_Vector()->length() == 4);
kvn@4001 4312 match(Set dst (RShiftVS dst shift));
kvn@4001 4313 format %{ "psraw $dst,$shift\t! arithmetic right shift packed4S" %}
kvn@4001 4314 ins_encode %{
kvn@4001 4315 __ psraw($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4316 %}
kvn@4001 4317 ins_pipe( pipe_slow );
kvn@4001 4318 %}
kvn@4001 4319
kvn@4001 4320 instruct vsra4S_reg(vecD dst, vecD src, regF shift) %{
kvn@4001 4321 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 4322 match(Set dst (RShiftVS src shift));
kvn@4001 4323 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed4S" %}
kvn@4001 4324 ins_encode %{
kvn@4001 4325 bool vector256 = false;
kvn@4001 4326 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4327 %}
kvn@4001 4328 ins_pipe( pipe_slow );
kvn@4001 4329 %}
kvn@4001 4330
kvn@4001 4331 instruct vsra4S_reg_imm(vecD dst, vecD src, immI8 shift) %{
kvn@4001 4332 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 4333 match(Set dst (RShiftVS src shift));
kvn@4001 4334 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed4S" %}
kvn@4001 4335 ins_encode %{
kvn@4001 4336 bool vector256 = false;
kvn@4001 4337 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4338 %}
kvn@4001 4339 ins_pipe( pipe_slow );
kvn@4001 4340 %}
kvn@4001 4341
kvn@4001 4342 instruct vsra8S(vecX dst, regF shift) %{
kvn@4001 4343 predicate(n->as_Vector()->length() == 8);
kvn@4001 4344 match(Set dst (RShiftVS dst shift));
kvn@4001 4345 format %{ "psraw $dst,$shift\t! arithmetic right shift packed8S" %}
kvn@4001 4346 ins_encode %{
kvn@4001 4347 __ psraw($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4348 %}
kvn@4001 4349 ins_pipe( pipe_slow );
kvn@4001 4350 %}
kvn@4001 4351
kvn@4001 4352 instruct vsra8S_imm(vecX dst, immI8 shift) %{
kvn@4001 4353 predicate(n->as_Vector()->length() == 8);
kvn@4001 4354 match(Set dst (RShiftVS dst shift));
kvn@4001 4355 format %{ "psraw $dst,$shift\t! arithmetic right shift packed8S" %}
kvn@4001 4356 ins_encode %{
kvn@4001 4357 __ psraw($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4358 %}
kvn@4001 4359 ins_pipe( pipe_slow );
kvn@4001 4360 %}
kvn@4001 4361
kvn@4001 4362 instruct vsra8S_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 4363 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 4364 match(Set dst (RShiftVS src shift));
kvn@4001 4365 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed8S" %}
kvn@4001 4366 ins_encode %{
kvn@4001 4367 bool vector256 = false;
kvn@4001 4368 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4369 %}
kvn@4001 4370 ins_pipe( pipe_slow );
kvn@4001 4371 %}
kvn@4001 4372
kvn@4001 4373 instruct vsra8S_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 4374 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 4375 match(Set dst (RShiftVS src shift));
kvn@4001 4376 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed8S" %}
kvn@4001 4377 ins_encode %{
kvn@4001 4378 bool vector256 = false;
kvn@4001 4379 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4380 %}
kvn@4001 4381 ins_pipe( pipe_slow );
kvn@4001 4382 %}
kvn@4001 4383
kvn@4001 4384 instruct vsra16S_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 4385 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 4386 match(Set dst (RShiftVS src shift));
kvn@4001 4387 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed16S" %}
kvn@4001 4388 ins_encode %{
kvn@4001 4389 bool vector256 = true;
kvn@4001 4390 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4391 %}
kvn@4001 4392 ins_pipe( pipe_slow );
kvn@4001 4393 %}
kvn@4001 4394
kvn@4001 4395 instruct vsra16S_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 4396 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 4397 match(Set dst (RShiftVS src shift));
kvn@4001 4398 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed16S" %}
kvn@4001 4399 ins_encode %{
kvn@4001 4400 bool vector256 = true;
kvn@4001 4401 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4402 %}
kvn@4001 4403 ins_pipe( pipe_slow );
kvn@4001 4404 %}
kvn@4001 4405
kvn@4001 4406 // Integers vector arithmetic right shift
kvn@4001 4407 instruct vsra2I(vecD dst, regF shift) %{
kvn@4001 4408 predicate(n->as_Vector()->length() == 2);
kvn@4001 4409 match(Set dst (RShiftVI dst shift));
kvn@4001 4410 format %{ "psrad $dst,$shift\t! arithmetic right shift packed2I" %}
kvn@4001 4411 ins_encode %{
kvn@4001 4412 __ psrad($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4413 %}
kvn@4001 4414 ins_pipe( pipe_slow );
kvn@4001 4415 %}
kvn@4001 4416
kvn@4001 4417 instruct vsra2I_imm(vecD dst, immI8 shift) %{
kvn@4001 4418 predicate(n->as_Vector()->length() == 2);
kvn@4001 4419 match(Set dst (RShiftVI dst shift));
kvn@4001 4420 format %{ "psrad $dst,$shift\t! arithmetic right shift packed2I" %}
kvn@4001 4421 ins_encode %{
kvn@4001 4422 __ psrad($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4423 %}
kvn@4001 4424 ins_pipe( pipe_slow );
kvn@4001 4425 %}
kvn@4001 4426
kvn@4001 4427 instruct vsra2I_reg(vecD dst, vecD src, regF shift) %{
kvn@4001 4428 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4429 match(Set dst (RShiftVI src shift));
kvn@4001 4430 format %{ "vpsrad $dst,$src,$shift\t! arithmetic right shift packed2I" %}
kvn@4001 4431 ins_encode %{
kvn@4001 4432 bool vector256 = false;
kvn@4001 4433 __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4434 %}
kvn@4001 4435 ins_pipe( pipe_slow );
kvn@4001 4436 %}
kvn@4001 4437
kvn@4001 4438 instruct vsra2I_reg_imm(vecD dst, vecD src, immI8 shift) %{
kvn@4001 4439 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4440 match(Set dst (RShiftVI src shift));
kvn@4001 4441 format %{ "vpsrad $dst,$src,$shift\t! arithmetic right shift packed2I" %}
kvn@4001 4442 ins_encode %{
kvn@4001 4443 bool vector256 = false;
kvn@4001 4444 __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4445 %}
kvn@4001 4446 ins_pipe( pipe_slow );
kvn@4001 4447 %}
kvn@4001 4448
kvn@4001 4449 instruct vsra4I(vecX dst, regF shift) %{
kvn@4001 4450 predicate(n->as_Vector()->length() == 4);
kvn@4001 4451 match(Set dst (RShiftVI dst shift));
kvn@4001 4452 format %{ "psrad $dst,$shift\t! arithmetic right shift packed4I" %}
kvn@4001 4453 ins_encode %{
kvn@4001 4454 __ psrad($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4455 %}
kvn@4001 4456 ins_pipe( pipe_slow );
kvn@4001 4457 %}
kvn@4001 4458
kvn@4001 4459 instruct vsra4I_imm(vecX dst, immI8 shift) %{
kvn@4001 4460 predicate(n->as_Vector()->length() == 4);
kvn@4001 4461 match(Set dst (RShiftVI dst shift));
kvn@4001 4462 format %{ "psrad $dst,$shift\t! arithmetic right shift packed4I" %}
kvn@4001 4463 ins_encode %{
kvn@4001 4464 __ psrad($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4465 %}
kvn@4001 4466 ins_pipe( pipe_slow );
kvn@4001 4467 %}
kvn@4001 4468
kvn@4001 4469 instruct vsra4I_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 4470 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 4471 match(Set dst (RShiftVI src shift));
kvn@4001 4472 format %{ "vpsrad $dst,$src,$shift\t! arithmetic right shift packed4I" %}
kvn@4001 4473 ins_encode %{
kvn@4001 4474 bool vector256 = false;
kvn@4001 4475 __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4476 %}
kvn@4001 4477 ins_pipe( pipe_slow );
kvn@4001 4478 %}
kvn@4001 4479
kvn@4001 4480 instruct vsra4I_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 4481 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 4482 match(Set dst (RShiftVI src shift));
kvn@4001 4483 format %{ "vpsrad $dst,$src,$shift\t! arithmetic right shift packed4I" %}
kvn@4001 4484 ins_encode %{
kvn@4001 4485 bool vector256 = false;
kvn@4001 4486 __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4487 %}
kvn@4001 4488 ins_pipe( pipe_slow );
kvn@4001 4489 %}
kvn@4001 4490
kvn@4001 4491 instruct vsra8I_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 4492 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 4493 match(Set dst (RShiftVI src shift));
kvn@4001 4494 format %{ "vpsrad $dst,$src,$shift\t! arithmetic right shift packed8I" %}
kvn@4001 4495 ins_encode %{
kvn@4001 4496 bool vector256 = true;
kvn@4001 4497 __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4498 %}
kvn@4001 4499 ins_pipe( pipe_slow );
kvn@4001 4500 %}
kvn@4001 4501
kvn@4001 4502 instruct vsra8I_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 4503 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 4504 match(Set dst (RShiftVI src shift));
kvn@4001 4505 format %{ "vpsrad $dst,$src,$shift\t! arithmetic right shift packed8I" %}
kvn@4001 4506 ins_encode %{
kvn@4001 4507 bool vector256 = true;
kvn@4001 4508 __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4509 %}
kvn@4001 4510 ins_pipe( pipe_slow );
kvn@4001 4511 %}
kvn@4001 4512
kvn@4001 4513 // There are no longs vector arithmetic right shift instructions.
kvn@4001 4514
kvn@4001 4515
kvn@4001 4516 // --------------------------------- AND --------------------------------------
kvn@4001 4517
kvn@4001 4518 instruct vand4B(vecS dst, vecS src) %{
kvn@4001 4519 predicate(n->as_Vector()->length_in_bytes() == 4);
kvn@4001 4520 match(Set dst (AndV dst src));
kvn@4001 4521 format %{ "pand $dst,$src\t! and vectors (4 bytes)" %}
kvn@4001 4522 ins_encode %{
kvn@4001 4523 __ pand($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4524 %}
kvn@4001 4525 ins_pipe( pipe_slow );
kvn@4001 4526 %}
kvn@4001 4527
kvn@4001 4528 instruct vand4B_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 4529 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 4);
kvn@4001 4530 match(Set dst (AndV src1 src2));
kvn@4001 4531 format %{ "vpand $dst,$src1,$src2\t! and vectors (4 bytes)" %}
kvn@4001 4532 ins_encode %{
kvn@4001 4533 bool vector256 = false;
kvn@4001 4534 __ vpand($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4535 %}
kvn@4001 4536 ins_pipe( pipe_slow );
kvn@4001 4537 %}
kvn@4001 4538
kvn@4001 4539 instruct vand8B(vecD dst, vecD src) %{
kvn@4001 4540 predicate(n->as_Vector()->length_in_bytes() == 8);
kvn@4001 4541 match(Set dst (AndV dst src));
kvn@4001 4542 format %{ "pand $dst,$src\t! and vectors (8 bytes)" %}
kvn@4001 4543 ins_encode %{
kvn@4001 4544 __ pand($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4545 %}
kvn@4001 4546 ins_pipe( pipe_slow );
kvn@4001 4547 %}
kvn@4001 4548
kvn@4001 4549 instruct vand8B_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 4550 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 8);
kvn@4001 4551 match(Set dst (AndV src1 src2));
kvn@4001 4552 format %{ "vpand $dst,$src1,$src2\t! and vectors (8 bytes)" %}
kvn@4001 4553 ins_encode %{
kvn@4001 4554 bool vector256 = false;
kvn@4001 4555 __ vpand($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4556 %}
kvn@4001 4557 ins_pipe( pipe_slow );
kvn@4001 4558 %}
kvn@4001 4559
kvn@4001 4560 instruct vand16B(vecX dst, vecX src) %{
kvn@4001 4561 predicate(n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4562 match(Set dst (AndV dst src));
kvn@4001 4563 format %{ "pand $dst,$src\t! and vectors (16 bytes)" %}
kvn@4001 4564 ins_encode %{
kvn@4001 4565 __ pand($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4566 %}
kvn@4001 4567 ins_pipe( pipe_slow );
kvn@4001 4568 %}
kvn@4001 4569
kvn@4001 4570 instruct vand16B_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 4571 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4572 match(Set dst (AndV src1 src2));
kvn@4001 4573 format %{ "vpand $dst,$src1,$src2\t! and vectors (16 bytes)" %}
kvn@4001 4574 ins_encode %{
kvn@4001 4575 bool vector256 = false;
kvn@4001 4576 __ vpand($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4577 %}
kvn@4001 4578 ins_pipe( pipe_slow );
kvn@4001 4579 %}
kvn@4001 4580
kvn@4001 4581 instruct vand16B_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 4582 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4583 match(Set dst (AndV src (LoadVector mem)));
kvn@4001 4584 format %{ "vpand $dst,$src,$mem\t! and vectors (16 bytes)" %}
kvn@4001 4585 ins_encode %{
kvn@4001 4586 bool vector256 = false;
kvn@4001 4587 __ vpand($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 4588 %}
kvn@4001 4589 ins_pipe( pipe_slow );
kvn@4001 4590 %}
kvn@4001 4591
kvn@4001 4592 instruct vand32B_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 4593 predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
kvn@4001 4594 match(Set dst (AndV src1 src2));
kvn@4001 4595 format %{ "vpand $dst,$src1,$src2\t! and vectors (32 bytes)" %}
kvn@4001 4596 ins_encode %{
kvn@4001 4597 bool vector256 = true;
kvn@4001 4598 __ vpand($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4599 %}
kvn@4001 4600 ins_pipe( pipe_slow );
kvn@4001 4601 %}
kvn@4001 4602
kvn@4001 4603 instruct vand32B_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 4604 predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
kvn@4001 4605 match(Set dst (AndV src (LoadVector mem)));
kvn@4001 4606 format %{ "vpand $dst,$src,$mem\t! and vectors (32 bytes)" %}
kvn@4001 4607 ins_encode %{
kvn@4001 4608 bool vector256 = true;
kvn@4001 4609 __ vpand($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 4610 %}
kvn@4001 4611 ins_pipe( pipe_slow );
kvn@4001 4612 %}
kvn@4001 4613
kvn@4001 4614 // --------------------------------- OR ---------------------------------------
kvn@4001 4615
kvn@4001 4616 instruct vor4B(vecS dst, vecS src) %{
kvn@4001 4617 predicate(n->as_Vector()->length_in_bytes() == 4);
kvn@4001 4618 match(Set dst (OrV dst src));
kvn@4001 4619 format %{ "por $dst,$src\t! or vectors (4 bytes)" %}
kvn@4001 4620 ins_encode %{
kvn@4001 4621 __ por($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4622 %}
kvn@4001 4623 ins_pipe( pipe_slow );
kvn@4001 4624 %}
kvn@4001 4625
kvn@4001 4626 instruct vor4B_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 4627 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 4);
kvn@4001 4628 match(Set dst (OrV src1 src2));
kvn@4001 4629 format %{ "vpor $dst,$src1,$src2\t! or vectors (4 bytes)" %}
kvn@4001 4630 ins_encode %{
kvn@4001 4631 bool vector256 = false;
kvn@4001 4632 __ vpor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4633 %}
kvn@4001 4634 ins_pipe( pipe_slow );
kvn@4001 4635 %}
kvn@4001 4636
kvn@4001 4637 instruct vor8B(vecD dst, vecD src) %{
kvn@4001 4638 predicate(n->as_Vector()->length_in_bytes() == 8);
kvn@4001 4639 match(Set dst (OrV dst src));
kvn@4001 4640 format %{ "por $dst,$src\t! or vectors (8 bytes)" %}
kvn@4001 4641 ins_encode %{
kvn@4001 4642 __ por($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4643 %}
kvn@4001 4644 ins_pipe( pipe_slow );
kvn@4001 4645 %}
kvn@4001 4646
kvn@4001 4647 instruct vor8B_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 4648 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 8);
kvn@4001 4649 match(Set dst (OrV src1 src2));
kvn@4001 4650 format %{ "vpor $dst,$src1,$src2\t! or vectors (8 bytes)" %}
kvn@4001 4651 ins_encode %{
kvn@4001 4652 bool vector256 = false;
kvn@4001 4653 __ vpor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4654 %}
kvn@4001 4655 ins_pipe( pipe_slow );
kvn@4001 4656 %}
kvn@4001 4657
kvn@4001 4658 instruct vor16B(vecX dst, vecX src) %{
kvn@4001 4659 predicate(n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4660 match(Set dst (OrV dst src));
kvn@4001 4661 format %{ "por $dst,$src\t! or vectors (16 bytes)" %}
kvn@4001 4662 ins_encode %{
kvn@4001 4663 __ por($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4664 %}
kvn@4001 4665 ins_pipe( pipe_slow );
kvn@4001 4666 %}
kvn@4001 4667
kvn@4001 4668 instruct vor16B_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 4669 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4670 match(Set dst (OrV src1 src2));
kvn@4001 4671 format %{ "vpor $dst,$src1,$src2\t! or vectors (16 bytes)" %}
kvn@4001 4672 ins_encode %{
kvn@4001 4673 bool vector256 = false;
kvn@4001 4674 __ vpor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4675 %}
kvn@4001 4676 ins_pipe( pipe_slow );
kvn@4001 4677 %}
kvn@4001 4678
kvn@4001 4679 instruct vor16B_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 4680 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4681 match(Set dst (OrV src (LoadVector mem)));
kvn@4001 4682 format %{ "vpor $dst,$src,$mem\t! or vectors (16 bytes)" %}
kvn@4001 4683 ins_encode %{
kvn@4001 4684 bool vector256 = false;
kvn@4001 4685 __ vpor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 4686 %}
kvn@4001 4687 ins_pipe( pipe_slow );
kvn@4001 4688 %}
kvn@4001 4689
kvn@4001 4690 instruct vor32B_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 4691 predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
kvn@4001 4692 match(Set dst (OrV src1 src2));
kvn@4001 4693 format %{ "vpor $dst,$src1,$src2\t! or vectors (32 bytes)" %}
kvn@4001 4694 ins_encode %{
kvn@4001 4695 bool vector256 = true;
kvn@4001 4696 __ vpor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4697 %}
kvn@4001 4698 ins_pipe( pipe_slow );
kvn@4001 4699 %}
kvn@4001 4700
kvn@4001 4701 instruct vor32B_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 4702 predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
kvn@4001 4703 match(Set dst (OrV src (LoadVector mem)));
kvn@4001 4704 format %{ "vpor $dst,$src,$mem\t! or vectors (32 bytes)" %}
kvn@4001 4705 ins_encode %{
kvn@4001 4706 bool vector256 = true;
kvn@4001 4707 __ vpor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 4708 %}
kvn@4001 4709 ins_pipe( pipe_slow );
kvn@4001 4710 %}
kvn@4001 4711
kvn@4001 4712 // --------------------------------- XOR --------------------------------------
kvn@4001 4713
kvn@4001 4714 instruct vxor4B(vecS dst, vecS src) %{
kvn@4001 4715 predicate(n->as_Vector()->length_in_bytes() == 4);
kvn@4001 4716 match(Set dst (XorV dst src));
kvn@4001 4717 format %{ "pxor $dst,$src\t! xor vectors (4 bytes)" %}
kvn@4001 4718 ins_encode %{
kvn@4001 4719 __ pxor($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4720 %}
kvn@4001 4721 ins_pipe( pipe_slow );
kvn@4001 4722 %}
kvn@4001 4723
kvn@4001 4724 instruct vxor4B_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 4725 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 4);
kvn@4001 4726 match(Set dst (XorV src1 src2));
kvn@4001 4727 format %{ "vpxor $dst,$src1,$src2\t! xor vectors (4 bytes)" %}
kvn@4001 4728 ins_encode %{
kvn@4001 4729 bool vector256 = false;
kvn@4001 4730 __ vpxor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4731 %}
kvn@4001 4732 ins_pipe( pipe_slow );
kvn@4001 4733 %}
kvn@4001 4734
kvn@4001 4735 instruct vxor8B(vecD dst, vecD src) %{
kvn@4001 4736 predicate(n->as_Vector()->length_in_bytes() == 8);
kvn@4001 4737 match(Set dst (XorV dst src));
kvn@4001 4738 format %{ "pxor $dst,$src\t! xor vectors (8 bytes)" %}
kvn@4001 4739 ins_encode %{
kvn@4001 4740 __ pxor($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4741 %}
kvn@4001 4742 ins_pipe( pipe_slow );
kvn@4001 4743 %}
kvn@4001 4744
kvn@4001 4745 instruct vxor8B_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 4746 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 8);
kvn@4001 4747 match(Set dst (XorV src1 src2));
kvn@4001 4748 format %{ "vpxor $dst,$src1,$src2\t! xor vectors (8 bytes)" %}
kvn@4001 4749 ins_encode %{
kvn@4001 4750 bool vector256 = false;
kvn@4001 4751 __ vpxor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4752 %}
kvn@4001 4753 ins_pipe( pipe_slow );
kvn@4001 4754 %}
kvn@4001 4755
kvn@4001 4756 instruct vxor16B(vecX dst, vecX src) %{
kvn@4001 4757 predicate(n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4758 match(Set dst (XorV dst src));
kvn@4001 4759 format %{ "pxor $dst,$src\t! xor vectors (16 bytes)" %}
kvn@4001 4760 ins_encode %{
kvn@4001 4761 __ pxor($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4762 %}
kvn@4001 4763 ins_pipe( pipe_slow );
kvn@4001 4764 %}
kvn@4001 4765
kvn@4001 4766 instruct vxor16B_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 4767 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4768 match(Set dst (XorV src1 src2));
kvn@4001 4769 format %{ "vpxor $dst,$src1,$src2\t! xor vectors (16 bytes)" %}
kvn@4001 4770 ins_encode %{
kvn@4001 4771 bool vector256 = false;
kvn@4001 4772 __ vpxor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4773 %}
kvn@4001 4774 ins_pipe( pipe_slow );
kvn@4001 4775 %}
kvn@4001 4776
kvn@4001 4777 instruct vxor16B_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 4778 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4779 match(Set dst (XorV src (LoadVector mem)));
kvn@4001 4780 format %{ "vpxor $dst,$src,$mem\t! xor vectors (16 bytes)" %}
kvn@4001 4781 ins_encode %{
kvn@4001 4782 bool vector256 = false;
kvn@4001 4783 __ vpxor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 4784 %}
kvn@4001 4785 ins_pipe( pipe_slow );
kvn@4001 4786 %}
kvn@4001 4787
kvn@4001 4788 instruct vxor32B_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 4789 predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
kvn@4001 4790 match(Set dst (XorV src1 src2));
kvn@4001 4791 format %{ "vpxor $dst,$src1,$src2\t! xor vectors (32 bytes)" %}
kvn@4001 4792 ins_encode %{
kvn@4001 4793 bool vector256 = true;
kvn@4001 4794 __ vpxor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4795 %}
kvn@4001 4796 ins_pipe( pipe_slow );
kvn@4001 4797 %}
kvn@4001 4798
kvn@4001 4799 instruct vxor32B_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 4800 predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
kvn@4001 4801 match(Set dst (XorV src (LoadVector mem)));
kvn@4001 4802 format %{ "vpxor $dst,$src,$mem\t! xor vectors (32 bytes)" %}
kvn@4001 4803 ins_encode %{
kvn@4001 4804 bool vector256 = true;
kvn@4001 4805 __ vpxor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 4806 %}
kvn@4001 4807 ins_pipe( pipe_slow );
kvn@4001 4808 %}
kvn@4001 4809

mercurial