src/cpu/x86/vm/x86.ad

Sat, 01 Sep 2012 13:25:18 -0400

author
coleenp
date
Sat, 01 Sep 2012 13:25:18 -0400
changeset 4037
da91efe96a93
parent 4001
006050192a5a
child 4103
137868b7aa6f
permissions
-rw-r--r--

6964458: Reimplement class meta-data storage to use native memory
Summary: Remove PermGen, allocate meta-data in metaspace linked to class loaders, rewrite GC walking, rewrite and rename metadata to be C++ classes
Reviewed-by: jmasa, stefank, never, coleenp, kvn, brutisso, mgerdin, dholmes, jrose, twisti, roland
Contributed-by: jmasa <jon.masamitsu@oracle.com>, stefank <stefan.karlsson@oracle.com>, mgerdin <mikael.gerdin@oracle.com>, never <tom.rodriguez@oracle.com>

kvn@3390 1 //
kvn@3577 2 // Copyright (c) 2011, 2012, Oracle and/or its affiliates. All rights reserved.
kvn@3390 3 // DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
kvn@3390 4 //
kvn@3390 5 // This code is free software; you can redistribute it and/or modify it
kvn@3390 6 // under the terms of the GNU General Public License version 2 only, as
kvn@3390 7 // published by the Free Software Foundation.
kvn@3390 8 //
kvn@3390 9 // This code is distributed in the hope that it will be useful, but WITHOUT
kvn@3390 10 // ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
kvn@3390 11 // FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
kvn@3390 12 // version 2 for more details (a copy is included in the LICENSE file that
kvn@3390 13 // accompanied this code).
kvn@3390 14 //
kvn@3390 15 // You should have received a copy of the GNU General Public License version
kvn@3390 16 // 2 along with this work; if not, write to the Free Software Foundation,
kvn@3390 17 // Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
kvn@3390 18 //
kvn@3390 19 // Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
kvn@3390 20 // or visit www.oracle.com if you need additional information or have any
kvn@3390 21 // questions.
kvn@3390 22 //
kvn@3390 23 //
kvn@3390 24
kvn@3390 25 // X86 Common Architecture Description File
kvn@3390 26
kvn@3882 27 //----------REGISTER DEFINITION BLOCK------------------------------------------
kvn@3882 28 // This information is used by the matcher and the register allocator to
kvn@3882 29 // describe individual registers and classes of registers within the target
kvn@3882 30 // archtecture.
kvn@3882 31
kvn@3882 32 register %{
kvn@3882 33 //----------Architecture Description Register Definitions----------------------
kvn@3882 34 // General Registers
kvn@3882 35 // "reg_def" name ( register save type, C convention save type,
kvn@3882 36 // ideal register type, encoding );
kvn@3882 37 // Register Save Types:
kvn@3882 38 //
kvn@3882 39 // NS = No-Save: The register allocator assumes that these registers
kvn@3882 40 // can be used without saving upon entry to the method, &
kvn@3882 41 // that they do not need to be saved at call sites.
kvn@3882 42 //
kvn@3882 43 // SOC = Save-On-Call: The register allocator assumes that these registers
kvn@3882 44 // can be used without saving upon entry to the method,
kvn@3882 45 // but that they must be saved at call sites.
kvn@3882 46 //
kvn@3882 47 // SOE = Save-On-Entry: The register allocator assumes that these registers
kvn@3882 48 // must be saved before using them upon entry to the
kvn@3882 49 // method, but they do not need to be saved at call
kvn@3882 50 // sites.
kvn@3882 51 //
kvn@3882 52 // AS = Always-Save: The register allocator assumes that these registers
kvn@3882 53 // must be saved before using them upon entry to the
kvn@3882 54 // method, & that they must be saved at call sites.
kvn@3882 55 //
kvn@3882 56 // Ideal Register Type is used to determine how to save & restore a
kvn@3882 57 // register. Op_RegI will get spilled with LoadI/StoreI, Op_RegP will get
kvn@3882 58 // spilled with LoadP/StoreP. If the register supports both, use Op_RegI.
kvn@3882 59 //
kvn@3882 60 // The encoding number is the actual bit-pattern placed into the opcodes.
kvn@3882 61
kvn@3882 62 // XMM registers. 256-bit registers or 8 words each, labeled (a)-h.
kvn@3882 63 // Word a in each register holds a Float, words ab hold a Double.
kvn@3882 64 // The whole registers are used in SSE4.2 version intrinsics,
kvn@3882 65 // array copy stubs and superword operations (see UseSSE42Intrinsics,
kvn@3882 66 // UseXMMForArrayCopy and UseSuperword flags).
kvn@3882 67 // XMM8-XMM15 must be encoded with REX (VEX for UseAVX).
kvn@3882 68 // Linux ABI: No register preserved across function calls
kvn@3882 69 // XMM0-XMM7 might hold parameters
kvn@3882 70 // Windows ABI: XMM6-XMM15 preserved across function calls
kvn@3882 71 // XMM0-XMM3 might hold parameters
kvn@3882 72
kvn@3882 73 reg_def XMM0 ( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg());
kvn@3929 74 reg_def XMM0b( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(1));
kvn@3929 75 reg_def XMM0c( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(2));
kvn@3929 76 reg_def XMM0d( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(3));
kvn@3929 77 reg_def XMM0e( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(4));
kvn@3929 78 reg_def XMM0f( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(5));
kvn@3929 79 reg_def XMM0g( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(6));
kvn@3929 80 reg_def XMM0h( SOC, SOC, Op_RegF, 0, xmm0->as_VMReg()->next(7));
kvn@3882 81
kvn@3882 82 reg_def XMM1 ( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg());
kvn@3929 83 reg_def XMM1b( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(1));
kvn@3929 84 reg_def XMM1c( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(2));
kvn@3929 85 reg_def XMM1d( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(3));
kvn@3929 86 reg_def XMM1e( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(4));
kvn@3929 87 reg_def XMM1f( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(5));
kvn@3929 88 reg_def XMM1g( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(6));
kvn@3929 89 reg_def XMM1h( SOC, SOC, Op_RegF, 1, xmm1->as_VMReg()->next(7));
kvn@3882 90
kvn@3882 91 reg_def XMM2 ( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg());
kvn@3929 92 reg_def XMM2b( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(1));
kvn@3929 93 reg_def XMM2c( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(2));
kvn@3929 94 reg_def XMM2d( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(3));
kvn@3929 95 reg_def XMM2e( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(4));
kvn@3929 96 reg_def XMM2f( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(5));
kvn@3929 97 reg_def XMM2g( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(6));
kvn@3929 98 reg_def XMM2h( SOC, SOC, Op_RegF, 2, xmm2->as_VMReg()->next(7));
kvn@3882 99
kvn@3882 100 reg_def XMM3 ( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg());
kvn@3929 101 reg_def XMM3b( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(1));
kvn@3929 102 reg_def XMM3c( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(2));
kvn@3929 103 reg_def XMM3d( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(3));
kvn@3929 104 reg_def XMM3e( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(4));
kvn@3929 105 reg_def XMM3f( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(5));
kvn@3929 106 reg_def XMM3g( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(6));
kvn@3929 107 reg_def XMM3h( SOC, SOC, Op_RegF, 3, xmm3->as_VMReg()->next(7));
kvn@3882 108
kvn@3882 109 reg_def XMM4 ( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg());
kvn@3929 110 reg_def XMM4b( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(1));
kvn@3929 111 reg_def XMM4c( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(2));
kvn@3929 112 reg_def XMM4d( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(3));
kvn@3929 113 reg_def XMM4e( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(4));
kvn@3929 114 reg_def XMM4f( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(5));
kvn@3929 115 reg_def XMM4g( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(6));
kvn@3929 116 reg_def XMM4h( SOC, SOC, Op_RegF, 4, xmm4->as_VMReg()->next(7));
kvn@3882 117
kvn@3882 118 reg_def XMM5 ( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg());
kvn@3929 119 reg_def XMM5b( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(1));
kvn@3929 120 reg_def XMM5c( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(2));
kvn@3929 121 reg_def XMM5d( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(3));
kvn@3929 122 reg_def XMM5e( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(4));
kvn@3929 123 reg_def XMM5f( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(5));
kvn@3929 124 reg_def XMM5g( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(6));
kvn@3929 125 reg_def XMM5h( SOC, SOC, Op_RegF, 5, xmm5->as_VMReg()->next(7));
kvn@3882 126
kvn@3882 127 #ifdef _WIN64
kvn@3882 128
kvn@3882 129 reg_def XMM6 ( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg());
kvn@3929 130 reg_def XMM6b( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(1));
kvn@3929 131 reg_def XMM6c( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(2));
kvn@3929 132 reg_def XMM6d( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(3));
kvn@3929 133 reg_def XMM6e( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(4));
kvn@3929 134 reg_def XMM6f( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(5));
kvn@3929 135 reg_def XMM6g( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(6));
kvn@3929 136 reg_def XMM6h( SOC, SOE, Op_RegF, 6, xmm6->as_VMReg()->next(7));
kvn@3882 137
kvn@3882 138 reg_def XMM7 ( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg());
kvn@3929 139 reg_def XMM7b( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(1));
kvn@3929 140 reg_def XMM7c( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(2));
kvn@3929 141 reg_def XMM7d( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(3));
kvn@3929 142 reg_def XMM7e( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(4));
kvn@3929 143 reg_def XMM7f( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(5));
kvn@3929 144 reg_def XMM7g( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(6));
kvn@3929 145 reg_def XMM7h( SOC, SOE, Op_RegF, 7, xmm7->as_VMReg()->next(7));
kvn@3882 146
kvn@3882 147 reg_def XMM8 ( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg());
kvn@3929 148 reg_def XMM8b( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(1));
kvn@3929 149 reg_def XMM8c( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(2));
kvn@3929 150 reg_def XMM8d( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(3));
kvn@3929 151 reg_def XMM8e( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(4));
kvn@3929 152 reg_def XMM8f( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(5));
kvn@3929 153 reg_def XMM8g( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(6));
kvn@3929 154 reg_def XMM8h( SOC, SOE, Op_RegF, 8, xmm8->as_VMReg()->next(7));
kvn@3882 155
kvn@3882 156 reg_def XMM9 ( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg());
kvn@3929 157 reg_def XMM9b( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(1));
kvn@3929 158 reg_def XMM9c( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(2));
kvn@3929 159 reg_def XMM9d( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(3));
kvn@3929 160 reg_def XMM9e( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(4));
kvn@3929 161 reg_def XMM9f( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(5));
kvn@3929 162 reg_def XMM9g( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(6));
kvn@3929 163 reg_def XMM9h( SOC, SOE, Op_RegF, 9, xmm9->as_VMReg()->next(7));
kvn@3882 164
kvn@3882 165 reg_def XMM10 ( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg());
kvn@3929 166 reg_def XMM10b( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(1));
kvn@3929 167 reg_def XMM10c( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(2));
kvn@3929 168 reg_def XMM10d( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(3));
kvn@3929 169 reg_def XMM10e( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(4));
kvn@3929 170 reg_def XMM10f( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(5));
kvn@3929 171 reg_def XMM10g( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(6));
kvn@3929 172 reg_def XMM10h( SOC, SOE, Op_RegF, 10, xmm10->as_VMReg()->next(7));
kvn@3882 173
kvn@3882 174 reg_def XMM11 ( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg());
kvn@3929 175 reg_def XMM11b( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(1));
kvn@3929 176 reg_def XMM11c( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(2));
kvn@3929 177 reg_def XMM11d( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(3));
kvn@3929 178 reg_def XMM11e( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(4));
kvn@3929 179 reg_def XMM11f( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(5));
kvn@3929 180 reg_def XMM11g( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(6));
kvn@3929 181 reg_def XMM11h( SOC, SOE, Op_RegF, 11, xmm11->as_VMReg()->next(7));
kvn@3882 182
kvn@3882 183 reg_def XMM12 ( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg());
kvn@3929 184 reg_def XMM12b( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(1));
kvn@3929 185 reg_def XMM12c( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(2));
kvn@3929 186 reg_def XMM12d( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(3));
kvn@3929 187 reg_def XMM12e( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(4));
kvn@3929 188 reg_def XMM12f( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(5));
kvn@3929 189 reg_def XMM12g( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(6));
kvn@3929 190 reg_def XMM12h( SOC, SOE, Op_RegF, 12, xmm12->as_VMReg()->next(7));
kvn@3882 191
kvn@3882 192 reg_def XMM13 ( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg());
kvn@3929 193 reg_def XMM13b( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(1));
kvn@3929 194 reg_def XMM13c( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(2));
kvn@3929 195 reg_def XMM13d( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(3));
kvn@3929 196 reg_def XMM13e( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(4));
kvn@3929 197 reg_def XMM13f( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(5));
kvn@3929 198 reg_def XMM13g( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(6));
kvn@3929 199 reg_def XMM13h( SOC, SOE, Op_RegF, 13, xmm13->as_VMReg()->next(7));
kvn@3882 200
kvn@3882 201 reg_def XMM14 ( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg());
kvn@3929 202 reg_def XMM14b( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(1));
kvn@3929 203 reg_def XMM14c( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(2));
kvn@3929 204 reg_def XMM14d( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(3));
kvn@3929 205 reg_def XMM14e( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(4));
kvn@3929 206 reg_def XMM14f( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(5));
kvn@3929 207 reg_def XMM14g( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(6));
kvn@3929 208 reg_def XMM14h( SOC, SOE, Op_RegF, 14, xmm14->as_VMReg()->next(7));
kvn@3882 209
kvn@3882 210 reg_def XMM15 ( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg());
kvn@3929 211 reg_def XMM15b( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(1));
kvn@3929 212 reg_def XMM15c( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(2));
kvn@3929 213 reg_def XMM15d( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(3));
kvn@3929 214 reg_def XMM15e( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(4));
kvn@3929 215 reg_def XMM15f( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(5));
kvn@3929 216 reg_def XMM15g( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(6));
kvn@3929 217 reg_def XMM15h( SOC, SOE, Op_RegF, 15, xmm15->as_VMReg()->next(7));
kvn@3882 218
kvn@3882 219 #else // _WIN64
kvn@3882 220
kvn@3882 221 reg_def XMM6 ( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg());
kvn@3929 222 reg_def XMM6b( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(1));
kvn@3929 223 reg_def XMM6c( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(2));
kvn@3929 224 reg_def XMM6d( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(3));
kvn@3929 225 reg_def XMM6e( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(4));
kvn@3929 226 reg_def XMM6f( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(5));
kvn@3929 227 reg_def XMM6g( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(6));
kvn@3929 228 reg_def XMM6h( SOC, SOC, Op_RegF, 6, xmm6->as_VMReg()->next(7));
kvn@3882 229
kvn@3882 230 reg_def XMM7 ( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg());
kvn@3929 231 reg_def XMM7b( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(1));
kvn@3929 232 reg_def XMM7c( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(2));
kvn@3929 233 reg_def XMM7d( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(3));
kvn@3929 234 reg_def XMM7e( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(4));
kvn@3929 235 reg_def XMM7f( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(5));
kvn@3929 236 reg_def XMM7g( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(6));
kvn@3929 237 reg_def XMM7h( SOC, SOC, Op_RegF, 7, xmm7->as_VMReg()->next(7));
kvn@3882 238
kvn@3882 239 #ifdef _LP64
kvn@3882 240
kvn@3882 241 reg_def XMM8 ( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg());
kvn@3929 242 reg_def XMM8b( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(1));
kvn@3929 243 reg_def XMM8c( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(2));
kvn@3929 244 reg_def XMM8d( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(3));
kvn@3929 245 reg_def XMM8e( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(4));
kvn@3929 246 reg_def XMM8f( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(5));
kvn@3929 247 reg_def XMM8g( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(6));
kvn@3929 248 reg_def XMM8h( SOC, SOC, Op_RegF, 8, xmm8->as_VMReg()->next(7));
kvn@3882 249
kvn@3882 250 reg_def XMM9 ( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg());
kvn@3929 251 reg_def XMM9b( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(1));
kvn@3929 252 reg_def XMM9c( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(2));
kvn@3929 253 reg_def XMM9d( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(3));
kvn@3929 254 reg_def XMM9e( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(4));
kvn@3929 255 reg_def XMM9f( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(5));
kvn@3929 256 reg_def XMM9g( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(6));
kvn@3929 257 reg_def XMM9h( SOC, SOC, Op_RegF, 9, xmm9->as_VMReg()->next(7));
kvn@3882 258
kvn@3882 259 reg_def XMM10 ( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg());
kvn@3929 260 reg_def XMM10b( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(1));
kvn@3929 261 reg_def XMM10c( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(2));
kvn@3929 262 reg_def XMM10d( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(3));
kvn@3929 263 reg_def XMM10e( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(4));
kvn@3929 264 reg_def XMM10f( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(5));
kvn@3929 265 reg_def XMM10g( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(6));
kvn@3929 266 reg_def XMM10h( SOC, SOC, Op_RegF, 10, xmm10->as_VMReg()->next(7));
kvn@3882 267
kvn@3882 268 reg_def XMM11 ( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg());
kvn@3929 269 reg_def XMM11b( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(1));
kvn@3929 270 reg_def XMM11c( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(2));
kvn@3929 271 reg_def XMM11d( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(3));
kvn@3929 272 reg_def XMM11e( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(4));
kvn@3929 273 reg_def XMM11f( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(5));
kvn@3929 274 reg_def XMM11g( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(6));
kvn@3929 275 reg_def XMM11h( SOC, SOC, Op_RegF, 11, xmm11->as_VMReg()->next(7));
kvn@3882 276
kvn@3882 277 reg_def XMM12 ( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg());
kvn@3929 278 reg_def XMM12b( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(1));
kvn@3929 279 reg_def XMM12c( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(2));
kvn@3929 280 reg_def XMM12d( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(3));
kvn@3929 281 reg_def XMM12e( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(4));
kvn@3929 282 reg_def XMM12f( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(5));
kvn@3929 283 reg_def XMM12g( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(6));
kvn@3929 284 reg_def XMM12h( SOC, SOC, Op_RegF, 12, xmm12->as_VMReg()->next(7));
kvn@3882 285
kvn@3882 286 reg_def XMM13 ( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg());
kvn@3929 287 reg_def XMM13b( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(1));
kvn@3929 288 reg_def XMM13c( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(2));
kvn@3929 289 reg_def XMM13d( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(3));
kvn@3929 290 reg_def XMM13e( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(4));
kvn@3929 291 reg_def XMM13f( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(5));
kvn@3929 292 reg_def XMM13g( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(6));
kvn@3929 293 reg_def XMM13h( SOC, SOC, Op_RegF, 13, xmm13->as_VMReg()->next(7));
kvn@3882 294
kvn@3882 295 reg_def XMM14 ( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg());
kvn@3929 296 reg_def XMM14b( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(1));
kvn@3929 297 reg_def XMM14c( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(2));
kvn@3929 298 reg_def XMM14d( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(3));
kvn@3929 299 reg_def XMM14e( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(4));
kvn@3929 300 reg_def XMM14f( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(5));
kvn@3929 301 reg_def XMM14g( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(6));
kvn@3929 302 reg_def XMM14h( SOC, SOC, Op_RegF, 14, xmm14->as_VMReg()->next(7));
kvn@3882 303
kvn@3882 304 reg_def XMM15 ( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg());
kvn@3929 305 reg_def XMM15b( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(1));
kvn@3929 306 reg_def XMM15c( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(2));
kvn@3929 307 reg_def XMM15d( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(3));
kvn@3929 308 reg_def XMM15e( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(4));
kvn@3929 309 reg_def XMM15f( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(5));
kvn@3929 310 reg_def XMM15g( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(6));
kvn@3929 311 reg_def XMM15h( SOC, SOC, Op_RegF, 15, xmm15->as_VMReg()->next(7));
kvn@3882 312
kvn@3882 313 #endif // _LP64
kvn@3882 314
kvn@3882 315 #endif // _WIN64
kvn@3882 316
kvn@3882 317 #ifdef _LP64
kvn@3882 318 reg_def RFLAGS(SOC, SOC, 0, 16, VMRegImpl::Bad());
kvn@3882 319 #else
kvn@3882 320 reg_def RFLAGS(SOC, SOC, 0, 8, VMRegImpl::Bad());
kvn@3882 321 #endif // _LP64
kvn@3882 322
kvn@3882 323 alloc_class chunk1(XMM0, XMM0b, XMM0c, XMM0d, XMM0e, XMM0f, XMM0g, XMM0h,
kvn@3882 324 XMM1, XMM1b, XMM1c, XMM1d, XMM1e, XMM1f, XMM1g, XMM1h,
kvn@3882 325 XMM2, XMM2b, XMM2c, XMM2d, XMM2e, XMM2f, XMM2g, XMM2h,
kvn@3882 326 XMM3, XMM3b, XMM3c, XMM3d, XMM3e, XMM3f, XMM3g, XMM3h,
kvn@3882 327 XMM4, XMM4b, XMM4c, XMM4d, XMM4e, XMM4f, XMM4g, XMM4h,
kvn@3882 328 XMM5, XMM5b, XMM5c, XMM5d, XMM5e, XMM5f, XMM5g, XMM5h,
kvn@3882 329 XMM6, XMM6b, XMM6c, XMM6d, XMM6e, XMM6f, XMM6g, XMM6h,
kvn@3882 330 XMM7, XMM7b, XMM7c, XMM7d, XMM7e, XMM7f, XMM7g, XMM7h
kvn@3882 331 #ifdef _LP64
kvn@3882 332 ,XMM8, XMM8b, XMM8c, XMM8d, XMM8e, XMM8f, XMM8g, XMM8h,
kvn@3882 333 XMM9, XMM9b, XMM9c, XMM9d, XMM9e, XMM9f, XMM9g, XMM9h,
kvn@3882 334 XMM10, XMM10b, XMM10c, XMM10d, XMM10e, XMM10f, XMM10g, XMM10h,
kvn@3882 335 XMM11, XMM11b, XMM11c, XMM11d, XMM11e, XMM11f, XMM11g, XMM11h,
kvn@3882 336 XMM12, XMM12b, XMM12c, XMM12d, XMM12e, XMM12f, XMM12g, XMM12h,
kvn@3882 337 XMM13, XMM13b, XMM13c, XMM13d, XMM13e, XMM13f, XMM13g, XMM13h,
kvn@3882 338 XMM14, XMM14b, XMM14c, XMM14d, XMM14e, XMM14f, XMM14g, XMM14h,
kvn@3882 339 XMM15, XMM15b, XMM15c, XMM15d, XMM15e, XMM15f, XMM15g, XMM15h
kvn@3882 340 #endif
kvn@3882 341 );
kvn@3882 342
kvn@3882 343 // flags allocation class should be last.
kvn@3882 344 alloc_class chunk2(RFLAGS);
kvn@3882 345
kvn@3882 346 // Singleton class for condition codes
kvn@3882 347 reg_class int_flags(RFLAGS);
kvn@3882 348
kvn@3882 349 // Class for all float registers
kvn@3882 350 reg_class float_reg(XMM0,
kvn@3882 351 XMM1,
kvn@3882 352 XMM2,
kvn@3882 353 XMM3,
kvn@3882 354 XMM4,
kvn@3882 355 XMM5,
kvn@3882 356 XMM6,
kvn@3882 357 XMM7
kvn@3882 358 #ifdef _LP64
kvn@3882 359 ,XMM8,
kvn@3882 360 XMM9,
kvn@3882 361 XMM10,
kvn@3882 362 XMM11,
kvn@3882 363 XMM12,
kvn@3882 364 XMM13,
kvn@3882 365 XMM14,
kvn@3882 366 XMM15
kvn@3882 367 #endif
kvn@3882 368 );
kvn@3882 369
kvn@3882 370 // Class for all double registers
kvn@3882 371 reg_class double_reg(XMM0, XMM0b,
kvn@3882 372 XMM1, XMM1b,
kvn@3882 373 XMM2, XMM2b,
kvn@3882 374 XMM3, XMM3b,
kvn@3882 375 XMM4, XMM4b,
kvn@3882 376 XMM5, XMM5b,
kvn@3882 377 XMM6, XMM6b,
kvn@3882 378 XMM7, XMM7b
kvn@3882 379 #ifdef _LP64
kvn@3882 380 ,XMM8, XMM8b,
kvn@3882 381 XMM9, XMM9b,
kvn@3882 382 XMM10, XMM10b,
kvn@3882 383 XMM11, XMM11b,
kvn@3882 384 XMM12, XMM12b,
kvn@3882 385 XMM13, XMM13b,
kvn@3882 386 XMM14, XMM14b,
kvn@3882 387 XMM15, XMM15b
kvn@3882 388 #endif
kvn@3882 389 );
kvn@3882 390
kvn@3882 391 // Class for all 32bit vector registers
kvn@3882 392 reg_class vectors_reg(XMM0,
kvn@3882 393 XMM1,
kvn@3882 394 XMM2,
kvn@3882 395 XMM3,
kvn@3882 396 XMM4,
kvn@3882 397 XMM5,
kvn@3882 398 XMM6,
kvn@3882 399 XMM7
kvn@3882 400 #ifdef _LP64
kvn@3882 401 ,XMM8,
kvn@3882 402 XMM9,
kvn@3882 403 XMM10,
kvn@3882 404 XMM11,
kvn@3882 405 XMM12,
kvn@3882 406 XMM13,
kvn@3882 407 XMM14,
kvn@3882 408 XMM15
kvn@3882 409 #endif
kvn@3882 410 );
kvn@3882 411
kvn@3882 412 // Class for all 64bit vector registers
kvn@3882 413 reg_class vectord_reg(XMM0, XMM0b,
kvn@3882 414 XMM1, XMM1b,
kvn@3882 415 XMM2, XMM2b,
kvn@3882 416 XMM3, XMM3b,
kvn@3882 417 XMM4, XMM4b,
kvn@3882 418 XMM5, XMM5b,
kvn@3882 419 XMM6, XMM6b,
kvn@3882 420 XMM7, XMM7b
kvn@3882 421 #ifdef _LP64
kvn@3882 422 ,XMM8, XMM8b,
kvn@3882 423 XMM9, XMM9b,
kvn@3882 424 XMM10, XMM10b,
kvn@3882 425 XMM11, XMM11b,
kvn@3882 426 XMM12, XMM12b,
kvn@3882 427 XMM13, XMM13b,
kvn@3882 428 XMM14, XMM14b,
kvn@3882 429 XMM15, XMM15b
kvn@3882 430 #endif
kvn@3882 431 );
kvn@3882 432
kvn@3882 433 // Class for all 128bit vector registers
kvn@3882 434 reg_class vectorx_reg(XMM0, XMM0b, XMM0c, XMM0d,
kvn@3882 435 XMM1, XMM1b, XMM1c, XMM1d,
kvn@3882 436 XMM2, XMM2b, XMM2c, XMM2d,
kvn@3882 437 XMM3, XMM3b, XMM3c, XMM3d,
kvn@3882 438 XMM4, XMM4b, XMM4c, XMM4d,
kvn@3882 439 XMM5, XMM5b, XMM5c, XMM5d,
kvn@3882 440 XMM6, XMM6b, XMM6c, XMM6d,
kvn@3882 441 XMM7, XMM7b, XMM7c, XMM7d
kvn@3882 442 #ifdef _LP64
kvn@3882 443 ,XMM8, XMM8b, XMM8c, XMM8d,
kvn@3882 444 XMM9, XMM9b, XMM9c, XMM9d,
kvn@3882 445 XMM10, XMM10b, XMM10c, XMM10d,
kvn@3882 446 XMM11, XMM11b, XMM11c, XMM11d,
kvn@3882 447 XMM12, XMM12b, XMM12c, XMM12d,
kvn@3882 448 XMM13, XMM13b, XMM13c, XMM13d,
kvn@3882 449 XMM14, XMM14b, XMM14c, XMM14d,
kvn@3882 450 XMM15, XMM15b, XMM15c, XMM15d
kvn@3882 451 #endif
kvn@3882 452 );
kvn@3882 453
kvn@3882 454 // Class for all 256bit vector registers
kvn@3882 455 reg_class vectory_reg(XMM0, XMM0b, XMM0c, XMM0d, XMM0e, XMM0f, XMM0g, XMM0h,
kvn@3882 456 XMM1, XMM1b, XMM1c, XMM1d, XMM1e, XMM1f, XMM1g, XMM1h,
kvn@3882 457 XMM2, XMM2b, XMM2c, XMM2d, XMM2e, XMM2f, XMM2g, XMM2h,
kvn@3882 458 XMM3, XMM3b, XMM3c, XMM3d, XMM3e, XMM3f, XMM3g, XMM3h,
kvn@3882 459 XMM4, XMM4b, XMM4c, XMM4d, XMM4e, XMM4f, XMM4g, XMM4h,
kvn@3882 460 XMM5, XMM5b, XMM5c, XMM5d, XMM5e, XMM5f, XMM5g, XMM5h,
kvn@3882 461 XMM6, XMM6b, XMM6c, XMM6d, XMM6e, XMM6f, XMM6g, XMM6h,
kvn@3882 462 XMM7, XMM7b, XMM7c, XMM7d, XMM7e, XMM7f, XMM7g, XMM7h
kvn@3882 463 #ifdef _LP64
kvn@3882 464 ,XMM8, XMM8b, XMM8c, XMM8d, XMM8e, XMM8f, XMM8g, XMM8h,
kvn@3882 465 XMM9, XMM9b, XMM9c, XMM9d, XMM9e, XMM9f, XMM9g, XMM9h,
kvn@3882 466 XMM10, XMM10b, XMM10c, XMM10d, XMM10e, XMM10f, XMM10g, XMM10h,
kvn@3882 467 XMM11, XMM11b, XMM11c, XMM11d, XMM11e, XMM11f, XMM11g, XMM11h,
kvn@3882 468 XMM12, XMM12b, XMM12c, XMM12d, XMM12e, XMM12f, XMM12g, XMM12h,
kvn@3882 469 XMM13, XMM13b, XMM13c, XMM13d, XMM13e, XMM13f, XMM13g, XMM13h,
kvn@3882 470 XMM14, XMM14b, XMM14c, XMM14d, XMM14e, XMM14f, XMM14g, XMM14h,
kvn@3882 471 XMM15, XMM15b, XMM15c, XMM15d, XMM15e, XMM15f, XMM15g, XMM15h
kvn@3882 472 #endif
kvn@3882 473 );
kvn@3882 474
kvn@3882 475 %}
kvn@3882 476
kvn@3390 477 source %{
kvn@3390 478 // Float masks come from different places depending on platform.
kvn@3390 479 #ifdef _LP64
kvn@3390 480 static address float_signmask() { return StubRoutines::x86::float_sign_mask(); }
kvn@3390 481 static address float_signflip() { return StubRoutines::x86::float_sign_flip(); }
kvn@3390 482 static address double_signmask() { return StubRoutines::x86::double_sign_mask(); }
kvn@3390 483 static address double_signflip() { return StubRoutines::x86::double_sign_flip(); }
kvn@3390 484 #else
kvn@3390 485 static address float_signmask() { return (address)float_signmask_pool; }
kvn@3390 486 static address float_signflip() { return (address)float_signflip_pool; }
kvn@3390 487 static address double_signmask() { return (address)double_signmask_pool; }
kvn@3390 488 static address double_signflip() { return (address)double_signflip_pool; }
kvn@3390 489 #endif
kvn@3577 490
kvn@3882 491
kvn@4001 492 const bool Matcher::match_rule_supported(int opcode) {
kvn@4001 493 if (!has_match_rule(opcode))
kvn@4001 494 return false;
kvn@4001 495
kvn@4001 496 switch (opcode) {
kvn@4001 497 case Op_PopCountI:
kvn@4001 498 case Op_PopCountL:
kvn@4001 499 if (!UsePopCountInstruction)
kvn@4001 500 return false;
kvn@4001 501 case Op_MulVI:
kvn@4001 502 if ((UseSSE < 4) && (UseAVX < 1)) // only with SSE4_1 or AVX
kvn@4001 503 return false;
kvn@4001 504 break;
kvn@4001 505 }
kvn@4001 506
kvn@4001 507 return true; // Per default match rules are supported.
kvn@4001 508 }
kvn@4001 509
kvn@3882 510 // Max vector size in bytes. 0 if not supported.
kvn@3882 511 const int Matcher::vector_width_in_bytes(BasicType bt) {
kvn@3882 512 assert(is_java_primitive(bt), "only primitive type vectors");
kvn@3882 513 if (UseSSE < 2) return 0;
kvn@3882 514 // SSE2 supports 128bit vectors for all types.
kvn@3882 515 // AVX2 supports 256bit vectors for all types.
kvn@3882 516 int size = (UseAVX > 1) ? 32 : 16;
kvn@3882 517 // AVX1 supports 256bit vectors only for FLOAT and DOUBLE.
kvn@3882 518 if (UseAVX > 0 && (bt == T_FLOAT || bt == T_DOUBLE))
kvn@3882 519 size = 32;
kvn@3882 520 // Use flag to limit vector size.
kvn@3882 521 size = MIN2(size,(int)MaxVectorSize);
kvn@3882 522 // Minimum 2 values in vector (or 4 for bytes).
kvn@3882 523 switch (bt) {
kvn@3882 524 case T_DOUBLE:
kvn@3882 525 case T_LONG:
kvn@3882 526 if (size < 16) return 0;
kvn@3882 527 case T_FLOAT:
kvn@3882 528 case T_INT:
kvn@3882 529 if (size < 8) return 0;
kvn@3882 530 case T_BOOLEAN:
kvn@3882 531 case T_BYTE:
kvn@3882 532 case T_CHAR:
kvn@3882 533 case T_SHORT:
kvn@3882 534 if (size < 4) return 0;
kvn@3882 535 break;
kvn@3882 536 default:
kvn@3882 537 ShouldNotReachHere();
kvn@3882 538 }
kvn@3882 539 return size;
kvn@3882 540 }
kvn@3882 541
kvn@3882 542 // Limits on vector size (number of elements) loaded into vector.
kvn@3882 543 const int Matcher::max_vector_size(const BasicType bt) {
kvn@3882 544 return vector_width_in_bytes(bt)/type2aelembytes(bt);
kvn@3882 545 }
kvn@3882 546 const int Matcher::min_vector_size(const BasicType bt) {
kvn@3882 547 int max_size = max_vector_size(bt);
kvn@3882 548 // Min size which can be loaded into vector is 4 bytes.
kvn@3882 549 int size = (type2aelembytes(bt) == 1) ? 4 : 2;
kvn@3882 550 return MIN2(size,max_size);
kvn@3882 551 }
kvn@3882 552
kvn@3882 553 // Vector ideal reg corresponding to specidied size in bytes
kvn@3882 554 const int Matcher::vector_ideal_reg(int size) {
kvn@3882 555 assert(MaxVectorSize >= size, "");
kvn@3882 556 switch(size) {
kvn@3882 557 case 4: return Op_VecS;
kvn@3882 558 case 8: return Op_VecD;
kvn@3882 559 case 16: return Op_VecX;
kvn@3882 560 case 32: return Op_VecY;
kvn@3882 561 }
kvn@3882 562 ShouldNotReachHere();
kvn@3882 563 return 0;
kvn@3882 564 }
kvn@3882 565
kvn@3882 566 // x86 supports misaligned vectors store/load.
kvn@3882 567 const bool Matcher::misaligned_vectors_ok() {
kvn@3882 568 return !AlignVector; // can be changed by flag
kvn@3882 569 }
kvn@3882 570
kvn@3882 571 // Helper methods for MachSpillCopyNode::implementation().
kvn@3882 572 static int vec_mov_helper(CodeBuffer *cbuf, bool do_size, int src_lo, int dst_lo,
kvn@3882 573 int src_hi, int dst_hi, uint ireg, outputStream* st) {
kvn@3882 574 // In 64-bit VM size calculation is very complex. Emitting instructions
kvn@3882 575 // into scratch buffer is used to get size in 64-bit VM.
kvn@3882 576 LP64_ONLY( assert(!do_size, "this method calculates size only for 32-bit VM"); )
kvn@3882 577 assert(ireg == Op_VecS || // 32bit vector
kvn@3882 578 (src_lo & 1) == 0 && (src_lo + 1) == src_hi &&
kvn@3882 579 (dst_lo & 1) == 0 && (dst_lo + 1) == dst_hi,
kvn@3882 580 "no non-adjacent vector moves" );
kvn@3882 581 if (cbuf) {
kvn@3882 582 MacroAssembler _masm(cbuf);
kvn@3882 583 int offset = __ offset();
kvn@3882 584 switch (ireg) {
kvn@3882 585 case Op_VecS: // copy whole register
kvn@3882 586 case Op_VecD:
kvn@3882 587 case Op_VecX:
kvn@3882 588 __ movdqu(as_XMMRegister(Matcher::_regEncode[dst_lo]), as_XMMRegister(Matcher::_regEncode[src_lo]));
kvn@3882 589 break;
kvn@3882 590 case Op_VecY:
kvn@3882 591 __ vmovdqu(as_XMMRegister(Matcher::_regEncode[dst_lo]), as_XMMRegister(Matcher::_regEncode[src_lo]));
kvn@3882 592 break;
kvn@3882 593 default:
kvn@3882 594 ShouldNotReachHere();
kvn@3882 595 }
kvn@3882 596 int size = __ offset() - offset;
kvn@3882 597 #ifdef ASSERT
kvn@3882 598 // VEX_2bytes prefix is used if UseAVX > 0, so it takes the same 2 bytes as SIMD prefix.
kvn@3882 599 assert(!do_size || size == 4, "incorrect size calculattion");
kvn@3882 600 #endif
kvn@3882 601 return size;
kvn@3882 602 #ifndef PRODUCT
kvn@3882 603 } else if (!do_size) {
kvn@3882 604 switch (ireg) {
kvn@3882 605 case Op_VecS:
kvn@3882 606 case Op_VecD:
kvn@3882 607 case Op_VecX:
kvn@3882 608 st->print("movdqu %s,%s\t# spill",Matcher::regName[dst_lo],Matcher::regName[src_lo]);
kvn@3882 609 break;
kvn@3882 610 case Op_VecY:
kvn@3882 611 st->print("vmovdqu %s,%s\t# spill",Matcher::regName[dst_lo],Matcher::regName[src_lo]);
kvn@3882 612 break;
kvn@3882 613 default:
kvn@3882 614 ShouldNotReachHere();
kvn@3882 615 }
kvn@3882 616 #endif
kvn@3882 617 }
kvn@3882 618 // VEX_2bytes prefix is used if UseAVX > 0, and it takes the same 2 bytes as SIMD prefix.
kvn@3882 619 return 4;
kvn@3882 620 }
kvn@3882 621
kvn@3882 622 static int vec_spill_helper(CodeBuffer *cbuf, bool do_size, bool is_load,
kvn@3882 623 int stack_offset, int reg, uint ireg, outputStream* st) {
kvn@3882 624 // In 64-bit VM size calculation is very complex. Emitting instructions
kvn@3882 625 // into scratch buffer is used to get size in 64-bit VM.
kvn@3882 626 LP64_ONLY( assert(!do_size, "this method calculates size only for 32-bit VM"); )
kvn@3882 627 if (cbuf) {
kvn@3882 628 MacroAssembler _masm(cbuf);
kvn@3882 629 int offset = __ offset();
kvn@3882 630 if (is_load) {
kvn@3882 631 switch (ireg) {
kvn@3882 632 case Op_VecS:
kvn@3882 633 __ movdl(as_XMMRegister(Matcher::_regEncode[reg]), Address(rsp, stack_offset));
kvn@3882 634 break;
kvn@3882 635 case Op_VecD:
kvn@3882 636 __ movq(as_XMMRegister(Matcher::_regEncode[reg]), Address(rsp, stack_offset));
kvn@3882 637 break;
kvn@3882 638 case Op_VecX:
kvn@3882 639 __ movdqu(as_XMMRegister(Matcher::_regEncode[reg]), Address(rsp, stack_offset));
kvn@3882 640 break;
kvn@3882 641 case Op_VecY:
kvn@3882 642 __ vmovdqu(as_XMMRegister(Matcher::_regEncode[reg]), Address(rsp, stack_offset));
kvn@3882 643 break;
kvn@3882 644 default:
kvn@3882 645 ShouldNotReachHere();
kvn@3882 646 }
kvn@3882 647 } else { // store
kvn@3882 648 switch (ireg) {
kvn@3882 649 case Op_VecS:
kvn@3882 650 __ movdl(Address(rsp, stack_offset), as_XMMRegister(Matcher::_regEncode[reg]));
kvn@3882 651 break;
kvn@3882 652 case Op_VecD:
kvn@3882 653 __ movq(Address(rsp, stack_offset), as_XMMRegister(Matcher::_regEncode[reg]));
kvn@3882 654 break;
kvn@3882 655 case Op_VecX:
kvn@3882 656 __ movdqu(Address(rsp, stack_offset), as_XMMRegister(Matcher::_regEncode[reg]));
kvn@3882 657 break;
kvn@3882 658 case Op_VecY:
kvn@3882 659 __ vmovdqu(Address(rsp, stack_offset), as_XMMRegister(Matcher::_regEncode[reg]));
kvn@3882 660 break;
kvn@3882 661 default:
kvn@3882 662 ShouldNotReachHere();
kvn@3882 663 }
kvn@3882 664 }
kvn@3882 665 int size = __ offset() - offset;
kvn@3882 666 #ifdef ASSERT
kvn@3882 667 int offset_size = (stack_offset == 0) ? 0 : ((stack_offset < 0x80) ? 1 : 4);
kvn@3882 668 // VEX_2bytes prefix is used if UseAVX > 0, so it takes the same 2 bytes as SIMD prefix.
kvn@3882 669 assert(!do_size || size == (5+offset_size), "incorrect size calculattion");
kvn@3882 670 #endif
kvn@3882 671 return size;
kvn@3882 672 #ifndef PRODUCT
kvn@3882 673 } else if (!do_size) {
kvn@3882 674 if (is_load) {
kvn@3882 675 switch (ireg) {
kvn@3882 676 case Op_VecS:
kvn@3882 677 st->print("movd %s,[rsp + %d]\t# spill", Matcher::regName[reg], stack_offset);
kvn@3882 678 break;
kvn@3882 679 case Op_VecD:
kvn@3882 680 st->print("movq %s,[rsp + %d]\t# spill", Matcher::regName[reg], stack_offset);
kvn@3882 681 break;
kvn@3882 682 case Op_VecX:
kvn@3882 683 st->print("movdqu %s,[rsp + %d]\t# spill", Matcher::regName[reg], stack_offset);
kvn@3882 684 break;
kvn@3882 685 case Op_VecY:
kvn@3882 686 st->print("vmovdqu %s,[rsp + %d]\t# spill", Matcher::regName[reg], stack_offset);
kvn@3882 687 break;
kvn@3882 688 default:
kvn@3882 689 ShouldNotReachHere();
kvn@3882 690 }
kvn@3882 691 } else { // store
kvn@3882 692 switch (ireg) {
kvn@3882 693 case Op_VecS:
kvn@3882 694 st->print("movd [rsp + %d],%s\t# spill", stack_offset, Matcher::regName[reg]);
kvn@3882 695 break;
kvn@3882 696 case Op_VecD:
kvn@3882 697 st->print("movq [rsp + %d],%s\t# spill", stack_offset, Matcher::regName[reg]);
kvn@3882 698 break;
kvn@3882 699 case Op_VecX:
kvn@3882 700 st->print("movdqu [rsp + %d],%s\t# spill", stack_offset, Matcher::regName[reg]);
kvn@3882 701 break;
kvn@3882 702 case Op_VecY:
kvn@3882 703 st->print("vmovdqu [rsp + %d],%s\t# spill", stack_offset, Matcher::regName[reg]);
kvn@3882 704 break;
kvn@3882 705 default:
kvn@3882 706 ShouldNotReachHere();
kvn@3882 707 }
kvn@3882 708 }
kvn@3882 709 #endif
kvn@3882 710 }
kvn@3882 711 int offset_size = (stack_offset == 0) ? 0 : ((stack_offset < 0x80) ? 1 : 4);
kvn@3882 712 // VEX_2bytes prefix is used if UseAVX > 0, so it takes the same 2 bytes as SIMD prefix.
kvn@3882 713 return 5+offset_size;
kvn@3882 714 }
kvn@3882 715
kvn@3882 716 static inline jfloat replicate4_imm(int con, int width) {
kvn@3882 717 // Load a constant of "width" (in bytes) and replicate it to fill 32bit.
kvn@3882 718 assert(width == 1 || width == 2, "only byte or short types here");
kvn@3882 719 int bit_width = width * 8;
kvn@3882 720 jint val = con;
kvn@3882 721 val &= (1 << bit_width) - 1; // mask off sign bits
kvn@3882 722 while(bit_width < 32) {
kvn@3882 723 val |= (val << bit_width);
kvn@3882 724 bit_width <<= 1;
kvn@3882 725 }
kvn@3882 726 jfloat fval = *((jfloat*) &val); // coerce to float type
kvn@3882 727 return fval;
kvn@3882 728 }
kvn@3882 729
kvn@3882 730 static inline jdouble replicate8_imm(int con, int width) {
kvn@3882 731 // Load a constant of "width" (in bytes) and replicate it to fill 64bit.
kvn@3882 732 assert(width == 1 || width == 2 || width == 4, "only byte, short or int types here");
kvn@3882 733 int bit_width = width * 8;
kvn@3882 734 jlong val = con;
kvn@3882 735 val &= (((jlong) 1) << bit_width) - 1; // mask off sign bits
kvn@3882 736 while(bit_width < 64) {
kvn@3882 737 val |= (val << bit_width);
kvn@3882 738 bit_width <<= 1;
kvn@3882 739 }
kvn@3882 740 jdouble dval = *((jdouble*) &val); // coerce to double type
kvn@3882 741 return dval;
kvn@3882 742 }
kvn@3882 743
kvn@3577 744 #ifndef PRODUCT
kvn@3577 745 void MachNopNode::format(PhaseRegAlloc*, outputStream* st) const {
kvn@3577 746 st->print("nop \t# %d bytes pad for loops and calls", _count);
kvn@3577 747 }
kvn@3577 748 #endif
kvn@3577 749
kvn@3577 750 void MachNopNode::emit(CodeBuffer &cbuf, PhaseRegAlloc*) const {
kvn@3577 751 MacroAssembler _masm(&cbuf);
kvn@3577 752 __ nop(_count);
kvn@3577 753 }
kvn@3577 754
kvn@3577 755 uint MachNopNode::size(PhaseRegAlloc*) const {
kvn@3577 756 return _count;
kvn@3577 757 }
kvn@3577 758
kvn@3577 759 #ifndef PRODUCT
kvn@3577 760 void MachBreakpointNode::format(PhaseRegAlloc*, outputStream* st) const {
kvn@3577 761 st->print("# breakpoint");
kvn@3577 762 }
kvn@3577 763 #endif
kvn@3577 764
kvn@3577 765 void MachBreakpointNode::emit(CodeBuffer &cbuf, PhaseRegAlloc* ra_) const {
kvn@3577 766 MacroAssembler _masm(&cbuf);
kvn@3577 767 __ int3();
kvn@3577 768 }
kvn@3577 769
kvn@3577 770 uint MachBreakpointNode::size(PhaseRegAlloc* ra_) const {
kvn@3577 771 return MachNode::size(ra_);
kvn@3577 772 }
kvn@3577 773
kvn@3577 774 %}
kvn@3577 775
kvn@3577 776 encode %{
kvn@3577 777
kvn@3577 778 enc_class preserve_SP %{
kvn@3577 779 debug_only(int off0 = cbuf.insts_size());
kvn@3577 780 MacroAssembler _masm(&cbuf);
kvn@3577 781 // RBP is preserved across all calls, even compiled calls.
kvn@3577 782 // Use it to preserve RSP in places where the callee might change the SP.
kvn@3577 783 __ movptr(rbp_mh_SP_save, rsp);
kvn@3577 784 debug_only(int off1 = cbuf.insts_size());
kvn@3577 785 assert(off1 - off0 == preserve_SP_size(), "correct size prediction");
kvn@3577 786 %}
kvn@3577 787
kvn@3577 788 enc_class restore_SP %{
kvn@3577 789 MacroAssembler _masm(&cbuf);
kvn@3577 790 __ movptr(rsp, rbp_mh_SP_save);
kvn@3577 791 %}
kvn@3577 792
kvn@3577 793 enc_class call_epilog %{
kvn@3577 794 if (VerifyStackAtCalls) {
kvn@3577 795 // Check that stack depth is unchanged: find majik cookie on stack
kvn@3577 796 int framesize = ra_->reg2offset_unchecked(OptoReg::add(ra_->_matcher._old_SP, -3*VMRegImpl::slots_per_word));
kvn@3577 797 MacroAssembler _masm(&cbuf);
kvn@3577 798 Label L;
kvn@3577 799 __ cmpptr(Address(rsp, framesize), (int32_t)0xbadb100d);
kvn@3577 800 __ jccb(Assembler::equal, L);
kvn@3577 801 // Die if stack mismatch
kvn@3577 802 __ int3();
kvn@3577 803 __ bind(L);
kvn@3577 804 }
kvn@3577 805 %}
kvn@3577 806
kvn@3390 807 %}
kvn@3390 808
kvn@3882 809
kvn@3882 810 //----------OPERANDS-----------------------------------------------------------
kvn@3882 811 // Operand definitions must precede instruction definitions for correct parsing
kvn@3882 812 // in the ADLC because operands constitute user defined types which are used in
kvn@3882 813 // instruction definitions.
kvn@3882 814
kvn@3882 815 // Vectors
kvn@3882 816 operand vecS() %{
kvn@3882 817 constraint(ALLOC_IN_RC(vectors_reg));
kvn@3882 818 match(VecS);
kvn@3882 819
kvn@3882 820 format %{ %}
kvn@3882 821 interface(REG_INTER);
kvn@3882 822 %}
kvn@3882 823
kvn@3882 824 operand vecD() %{
kvn@3882 825 constraint(ALLOC_IN_RC(vectord_reg));
kvn@3882 826 match(VecD);
kvn@3882 827
kvn@3882 828 format %{ %}
kvn@3882 829 interface(REG_INTER);
kvn@3882 830 %}
kvn@3882 831
kvn@3882 832 operand vecX() %{
kvn@3882 833 constraint(ALLOC_IN_RC(vectorx_reg));
kvn@3882 834 match(VecX);
kvn@3882 835
kvn@3882 836 format %{ %}
kvn@3882 837 interface(REG_INTER);
kvn@3882 838 %}
kvn@3882 839
kvn@3882 840 operand vecY() %{
kvn@3882 841 constraint(ALLOC_IN_RC(vectory_reg));
kvn@3882 842 match(VecY);
kvn@3882 843
kvn@3882 844 format %{ %}
kvn@3882 845 interface(REG_INTER);
kvn@3882 846 %}
kvn@3882 847
kvn@3882 848
kvn@3390 849 // INSTRUCTIONS -- Platform independent definitions (same for 32- and 64-bit)
kvn@3390 850
kvn@3577 851 // ============================================================================
kvn@3577 852
kvn@3577 853 instruct ShouldNotReachHere() %{
kvn@3577 854 match(Halt);
kvn@3577 855 format %{ "int3\t# ShouldNotReachHere" %}
kvn@3577 856 ins_encode %{
kvn@3577 857 __ int3();
kvn@3577 858 %}
kvn@3577 859 ins_pipe(pipe_slow);
kvn@3577 860 %}
kvn@3577 861
kvn@3577 862 // ============================================================================
kvn@3577 863
kvn@3390 864 instruct addF_reg(regF dst, regF src) %{
kvn@3390 865 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 866 match(Set dst (AddF dst src));
kvn@3390 867
kvn@3390 868 format %{ "addss $dst, $src" %}
kvn@3390 869 ins_cost(150);
kvn@3390 870 ins_encode %{
kvn@3390 871 __ addss($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 872 %}
kvn@3390 873 ins_pipe(pipe_slow);
kvn@3390 874 %}
kvn@3390 875
kvn@3390 876 instruct addF_mem(regF dst, memory src) %{
kvn@3390 877 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 878 match(Set dst (AddF dst (LoadF src)));
kvn@3390 879
kvn@3390 880 format %{ "addss $dst, $src" %}
kvn@3390 881 ins_cost(150);
kvn@3390 882 ins_encode %{
kvn@3390 883 __ addss($dst$$XMMRegister, $src$$Address);
kvn@3390 884 %}
kvn@3390 885 ins_pipe(pipe_slow);
kvn@3390 886 %}
kvn@3390 887
kvn@3390 888 instruct addF_imm(regF dst, immF con) %{
kvn@3390 889 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 890 match(Set dst (AddF dst con));
kvn@3390 891 format %{ "addss $dst, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 892 ins_cost(150);
kvn@3390 893 ins_encode %{
kvn@3390 894 __ addss($dst$$XMMRegister, $constantaddress($con));
kvn@3390 895 %}
kvn@3390 896 ins_pipe(pipe_slow);
kvn@3390 897 %}
kvn@3390 898
kvn@3929 899 instruct addF_reg_reg(regF dst, regF src1, regF src2) %{
kvn@3390 900 predicate(UseAVX > 0);
kvn@3390 901 match(Set dst (AddF src1 src2));
kvn@3390 902
kvn@3390 903 format %{ "vaddss $dst, $src1, $src2" %}
kvn@3390 904 ins_cost(150);
kvn@3390 905 ins_encode %{
kvn@3390 906 __ vaddss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 907 %}
kvn@3390 908 ins_pipe(pipe_slow);
kvn@3390 909 %}
kvn@3390 910
kvn@3929 911 instruct addF_reg_mem(regF dst, regF src1, memory src2) %{
kvn@3390 912 predicate(UseAVX > 0);
kvn@3390 913 match(Set dst (AddF src1 (LoadF src2)));
kvn@3390 914
kvn@3390 915 format %{ "vaddss $dst, $src1, $src2" %}
kvn@3390 916 ins_cost(150);
kvn@3390 917 ins_encode %{
kvn@3390 918 __ vaddss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 919 %}
kvn@3390 920 ins_pipe(pipe_slow);
kvn@3390 921 %}
kvn@3390 922
kvn@3929 923 instruct addF_reg_imm(regF dst, regF src, immF con) %{
kvn@3390 924 predicate(UseAVX > 0);
kvn@3390 925 match(Set dst (AddF src con));
kvn@3390 926
kvn@3390 927 format %{ "vaddss $dst, $src, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 928 ins_cost(150);
kvn@3390 929 ins_encode %{
kvn@3390 930 __ vaddss($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 931 %}
kvn@3390 932 ins_pipe(pipe_slow);
kvn@3390 933 %}
kvn@3390 934
kvn@3390 935 instruct addD_reg(regD dst, regD src) %{
kvn@3390 936 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 937 match(Set dst (AddD dst src));
kvn@3390 938
kvn@3390 939 format %{ "addsd $dst, $src" %}
kvn@3390 940 ins_cost(150);
kvn@3390 941 ins_encode %{
kvn@3390 942 __ addsd($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 943 %}
kvn@3390 944 ins_pipe(pipe_slow);
kvn@3390 945 %}
kvn@3390 946
kvn@3390 947 instruct addD_mem(regD dst, memory src) %{
kvn@3390 948 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 949 match(Set dst (AddD dst (LoadD src)));
kvn@3390 950
kvn@3390 951 format %{ "addsd $dst, $src" %}
kvn@3390 952 ins_cost(150);
kvn@3390 953 ins_encode %{
kvn@3390 954 __ addsd($dst$$XMMRegister, $src$$Address);
kvn@3390 955 %}
kvn@3390 956 ins_pipe(pipe_slow);
kvn@3390 957 %}
kvn@3390 958
kvn@3390 959 instruct addD_imm(regD dst, immD con) %{
kvn@3390 960 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 961 match(Set dst (AddD dst con));
kvn@3390 962 format %{ "addsd $dst, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 963 ins_cost(150);
kvn@3390 964 ins_encode %{
kvn@3390 965 __ addsd($dst$$XMMRegister, $constantaddress($con));
kvn@3390 966 %}
kvn@3390 967 ins_pipe(pipe_slow);
kvn@3390 968 %}
kvn@3390 969
kvn@3929 970 instruct addD_reg_reg(regD dst, regD src1, regD src2) %{
kvn@3390 971 predicate(UseAVX > 0);
kvn@3390 972 match(Set dst (AddD src1 src2));
kvn@3390 973
kvn@3390 974 format %{ "vaddsd $dst, $src1, $src2" %}
kvn@3390 975 ins_cost(150);
kvn@3390 976 ins_encode %{
kvn@3390 977 __ vaddsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 978 %}
kvn@3390 979 ins_pipe(pipe_slow);
kvn@3390 980 %}
kvn@3390 981
kvn@3929 982 instruct addD_reg_mem(regD dst, regD src1, memory src2) %{
kvn@3390 983 predicate(UseAVX > 0);
kvn@3390 984 match(Set dst (AddD src1 (LoadD src2)));
kvn@3390 985
kvn@3390 986 format %{ "vaddsd $dst, $src1, $src2" %}
kvn@3390 987 ins_cost(150);
kvn@3390 988 ins_encode %{
kvn@3390 989 __ vaddsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 990 %}
kvn@3390 991 ins_pipe(pipe_slow);
kvn@3390 992 %}
kvn@3390 993
kvn@3929 994 instruct addD_reg_imm(regD dst, regD src, immD con) %{
kvn@3390 995 predicate(UseAVX > 0);
kvn@3390 996 match(Set dst (AddD src con));
kvn@3390 997
kvn@3390 998 format %{ "vaddsd $dst, $src, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 999 ins_cost(150);
kvn@3390 1000 ins_encode %{
kvn@3390 1001 __ vaddsd($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1002 %}
kvn@3390 1003 ins_pipe(pipe_slow);
kvn@3390 1004 %}
kvn@3390 1005
kvn@3390 1006 instruct subF_reg(regF dst, regF src) %{
kvn@3390 1007 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1008 match(Set dst (SubF dst src));
kvn@3390 1009
kvn@3390 1010 format %{ "subss $dst, $src" %}
kvn@3390 1011 ins_cost(150);
kvn@3390 1012 ins_encode %{
kvn@3390 1013 __ subss($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1014 %}
kvn@3390 1015 ins_pipe(pipe_slow);
kvn@3390 1016 %}
kvn@3390 1017
kvn@3390 1018 instruct subF_mem(regF dst, memory src) %{
kvn@3390 1019 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1020 match(Set dst (SubF dst (LoadF src)));
kvn@3390 1021
kvn@3390 1022 format %{ "subss $dst, $src" %}
kvn@3390 1023 ins_cost(150);
kvn@3390 1024 ins_encode %{
kvn@3390 1025 __ subss($dst$$XMMRegister, $src$$Address);
kvn@3390 1026 %}
kvn@3390 1027 ins_pipe(pipe_slow);
kvn@3390 1028 %}
kvn@3390 1029
kvn@3390 1030 instruct subF_imm(regF dst, immF con) %{
kvn@3390 1031 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1032 match(Set dst (SubF dst con));
kvn@3390 1033 format %{ "subss $dst, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1034 ins_cost(150);
kvn@3390 1035 ins_encode %{
kvn@3390 1036 __ subss($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1037 %}
kvn@3390 1038 ins_pipe(pipe_slow);
kvn@3390 1039 %}
kvn@3390 1040
kvn@3929 1041 instruct subF_reg_reg(regF dst, regF src1, regF src2) %{
kvn@3390 1042 predicate(UseAVX > 0);
kvn@3390 1043 match(Set dst (SubF src1 src2));
kvn@3390 1044
kvn@3390 1045 format %{ "vsubss $dst, $src1, $src2" %}
kvn@3390 1046 ins_cost(150);
kvn@3390 1047 ins_encode %{
kvn@3390 1048 __ vsubss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 1049 %}
kvn@3390 1050 ins_pipe(pipe_slow);
kvn@3390 1051 %}
kvn@3390 1052
kvn@3929 1053 instruct subF_reg_mem(regF dst, regF src1, memory src2) %{
kvn@3390 1054 predicate(UseAVX > 0);
kvn@3390 1055 match(Set dst (SubF src1 (LoadF src2)));
kvn@3390 1056
kvn@3390 1057 format %{ "vsubss $dst, $src1, $src2" %}
kvn@3390 1058 ins_cost(150);
kvn@3390 1059 ins_encode %{
kvn@3390 1060 __ vsubss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 1061 %}
kvn@3390 1062 ins_pipe(pipe_slow);
kvn@3390 1063 %}
kvn@3390 1064
kvn@3929 1065 instruct subF_reg_imm(regF dst, regF src, immF con) %{
kvn@3390 1066 predicate(UseAVX > 0);
kvn@3390 1067 match(Set dst (SubF src con));
kvn@3390 1068
kvn@3390 1069 format %{ "vsubss $dst, $src, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1070 ins_cost(150);
kvn@3390 1071 ins_encode %{
kvn@3390 1072 __ vsubss($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1073 %}
kvn@3390 1074 ins_pipe(pipe_slow);
kvn@3390 1075 %}
kvn@3390 1076
kvn@3390 1077 instruct subD_reg(regD dst, regD src) %{
kvn@3390 1078 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1079 match(Set dst (SubD dst src));
kvn@3390 1080
kvn@3390 1081 format %{ "subsd $dst, $src" %}
kvn@3390 1082 ins_cost(150);
kvn@3390 1083 ins_encode %{
kvn@3390 1084 __ subsd($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1085 %}
kvn@3390 1086 ins_pipe(pipe_slow);
kvn@3390 1087 %}
kvn@3390 1088
kvn@3390 1089 instruct subD_mem(regD dst, memory src) %{
kvn@3390 1090 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1091 match(Set dst (SubD dst (LoadD src)));
kvn@3390 1092
kvn@3390 1093 format %{ "subsd $dst, $src" %}
kvn@3390 1094 ins_cost(150);
kvn@3390 1095 ins_encode %{
kvn@3390 1096 __ subsd($dst$$XMMRegister, $src$$Address);
kvn@3390 1097 %}
kvn@3390 1098 ins_pipe(pipe_slow);
kvn@3390 1099 %}
kvn@3390 1100
kvn@3390 1101 instruct subD_imm(regD dst, immD con) %{
kvn@3390 1102 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1103 match(Set dst (SubD dst con));
kvn@3390 1104 format %{ "subsd $dst, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1105 ins_cost(150);
kvn@3390 1106 ins_encode %{
kvn@3390 1107 __ subsd($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1108 %}
kvn@3390 1109 ins_pipe(pipe_slow);
kvn@3390 1110 %}
kvn@3390 1111
kvn@3929 1112 instruct subD_reg_reg(regD dst, regD src1, regD src2) %{
kvn@3390 1113 predicate(UseAVX > 0);
kvn@3390 1114 match(Set dst (SubD src1 src2));
kvn@3390 1115
kvn@3390 1116 format %{ "vsubsd $dst, $src1, $src2" %}
kvn@3390 1117 ins_cost(150);
kvn@3390 1118 ins_encode %{
kvn@3390 1119 __ vsubsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 1120 %}
kvn@3390 1121 ins_pipe(pipe_slow);
kvn@3390 1122 %}
kvn@3390 1123
kvn@3929 1124 instruct subD_reg_mem(regD dst, regD src1, memory src2) %{
kvn@3390 1125 predicate(UseAVX > 0);
kvn@3390 1126 match(Set dst (SubD src1 (LoadD src2)));
kvn@3390 1127
kvn@3390 1128 format %{ "vsubsd $dst, $src1, $src2" %}
kvn@3390 1129 ins_cost(150);
kvn@3390 1130 ins_encode %{
kvn@3390 1131 __ vsubsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 1132 %}
kvn@3390 1133 ins_pipe(pipe_slow);
kvn@3390 1134 %}
kvn@3390 1135
kvn@3929 1136 instruct subD_reg_imm(regD dst, regD src, immD con) %{
kvn@3390 1137 predicate(UseAVX > 0);
kvn@3390 1138 match(Set dst (SubD src con));
kvn@3390 1139
kvn@3390 1140 format %{ "vsubsd $dst, $src, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1141 ins_cost(150);
kvn@3390 1142 ins_encode %{
kvn@3390 1143 __ vsubsd($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1144 %}
kvn@3390 1145 ins_pipe(pipe_slow);
kvn@3390 1146 %}
kvn@3390 1147
kvn@3390 1148 instruct mulF_reg(regF dst, regF src) %{
kvn@3390 1149 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1150 match(Set dst (MulF dst src));
kvn@3390 1151
kvn@3390 1152 format %{ "mulss $dst, $src" %}
kvn@3390 1153 ins_cost(150);
kvn@3390 1154 ins_encode %{
kvn@3390 1155 __ mulss($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1156 %}
kvn@3390 1157 ins_pipe(pipe_slow);
kvn@3390 1158 %}
kvn@3390 1159
kvn@3390 1160 instruct mulF_mem(regF dst, memory src) %{
kvn@3390 1161 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1162 match(Set dst (MulF dst (LoadF src)));
kvn@3390 1163
kvn@3390 1164 format %{ "mulss $dst, $src" %}
kvn@3390 1165 ins_cost(150);
kvn@3390 1166 ins_encode %{
kvn@3390 1167 __ mulss($dst$$XMMRegister, $src$$Address);
kvn@3390 1168 %}
kvn@3390 1169 ins_pipe(pipe_slow);
kvn@3390 1170 %}
kvn@3390 1171
kvn@3390 1172 instruct mulF_imm(regF dst, immF con) %{
kvn@3390 1173 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1174 match(Set dst (MulF dst con));
kvn@3390 1175 format %{ "mulss $dst, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1176 ins_cost(150);
kvn@3390 1177 ins_encode %{
kvn@3390 1178 __ mulss($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1179 %}
kvn@3390 1180 ins_pipe(pipe_slow);
kvn@3390 1181 %}
kvn@3390 1182
kvn@3929 1183 instruct mulF_reg_reg(regF dst, regF src1, regF src2) %{
kvn@3390 1184 predicate(UseAVX > 0);
kvn@3390 1185 match(Set dst (MulF src1 src2));
kvn@3390 1186
kvn@3390 1187 format %{ "vmulss $dst, $src1, $src2" %}
kvn@3390 1188 ins_cost(150);
kvn@3390 1189 ins_encode %{
kvn@3390 1190 __ vmulss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 1191 %}
kvn@3390 1192 ins_pipe(pipe_slow);
kvn@3390 1193 %}
kvn@3390 1194
kvn@3929 1195 instruct mulF_reg_mem(regF dst, regF src1, memory src2) %{
kvn@3390 1196 predicate(UseAVX > 0);
kvn@3390 1197 match(Set dst (MulF src1 (LoadF src2)));
kvn@3390 1198
kvn@3390 1199 format %{ "vmulss $dst, $src1, $src2" %}
kvn@3390 1200 ins_cost(150);
kvn@3390 1201 ins_encode %{
kvn@3390 1202 __ vmulss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 1203 %}
kvn@3390 1204 ins_pipe(pipe_slow);
kvn@3390 1205 %}
kvn@3390 1206
kvn@3929 1207 instruct mulF_reg_imm(regF dst, regF src, immF con) %{
kvn@3390 1208 predicate(UseAVX > 0);
kvn@3390 1209 match(Set dst (MulF src con));
kvn@3390 1210
kvn@3390 1211 format %{ "vmulss $dst, $src, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1212 ins_cost(150);
kvn@3390 1213 ins_encode %{
kvn@3390 1214 __ vmulss($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1215 %}
kvn@3390 1216 ins_pipe(pipe_slow);
kvn@3390 1217 %}
kvn@3390 1218
kvn@3390 1219 instruct mulD_reg(regD dst, regD src) %{
kvn@3390 1220 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1221 match(Set dst (MulD dst src));
kvn@3390 1222
kvn@3390 1223 format %{ "mulsd $dst, $src" %}
kvn@3390 1224 ins_cost(150);
kvn@3390 1225 ins_encode %{
kvn@3390 1226 __ mulsd($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1227 %}
kvn@3390 1228 ins_pipe(pipe_slow);
kvn@3390 1229 %}
kvn@3390 1230
kvn@3390 1231 instruct mulD_mem(regD dst, memory src) %{
kvn@3390 1232 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1233 match(Set dst (MulD dst (LoadD src)));
kvn@3390 1234
kvn@3390 1235 format %{ "mulsd $dst, $src" %}
kvn@3390 1236 ins_cost(150);
kvn@3390 1237 ins_encode %{
kvn@3390 1238 __ mulsd($dst$$XMMRegister, $src$$Address);
kvn@3390 1239 %}
kvn@3390 1240 ins_pipe(pipe_slow);
kvn@3390 1241 %}
kvn@3390 1242
kvn@3390 1243 instruct mulD_imm(regD dst, immD con) %{
kvn@3390 1244 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1245 match(Set dst (MulD dst con));
kvn@3390 1246 format %{ "mulsd $dst, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1247 ins_cost(150);
kvn@3390 1248 ins_encode %{
kvn@3390 1249 __ mulsd($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1250 %}
kvn@3390 1251 ins_pipe(pipe_slow);
kvn@3390 1252 %}
kvn@3390 1253
kvn@3929 1254 instruct mulD_reg_reg(regD dst, regD src1, regD src2) %{
kvn@3390 1255 predicate(UseAVX > 0);
kvn@3390 1256 match(Set dst (MulD src1 src2));
kvn@3390 1257
kvn@3390 1258 format %{ "vmulsd $dst, $src1, $src2" %}
kvn@3390 1259 ins_cost(150);
kvn@3390 1260 ins_encode %{
kvn@3390 1261 __ vmulsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 1262 %}
kvn@3390 1263 ins_pipe(pipe_slow);
kvn@3390 1264 %}
kvn@3390 1265
kvn@3929 1266 instruct mulD_reg_mem(regD dst, regD src1, memory src2) %{
kvn@3390 1267 predicate(UseAVX > 0);
kvn@3390 1268 match(Set dst (MulD src1 (LoadD src2)));
kvn@3390 1269
kvn@3390 1270 format %{ "vmulsd $dst, $src1, $src2" %}
kvn@3390 1271 ins_cost(150);
kvn@3390 1272 ins_encode %{
kvn@3390 1273 __ vmulsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 1274 %}
kvn@3390 1275 ins_pipe(pipe_slow);
kvn@3390 1276 %}
kvn@3390 1277
kvn@3929 1278 instruct mulD_reg_imm(regD dst, regD src, immD con) %{
kvn@3390 1279 predicate(UseAVX > 0);
kvn@3390 1280 match(Set dst (MulD src con));
kvn@3390 1281
kvn@3390 1282 format %{ "vmulsd $dst, $src, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1283 ins_cost(150);
kvn@3390 1284 ins_encode %{
kvn@3390 1285 __ vmulsd($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1286 %}
kvn@3390 1287 ins_pipe(pipe_slow);
kvn@3390 1288 %}
kvn@3390 1289
kvn@3390 1290 instruct divF_reg(regF dst, regF src) %{
kvn@3390 1291 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1292 match(Set dst (DivF dst src));
kvn@3390 1293
kvn@3390 1294 format %{ "divss $dst, $src" %}
kvn@3390 1295 ins_cost(150);
kvn@3390 1296 ins_encode %{
kvn@3390 1297 __ divss($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1298 %}
kvn@3390 1299 ins_pipe(pipe_slow);
kvn@3390 1300 %}
kvn@3390 1301
kvn@3390 1302 instruct divF_mem(regF dst, memory src) %{
kvn@3390 1303 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1304 match(Set dst (DivF dst (LoadF src)));
kvn@3390 1305
kvn@3390 1306 format %{ "divss $dst, $src" %}
kvn@3390 1307 ins_cost(150);
kvn@3390 1308 ins_encode %{
kvn@3390 1309 __ divss($dst$$XMMRegister, $src$$Address);
kvn@3390 1310 %}
kvn@3390 1311 ins_pipe(pipe_slow);
kvn@3390 1312 %}
kvn@3390 1313
kvn@3390 1314 instruct divF_imm(regF dst, immF con) %{
kvn@3390 1315 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1316 match(Set dst (DivF dst con));
kvn@3390 1317 format %{ "divss $dst, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1318 ins_cost(150);
kvn@3390 1319 ins_encode %{
kvn@3390 1320 __ divss($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1321 %}
kvn@3390 1322 ins_pipe(pipe_slow);
kvn@3390 1323 %}
kvn@3390 1324
kvn@3929 1325 instruct divF_reg_reg(regF dst, regF src1, regF src2) %{
kvn@3390 1326 predicate(UseAVX > 0);
kvn@3390 1327 match(Set dst (DivF src1 src2));
kvn@3390 1328
kvn@3390 1329 format %{ "vdivss $dst, $src1, $src2" %}
kvn@3390 1330 ins_cost(150);
kvn@3390 1331 ins_encode %{
kvn@3390 1332 __ vdivss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 1333 %}
kvn@3390 1334 ins_pipe(pipe_slow);
kvn@3390 1335 %}
kvn@3390 1336
kvn@3929 1337 instruct divF_reg_mem(regF dst, regF src1, memory src2) %{
kvn@3390 1338 predicate(UseAVX > 0);
kvn@3390 1339 match(Set dst (DivF src1 (LoadF src2)));
kvn@3390 1340
kvn@3390 1341 format %{ "vdivss $dst, $src1, $src2" %}
kvn@3390 1342 ins_cost(150);
kvn@3390 1343 ins_encode %{
kvn@3390 1344 __ vdivss($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 1345 %}
kvn@3390 1346 ins_pipe(pipe_slow);
kvn@3390 1347 %}
kvn@3390 1348
kvn@3929 1349 instruct divF_reg_imm(regF dst, regF src, immF con) %{
kvn@3390 1350 predicate(UseAVX > 0);
kvn@3390 1351 match(Set dst (DivF src con));
kvn@3390 1352
kvn@3390 1353 format %{ "vdivss $dst, $src, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1354 ins_cost(150);
kvn@3390 1355 ins_encode %{
kvn@3390 1356 __ vdivss($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1357 %}
kvn@3390 1358 ins_pipe(pipe_slow);
kvn@3390 1359 %}
kvn@3390 1360
kvn@3390 1361 instruct divD_reg(regD dst, regD src) %{
kvn@3390 1362 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1363 match(Set dst (DivD dst src));
kvn@3390 1364
kvn@3390 1365 format %{ "divsd $dst, $src" %}
kvn@3390 1366 ins_cost(150);
kvn@3390 1367 ins_encode %{
kvn@3390 1368 __ divsd($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1369 %}
kvn@3390 1370 ins_pipe(pipe_slow);
kvn@3390 1371 %}
kvn@3390 1372
kvn@3390 1373 instruct divD_mem(regD dst, memory src) %{
kvn@3390 1374 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1375 match(Set dst (DivD dst (LoadD src)));
kvn@3390 1376
kvn@3390 1377 format %{ "divsd $dst, $src" %}
kvn@3390 1378 ins_cost(150);
kvn@3390 1379 ins_encode %{
kvn@3390 1380 __ divsd($dst$$XMMRegister, $src$$Address);
kvn@3390 1381 %}
kvn@3390 1382 ins_pipe(pipe_slow);
kvn@3390 1383 %}
kvn@3390 1384
kvn@3390 1385 instruct divD_imm(regD dst, immD con) %{
kvn@3390 1386 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1387 match(Set dst (DivD dst con));
kvn@3390 1388 format %{ "divsd $dst, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1389 ins_cost(150);
kvn@3390 1390 ins_encode %{
kvn@3390 1391 __ divsd($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1392 %}
kvn@3390 1393 ins_pipe(pipe_slow);
kvn@3390 1394 %}
kvn@3390 1395
kvn@3929 1396 instruct divD_reg_reg(regD dst, regD src1, regD src2) %{
kvn@3390 1397 predicate(UseAVX > 0);
kvn@3390 1398 match(Set dst (DivD src1 src2));
kvn@3390 1399
kvn@3390 1400 format %{ "vdivsd $dst, $src1, $src2" %}
kvn@3390 1401 ins_cost(150);
kvn@3390 1402 ins_encode %{
kvn@3390 1403 __ vdivsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister);
kvn@3390 1404 %}
kvn@3390 1405 ins_pipe(pipe_slow);
kvn@3390 1406 %}
kvn@3390 1407
kvn@3929 1408 instruct divD_reg_mem(regD dst, regD src1, memory src2) %{
kvn@3390 1409 predicate(UseAVX > 0);
kvn@3390 1410 match(Set dst (DivD src1 (LoadD src2)));
kvn@3390 1411
kvn@3390 1412 format %{ "vdivsd $dst, $src1, $src2" %}
kvn@3390 1413 ins_cost(150);
kvn@3390 1414 ins_encode %{
kvn@3390 1415 __ vdivsd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$Address);
kvn@3390 1416 %}
kvn@3390 1417 ins_pipe(pipe_slow);
kvn@3390 1418 %}
kvn@3390 1419
kvn@3929 1420 instruct divD_reg_imm(regD dst, regD src, immD con) %{
kvn@3390 1421 predicate(UseAVX > 0);
kvn@3390 1422 match(Set dst (DivD src con));
kvn@3390 1423
kvn@3390 1424 format %{ "vdivsd $dst, $src, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1425 ins_cost(150);
kvn@3390 1426 ins_encode %{
kvn@3390 1427 __ vdivsd($dst$$XMMRegister, $src$$XMMRegister, $constantaddress($con));
kvn@3390 1428 %}
kvn@3390 1429 ins_pipe(pipe_slow);
kvn@3390 1430 %}
kvn@3390 1431
kvn@3390 1432 instruct absF_reg(regF dst) %{
kvn@3390 1433 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1434 match(Set dst (AbsF dst));
kvn@3390 1435 ins_cost(150);
kvn@3390 1436 format %{ "andps $dst, [0x7fffffff]\t# abs float by sign masking" %}
kvn@3390 1437 ins_encode %{
kvn@3390 1438 __ andps($dst$$XMMRegister, ExternalAddress(float_signmask()));
kvn@3390 1439 %}
kvn@3390 1440 ins_pipe(pipe_slow);
kvn@3390 1441 %}
kvn@3390 1442
kvn@3929 1443 instruct absF_reg_reg(regF dst, regF src) %{
kvn@3390 1444 predicate(UseAVX > 0);
kvn@3390 1445 match(Set dst (AbsF src));
kvn@3390 1446 ins_cost(150);
kvn@3390 1447 format %{ "vandps $dst, $src, [0x7fffffff]\t# abs float by sign masking" %}
kvn@3390 1448 ins_encode %{
kvn@4001 1449 bool vector256 = false;
kvn@3390 1450 __ vandps($dst$$XMMRegister, $src$$XMMRegister,
kvn@4001 1451 ExternalAddress(float_signmask()), vector256);
kvn@3390 1452 %}
kvn@3390 1453 ins_pipe(pipe_slow);
kvn@3390 1454 %}
kvn@3390 1455
kvn@3390 1456 instruct absD_reg(regD dst) %{
kvn@3390 1457 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1458 match(Set dst (AbsD dst));
kvn@3390 1459 ins_cost(150);
kvn@3390 1460 format %{ "andpd $dst, [0x7fffffffffffffff]\t"
kvn@3390 1461 "# abs double by sign masking" %}
kvn@3390 1462 ins_encode %{
kvn@3390 1463 __ andpd($dst$$XMMRegister, ExternalAddress(double_signmask()));
kvn@3390 1464 %}
kvn@3390 1465 ins_pipe(pipe_slow);
kvn@3390 1466 %}
kvn@3390 1467
kvn@3929 1468 instruct absD_reg_reg(regD dst, regD src) %{
kvn@3390 1469 predicate(UseAVX > 0);
kvn@3390 1470 match(Set dst (AbsD src));
kvn@3390 1471 ins_cost(150);
kvn@3390 1472 format %{ "vandpd $dst, $src, [0x7fffffffffffffff]\t"
kvn@3390 1473 "# abs double by sign masking" %}
kvn@3390 1474 ins_encode %{
kvn@4001 1475 bool vector256 = false;
kvn@3390 1476 __ vandpd($dst$$XMMRegister, $src$$XMMRegister,
kvn@4001 1477 ExternalAddress(double_signmask()), vector256);
kvn@3390 1478 %}
kvn@3390 1479 ins_pipe(pipe_slow);
kvn@3390 1480 %}
kvn@3390 1481
kvn@3390 1482 instruct negF_reg(regF dst) %{
kvn@3390 1483 predicate((UseSSE>=1) && (UseAVX == 0));
kvn@3390 1484 match(Set dst (NegF dst));
kvn@3390 1485 ins_cost(150);
kvn@3390 1486 format %{ "xorps $dst, [0x80000000]\t# neg float by sign flipping" %}
kvn@3390 1487 ins_encode %{
kvn@3390 1488 __ xorps($dst$$XMMRegister, ExternalAddress(float_signflip()));
kvn@3390 1489 %}
kvn@3390 1490 ins_pipe(pipe_slow);
kvn@3390 1491 %}
kvn@3390 1492
kvn@3929 1493 instruct negF_reg_reg(regF dst, regF src) %{
kvn@3390 1494 predicate(UseAVX > 0);
kvn@3390 1495 match(Set dst (NegF src));
kvn@3390 1496 ins_cost(150);
kvn@3390 1497 format %{ "vxorps $dst, $src, [0x80000000]\t# neg float by sign flipping" %}
kvn@3390 1498 ins_encode %{
kvn@4001 1499 bool vector256 = false;
kvn@3390 1500 __ vxorps($dst$$XMMRegister, $src$$XMMRegister,
kvn@4001 1501 ExternalAddress(float_signflip()), vector256);
kvn@3390 1502 %}
kvn@3390 1503 ins_pipe(pipe_slow);
kvn@3390 1504 %}
kvn@3390 1505
kvn@3390 1506 instruct negD_reg(regD dst) %{
kvn@3390 1507 predicate((UseSSE>=2) && (UseAVX == 0));
kvn@3390 1508 match(Set dst (NegD dst));
kvn@3390 1509 ins_cost(150);
kvn@3390 1510 format %{ "xorpd $dst, [0x8000000000000000]\t"
kvn@3390 1511 "# neg double by sign flipping" %}
kvn@3390 1512 ins_encode %{
kvn@3390 1513 __ xorpd($dst$$XMMRegister, ExternalAddress(double_signflip()));
kvn@3390 1514 %}
kvn@3390 1515 ins_pipe(pipe_slow);
kvn@3390 1516 %}
kvn@3390 1517
kvn@3929 1518 instruct negD_reg_reg(regD dst, regD src) %{
kvn@3390 1519 predicate(UseAVX > 0);
kvn@3390 1520 match(Set dst (NegD src));
kvn@3390 1521 ins_cost(150);
kvn@3390 1522 format %{ "vxorpd $dst, $src, [0x8000000000000000]\t"
kvn@3390 1523 "# neg double by sign flipping" %}
kvn@3390 1524 ins_encode %{
kvn@4001 1525 bool vector256 = false;
kvn@3390 1526 __ vxorpd($dst$$XMMRegister, $src$$XMMRegister,
kvn@4001 1527 ExternalAddress(double_signflip()), vector256);
kvn@3390 1528 %}
kvn@3390 1529 ins_pipe(pipe_slow);
kvn@3390 1530 %}
kvn@3390 1531
kvn@3390 1532 instruct sqrtF_reg(regF dst, regF src) %{
kvn@3390 1533 predicate(UseSSE>=1);
kvn@3390 1534 match(Set dst (ConvD2F (SqrtD (ConvF2D src))));
kvn@3390 1535
kvn@3390 1536 format %{ "sqrtss $dst, $src" %}
kvn@3390 1537 ins_cost(150);
kvn@3390 1538 ins_encode %{
kvn@3390 1539 __ sqrtss($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1540 %}
kvn@3390 1541 ins_pipe(pipe_slow);
kvn@3390 1542 %}
kvn@3390 1543
kvn@3390 1544 instruct sqrtF_mem(regF dst, memory src) %{
kvn@3390 1545 predicate(UseSSE>=1);
kvn@3390 1546 match(Set dst (ConvD2F (SqrtD (ConvF2D (LoadF src)))));
kvn@3390 1547
kvn@3390 1548 format %{ "sqrtss $dst, $src" %}
kvn@3390 1549 ins_cost(150);
kvn@3390 1550 ins_encode %{
kvn@3390 1551 __ sqrtss($dst$$XMMRegister, $src$$Address);
kvn@3390 1552 %}
kvn@3390 1553 ins_pipe(pipe_slow);
kvn@3390 1554 %}
kvn@3390 1555
kvn@3390 1556 instruct sqrtF_imm(regF dst, immF con) %{
kvn@3390 1557 predicate(UseSSE>=1);
kvn@3390 1558 match(Set dst (ConvD2F (SqrtD (ConvF2D con))));
kvn@3390 1559 format %{ "sqrtss $dst, [$constantaddress]\t# load from constant table: float=$con" %}
kvn@3390 1560 ins_cost(150);
kvn@3390 1561 ins_encode %{
kvn@3390 1562 __ sqrtss($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1563 %}
kvn@3390 1564 ins_pipe(pipe_slow);
kvn@3390 1565 %}
kvn@3390 1566
kvn@3390 1567 instruct sqrtD_reg(regD dst, regD src) %{
kvn@3390 1568 predicate(UseSSE>=2);
kvn@3390 1569 match(Set dst (SqrtD src));
kvn@3390 1570
kvn@3390 1571 format %{ "sqrtsd $dst, $src" %}
kvn@3390 1572 ins_cost(150);
kvn@3390 1573 ins_encode %{
kvn@3390 1574 __ sqrtsd($dst$$XMMRegister, $src$$XMMRegister);
kvn@3390 1575 %}
kvn@3390 1576 ins_pipe(pipe_slow);
kvn@3390 1577 %}
kvn@3390 1578
kvn@3390 1579 instruct sqrtD_mem(regD dst, memory src) %{
kvn@3390 1580 predicate(UseSSE>=2);
kvn@3390 1581 match(Set dst (SqrtD (LoadD src)));
kvn@3390 1582
kvn@3390 1583 format %{ "sqrtsd $dst, $src" %}
kvn@3390 1584 ins_cost(150);
kvn@3390 1585 ins_encode %{
kvn@3390 1586 __ sqrtsd($dst$$XMMRegister, $src$$Address);
kvn@3390 1587 %}
kvn@3390 1588 ins_pipe(pipe_slow);
kvn@3390 1589 %}
kvn@3390 1590
kvn@3390 1591 instruct sqrtD_imm(regD dst, immD con) %{
kvn@3390 1592 predicate(UseSSE>=2);
kvn@3390 1593 match(Set dst (SqrtD con));
kvn@3390 1594 format %{ "sqrtsd $dst, [$constantaddress]\t# load from constant table: double=$con" %}
kvn@3390 1595 ins_cost(150);
kvn@3390 1596 ins_encode %{
kvn@3390 1597 __ sqrtsd($dst$$XMMRegister, $constantaddress($con));
kvn@3390 1598 %}
kvn@3390 1599 ins_pipe(pipe_slow);
kvn@3390 1600 %}
kvn@3390 1601
kvn@3882 1602
kvn@3882 1603 // ====================VECTOR INSTRUCTIONS=====================================
kvn@3882 1604
kvn@3882 1605 // Load vectors (4 bytes long)
kvn@3882 1606 instruct loadV4(vecS dst, memory mem) %{
kvn@3882 1607 predicate(n->as_LoadVector()->memory_size() == 4);
kvn@3882 1608 match(Set dst (LoadVector mem));
kvn@3882 1609 ins_cost(125);
kvn@3882 1610 format %{ "movd $dst,$mem\t! load vector (4 bytes)" %}
kvn@3882 1611 ins_encode %{
kvn@3882 1612 __ movdl($dst$$XMMRegister, $mem$$Address);
kvn@3882 1613 %}
kvn@3882 1614 ins_pipe( pipe_slow );
kvn@3882 1615 %}
kvn@3882 1616
kvn@3882 1617 // Load vectors (8 bytes long)
kvn@3882 1618 instruct loadV8(vecD dst, memory mem) %{
kvn@3882 1619 predicate(n->as_LoadVector()->memory_size() == 8);
kvn@3882 1620 match(Set dst (LoadVector mem));
kvn@3882 1621 ins_cost(125);
kvn@3882 1622 format %{ "movq $dst,$mem\t! load vector (8 bytes)" %}
kvn@3882 1623 ins_encode %{
kvn@3882 1624 __ movq($dst$$XMMRegister, $mem$$Address);
kvn@3882 1625 %}
kvn@3882 1626 ins_pipe( pipe_slow );
kvn@3882 1627 %}
kvn@3882 1628
kvn@3882 1629 // Load vectors (16 bytes long)
kvn@3882 1630 instruct loadV16(vecX dst, memory mem) %{
kvn@3882 1631 predicate(n->as_LoadVector()->memory_size() == 16);
kvn@3882 1632 match(Set dst (LoadVector mem));
kvn@3882 1633 ins_cost(125);
kvn@3882 1634 format %{ "movdqu $dst,$mem\t! load vector (16 bytes)" %}
kvn@3882 1635 ins_encode %{
kvn@3882 1636 __ movdqu($dst$$XMMRegister, $mem$$Address);
kvn@3882 1637 %}
kvn@3882 1638 ins_pipe( pipe_slow );
kvn@3882 1639 %}
kvn@3882 1640
kvn@3882 1641 // Load vectors (32 bytes long)
kvn@3882 1642 instruct loadV32(vecY dst, memory mem) %{
kvn@3882 1643 predicate(n->as_LoadVector()->memory_size() == 32);
kvn@3882 1644 match(Set dst (LoadVector mem));
kvn@3882 1645 ins_cost(125);
kvn@3882 1646 format %{ "vmovdqu $dst,$mem\t! load vector (32 bytes)" %}
kvn@3882 1647 ins_encode %{
kvn@3882 1648 __ vmovdqu($dst$$XMMRegister, $mem$$Address);
kvn@3882 1649 %}
kvn@3882 1650 ins_pipe( pipe_slow );
kvn@3882 1651 %}
kvn@3882 1652
kvn@3882 1653 // Store vectors
kvn@3882 1654 instruct storeV4(memory mem, vecS src) %{
kvn@3882 1655 predicate(n->as_StoreVector()->memory_size() == 4);
kvn@3882 1656 match(Set mem (StoreVector mem src));
kvn@3882 1657 ins_cost(145);
kvn@3882 1658 format %{ "movd $mem,$src\t! store vector (4 bytes)" %}
kvn@3882 1659 ins_encode %{
kvn@3882 1660 __ movdl($mem$$Address, $src$$XMMRegister);
kvn@3882 1661 %}
kvn@3882 1662 ins_pipe( pipe_slow );
kvn@3882 1663 %}
kvn@3882 1664
kvn@3882 1665 instruct storeV8(memory mem, vecD src) %{
kvn@3882 1666 predicate(n->as_StoreVector()->memory_size() == 8);
kvn@3882 1667 match(Set mem (StoreVector mem src));
kvn@3882 1668 ins_cost(145);
kvn@3882 1669 format %{ "movq $mem,$src\t! store vector (8 bytes)" %}
kvn@3882 1670 ins_encode %{
kvn@3882 1671 __ movq($mem$$Address, $src$$XMMRegister);
kvn@3882 1672 %}
kvn@3882 1673 ins_pipe( pipe_slow );
kvn@3882 1674 %}
kvn@3882 1675
kvn@3882 1676 instruct storeV16(memory mem, vecX src) %{
kvn@3882 1677 predicate(n->as_StoreVector()->memory_size() == 16);
kvn@3882 1678 match(Set mem (StoreVector mem src));
kvn@3882 1679 ins_cost(145);
kvn@3882 1680 format %{ "movdqu $mem,$src\t! store vector (16 bytes)" %}
kvn@3882 1681 ins_encode %{
kvn@3882 1682 __ movdqu($mem$$Address, $src$$XMMRegister);
kvn@3882 1683 %}
kvn@3882 1684 ins_pipe( pipe_slow );
kvn@3882 1685 %}
kvn@3882 1686
kvn@3882 1687 instruct storeV32(memory mem, vecY src) %{
kvn@3882 1688 predicate(n->as_StoreVector()->memory_size() == 32);
kvn@3882 1689 match(Set mem (StoreVector mem src));
kvn@3882 1690 ins_cost(145);
kvn@3882 1691 format %{ "vmovdqu $mem,$src\t! store vector (32 bytes)" %}
kvn@3882 1692 ins_encode %{
kvn@3882 1693 __ vmovdqu($mem$$Address, $src$$XMMRegister);
kvn@3882 1694 %}
kvn@3882 1695 ins_pipe( pipe_slow );
kvn@3882 1696 %}
kvn@3882 1697
kvn@3882 1698 // Replicate byte scalar to be vector
kvn@3882 1699 instruct Repl4B(vecS dst, rRegI src) %{
kvn@3882 1700 predicate(n->as_Vector()->length() == 4);
kvn@3882 1701 match(Set dst (ReplicateB src));
kvn@3882 1702 format %{ "movd $dst,$src\n\t"
kvn@3882 1703 "punpcklbw $dst,$dst\n\t"
kvn@3882 1704 "pshuflw $dst,$dst,0x00\t! replicate4B" %}
kvn@3882 1705 ins_encode %{
kvn@3882 1706 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1707 __ punpcklbw($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1708 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 1709 %}
kvn@3882 1710 ins_pipe( pipe_slow );
kvn@3882 1711 %}
kvn@3882 1712
kvn@3882 1713 instruct Repl8B(vecD dst, rRegI src) %{
kvn@3882 1714 predicate(n->as_Vector()->length() == 8);
kvn@3882 1715 match(Set dst (ReplicateB src));
kvn@3882 1716 format %{ "movd $dst,$src\n\t"
kvn@3882 1717 "punpcklbw $dst,$dst\n\t"
kvn@3882 1718 "pshuflw $dst,$dst,0x00\t! replicate8B" %}
kvn@3882 1719 ins_encode %{
kvn@3882 1720 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1721 __ punpcklbw($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1722 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 1723 %}
kvn@3882 1724 ins_pipe( pipe_slow );
kvn@3882 1725 %}
kvn@3882 1726
kvn@3882 1727 instruct Repl16B(vecX dst, rRegI src) %{
kvn@3882 1728 predicate(n->as_Vector()->length() == 16);
kvn@3882 1729 match(Set dst (ReplicateB src));
kvn@3882 1730 format %{ "movd $dst,$src\n\t"
kvn@3882 1731 "punpcklbw $dst,$dst\n\t"
kvn@3882 1732 "pshuflw $dst,$dst,0x00\n\t"
kvn@3929 1733 "punpcklqdq $dst,$dst\t! replicate16B" %}
kvn@3882 1734 ins_encode %{
kvn@3882 1735 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1736 __ punpcklbw($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1737 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3929 1738 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1739 %}
kvn@3882 1740 ins_pipe( pipe_slow );
kvn@3882 1741 %}
kvn@3882 1742
kvn@3882 1743 instruct Repl32B(vecY dst, rRegI src) %{
kvn@3882 1744 predicate(n->as_Vector()->length() == 32);
kvn@3882 1745 match(Set dst (ReplicateB src));
kvn@3882 1746 format %{ "movd $dst,$src\n\t"
kvn@3882 1747 "punpcklbw $dst,$dst\n\t"
kvn@3882 1748 "pshuflw $dst,$dst,0x00\n\t"
kvn@3929 1749 "punpcklqdq $dst,$dst\n\t"
kvn@3929 1750 "vinserti128h $dst,$dst,$dst\t! replicate32B" %}
kvn@3882 1751 ins_encode %{
kvn@3882 1752 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1753 __ punpcklbw($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1754 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3929 1755 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 1756 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1757 %}
kvn@3882 1758 ins_pipe( pipe_slow );
kvn@3882 1759 %}
kvn@3882 1760
kvn@3882 1761 // Replicate byte scalar immediate to be vector by loading from const table.
kvn@3882 1762 instruct Repl4B_imm(vecS dst, immI con) %{
kvn@3882 1763 predicate(n->as_Vector()->length() == 4);
kvn@3882 1764 match(Set dst (ReplicateB con));
kvn@3929 1765 format %{ "movdl $dst,[$constantaddress]\t! replicate4B($con)" %}
kvn@3882 1766 ins_encode %{
kvn@3929 1767 __ movdl($dst$$XMMRegister, $constantaddress(replicate4_imm($con$$constant, 1)));
kvn@3882 1768 %}
kvn@3882 1769 ins_pipe( pipe_slow );
kvn@3882 1770 %}
kvn@3882 1771
kvn@3882 1772 instruct Repl8B_imm(vecD dst, immI con) %{
kvn@3882 1773 predicate(n->as_Vector()->length() == 8);
kvn@3882 1774 match(Set dst (ReplicateB con));
kvn@3929 1775 format %{ "movq $dst,[$constantaddress]\t! replicate8B($con)" %}
kvn@3882 1776 ins_encode %{
kvn@3929 1777 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 1)));
kvn@3882 1778 %}
kvn@3882 1779 ins_pipe( pipe_slow );
kvn@3882 1780 %}
kvn@3882 1781
kvn@3882 1782 instruct Repl16B_imm(vecX dst, immI con) %{
kvn@3882 1783 predicate(n->as_Vector()->length() == 16);
kvn@3882 1784 match(Set dst (ReplicateB con));
kvn@3929 1785 format %{ "movq $dst,[$constantaddress]\n\t"
kvn@3929 1786 "punpcklqdq $dst,$dst\t! replicate16B($con)" %}
kvn@3882 1787 ins_encode %{
kvn@3929 1788 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 1)));
kvn@3929 1789 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1790 %}
kvn@3882 1791 ins_pipe( pipe_slow );
kvn@3882 1792 %}
kvn@3882 1793
kvn@3882 1794 instruct Repl32B_imm(vecY dst, immI con) %{
kvn@3882 1795 predicate(n->as_Vector()->length() == 32);
kvn@3882 1796 match(Set dst (ReplicateB con));
kvn@3929 1797 format %{ "movq $dst,[$constantaddress]\n\t"
kvn@3929 1798 "punpcklqdq $dst,$dst\n\t"
kvn@3929 1799 "vinserti128h $dst,$dst,$dst\t! lreplicate32B($con)" %}
kvn@3882 1800 ins_encode %{
kvn@3929 1801 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 1)));
kvn@3929 1802 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 1803 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1804 %}
kvn@3882 1805 ins_pipe( pipe_slow );
kvn@3882 1806 %}
kvn@3882 1807
kvn@3882 1808 // Replicate byte scalar zero to be vector
kvn@3882 1809 instruct Repl4B_zero(vecS dst, immI0 zero) %{
kvn@3882 1810 predicate(n->as_Vector()->length() == 4);
kvn@3882 1811 match(Set dst (ReplicateB zero));
kvn@3882 1812 format %{ "pxor $dst,$dst\t! replicate4B zero" %}
kvn@3882 1813 ins_encode %{
kvn@3882 1814 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1815 %}
kvn@3882 1816 ins_pipe( fpu_reg_reg );
kvn@3882 1817 %}
kvn@3882 1818
kvn@3882 1819 instruct Repl8B_zero(vecD dst, immI0 zero) %{
kvn@3882 1820 predicate(n->as_Vector()->length() == 8);
kvn@3882 1821 match(Set dst (ReplicateB zero));
kvn@3882 1822 format %{ "pxor $dst,$dst\t! replicate8B zero" %}
kvn@3882 1823 ins_encode %{
kvn@3882 1824 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1825 %}
kvn@3882 1826 ins_pipe( fpu_reg_reg );
kvn@3882 1827 %}
kvn@3882 1828
kvn@3882 1829 instruct Repl16B_zero(vecX dst, immI0 zero) %{
kvn@3882 1830 predicate(n->as_Vector()->length() == 16);
kvn@3882 1831 match(Set dst (ReplicateB zero));
kvn@3882 1832 format %{ "pxor $dst,$dst\t! replicate16B zero" %}
kvn@3882 1833 ins_encode %{
kvn@3882 1834 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1835 %}
kvn@3882 1836 ins_pipe( fpu_reg_reg );
kvn@3882 1837 %}
kvn@3882 1838
kvn@3882 1839 instruct Repl32B_zero(vecY dst, immI0 zero) %{
kvn@3882 1840 predicate(n->as_Vector()->length() == 32);
kvn@3882 1841 match(Set dst (ReplicateB zero));
kvn@3929 1842 format %{ "vpxor $dst,$dst,$dst\t! replicate32B zero" %}
kvn@3882 1843 ins_encode %{
kvn@3882 1844 // Use vxorpd since AVX does not have vpxor for 256-bit (AVX2 will have it).
kvn@3882 1845 bool vector256 = true;
kvn@3929 1846 __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector256);
kvn@3882 1847 %}
kvn@3882 1848 ins_pipe( fpu_reg_reg );
kvn@3882 1849 %}
kvn@3882 1850
kvn@3882 1851 // Replicate char/short (2 byte) scalar to be vector
kvn@3882 1852 instruct Repl2S(vecS dst, rRegI src) %{
kvn@3882 1853 predicate(n->as_Vector()->length() == 2);
kvn@3882 1854 match(Set dst (ReplicateS src));
kvn@3882 1855 format %{ "movd $dst,$src\n\t"
kvn@3882 1856 "pshuflw $dst,$dst,0x00\t! replicate2S" %}
kvn@3882 1857 ins_encode %{
kvn@3882 1858 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1859 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 1860 %}
kvn@3882 1861 ins_pipe( fpu_reg_reg );
kvn@3882 1862 %}
kvn@3882 1863
kvn@3882 1864 instruct Repl4S(vecD dst, rRegI src) %{
kvn@3882 1865 predicate(n->as_Vector()->length() == 4);
kvn@3882 1866 match(Set dst (ReplicateS src));
kvn@3882 1867 format %{ "movd $dst,$src\n\t"
kvn@3882 1868 "pshuflw $dst,$dst,0x00\t! replicate4S" %}
kvn@3882 1869 ins_encode %{
kvn@3882 1870 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1871 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 1872 %}
kvn@3882 1873 ins_pipe( fpu_reg_reg );
kvn@3882 1874 %}
kvn@3882 1875
kvn@3882 1876 instruct Repl8S(vecX dst, rRegI src) %{
kvn@3882 1877 predicate(n->as_Vector()->length() == 8);
kvn@3882 1878 match(Set dst (ReplicateS src));
kvn@3882 1879 format %{ "movd $dst,$src\n\t"
kvn@3882 1880 "pshuflw $dst,$dst,0x00\n\t"
kvn@3929 1881 "punpcklqdq $dst,$dst\t! replicate8S" %}
kvn@3882 1882 ins_encode %{
kvn@3882 1883 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1884 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3929 1885 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1886 %}
kvn@3882 1887 ins_pipe( pipe_slow );
kvn@3882 1888 %}
kvn@3882 1889
kvn@3882 1890 instruct Repl16S(vecY dst, rRegI src) %{
kvn@3882 1891 predicate(n->as_Vector()->length() == 16);
kvn@3882 1892 match(Set dst (ReplicateS src));
kvn@3882 1893 format %{ "movd $dst,$src\n\t"
kvn@3882 1894 "pshuflw $dst,$dst,0x00\n\t"
kvn@3929 1895 "punpcklqdq $dst,$dst\n\t"
kvn@3929 1896 "vinserti128h $dst,$dst,$dst\t! replicate16S" %}
kvn@3882 1897 ins_encode %{
kvn@3882 1898 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 1899 __ pshuflw($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3929 1900 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 1901 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1902 %}
kvn@3882 1903 ins_pipe( pipe_slow );
kvn@3882 1904 %}
kvn@3882 1905
kvn@3882 1906 // Replicate char/short (2 byte) scalar immediate to be vector by loading from const table.
kvn@3882 1907 instruct Repl2S_imm(vecS dst, immI con) %{
kvn@3882 1908 predicate(n->as_Vector()->length() == 2);
kvn@3882 1909 match(Set dst (ReplicateS con));
kvn@3929 1910 format %{ "movdl $dst,[$constantaddress]\t! replicate2S($con)" %}
kvn@3882 1911 ins_encode %{
kvn@3929 1912 __ movdl($dst$$XMMRegister, $constantaddress(replicate4_imm($con$$constant, 2)));
kvn@3882 1913 %}
kvn@3882 1914 ins_pipe( fpu_reg_reg );
kvn@3882 1915 %}
kvn@3882 1916
kvn@3882 1917 instruct Repl4S_imm(vecD dst, immI con) %{
kvn@3882 1918 predicate(n->as_Vector()->length() == 4);
kvn@3882 1919 match(Set dst (ReplicateS con));
kvn@3929 1920 format %{ "movq $dst,[$constantaddress]\t! replicate4S($con)" %}
kvn@3882 1921 ins_encode %{
kvn@3929 1922 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 2)));
kvn@3882 1923 %}
kvn@3882 1924 ins_pipe( fpu_reg_reg );
kvn@3882 1925 %}
kvn@3882 1926
kvn@3882 1927 instruct Repl8S_imm(vecX dst, immI con) %{
kvn@3882 1928 predicate(n->as_Vector()->length() == 8);
kvn@3882 1929 match(Set dst (ReplicateS con));
kvn@3929 1930 format %{ "movq $dst,[$constantaddress]\n\t"
kvn@3929 1931 "punpcklqdq $dst,$dst\t! replicate8S($con)" %}
kvn@3882 1932 ins_encode %{
kvn@3929 1933 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 2)));
kvn@3929 1934 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1935 %}
kvn@3882 1936 ins_pipe( pipe_slow );
kvn@3882 1937 %}
kvn@3882 1938
kvn@3882 1939 instruct Repl16S_imm(vecY dst, immI con) %{
kvn@3882 1940 predicate(n->as_Vector()->length() == 16);
kvn@3882 1941 match(Set dst (ReplicateS con));
kvn@3929 1942 format %{ "movq $dst,[$constantaddress]\n\t"
kvn@3929 1943 "punpcklqdq $dst,$dst\n\t"
kvn@3929 1944 "vinserti128h $dst,$dst,$dst\t! replicate16S($con)" %}
kvn@3882 1945 ins_encode %{
kvn@3929 1946 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 2)));
kvn@3929 1947 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 1948 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1949 %}
kvn@3882 1950 ins_pipe( pipe_slow );
kvn@3882 1951 %}
kvn@3882 1952
kvn@3882 1953 // Replicate char/short (2 byte) scalar zero to be vector
kvn@3882 1954 instruct Repl2S_zero(vecS dst, immI0 zero) %{
kvn@3882 1955 predicate(n->as_Vector()->length() == 2);
kvn@3882 1956 match(Set dst (ReplicateS zero));
kvn@3882 1957 format %{ "pxor $dst,$dst\t! replicate2S zero" %}
kvn@3882 1958 ins_encode %{
kvn@3882 1959 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1960 %}
kvn@3882 1961 ins_pipe( fpu_reg_reg );
kvn@3882 1962 %}
kvn@3882 1963
kvn@3882 1964 instruct Repl4S_zero(vecD dst, immI0 zero) %{
kvn@3882 1965 predicate(n->as_Vector()->length() == 4);
kvn@3882 1966 match(Set dst (ReplicateS zero));
kvn@3882 1967 format %{ "pxor $dst,$dst\t! replicate4S zero" %}
kvn@3882 1968 ins_encode %{
kvn@3882 1969 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1970 %}
kvn@3882 1971 ins_pipe( fpu_reg_reg );
kvn@3882 1972 %}
kvn@3882 1973
kvn@3882 1974 instruct Repl8S_zero(vecX dst, immI0 zero) %{
kvn@3882 1975 predicate(n->as_Vector()->length() == 8);
kvn@3882 1976 match(Set dst (ReplicateS zero));
kvn@3882 1977 format %{ "pxor $dst,$dst\t! replicate8S zero" %}
kvn@3882 1978 ins_encode %{
kvn@3882 1979 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 1980 %}
kvn@3882 1981 ins_pipe( fpu_reg_reg );
kvn@3882 1982 %}
kvn@3882 1983
kvn@3882 1984 instruct Repl16S_zero(vecY dst, immI0 zero) %{
kvn@3882 1985 predicate(n->as_Vector()->length() == 16);
kvn@3882 1986 match(Set dst (ReplicateS zero));
kvn@3929 1987 format %{ "vpxor $dst,$dst,$dst\t! replicate16S zero" %}
kvn@3882 1988 ins_encode %{
kvn@3882 1989 // Use vxorpd since AVX does not have vpxor for 256-bit (AVX2 will have it).
kvn@3882 1990 bool vector256 = true;
kvn@3929 1991 __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector256);
kvn@3882 1992 %}
kvn@3882 1993 ins_pipe( fpu_reg_reg );
kvn@3882 1994 %}
kvn@3882 1995
kvn@3882 1996 // Replicate integer (4 byte) scalar to be vector
kvn@3882 1997 instruct Repl2I(vecD dst, rRegI src) %{
kvn@3882 1998 predicate(n->as_Vector()->length() == 2);
kvn@3882 1999 match(Set dst (ReplicateI src));
kvn@3882 2000 format %{ "movd $dst,$src\n\t"
kvn@3882 2001 "pshufd $dst,$dst,0x00\t! replicate2I" %}
kvn@3882 2002 ins_encode %{
kvn@3882 2003 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 2004 __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 2005 %}
kvn@3882 2006 ins_pipe( fpu_reg_reg );
kvn@3882 2007 %}
kvn@3882 2008
kvn@3882 2009 instruct Repl4I(vecX dst, rRegI src) %{
kvn@3882 2010 predicate(n->as_Vector()->length() == 4);
kvn@3882 2011 match(Set dst (ReplicateI src));
kvn@3882 2012 format %{ "movd $dst,$src\n\t"
kvn@3882 2013 "pshufd $dst,$dst,0x00\t! replicate4I" %}
kvn@3882 2014 ins_encode %{
kvn@3882 2015 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 2016 __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 2017 %}
kvn@3882 2018 ins_pipe( pipe_slow );
kvn@3882 2019 %}
kvn@3882 2020
kvn@3882 2021 instruct Repl8I(vecY dst, rRegI src) %{
kvn@3882 2022 predicate(n->as_Vector()->length() == 8);
kvn@3882 2023 match(Set dst (ReplicateI src));
kvn@3882 2024 format %{ "movd $dst,$src\n\t"
kvn@3882 2025 "pshufd $dst,$dst,0x00\n\t"
kvn@3929 2026 "vinserti128h $dst,$dst,$dst\t! replicate8I" %}
kvn@3882 2027 ins_encode %{
kvn@3882 2028 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 2029 __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3929 2030 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2031 %}
kvn@3882 2032 ins_pipe( pipe_slow );
kvn@3882 2033 %}
kvn@3882 2034
kvn@3882 2035 // Replicate integer (4 byte) scalar immediate to be vector by loading from const table.
kvn@3882 2036 instruct Repl2I_imm(vecD dst, immI con) %{
kvn@3882 2037 predicate(n->as_Vector()->length() == 2);
kvn@3882 2038 match(Set dst (ReplicateI con));
kvn@3929 2039 format %{ "movq $dst,[$constantaddress]\t! replicate2I($con)" %}
kvn@3882 2040 ins_encode %{
kvn@3929 2041 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 4)));
kvn@3882 2042 %}
kvn@3882 2043 ins_pipe( fpu_reg_reg );
kvn@3882 2044 %}
kvn@3882 2045
kvn@3882 2046 instruct Repl4I_imm(vecX dst, immI con) %{
kvn@3882 2047 predicate(n->as_Vector()->length() == 4);
kvn@3882 2048 match(Set dst (ReplicateI con));
kvn@3929 2049 format %{ "movq $dst,[$constantaddress]\t! replicate4I($con)\n\t"
kvn@3929 2050 "punpcklqdq $dst,$dst" %}
kvn@3882 2051 ins_encode %{
kvn@3929 2052 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 4)));
kvn@3929 2053 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2054 %}
kvn@3882 2055 ins_pipe( pipe_slow );
kvn@3882 2056 %}
kvn@3882 2057
kvn@3882 2058 instruct Repl8I_imm(vecY dst, immI con) %{
kvn@3882 2059 predicate(n->as_Vector()->length() == 8);
kvn@3882 2060 match(Set dst (ReplicateI con));
kvn@3929 2061 format %{ "movq $dst,[$constantaddress]\t! replicate8I($con)\n\t"
kvn@3929 2062 "punpcklqdq $dst,$dst\n\t"
kvn@3929 2063 "vinserti128h $dst,$dst,$dst" %}
kvn@3882 2064 ins_encode %{
kvn@3929 2065 __ movq($dst$$XMMRegister, $constantaddress(replicate8_imm($con$$constant, 4)));
kvn@3929 2066 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 2067 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2068 %}
kvn@3882 2069 ins_pipe( pipe_slow );
kvn@3882 2070 %}
kvn@3882 2071
kvn@3882 2072 // Integer could be loaded into xmm register directly from memory.
kvn@3882 2073 instruct Repl2I_mem(vecD dst, memory mem) %{
kvn@3882 2074 predicate(n->as_Vector()->length() == 2);
kvn@3929 2075 match(Set dst (ReplicateI (LoadI mem)));
kvn@3882 2076 format %{ "movd $dst,$mem\n\t"
kvn@3882 2077 "pshufd $dst,$dst,0x00\t! replicate2I" %}
kvn@3882 2078 ins_encode %{
kvn@3882 2079 __ movdl($dst$$XMMRegister, $mem$$Address);
kvn@3882 2080 __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 2081 %}
kvn@3882 2082 ins_pipe( fpu_reg_reg );
kvn@3882 2083 %}
kvn@3882 2084
kvn@3882 2085 instruct Repl4I_mem(vecX dst, memory mem) %{
kvn@3882 2086 predicate(n->as_Vector()->length() == 4);
kvn@3929 2087 match(Set dst (ReplicateI (LoadI mem)));
kvn@3882 2088 format %{ "movd $dst,$mem\n\t"
kvn@3882 2089 "pshufd $dst,$dst,0x00\t! replicate4I" %}
kvn@3882 2090 ins_encode %{
kvn@3882 2091 __ movdl($dst$$XMMRegister, $mem$$Address);
kvn@3882 2092 __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3882 2093 %}
kvn@3882 2094 ins_pipe( pipe_slow );
kvn@3882 2095 %}
kvn@3882 2096
kvn@3882 2097 instruct Repl8I_mem(vecY dst, memory mem) %{
kvn@3882 2098 predicate(n->as_Vector()->length() == 8);
kvn@3929 2099 match(Set dst (ReplicateI (LoadI mem)));
kvn@3882 2100 format %{ "movd $dst,$mem\n\t"
kvn@3882 2101 "pshufd $dst,$dst,0x00\n\t"
kvn@3929 2102 "vinserti128h $dst,$dst,$dst\t! replicate8I" %}
kvn@3882 2103 ins_encode %{
kvn@3882 2104 __ movdl($dst$$XMMRegister, $mem$$Address);
kvn@3882 2105 __ pshufd($dst$$XMMRegister, $dst$$XMMRegister, 0x00);
kvn@3929 2106 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2107 %}
kvn@3882 2108 ins_pipe( pipe_slow );
kvn@3882 2109 %}
kvn@3882 2110
kvn@3882 2111 // Replicate integer (4 byte) scalar zero to be vector
kvn@3882 2112 instruct Repl2I_zero(vecD dst, immI0 zero) %{
kvn@3882 2113 predicate(n->as_Vector()->length() == 2);
kvn@3882 2114 match(Set dst (ReplicateI zero));
kvn@3882 2115 format %{ "pxor $dst,$dst\t! replicate2I" %}
kvn@3882 2116 ins_encode %{
kvn@3882 2117 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2118 %}
kvn@3882 2119 ins_pipe( fpu_reg_reg );
kvn@3882 2120 %}
kvn@3882 2121
kvn@3882 2122 instruct Repl4I_zero(vecX dst, immI0 zero) %{
kvn@3882 2123 predicate(n->as_Vector()->length() == 4);
kvn@3882 2124 match(Set dst (ReplicateI zero));
kvn@3882 2125 format %{ "pxor $dst,$dst\t! replicate4I zero)" %}
kvn@3882 2126 ins_encode %{
kvn@3882 2127 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2128 %}
kvn@3882 2129 ins_pipe( fpu_reg_reg );
kvn@3882 2130 %}
kvn@3882 2131
kvn@3882 2132 instruct Repl8I_zero(vecY dst, immI0 zero) %{
kvn@3882 2133 predicate(n->as_Vector()->length() == 8);
kvn@3882 2134 match(Set dst (ReplicateI zero));
kvn@3929 2135 format %{ "vpxor $dst,$dst,$dst\t! replicate8I zero" %}
kvn@3882 2136 ins_encode %{
kvn@3882 2137 // Use vxorpd since AVX does not have vpxor for 256-bit (AVX2 will have it).
kvn@3882 2138 bool vector256 = true;
kvn@3929 2139 __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector256);
kvn@3882 2140 %}
kvn@3882 2141 ins_pipe( fpu_reg_reg );
kvn@3882 2142 %}
kvn@3882 2143
kvn@3882 2144 // Replicate long (8 byte) scalar to be vector
kvn@3882 2145 #ifdef _LP64
kvn@3882 2146 instruct Repl2L(vecX dst, rRegL src) %{
kvn@3882 2147 predicate(n->as_Vector()->length() == 2);
kvn@3882 2148 match(Set dst (ReplicateL src));
kvn@3882 2149 format %{ "movdq $dst,$src\n\t"
kvn@3929 2150 "punpcklqdq $dst,$dst\t! replicate2L" %}
kvn@3882 2151 ins_encode %{
kvn@3882 2152 __ movdq($dst$$XMMRegister, $src$$Register);
kvn@3929 2153 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2154 %}
kvn@3882 2155 ins_pipe( pipe_slow );
kvn@3882 2156 %}
kvn@3882 2157
kvn@3882 2158 instruct Repl4L(vecY dst, rRegL src) %{
kvn@3882 2159 predicate(n->as_Vector()->length() == 4);
kvn@3882 2160 match(Set dst (ReplicateL src));
kvn@3882 2161 format %{ "movdq $dst,$src\n\t"
kvn@3929 2162 "punpcklqdq $dst,$dst\n\t"
kvn@3929 2163 "vinserti128h $dst,$dst,$dst\t! replicate4L" %}
kvn@3882 2164 ins_encode %{
kvn@3882 2165 __ movdq($dst$$XMMRegister, $src$$Register);
kvn@3929 2166 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 2167 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2168 %}
kvn@3882 2169 ins_pipe( pipe_slow );
kvn@3882 2170 %}
kvn@3882 2171 #else // _LP64
kvn@3882 2172 instruct Repl2L(vecX dst, eRegL src, regD tmp) %{
kvn@3882 2173 predicate(n->as_Vector()->length() == 2);
kvn@3882 2174 match(Set dst (ReplicateL src));
kvn@3882 2175 effect(TEMP dst, USE src, TEMP tmp);
kvn@3882 2176 format %{ "movdl $dst,$src.lo\n\t"
kvn@3882 2177 "movdl $tmp,$src.hi\n\t"
kvn@3882 2178 "punpckldq $dst,$tmp\n\t"
kvn@3929 2179 "punpcklqdq $dst,$dst\t! replicate2L"%}
kvn@3882 2180 ins_encode %{
kvn@3882 2181 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 2182 __ movdl($tmp$$XMMRegister, HIGH_FROM_LOW($src$$Register));
kvn@3882 2183 __ punpckldq($dst$$XMMRegister, $tmp$$XMMRegister);
kvn@3929 2184 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2185 %}
kvn@3882 2186 ins_pipe( pipe_slow );
kvn@3882 2187 %}
kvn@3882 2188
kvn@3882 2189 instruct Repl4L(vecY dst, eRegL src, regD tmp) %{
kvn@3882 2190 predicate(n->as_Vector()->length() == 4);
kvn@3882 2191 match(Set dst (ReplicateL src));
kvn@3882 2192 effect(TEMP dst, USE src, TEMP tmp);
kvn@3882 2193 format %{ "movdl $dst,$src.lo\n\t"
kvn@3882 2194 "movdl $tmp,$src.hi\n\t"
kvn@3882 2195 "punpckldq $dst,$tmp\n\t"
kvn@3929 2196 "punpcklqdq $dst,$dst\n\t"
kvn@3929 2197 "vinserti128h $dst,$dst,$dst\t! replicate4L" %}
kvn@3882 2198 ins_encode %{
kvn@3882 2199 __ movdl($dst$$XMMRegister, $src$$Register);
kvn@3882 2200 __ movdl($tmp$$XMMRegister, HIGH_FROM_LOW($src$$Register));
kvn@3882 2201 __ punpckldq($dst$$XMMRegister, $tmp$$XMMRegister);
kvn@3929 2202 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 2203 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2204 %}
kvn@3882 2205 ins_pipe( pipe_slow );
kvn@3882 2206 %}
kvn@3882 2207 #endif // _LP64
kvn@3882 2208
kvn@3882 2209 // Replicate long (8 byte) scalar immediate to be vector by loading from const table.
kvn@3882 2210 instruct Repl2L_imm(vecX dst, immL con) %{
kvn@3882 2211 predicate(n->as_Vector()->length() == 2);
kvn@3882 2212 match(Set dst (ReplicateL con));
kvn@3929 2213 format %{ "movq $dst,[$constantaddress]\n\t"
kvn@3929 2214 "punpcklqdq $dst,$dst\t! replicate2L($con)" %}
kvn@3882 2215 ins_encode %{
kvn@3929 2216 __ movq($dst$$XMMRegister, $constantaddress($con));
kvn@3929 2217 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2218 %}
kvn@3882 2219 ins_pipe( pipe_slow );
kvn@3882 2220 %}
kvn@3882 2221
kvn@3882 2222 instruct Repl4L_imm(vecY dst, immL con) %{
kvn@3882 2223 predicate(n->as_Vector()->length() == 4);
kvn@3882 2224 match(Set dst (ReplicateL con));
kvn@3929 2225 format %{ "movq $dst,[$constantaddress]\n\t"
kvn@3929 2226 "punpcklqdq $dst,$dst\n\t"
kvn@3929 2227 "vinserti128h $dst,$dst,$dst\t! replicate4L($con)" %}
kvn@3882 2228 ins_encode %{
kvn@3929 2229 __ movq($dst$$XMMRegister, $constantaddress($con));
kvn@3929 2230 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 2231 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2232 %}
kvn@3882 2233 ins_pipe( pipe_slow );
kvn@3882 2234 %}
kvn@3882 2235
kvn@3882 2236 // Long could be loaded into xmm register directly from memory.
kvn@3882 2237 instruct Repl2L_mem(vecX dst, memory mem) %{
kvn@3882 2238 predicate(n->as_Vector()->length() == 2);
kvn@3929 2239 match(Set dst (ReplicateL (LoadL mem)));
kvn@3882 2240 format %{ "movq $dst,$mem\n\t"
kvn@3929 2241 "punpcklqdq $dst,$dst\t! replicate2L" %}
kvn@3882 2242 ins_encode %{
kvn@3882 2243 __ movq($dst$$XMMRegister, $mem$$Address);
kvn@3929 2244 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2245 %}
kvn@3882 2246 ins_pipe( pipe_slow );
kvn@3882 2247 %}
kvn@3882 2248
kvn@3882 2249 instruct Repl4L_mem(vecY dst, memory mem) %{
kvn@3882 2250 predicate(n->as_Vector()->length() == 4);
kvn@3929 2251 match(Set dst (ReplicateL (LoadL mem)));
kvn@3882 2252 format %{ "movq $dst,$mem\n\t"
kvn@3929 2253 "punpcklqdq $dst,$dst\n\t"
kvn@3929 2254 "vinserti128h $dst,$dst,$dst\t! replicate4L" %}
kvn@3882 2255 ins_encode %{
kvn@3882 2256 __ movq($dst$$XMMRegister, $mem$$Address);
kvn@3929 2257 __ punpcklqdq($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3929 2258 __ vinserti128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2259 %}
kvn@3882 2260 ins_pipe( pipe_slow );
kvn@3882 2261 %}
kvn@3882 2262
kvn@3882 2263 // Replicate long (8 byte) scalar zero to be vector
kvn@3882 2264 instruct Repl2L_zero(vecX dst, immL0 zero) %{
kvn@3882 2265 predicate(n->as_Vector()->length() == 2);
kvn@3882 2266 match(Set dst (ReplicateL zero));
kvn@3882 2267 format %{ "pxor $dst,$dst\t! replicate2L zero" %}
kvn@3882 2268 ins_encode %{
kvn@3882 2269 __ pxor($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2270 %}
kvn@3882 2271 ins_pipe( fpu_reg_reg );
kvn@3882 2272 %}
kvn@3882 2273
kvn@3882 2274 instruct Repl4L_zero(vecY dst, immL0 zero) %{
kvn@3882 2275 predicate(n->as_Vector()->length() == 4);
kvn@3882 2276 match(Set dst (ReplicateL zero));
kvn@3929 2277 format %{ "vpxor $dst,$dst,$dst\t! replicate4L zero" %}
kvn@3882 2278 ins_encode %{
kvn@3882 2279 // Use vxorpd since AVX does not have vpxor for 256-bit (AVX2 will have it).
kvn@3882 2280 bool vector256 = true;
kvn@3929 2281 __ vpxor($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector256);
kvn@3882 2282 %}
kvn@3882 2283 ins_pipe( fpu_reg_reg );
kvn@3882 2284 %}
kvn@3882 2285
kvn@3882 2286 // Replicate float (4 byte) scalar to be vector
kvn@3882 2287 instruct Repl2F(vecD dst, regF src) %{
kvn@3882 2288 predicate(n->as_Vector()->length() == 2);
kvn@3882 2289 match(Set dst (ReplicateF src));
kvn@3882 2290 format %{ "pshufd $dst,$dst,0x00\t! replicate2F" %}
kvn@3882 2291 ins_encode %{
kvn@3882 2292 __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x00);
kvn@3882 2293 %}
kvn@3882 2294 ins_pipe( fpu_reg_reg );
kvn@3882 2295 %}
kvn@3882 2296
kvn@3882 2297 instruct Repl4F(vecX dst, regF src) %{
kvn@3882 2298 predicate(n->as_Vector()->length() == 4);
kvn@3882 2299 match(Set dst (ReplicateF src));
kvn@3882 2300 format %{ "pshufd $dst,$dst,0x00\t! replicate4F" %}
kvn@3882 2301 ins_encode %{
kvn@3882 2302 __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x00);
kvn@3882 2303 %}
kvn@3882 2304 ins_pipe( pipe_slow );
kvn@3882 2305 %}
kvn@3882 2306
kvn@3882 2307 instruct Repl8F(vecY dst, regF src) %{
kvn@3882 2308 predicate(n->as_Vector()->length() == 8);
kvn@3882 2309 match(Set dst (ReplicateF src));
kvn@3882 2310 format %{ "pshufd $dst,$src,0x00\n\t"
kvn@3882 2311 "vinsertf128h $dst,$dst,$dst\t! replicate8F" %}
kvn@3882 2312 ins_encode %{
kvn@3882 2313 __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x00);
kvn@3882 2314 __ vinsertf128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2315 %}
kvn@3882 2316 ins_pipe( pipe_slow );
kvn@3882 2317 %}
kvn@3882 2318
kvn@3882 2319 // Replicate float (4 byte) scalar zero to be vector
kvn@3882 2320 instruct Repl2F_zero(vecD dst, immF0 zero) %{
kvn@3882 2321 predicate(n->as_Vector()->length() == 2);
kvn@3882 2322 match(Set dst (ReplicateF zero));
kvn@3882 2323 format %{ "xorps $dst,$dst\t! replicate2F zero" %}
kvn@3882 2324 ins_encode %{
kvn@3882 2325 __ xorps($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2326 %}
kvn@3882 2327 ins_pipe( fpu_reg_reg );
kvn@3882 2328 %}
kvn@3882 2329
kvn@3882 2330 instruct Repl4F_zero(vecX dst, immF0 zero) %{
kvn@3882 2331 predicate(n->as_Vector()->length() == 4);
kvn@3882 2332 match(Set dst (ReplicateF zero));
kvn@3882 2333 format %{ "xorps $dst,$dst\t! replicate4F zero" %}
kvn@3882 2334 ins_encode %{
kvn@3882 2335 __ xorps($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2336 %}
kvn@3882 2337 ins_pipe( fpu_reg_reg );
kvn@3882 2338 %}
kvn@3882 2339
kvn@3882 2340 instruct Repl8F_zero(vecY dst, immF0 zero) %{
kvn@3882 2341 predicate(n->as_Vector()->length() == 8);
kvn@3882 2342 match(Set dst (ReplicateF zero));
kvn@3882 2343 format %{ "vxorps $dst,$dst,$dst\t! replicate8F zero" %}
kvn@3882 2344 ins_encode %{
kvn@3882 2345 bool vector256 = true;
kvn@3882 2346 __ vxorps($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector256);
kvn@3882 2347 %}
kvn@3882 2348 ins_pipe( fpu_reg_reg );
kvn@3882 2349 %}
kvn@3882 2350
kvn@3882 2351 // Replicate double (8 bytes) scalar to be vector
kvn@3882 2352 instruct Repl2D(vecX dst, regD src) %{
kvn@3882 2353 predicate(n->as_Vector()->length() == 2);
kvn@3882 2354 match(Set dst (ReplicateD src));
kvn@3882 2355 format %{ "pshufd $dst,$src,0x44\t! replicate2D" %}
kvn@3882 2356 ins_encode %{
kvn@3882 2357 __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x44);
kvn@3882 2358 %}
kvn@3882 2359 ins_pipe( pipe_slow );
kvn@3882 2360 %}
kvn@3882 2361
kvn@3882 2362 instruct Repl4D(vecY dst, regD src) %{
kvn@3882 2363 predicate(n->as_Vector()->length() == 4);
kvn@3882 2364 match(Set dst (ReplicateD src));
kvn@3882 2365 format %{ "pshufd $dst,$src,0x44\n\t"
kvn@3882 2366 "vinsertf128h $dst,$dst,$dst\t! replicate4D" %}
kvn@3882 2367 ins_encode %{
kvn@3882 2368 __ pshufd($dst$$XMMRegister, $src$$XMMRegister, 0x44);
kvn@3882 2369 __ vinsertf128h($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2370 %}
kvn@3882 2371 ins_pipe( pipe_slow );
kvn@3882 2372 %}
kvn@3882 2373
kvn@3882 2374 // Replicate double (8 byte) scalar zero to be vector
kvn@3882 2375 instruct Repl2D_zero(vecX dst, immD0 zero) %{
kvn@3882 2376 predicate(n->as_Vector()->length() == 2);
kvn@3882 2377 match(Set dst (ReplicateD zero));
kvn@3882 2378 format %{ "xorpd $dst,$dst\t! replicate2D zero" %}
kvn@3882 2379 ins_encode %{
kvn@3882 2380 __ xorpd($dst$$XMMRegister, $dst$$XMMRegister);
kvn@3882 2381 %}
kvn@3882 2382 ins_pipe( fpu_reg_reg );
kvn@3882 2383 %}
kvn@3882 2384
kvn@3882 2385 instruct Repl4D_zero(vecY dst, immD0 zero) %{
kvn@3882 2386 predicate(n->as_Vector()->length() == 4);
kvn@3882 2387 match(Set dst (ReplicateD zero));
kvn@3882 2388 format %{ "vxorpd $dst,$dst,$dst,vect256\t! replicate4D zero" %}
kvn@3882 2389 ins_encode %{
kvn@3882 2390 bool vector256 = true;
kvn@3882 2391 __ vxorpd($dst$$XMMRegister, $dst$$XMMRegister, $dst$$XMMRegister, vector256);
kvn@3882 2392 %}
kvn@3882 2393 ins_pipe( fpu_reg_reg );
kvn@3882 2394 %}
kvn@3882 2395
kvn@4001 2396 // ====================VECTOR ARITHMETIC=======================================
kvn@4001 2397
kvn@4001 2398 // --------------------------------- ADD --------------------------------------
kvn@4001 2399
kvn@4001 2400 // Bytes vector add
kvn@4001 2401 instruct vadd4B(vecS dst, vecS src) %{
kvn@4001 2402 predicate(n->as_Vector()->length() == 4);
kvn@4001 2403 match(Set dst (AddVB dst src));
kvn@4001 2404 format %{ "paddb $dst,$src\t! add packed4B" %}
kvn@4001 2405 ins_encode %{
kvn@4001 2406 __ paddb($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2407 %}
kvn@4001 2408 ins_pipe( pipe_slow );
kvn@4001 2409 %}
kvn@4001 2410
kvn@4001 2411 instruct vadd4B_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 2412 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2413 match(Set dst (AddVB src1 src2));
kvn@4001 2414 format %{ "vpaddb $dst,$src1,$src2\t! add packed4B" %}
kvn@4001 2415 ins_encode %{
kvn@4001 2416 bool vector256 = false;
kvn@4001 2417 __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2418 %}
kvn@4001 2419 ins_pipe( pipe_slow );
kvn@4001 2420 %}
kvn@4001 2421
kvn@4001 2422 instruct vadd8B(vecD dst, vecD src) %{
kvn@4001 2423 predicate(n->as_Vector()->length() == 8);
kvn@4001 2424 match(Set dst (AddVB dst src));
kvn@4001 2425 format %{ "paddb $dst,$src\t! add packed8B" %}
kvn@4001 2426 ins_encode %{
kvn@4001 2427 __ paddb($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2428 %}
kvn@4001 2429 ins_pipe( pipe_slow );
kvn@4001 2430 %}
kvn@4001 2431
kvn@4001 2432 instruct vadd8B_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 2433 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 2434 match(Set dst (AddVB src1 src2));
kvn@4001 2435 format %{ "vpaddb $dst,$src1,$src2\t! add packed8B" %}
kvn@4001 2436 ins_encode %{
kvn@4001 2437 bool vector256 = false;
kvn@4001 2438 __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2439 %}
kvn@4001 2440 ins_pipe( pipe_slow );
kvn@4001 2441 %}
kvn@4001 2442
kvn@4001 2443 instruct vadd16B(vecX dst, vecX src) %{
kvn@4001 2444 predicate(n->as_Vector()->length() == 16);
kvn@4001 2445 match(Set dst (AddVB dst src));
kvn@4001 2446 format %{ "paddb $dst,$src\t! add packed16B" %}
kvn@4001 2447 ins_encode %{
kvn@4001 2448 __ paddb($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2449 %}
kvn@4001 2450 ins_pipe( pipe_slow );
kvn@4001 2451 %}
kvn@4001 2452
kvn@4001 2453 instruct vadd16B_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2454 predicate(UseAVX > 0 && n->as_Vector()->length() == 16);
kvn@4001 2455 match(Set dst (AddVB src1 src2));
kvn@4001 2456 format %{ "vpaddb $dst,$src1,$src2\t! add packed16B" %}
kvn@4001 2457 ins_encode %{
kvn@4001 2458 bool vector256 = false;
kvn@4001 2459 __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2460 %}
kvn@4001 2461 ins_pipe( pipe_slow );
kvn@4001 2462 %}
kvn@4001 2463
kvn@4001 2464 instruct vadd16B_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2465 predicate(UseAVX > 0 && n->as_Vector()->length() == 16);
kvn@4001 2466 match(Set dst (AddVB src (LoadVector mem)));
kvn@4001 2467 format %{ "vpaddb $dst,$src,$mem\t! add packed16B" %}
kvn@4001 2468 ins_encode %{
kvn@4001 2469 bool vector256 = false;
kvn@4001 2470 __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2471 %}
kvn@4001 2472 ins_pipe( pipe_slow );
kvn@4001 2473 %}
kvn@4001 2474
kvn@4001 2475 instruct vadd32B_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2476 predicate(UseAVX > 1 && n->as_Vector()->length() == 32);
kvn@4001 2477 match(Set dst (AddVB src1 src2));
kvn@4001 2478 format %{ "vpaddb $dst,$src1,$src2\t! add packed32B" %}
kvn@4001 2479 ins_encode %{
kvn@4001 2480 bool vector256 = true;
kvn@4001 2481 __ vpaddb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2482 %}
kvn@4001 2483 ins_pipe( pipe_slow );
kvn@4001 2484 %}
kvn@4001 2485
kvn@4001 2486 instruct vadd32B_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2487 predicate(UseAVX > 1 && n->as_Vector()->length() == 32);
kvn@4001 2488 match(Set dst (AddVB src (LoadVector mem)));
kvn@4001 2489 format %{ "vpaddb $dst,$src,$mem\t! add packed32B" %}
kvn@4001 2490 ins_encode %{
kvn@4001 2491 bool vector256 = true;
kvn@4001 2492 __ vpaddb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2493 %}
kvn@4001 2494 ins_pipe( pipe_slow );
kvn@4001 2495 %}
kvn@4001 2496
kvn@4001 2497 // Shorts/Chars vector add
kvn@4001 2498 instruct vadd2S(vecS dst, vecS src) %{
kvn@4001 2499 predicate(n->as_Vector()->length() == 2);
kvn@4001 2500 match(Set dst (AddVS dst src));
kvn@4001 2501 format %{ "paddw $dst,$src\t! add packed2S" %}
kvn@4001 2502 ins_encode %{
kvn@4001 2503 __ paddw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2504 %}
kvn@4001 2505 ins_pipe( pipe_slow );
kvn@4001 2506 %}
kvn@4001 2507
kvn@4001 2508 instruct vadd2S_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 2509 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2510 match(Set dst (AddVS src1 src2));
kvn@4001 2511 format %{ "vpaddw $dst,$src1,$src2\t! add packed2S" %}
kvn@4001 2512 ins_encode %{
kvn@4001 2513 bool vector256 = false;
kvn@4001 2514 __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2515 %}
kvn@4001 2516 ins_pipe( pipe_slow );
kvn@4001 2517 %}
kvn@4001 2518
kvn@4001 2519 instruct vadd4S(vecD dst, vecD src) %{
kvn@4001 2520 predicate(n->as_Vector()->length() == 4);
kvn@4001 2521 match(Set dst (AddVS dst src));
kvn@4001 2522 format %{ "paddw $dst,$src\t! add packed4S" %}
kvn@4001 2523 ins_encode %{
kvn@4001 2524 __ paddw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2525 %}
kvn@4001 2526 ins_pipe( pipe_slow );
kvn@4001 2527 %}
kvn@4001 2528
kvn@4001 2529 instruct vadd4S_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 2530 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2531 match(Set dst (AddVS src1 src2));
kvn@4001 2532 format %{ "vpaddw $dst,$src1,$src2\t! add packed4S" %}
kvn@4001 2533 ins_encode %{
kvn@4001 2534 bool vector256 = false;
kvn@4001 2535 __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2536 %}
kvn@4001 2537 ins_pipe( pipe_slow );
kvn@4001 2538 %}
kvn@4001 2539
kvn@4001 2540 instruct vadd8S(vecX dst, vecX src) %{
kvn@4001 2541 predicate(n->as_Vector()->length() == 8);
kvn@4001 2542 match(Set dst (AddVS dst src));
kvn@4001 2543 format %{ "paddw $dst,$src\t! add packed8S" %}
kvn@4001 2544 ins_encode %{
kvn@4001 2545 __ paddw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2546 %}
kvn@4001 2547 ins_pipe( pipe_slow );
kvn@4001 2548 %}
kvn@4001 2549
kvn@4001 2550 instruct vadd8S_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2551 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 2552 match(Set dst (AddVS src1 src2));
kvn@4001 2553 format %{ "vpaddw $dst,$src1,$src2\t! add packed8S" %}
kvn@4001 2554 ins_encode %{
kvn@4001 2555 bool vector256 = false;
kvn@4001 2556 __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2557 %}
kvn@4001 2558 ins_pipe( pipe_slow );
kvn@4001 2559 %}
kvn@4001 2560
kvn@4001 2561 instruct vadd8S_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2562 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 2563 match(Set dst (AddVS src (LoadVector mem)));
kvn@4001 2564 format %{ "vpaddw $dst,$src,$mem\t! add packed8S" %}
kvn@4001 2565 ins_encode %{
kvn@4001 2566 bool vector256 = false;
kvn@4001 2567 __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2568 %}
kvn@4001 2569 ins_pipe( pipe_slow );
kvn@4001 2570 %}
kvn@4001 2571
kvn@4001 2572 instruct vadd16S_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2573 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 2574 match(Set dst (AddVS src1 src2));
kvn@4001 2575 format %{ "vpaddw $dst,$src1,$src2\t! add packed16S" %}
kvn@4001 2576 ins_encode %{
kvn@4001 2577 bool vector256 = true;
kvn@4001 2578 __ vpaddw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2579 %}
kvn@4001 2580 ins_pipe( pipe_slow );
kvn@4001 2581 %}
kvn@4001 2582
kvn@4001 2583 instruct vadd16S_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2584 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 2585 match(Set dst (AddVS src (LoadVector mem)));
kvn@4001 2586 format %{ "vpaddw $dst,$src,$mem\t! add packed16S" %}
kvn@4001 2587 ins_encode %{
kvn@4001 2588 bool vector256 = true;
kvn@4001 2589 __ vpaddw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2590 %}
kvn@4001 2591 ins_pipe( pipe_slow );
kvn@4001 2592 %}
kvn@4001 2593
kvn@4001 2594 // Integers vector add
kvn@4001 2595 instruct vadd2I(vecD dst, vecD src) %{
kvn@4001 2596 predicate(n->as_Vector()->length() == 2);
kvn@4001 2597 match(Set dst (AddVI dst src));
kvn@4001 2598 format %{ "paddd $dst,$src\t! add packed2I" %}
kvn@4001 2599 ins_encode %{
kvn@4001 2600 __ paddd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2601 %}
kvn@4001 2602 ins_pipe( pipe_slow );
kvn@4001 2603 %}
kvn@4001 2604
kvn@4001 2605 instruct vadd2I_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 2606 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2607 match(Set dst (AddVI src1 src2));
kvn@4001 2608 format %{ "vpaddd $dst,$src1,$src2\t! add packed2I" %}
kvn@4001 2609 ins_encode %{
kvn@4001 2610 bool vector256 = false;
kvn@4001 2611 __ vpaddd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2612 %}
kvn@4001 2613 ins_pipe( pipe_slow );
kvn@4001 2614 %}
kvn@4001 2615
kvn@4001 2616 instruct vadd4I(vecX dst, vecX src) %{
kvn@4001 2617 predicate(n->as_Vector()->length() == 4);
kvn@4001 2618 match(Set dst (AddVI dst src));
kvn@4001 2619 format %{ "paddd $dst,$src\t! add packed4I" %}
kvn@4001 2620 ins_encode %{
kvn@4001 2621 __ paddd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2622 %}
kvn@4001 2623 ins_pipe( pipe_slow );
kvn@4001 2624 %}
kvn@4001 2625
kvn@4001 2626 instruct vadd4I_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2627 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2628 match(Set dst (AddVI src1 src2));
kvn@4001 2629 format %{ "vpaddd $dst,$src1,$src2\t! add packed4I" %}
kvn@4001 2630 ins_encode %{
kvn@4001 2631 bool vector256 = false;
kvn@4001 2632 __ vpaddd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2633 %}
kvn@4001 2634 ins_pipe( pipe_slow );
kvn@4001 2635 %}
kvn@4001 2636
kvn@4001 2637 instruct vadd4I_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2638 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2639 match(Set dst (AddVI src (LoadVector mem)));
kvn@4001 2640 format %{ "vpaddd $dst,$src,$mem\t! add packed4I" %}
kvn@4001 2641 ins_encode %{
kvn@4001 2642 bool vector256 = false;
kvn@4001 2643 __ vpaddd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2644 %}
kvn@4001 2645 ins_pipe( pipe_slow );
kvn@4001 2646 %}
kvn@4001 2647
kvn@4001 2648 instruct vadd8I_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2649 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 2650 match(Set dst (AddVI src1 src2));
kvn@4001 2651 format %{ "vpaddd $dst,$src1,$src2\t! add packed8I" %}
kvn@4001 2652 ins_encode %{
kvn@4001 2653 bool vector256 = true;
kvn@4001 2654 __ vpaddd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2655 %}
kvn@4001 2656 ins_pipe( pipe_slow );
kvn@4001 2657 %}
kvn@4001 2658
kvn@4001 2659 instruct vadd8I_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2660 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 2661 match(Set dst (AddVI src (LoadVector mem)));
kvn@4001 2662 format %{ "vpaddd $dst,$src,$mem\t! add packed8I" %}
kvn@4001 2663 ins_encode %{
kvn@4001 2664 bool vector256 = true;
kvn@4001 2665 __ vpaddd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2666 %}
kvn@4001 2667 ins_pipe( pipe_slow );
kvn@4001 2668 %}
kvn@4001 2669
kvn@4001 2670 // Longs vector add
kvn@4001 2671 instruct vadd2L(vecX dst, vecX src) %{
kvn@4001 2672 predicate(n->as_Vector()->length() == 2);
kvn@4001 2673 match(Set dst (AddVL dst src));
kvn@4001 2674 format %{ "paddq $dst,$src\t! add packed2L" %}
kvn@4001 2675 ins_encode %{
kvn@4001 2676 __ paddq($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2677 %}
kvn@4001 2678 ins_pipe( pipe_slow );
kvn@4001 2679 %}
kvn@4001 2680
kvn@4001 2681 instruct vadd2L_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2682 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2683 match(Set dst (AddVL src1 src2));
kvn@4001 2684 format %{ "vpaddq $dst,$src1,$src2\t! add packed2L" %}
kvn@4001 2685 ins_encode %{
kvn@4001 2686 bool vector256 = false;
kvn@4001 2687 __ vpaddq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2688 %}
kvn@4001 2689 ins_pipe( pipe_slow );
kvn@4001 2690 %}
kvn@4001 2691
kvn@4001 2692 instruct vadd2L_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2693 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2694 match(Set dst (AddVL src (LoadVector mem)));
kvn@4001 2695 format %{ "vpaddq $dst,$src,$mem\t! add packed2L" %}
kvn@4001 2696 ins_encode %{
kvn@4001 2697 bool vector256 = false;
kvn@4001 2698 __ vpaddq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2699 %}
kvn@4001 2700 ins_pipe( pipe_slow );
kvn@4001 2701 %}
kvn@4001 2702
kvn@4001 2703 instruct vadd4L_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2704 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 2705 match(Set dst (AddVL src1 src2));
kvn@4001 2706 format %{ "vpaddq $dst,$src1,$src2\t! add packed4L" %}
kvn@4001 2707 ins_encode %{
kvn@4001 2708 bool vector256 = true;
kvn@4001 2709 __ vpaddq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2710 %}
kvn@4001 2711 ins_pipe( pipe_slow );
kvn@4001 2712 %}
kvn@4001 2713
kvn@4001 2714 instruct vadd4L_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2715 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 2716 match(Set dst (AddVL src (LoadVector mem)));
kvn@4001 2717 format %{ "vpaddq $dst,$src,$mem\t! add packed4L" %}
kvn@4001 2718 ins_encode %{
kvn@4001 2719 bool vector256 = true;
kvn@4001 2720 __ vpaddq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2721 %}
kvn@4001 2722 ins_pipe( pipe_slow );
kvn@4001 2723 %}
kvn@4001 2724
kvn@4001 2725 // Floats vector add
kvn@4001 2726 instruct vadd2F(vecD dst, vecD src) %{
kvn@4001 2727 predicate(n->as_Vector()->length() == 2);
kvn@4001 2728 match(Set dst (AddVF dst src));
kvn@4001 2729 format %{ "addps $dst,$src\t! add packed2F" %}
kvn@4001 2730 ins_encode %{
kvn@4001 2731 __ addps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2732 %}
kvn@4001 2733 ins_pipe( pipe_slow );
kvn@4001 2734 %}
kvn@4001 2735
kvn@4001 2736 instruct vadd2F_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 2737 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2738 match(Set dst (AddVF src1 src2));
kvn@4001 2739 format %{ "vaddps $dst,$src1,$src2\t! add packed2F" %}
kvn@4001 2740 ins_encode %{
kvn@4001 2741 bool vector256 = false;
kvn@4001 2742 __ vaddps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2743 %}
kvn@4001 2744 ins_pipe( pipe_slow );
kvn@4001 2745 %}
kvn@4001 2746
kvn@4001 2747 instruct vadd4F(vecX dst, vecX src) %{
kvn@4001 2748 predicate(n->as_Vector()->length() == 4);
kvn@4001 2749 match(Set dst (AddVF dst src));
kvn@4001 2750 format %{ "addps $dst,$src\t! add packed4F" %}
kvn@4001 2751 ins_encode %{
kvn@4001 2752 __ addps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2753 %}
kvn@4001 2754 ins_pipe( pipe_slow );
kvn@4001 2755 %}
kvn@4001 2756
kvn@4001 2757 instruct vadd4F_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2758 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2759 match(Set dst (AddVF src1 src2));
kvn@4001 2760 format %{ "vaddps $dst,$src1,$src2\t! add packed4F" %}
kvn@4001 2761 ins_encode %{
kvn@4001 2762 bool vector256 = false;
kvn@4001 2763 __ vaddps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2764 %}
kvn@4001 2765 ins_pipe( pipe_slow );
kvn@4001 2766 %}
kvn@4001 2767
kvn@4001 2768 instruct vadd4F_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2769 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2770 match(Set dst (AddVF src (LoadVector mem)));
kvn@4001 2771 format %{ "vaddps $dst,$src,$mem\t! add packed4F" %}
kvn@4001 2772 ins_encode %{
kvn@4001 2773 bool vector256 = false;
kvn@4001 2774 __ vaddps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2775 %}
kvn@4001 2776 ins_pipe( pipe_slow );
kvn@4001 2777 %}
kvn@4001 2778
kvn@4001 2779 instruct vadd8F_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2780 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 2781 match(Set dst (AddVF src1 src2));
kvn@4001 2782 format %{ "vaddps $dst,$src1,$src2\t! add packed8F" %}
kvn@4001 2783 ins_encode %{
kvn@4001 2784 bool vector256 = true;
kvn@4001 2785 __ vaddps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2786 %}
kvn@4001 2787 ins_pipe( pipe_slow );
kvn@4001 2788 %}
kvn@4001 2789
kvn@4001 2790 instruct vadd8F_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2791 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 2792 match(Set dst (AddVF src (LoadVector mem)));
kvn@4001 2793 format %{ "vaddps $dst,$src,$mem\t! add packed8F" %}
kvn@4001 2794 ins_encode %{
kvn@4001 2795 bool vector256 = true;
kvn@4001 2796 __ vaddps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2797 %}
kvn@4001 2798 ins_pipe( pipe_slow );
kvn@4001 2799 %}
kvn@4001 2800
kvn@4001 2801 // Doubles vector add
kvn@4001 2802 instruct vadd2D(vecX dst, vecX src) %{
kvn@4001 2803 predicate(n->as_Vector()->length() == 2);
kvn@4001 2804 match(Set dst (AddVD dst src));
kvn@4001 2805 format %{ "addpd $dst,$src\t! add packed2D" %}
kvn@4001 2806 ins_encode %{
kvn@4001 2807 __ addpd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2808 %}
kvn@4001 2809 ins_pipe( pipe_slow );
kvn@4001 2810 %}
kvn@4001 2811
kvn@4001 2812 instruct vadd2D_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2813 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2814 match(Set dst (AddVD src1 src2));
kvn@4001 2815 format %{ "vaddpd $dst,$src1,$src2\t! add packed2D" %}
kvn@4001 2816 ins_encode %{
kvn@4001 2817 bool vector256 = false;
kvn@4001 2818 __ vaddpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2819 %}
kvn@4001 2820 ins_pipe( pipe_slow );
kvn@4001 2821 %}
kvn@4001 2822
kvn@4001 2823 instruct vadd2D_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2824 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2825 match(Set dst (AddVD src (LoadVector mem)));
kvn@4001 2826 format %{ "vaddpd $dst,$src,$mem\t! add packed2D" %}
kvn@4001 2827 ins_encode %{
kvn@4001 2828 bool vector256 = false;
kvn@4001 2829 __ vaddpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2830 %}
kvn@4001 2831 ins_pipe( pipe_slow );
kvn@4001 2832 %}
kvn@4001 2833
kvn@4001 2834 instruct vadd4D_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2835 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2836 match(Set dst (AddVD src1 src2));
kvn@4001 2837 format %{ "vaddpd $dst,$src1,$src2\t! add packed4D" %}
kvn@4001 2838 ins_encode %{
kvn@4001 2839 bool vector256 = true;
kvn@4001 2840 __ vaddpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2841 %}
kvn@4001 2842 ins_pipe( pipe_slow );
kvn@4001 2843 %}
kvn@4001 2844
kvn@4001 2845 instruct vadd4D_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2846 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2847 match(Set dst (AddVD src (LoadVector mem)));
kvn@4001 2848 format %{ "vaddpd $dst,$src,$mem\t! add packed4D" %}
kvn@4001 2849 ins_encode %{
kvn@4001 2850 bool vector256 = true;
kvn@4001 2851 __ vaddpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2852 %}
kvn@4001 2853 ins_pipe( pipe_slow );
kvn@4001 2854 %}
kvn@4001 2855
kvn@4001 2856 // --------------------------------- SUB --------------------------------------
kvn@4001 2857
kvn@4001 2858 // Bytes vector sub
kvn@4001 2859 instruct vsub4B(vecS dst, vecS src) %{
kvn@4001 2860 predicate(n->as_Vector()->length() == 4);
kvn@4001 2861 match(Set dst (SubVB dst src));
kvn@4001 2862 format %{ "psubb $dst,$src\t! sub packed4B" %}
kvn@4001 2863 ins_encode %{
kvn@4001 2864 __ psubb($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2865 %}
kvn@4001 2866 ins_pipe( pipe_slow );
kvn@4001 2867 %}
kvn@4001 2868
kvn@4001 2869 instruct vsub4B_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 2870 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2871 match(Set dst (SubVB src1 src2));
kvn@4001 2872 format %{ "vpsubb $dst,$src1,$src2\t! sub packed4B" %}
kvn@4001 2873 ins_encode %{
kvn@4001 2874 bool vector256 = false;
kvn@4001 2875 __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2876 %}
kvn@4001 2877 ins_pipe( pipe_slow );
kvn@4001 2878 %}
kvn@4001 2879
kvn@4001 2880 instruct vsub8B(vecD dst, vecD src) %{
kvn@4001 2881 predicate(n->as_Vector()->length() == 8);
kvn@4001 2882 match(Set dst (SubVB dst src));
kvn@4001 2883 format %{ "psubb $dst,$src\t! sub packed8B" %}
kvn@4001 2884 ins_encode %{
kvn@4001 2885 __ psubb($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2886 %}
kvn@4001 2887 ins_pipe( pipe_slow );
kvn@4001 2888 %}
kvn@4001 2889
kvn@4001 2890 instruct vsub8B_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 2891 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 2892 match(Set dst (SubVB src1 src2));
kvn@4001 2893 format %{ "vpsubb $dst,$src1,$src2\t! sub packed8B" %}
kvn@4001 2894 ins_encode %{
kvn@4001 2895 bool vector256 = false;
kvn@4001 2896 __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2897 %}
kvn@4001 2898 ins_pipe( pipe_slow );
kvn@4001 2899 %}
kvn@4001 2900
kvn@4001 2901 instruct vsub16B(vecX dst, vecX src) %{
kvn@4001 2902 predicate(n->as_Vector()->length() == 16);
kvn@4001 2903 match(Set dst (SubVB dst src));
kvn@4001 2904 format %{ "psubb $dst,$src\t! sub packed16B" %}
kvn@4001 2905 ins_encode %{
kvn@4001 2906 __ psubb($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2907 %}
kvn@4001 2908 ins_pipe( pipe_slow );
kvn@4001 2909 %}
kvn@4001 2910
kvn@4001 2911 instruct vsub16B_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 2912 predicate(UseAVX > 0 && n->as_Vector()->length() == 16);
kvn@4001 2913 match(Set dst (SubVB src1 src2));
kvn@4001 2914 format %{ "vpsubb $dst,$src1,$src2\t! sub packed16B" %}
kvn@4001 2915 ins_encode %{
kvn@4001 2916 bool vector256 = false;
kvn@4001 2917 __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2918 %}
kvn@4001 2919 ins_pipe( pipe_slow );
kvn@4001 2920 %}
kvn@4001 2921
kvn@4001 2922 instruct vsub16B_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 2923 predicate(UseAVX > 0 && n->as_Vector()->length() == 16);
kvn@4001 2924 match(Set dst (SubVB src (LoadVector mem)));
kvn@4001 2925 format %{ "vpsubb $dst,$src,$mem\t! sub packed16B" %}
kvn@4001 2926 ins_encode %{
kvn@4001 2927 bool vector256 = false;
kvn@4001 2928 __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2929 %}
kvn@4001 2930 ins_pipe( pipe_slow );
kvn@4001 2931 %}
kvn@4001 2932
kvn@4001 2933 instruct vsub32B_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 2934 predicate(UseAVX > 1 && n->as_Vector()->length() == 32);
kvn@4001 2935 match(Set dst (SubVB src1 src2));
kvn@4001 2936 format %{ "vpsubb $dst,$src1,$src2\t! sub packed32B" %}
kvn@4001 2937 ins_encode %{
kvn@4001 2938 bool vector256 = true;
kvn@4001 2939 __ vpsubb($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2940 %}
kvn@4001 2941 ins_pipe( pipe_slow );
kvn@4001 2942 %}
kvn@4001 2943
kvn@4001 2944 instruct vsub32B_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 2945 predicate(UseAVX > 1 && n->as_Vector()->length() == 32);
kvn@4001 2946 match(Set dst (SubVB src (LoadVector mem)));
kvn@4001 2947 format %{ "vpsubb $dst,$src,$mem\t! sub packed32B" %}
kvn@4001 2948 ins_encode %{
kvn@4001 2949 bool vector256 = true;
kvn@4001 2950 __ vpsubb($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 2951 %}
kvn@4001 2952 ins_pipe( pipe_slow );
kvn@4001 2953 %}
kvn@4001 2954
kvn@4001 2955 // Shorts/Chars vector sub
kvn@4001 2956 instruct vsub2S(vecS dst, vecS src) %{
kvn@4001 2957 predicate(n->as_Vector()->length() == 2);
kvn@4001 2958 match(Set dst (SubVS dst src));
kvn@4001 2959 format %{ "psubw $dst,$src\t! sub packed2S" %}
kvn@4001 2960 ins_encode %{
kvn@4001 2961 __ psubw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2962 %}
kvn@4001 2963 ins_pipe( pipe_slow );
kvn@4001 2964 %}
kvn@4001 2965
kvn@4001 2966 instruct vsub2S_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 2967 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 2968 match(Set dst (SubVS src1 src2));
kvn@4001 2969 format %{ "vpsubw $dst,$src1,$src2\t! sub packed2S" %}
kvn@4001 2970 ins_encode %{
kvn@4001 2971 bool vector256 = false;
kvn@4001 2972 __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2973 %}
kvn@4001 2974 ins_pipe( pipe_slow );
kvn@4001 2975 %}
kvn@4001 2976
kvn@4001 2977 instruct vsub4S(vecD dst, vecD src) %{
kvn@4001 2978 predicate(n->as_Vector()->length() == 4);
kvn@4001 2979 match(Set dst (SubVS dst src));
kvn@4001 2980 format %{ "psubw $dst,$src\t! sub packed4S" %}
kvn@4001 2981 ins_encode %{
kvn@4001 2982 __ psubw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 2983 %}
kvn@4001 2984 ins_pipe( pipe_slow );
kvn@4001 2985 %}
kvn@4001 2986
kvn@4001 2987 instruct vsub4S_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 2988 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 2989 match(Set dst (SubVS src1 src2));
kvn@4001 2990 format %{ "vpsubw $dst,$src1,$src2\t! sub packed4S" %}
kvn@4001 2991 ins_encode %{
kvn@4001 2992 bool vector256 = false;
kvn@4001 2993 __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 2994 %}
kvn@4001 2995 ins_pipe( pipe_slow );
kvn@4001 2996 %}
kvn@4001 2997
kvn@4001 2998 instruct vsub8S(vecX dst, vecX src) %{
kvn@4001 2999 predicate(n->as_Vector()->length() == 8);
kvn@4001 3000 match(Set dst (SubVS dst src));
kvn@4001 3001 format %{ "psubw $dst,$src\t! sub packed8S" %}
kvn@4001 3002 ins_encode %{
kvn@4001 3003 __ psubw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3004 %}
kvn@4001 3005 ins_pipe( pipe_slow );
kvn@4001 3006 %}
kvn@4001 3007
kvn@4001 3008 instruct vsub8S_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3009 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3010 match(Set dst (SubVS src1 src2));
kvn@4001 3011 format %{ "vpsubw $dst,$src1,$src2\t! sub packed8S" %}
kvn@4001 3012 ins_encode %{
kvn@4001 3013 bool vector256 = false;
kvn@4001 3014 __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3015 %}
kvn@4001 3016 ins_pipe( pipe_slow );
kvn@4001 3017 %}
kvn@4001 3018
kvn@4001 3019 instruct vsub8S_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3020 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3021 match(Set dst (SubVS src (LoadVector mem)));
kvn@4001 3022 format %{ "vpsubw $dst,$src,$mem\t! sub packed8S" %}
kvn@4001 3023 ins_encode %{
kvn@4001 3024 bool vector256 = false;
kvn@4001 3025 __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3026 %}
kvn@4001 3027 ins_pipe( pipe_slow );
kvn@4001 3028 %}
kvn@4001 3029
kvn@4001 3030 instruct vsub16S_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3031 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 3032 match(Set dst (SubVS src1 src2));
kvn@4001 3033 format %{ "vpsubw $dst,$src1,$src2\t! sub packed16S" %}
kvn@4001 3034 ins_encode %{
kvn@4001 3035 bool vector256 = true;
kvn@4001 3036 __ vpsubw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3037 %}
kvn@4001 3038 ins_pipe( pipe_slow );
kvn@4001 3039 %}
kvn@4001 3040
kvn@4001 3041 instruct vsub16S_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3042 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 3043 match(Set dst (SubVS src (LoadVector mem)));
kvn@4001 3044 format %{ "vpsubw $dst,$src,$mem\t! sub packed16S" %}
kvn@4001 3045 ins_encode %{
kvn@4001 3046 bool vector256 = true;
kvn@4001 3047 __ vpsubw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3048 %}
kvn@4001 3049 ins_pipe( pipe_slow );
kvn@4001 3050 %}
kvn@4001 3051
kvn@4001 3052 // Integers vector sub
kvn@4001 3053 instruct vsub2I(vecD dst, vecD src) %{
kvn@4001 3054 predicate(n->as_Vector()->length() == 2);
kvn@4001 3055 match(Set dst (SubVI dst src));
kvn@4001 3056 format %{ "psubd $dst,$src\t! sub packed2I" %}
kvn@4001 3057 ins_encode %{
kvn@4001 3058 __ psubd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3059 %}
kvn@4001 3060 ins_pipe( pipe_slow );
kvn@4001 3061 %}
kvn@4001 3062
kvn@4001 3063 instruct vsub2I_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 3064 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3065 match(Set dst (SubVI src1 src2));
kvn@4001 3066 format %{ "vpsubd $dst,$src1,$src2\t! sub packed2I" %}
kvn@4001 3067 ins_encode %{
kvn@4001 3068 bool vector256 = false;
kvn@4001 3069 __ vpsubd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3070 %}
kvn@4001 3071 ins_pipe( pipe_slow );
kvn@4001 3072 %}
kvn@4001 3073
kvn@4001 3074 instruct vsub4I(vecX dst, vecX src) %{
kvn@4001 3075 predicate(n->as_Vector()->length() == 4);
kvn@4001 3076 match(Set dst (SubVI dst src));
kvn@4001 3077 format %{ "psubd $dst,$src\t! sub packed4I" %}
kvn@4001 3078 ins_encode %{
kvn@4001 3079 __ psubd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3080 %}
kvn@4001 3081 ins_pipe( pipe_slow );
kvn@4001 3082 %}
kvn@4001 3083
kvn@4001 3084 instruct vsub4I_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3085 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3086 match(Set dst (SubVI src1 src2));
kvn@4001 3087 format %{ "vpsubd $dst,$src1,$src2\t! sub packed4I" %}
kvn@4001 3088 ins_encode %{
kvn@4001 3089 bool vector256 = false;
kvn@4001 3090 __ vpsubd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3091 %}
kvn@4001 3092 ins_pipe( pipe_slow );
kvn@4001 3093 %}
kvn@4001 3094
kvn@4001 3095 instruct vsub4I_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3096 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3097 match(Set dst (SubVI src (LoadVector mem)));
kvn@4001 3098 format %{ "vpsubd $dst,$src,$mem\t! sub packed4I" %}
kvn@4001 3099 ins_encode %{
kvn@4001 3100 bool vector256 = false;
kvn@4001 3101 __ vpsubd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3102 %}
kvn@4001 3103 ins_pipe( pipe_slow );
kvn@4001 3104 %}
kvn@4001 3105
kvn@4001 3106 instruct vsub8I_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3107 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 3108 match(Set dst (SubVI src1 src2));
kvn@4001 3109 format %{ "vpsubd $dst,$src1,$src2\t! sub packed8I" %}
kvn@4001 3110 ins_encode %{
kvn@4001 3111 bool vector256 = true;
kvn@4001 3112 __ vpsubd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3113 %}
kvn@4001 3114 ins_pipe( pipe_slow );
kvn@4001 3115 %}
kvn@4001 3116
kvn@4001 3117 instruct vsub8I_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3118 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 3119 match(Set dst (SubVI src (LoadVector mem)));
kvn@4001 3120 format %{ "vpsubd $dst,$src,$mem\t! sub packed8I" %}
kvn@4001 3121 ins_encode %{
kvn@4001 3122 bool vector256 = true;
kvn@4001 3123 __ vpsubd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3124 %}
kvn@4001 3125 ins_pipe( pipe_slow );
kvn@4001 3126 %}
kvn@4001 3127
kvn@4001 3128 // Longs vector sub
kvn@4001 3129 instruct vsub2L(vecX dst, vecX src) %{
kvn@4001 3130 predicate(n->as_Vector()->length() == 2);
kvn@4001 3131 match(Set dst (SubVL dst src));
kvn@4001 3132 format %{ "psubq $dst,$src\t! sub packed2L" %}
kvn@4001 3133 ins_encode %{
kvn@4001 3134 __ psubq($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3135 %}
kvn@4001 3136 ins_pipe( pipe_slow );
kvn@4001 3137 %}
kvn@4001 3138
kvn@4001 3139 instruct vsub2L_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3140 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3141 match(Set dst (SubVL src1 src2));
kvn@4001 3142 format %{ "vpsubq $dst,$src1,$src2\t! sub packed2L" %}
kvn@4001 3143 ins_encode %{
kvn@4001 3144 bool vector256 = false;
kvn@4001 3145 __ vpsubq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3146 %}
kvn@4001 3147 ins_pipe( pipe_slow );
kvn@4001 3148 %}
kvn@4001 3149
kvn@4001 3150 instruct vsub2L_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3151 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3152 match(Set dst (SubVL src (LoadVector mem)));
kvn@4001 3153 format %{ "vpsubq $dst,$src,$mem\t! sub packed2L" %}
kvn@4001 3154 ins_encode %{
kvn@4001 3155 bool vector256 = false;
kvn@4001 3156 __ vpsubq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3157 %}
kvn@4001 3158 ins_pipe( pipe_slow );
kvn@4001 3159 %}
kvn@4001 3160
kvn@4001 3161 instruct vsub4L_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3162 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 3163 match(Set dst (SubVL src1 src2));
kvn@4001 3164 format %{ "vpsubq $dst,$src1,$src2\t! sub packed4L" %}
kvn@4001 3165 ins_encode %{
kvn@4001 3166 bool vector256 = true;
kvn@4001 3167 __ vpsubq($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3168 %}
kvn@4001 3169 ins_pipe( pipe_slow );
kvn@4001 3170 %}
kvn@4001 3171
kvn@4001 3172 instruct vsub4L_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3173 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 3174 match(Set dst (SubVL src (LoadVector mem)));
kvn@4001 3175 format %{ "vpsubq $dst,$src,$mem\t! sub packed4L" %}
kvn@4001 3176 ins_encode %{
kvn@4001 3177 bool vector256 = true;
kvn@4001 3178 __ vpsubq($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3179 %}
kvn@4001 3180 ins_pipe( pipe_slow );
kvn@4001 3181 %}
kvn@4001 3182
kvn@4001 3183 // Floats vector sub
kvn@4001 3184 instruct vsub2F(vecD dst, vecD src) %{
kvn@4001 3185 predicate(n->as_Vector()->length() == 2);
kvn@4001 3186 match(Set dst (SubVF dst src));
kvn@4001 3187 format %{ "subps $dst,$src\t! sub packed2F" %}
kvn@4001 3188 ins_encode %{
kvn@4001 3189 __ subps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3190 %}
kvn@4001 3191 ins_pipe( pipe_slow );
kvn@4001 3192 %}
kvn@4001 3193
kvn@4001 3194 instruct vsub2F_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 3195 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3196 match(Set dst (SubVF src1 src2));
kvn@4001 3197 format %{ "vsubps $dst,$src1,$src2\t! sub packed2F" %}
kvn@4001 3198 ins_encode %{
kvn@4001 3199 bool vector256 = false;
kvn@4001 3200 __ vsubps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3201 %}
kvn@4001 3202 ins_pipe( pipe_slow );
kvn@4001 3203 %}
kvn@4001 3204
kvn@4001 3205 instruct vsub4F(vecX dst, vecX src) %{
kvn@4001 3206 predicate(n->as_Vector()->length() == 4);
kvn@4001 3207 match(Set dst (SubVF dst src));
kvn@4001 3208 format %{ "subps $dst,$src\t! sub packed4F" %}
kvn@4001 3209 ins_encode %{
kvn@4001 3210 __ subps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3211 %}
kvn@4001 3212 ins_pipe( pipe_slow );
kvn@4001 3213 %}
kvn@4001 3214
kvn@4001 3215 instruct vsub4F_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3216 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3217 match(Set dst (SubVF src1 src2));
kvn@4001 3218 format %{ "vsubps $dst,$src1,$src2\t! sub packed4F" %}
kvn@4001 3219 ins_encode %{
kvn@4001 3220 bool vector256 = false;
kvn@4001 3221 __ vsubps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3222 %}
kvn@4001 3223 ins_pipe( pipe_slow );
kvn@4001 3224 %}
kvn@4001 3225
kvn@4001 3226 instruct vsub4F_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3227 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3228 match(Set dst (SubVF src (LoadVector mem)));
kvn@4001 3229 format %{ "vsubps $dst,$src,$mem\t! sub packed4F" %}
kvn@4001 3230 ins_encode %{
kvn@4001 3231 bool vector256 = false;
kvn@4001 3232 __ vsubps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3233 %}
kvn@4001 3234 ins_pipe( pipe_slow );
kvn@4001 3235 %}
kvn@4001 3236
kvn@4001 3237 instruct vsub8F_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3238 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3239 match(Set dst (SubVF src1 src2));
kvn@4001 3240 format %{ "vsubps $dst,$src1,$src2\t! sub packed8F" %}
kvn@4001 3241 ins_encode %{
kvn@4001 3242 bool vector256 = true;
kvn@4001 3243 __ vsubps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3244 %}
kvn@4001 3245 ins_pipe( pipe_slow );
kvn@4001 3246 %}
kvn@4001 3247
kvn@4001 3248 instruct vsub8F_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3249 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3250 match(Set dst (SubVF src (LoadVector mem)));
kvn@4001 3251 format %{ "vsubps $dst,$src,$mem\t! sub packed8F" %}
kvn@4001 3252 ins_encode %{
kvn@4001 3253 bool vector256 = true;
kvn@4001 3254 __ vsubps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3255 %}
kvn@4001 3256 ins_pipe( pipe_slow );
kvn@4001 3257 %}
kvn@4001 3258
kvn@4001 3259 // Doubles vector sub
kvn@4001 3260 instruct vsub2D(vecX dst, vecX src) %{
kvn@4001 3261 predicate(n->as_Vector()->length() == 2);
kvn@4001 3262 match(Set dst (SubVD dst src));
kvn@4001 3263 format %{ "subpd $dst,$src\t! sub packed2D" %}
kvn@4001 3264 ins_encode %{
kvn@4001 3265 __ subpd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3266 %}
kvn@4001 3267 ins_pipe( pipe_slow );
kvn@4001 3268 %}
kvn@4001 3269
kvn@4001 3270 instruct vsub2D_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3271 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3272 match(Set dst (SubVD src1 src2));
kvn@4001 3273 format %{ "vsubpd $dst,$src1,$src2\t! sub packed2D" %}
kvn@4001 3274 ins_encode %{
kvn@4001 3275 bool vector256 = false;
kvn@4001 3276 __ vsubpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3277 %}
kvn@4001 3278 ins_pipe( pipe_slow );
kvn@4001 3279 %}
kvn@4001 3280
kvn@4001 3281 instruct vsub2D_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3282 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3283 match(Set dst (SubVD src (LoadVector mem)));
kvn@4001 3284 format %{ "vsubpd $dst,$src,$mem\t! sub packed2D" %}
kvn@4001 3285 ins_encode %{
kvn@4001 3286 bool vector256 = false;
kvn@4001 3287 __ vsubpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3288 %}
kvn@4001 3289 ins_pipe( pipe_slow );
kvn@4001 3290 %}
kvn@4001 3291
kvn@4001 3292 instruct vsub4D_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3293 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3294 match(Set dst (SubVD src1 src2));
kvn@4001 3295 format %{ "vsubpd $dst,$src1,$src2\t! sub packed4D" %}
kvn@4001 3296 ins_encode %{
kvn@4001 3297 bool vector256 = true;
kvn@4001 3298 __ vsubpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3299 %}
kvn@4001 3300 ins_pipe( pipe_slow );
kvn@4001 3301 %}
kvn@4001 3302
kvn@4001 3303 instruct vsub4D_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3304 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3305 match(Set dst (SubVD src (LoadVector mem)));
kvn@4001 3306 format %{ "vsubpd $dst,$src,$mem\t! sub packed4D" %}
kvn@4001 3307 ins_encode %{
kvn@4001 3308 bool vector256 = true;
kvn@4001 3309 __ vsubpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3310 %}
kvn@4001 3311 ins_pipe( pipe_slow );
kvn@4001 3312 %}
kvn@4001 3313
kvn@4001 3314 // --------------------------------- MUL --------------------------------------
kvn@4001 3315
kvn@4001 3316 // Shorts/Chars vector mul
kvn@4001 3317 instruct vmul2S(vecS dst, vecS src) %{
kvn@4001 3318 predicate(n->as_Vector()->length() == 2);
kvn@4001 3319 match(Set dst (MulVS dst src));
kvn@4001 3320 format %{ "pmullw $dst,$src\t! mul packed2S" %}
kvn@4001 3321 ins_encode %{
kvn@4001 3322 __ pmullw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3323 %}
kvn@4001 3324 ins_pipe( pipe_slow );
kvn@4001 3325 %}
kvn@4001 3326
kvn@4001 3327 instruct vmul2S_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 3328 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3329 match(Set dst (MulVS src1 src2));
kvn@4001 3330 format %{ "vpmullw $dst,$src1,$src2\t! mul packed2S" %}
kvn@4001 3331 ins_encode %{
kvn@4001 3332 bool vector256 = false;
kvn@4001 3333 __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3334 %}
kvn@4001 3335 ins_pipe( pipe_slow );
kvn@4001 3336 %}
kvn@4001 3337
kvn@4001 3338 instruct vmul4S(vecD dst, vecD src) %{
kvn@4001 3339 predicate(n->as_Vector()->length() == 4);
kvn@4001 3340 match(Set dst (MulVS dst src));
kvn@4001 3341 format %{ "pmullw $dst,$src\t! mul packed4S" %}
kvn@4001 3342 ins_encode %{
kvn@4001 3343 __ pmullw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3344 %}
kvn@4001 3345 ins_pipe( pipe_slow );
kvn@4001 3346 %}
kvn@4001 3347
kvn@4001 3348 instruct vmul4S_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 3349 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3350 match(Set dst (MulVS src1 src2));
kvn@4001 3351 format %{ "vpmullw $dst,$src1,$src2\t! mul packed4S" %}
kvn@4001 3352 ins_encode %{
kvn@4001 3353 bool vector256 = false;
kvn@4001 3354 __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3355 %}
kvn@4001 3356 ins_pipe( pipe_slow );
kvn@4001 3357 %}
kvn@4001 3358
kvn@4001 3359 instruct vmul8S(vecX dst, vecX src) %{
kvn@4001 3360 predicate(n->as_Vector()->length() == 8);
kvn@4001 3361 match(Set dst (MulVS dst src));
kvn@4001 3362 format %{ "pmullw $dst,$src\t! mul packed8S" %}
kvn@4001 3363 ins_encode %{
kvn@4001 3364 __ pmullw($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3365 %}
kvn@4001 3366 ins_pipe( pipe_slow );
kvn@4001 3367 %}
kvn@4001 3368
kvn@4001 3369 instruct vmul8S_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3370 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3371 match(Set dst (MulVS src1 src2));
kvn@4001 3372 format %{ "vpmullw $dst,$src1,$src2\t! mul packed8S" %}
kvn@4001 3373 ins_encode %{
kvn@4001 3374 bool vector256 = false;
kvn@4001 3375 __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3376 %}
kvn@4001 3377 ins_pipe( pipe_slow );
kvn@4001 3378 %}
kvn@4001 3379
kvn@4001 3380 instruct vmul8S_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3381 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3382 match(Set dst (MulVS src (LoadVector mem)));
kvn@4001 3383 format %{ "vpmullw $dst,$src,$mem\t! mul packed8S" %}
kvn@4001 3384 ins_encode %{
kvn@4001 3385 bool vector256 = false;
kvn@4001 3386 __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3387 %}
kvn@4001 3388 ins_pipe( pipe_slow );
kvn@4001 3389 %}
kvn@4001 3390
kvn@4001 3391 instruct vmul16S_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3392 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 3393 match(Set dst (MulVS src1 src2));
kvn@4001 3394 format %{ "vpmullw $dst,$src1,$src2\t! mul packed16S" %}
kvn@4001 3395 ins_encode %{
kvn@4001 3396 bool vector256 = true;
kvn@4001 3397 __ vpmullw($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3398 %}
kvn@4001 3399 ins_pipe( pipe_slow );
kvn@4001 3400 %}
kvn@4001 3401
kvn@4001 3402 instruct vmul16S_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3403 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 3404 match(Set dst (MulVS src (LoadVector mem)));
kvn@4001 3405 format %{ "vpmullw $dst,$src,$mem\t! mul packed16S" %}
kvn@4001 3406 ins_encode %{
kvn@4001 3407 bool vector256 = true;
kvn@4001 3408 __ vpmullw($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3409 %}
kvn@4001 3410 ins_pipe( pipe_slow );
kvn@4001 3411 %}
kvn@4001 3412
kvn@4001 3413 // Integers vector mul (sse4_1)
kvn@4001 3414 instruct vmul2I(vecD dst, vecD src) %{
kvn@4001 3415 predicate(UseSSE > 3 && n->as_Vector()->length() == 2);
kvn@4001 3416 match(Set dst (MulVI dst src));
kvn@4001 3417 format %{ "pmulld $dst,$src\t! mul packed2I" %}
kvn@4001 3418 ins_encode %{
kvn@4001 3419 __ pmulld($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3420 %}
kvn@4001 3421 ins_pipe( pipe_slow );
kvn@4001 3422 %}
kvn@4001 3423
kvn@4001 3424 instruct vmul2I_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 3425 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3426 match(Set dst (MulVI src1 src2));
kvn@4001 3427 format %{ "vpmulld $dst,$src1,$src2\t! mul packed2I" %}
kvn@4001 3428 ins_encode %{
kvn@4001 3429 bool vector256 = false;
kvn@4001 3430 __ vpmulld($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3431 %}
kvn@4001 3432 ins_pipe( pipe_slow );
kvn@4001 3433 %}
kvn@4001 3434
kvn@4001 3435 instruct vmul4I(vecX dst, vecX src) %{
kvn@4001 3436 predicate(UseSSE > 3 && n->as_Vector()->length() == 4);
kvn@4001 3437 match(Set dst (MulVI dst src));
kvn@4001 3438 format %{ "pmulld $dst,$src\t! mul packed4I" %}
kvn@4001 3439 ins_encode %{
kvn@4001 3440 __ pmulld($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3441 %}
kvn@4001 3442 ins_pipe( pipe_slow );
kvn@4001 3443 %}
kvn@4001 3444
kvn@4001 3445 instruct vmul4I_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3446 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3447 match(Set dst (MulVI src1 src2));
kvn@4001 3448 format %{ "vpmulld $dst,$src1,$src2\t! mul packed4I" %}
kvn@4001 3449 ins_encode %{
kvn@4001 3450 bool vector256 = false;
kvn@4001 3451 __ vpmulld($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3452 %}
kvn@4001 3453 ins_pipe( pipe_slow );
kvn@4001 3454 %}
kvn@4001 3455
kvn@4001 3456 instruct vmul4I_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3457 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3458 match(Set dst (MulVI src (LoadVector mem)));
kvn@4001 3459 format %{ "vpmulld $dst,$src,$mem\t! mul packed4I" %}
kvn@4001 3460 ins_encode %{
kvn@4001 3461 bool vector256 = false;
kvn@4001 3462 __ vpmulld($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3463 %}
kvn@4001 3464 ins_pipe( pipe_slow );
kvn@4001 3465 %}
kvn@4001 3466
kvn@4001 3467 instruct vmul8I_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3468 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 3469 match(Set dst (MulVI src1 src2));
kvn@4001 3470 format %{ "vpmulld $dst,$src1,$src2\t! mul packed8I" %}
kvn@4001 3471 ins_encode %{
kvn@4001 3472 bool vector256 = true;
kvn@4001 3473 __ vpmulld($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3474 %}
kvn@4001 3475 ins_pipe( pipe_slow );
kvn@4001 3476 %}
kvn@4001 3477
kvn@4001 3478 instruct vmul8I_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3479 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 3480 match(Set dst (MulVI src (LoadVector mem)));
kvn@4001 3481 format %{ "vpmulld $dst,$src,$mem\t! mul packed8I" %}
kvn@4001 3482 ins_encode %{
kvn@4001 3483 bool vector256 = true;
kvn@4001 3484 __ vpmulld($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3485 %}
kvn@4001 3486 ins_pipe( pipe_slow );
kvn@4001 3487 %}
kvn@4001 3488
kvn@4001 3489 // Floats vector mul
kvn@4001 3490 instruct vmul2F(vecD dst, vecD src) %{
kvn@4001 3491 predicate(n->as_Vector()->length() == 2);
kvn@4001 3492 match(Set dst (MulVF dst src));
kvn@4001 3493 format %{ "mulps $dst,$src\t! mul packed2F" %}
kvn@4001 3494 ins_encode %{
kvn@4001 3495 __ mulps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3496 %}
kvn@4001 3497 ins_pipe( pipe_slow );
kvn@4001 3498 %}
kvn@4001 3499
kvn@4001 3500 instruct vmul2F_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 3501 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3502 match(Set dst (MulVF src1 src2));
kvn@4001 3503 format %{ "vmulps $dst,$src1,$src2\t! mul packed2F" %}
kvn@4001 3504 ins_encode %{
kvn@4001 3505 bool vector256 = false;
kvn@4001 3506 __ vmulps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3507 %}
kvn@4001 3508 ins_pipe( pipe_slow );
kvn@4001 3509 %}
kvn@4001 3510
kvn@4001 3511 instruct vmul4F(vecX dst, vecX src) %{
kvn@4001 3512 predicate(n->as_Vector()->length() == 4);
kvn@4001 3513 match(Set dst (MulVF dst src));
kvn@4001 3514 format %{ "mulps $dst,$src\t! mul packed4F" %}
kvn@4001 3515 ins_encode %{
kvn@4001 3516 __ mulps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3517 %}
kvn@4001 3518 ins_pipe( pipe_slow );
kvn@4001 3519 %}
kvn@4001 3520
kvn@4001 3521 instruct vmul4F_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3522 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3523 match(Set dst (MulVF src1 src2));
kvn@4001 3524 format %{ "vmulps $dst,$src1,$src2\t! mul packed4F" %}
kvn@4001 3525 ins_encode %{
kvn@4001 3526 bool vector256 = false;
kvn@4001 3527 __ vmulps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3528 %}
kvn@4001 3529 ins_pipe( pipe_slow );
kvn@4001 3530 %}
kvn@4001 3531
kvn@4001 3532 instruct vmul4F_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3533 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3534 match(Set dst (MulVF src (LoadVector mem)));
kvn@4001 3535 format %{ "vmulps $dst,$src,$mem\t! mul packed4F" %}
kvn@4001 3536 ins_encode %{
kvn@4001 3537 bool vector256 = false;
kvn@4001 3538 __ vmulps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3539 %}
kvn@4001 3540 ins_pipe( pipe_slow );
kvn@4001 3541 %}
kvn@4001 3542
kvn@4001 3543 instruct vmul8F_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3544 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3545 match(Set dst (MulVF src1 src2));
kvn@4001 3546 format %{ "vmulps $dst,$src1,$src2\t! mul packed8F" %}
kvn@4001 3547 ins_encode %{
kvn@4001 3548 bool vector256 = true;
kvn@4001 3549 __ vmulps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3550 %}
kvn@4001 3551 ins_pipe( pipe_slow );
kvn@4001 3552 %}
kvn@4001 3553
kvn@4001 3554 instruct vmul8F_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3555 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3556 match(Set dst (MulVF src (LoadVector mem)));
kvn@4001 3557 format %{ "vmulps $dst,$src,$mem\t! mul packed8F" %}
kvn@4001 3558 ins_encode %{
kvn@4001 3559 bool vector256 = true;
kvn@4001 3560 __ vmulps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3561 %}
kvn@4001 3562 ins_pipe( pipe_slow );
kvn@4001 3563 %}
kvn@4001 3564
kvn@4001 3565 // Doubles vector mul
kvn@4001 3566 instruct vmul2D(vecX dst, vecX src) %{
kvn@4001 3567 predicate(n->as_Vector()->length() == 2);
kvn@4001 3568 match(Set dst (MulVD dst src));
kvn@4001 3569 format %{ "mulpd $dst,$src\t! mul packed2D" %}
kvn@4001 3570 ins_encode %{
kvn@4001 3571 __ mulpd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3572 %}
kvn@4001 3573 ins_pipe( pipe_slow );
kvn@4001 3574 %}
kvn@4001 3575
kvn@4001 3576 instruct vmul2D_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3577 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3578 match(Set dst (MulVD src1 src2));
kvn@4001 3579 format %{ "vmulpd $dst,$src1,$src2\t! mul packed2D" %}
kvn@4001 3580 ins_encode %{
kvn@4001 3581 bool vector256 = false;
kvn@4001 3582 __ vmulpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3583 %}
kvn@4001 3584 ins_pipe( pipe_slow );
kvn@4001 3585 %}
kvn@4001 3586
kvn@4001 3587 instruct vmul2D_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3588 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3589 match(Set dst (MulVD src (LoadVector mem)));
kvn@4001 3590 format %{ "vmulpd $dst,$src,$mem\t! mul packed2D" %}
kvn@4001 3591 ins_encode %{
kvn@4001 3592 bool vector256 = false;
kvn@4001 3593 __ vmulpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3594 %}
kvn@4001 3595 ins_pipe( pipe_slow );
kvn@4001 3596 %}
kvn@4001 3597
kvn@4001 3598 instruct vmul4D_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3599 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3600 match(Set dst (MulVD src1 src2));
kvn@4001 3601 format %{ "vmulpd $dst,$src1,$src2\t! mul packed4D" %}
kvn@4001 3602 ins_encode %{
kvn@4001 3603 bool vector256 = true;
kvn@4001 3604 __ vmulpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3605 %}
kvn@4001 3606 ins_pipe( pipe_slow );
kvn@4001 3607 %}
kvn@4001 3608
kvn@4001 3609 instruct vmul4D_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3610 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3611 match(Set dst (MulVD src (LoadVector mem)));
kvn@4001 3612 format %{ "vmulpd $dst,$src,$mem\t! mul packed4D" %}
kvn@4001 3613 ins_encode %{
kvn@4001 3614 bool vector256 = true;
kvn@4001 3615 __ vmulpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3616 %}
kvn@4001 3617 ins_pipe( pipe_slow );
kvn@4001 3618 %}
kvn@4001 3619
kvn@4001 3620 // --------------------------------- DIV --------------------------------------
kvn@4001 3621
kvn@4001 3622 // Floats vector div
kvn@4001 3623 instruct vdiv2F(vecD dst, vecD src) %{
kvn@4001 3624 predicate(n->as_Vector()->length() == 2);
kvn@4001 3625 match(Set dst (DivVF dst src));
kvn@4001 3626 format %{ "divps $dst,$src\t! div packed2F" %}
kvn@4001 3627 ins_encode %{
kvn@4001 3628 __ divps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3629 %}
kvn@4001 3630 ins_pipe( pipe_slow );
kvn@4001 3631 %}
kvn@4001 3632
kvn@4001 3633 instruct vdiv2F_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 3634 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3635 match(Set dst (DivVF src1 src2));
kvn@4001 3636 format %{ "vdivps $dst,$src1,$src2\t! div packed2F" %}
kvn@4001 3637 ins_encode %{
kvn@4001 3638 bool vector256 = false;
kvn@4001 3639 __ vdivps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3640 %}
kvn@4001 3641 ins_pipe( pipe_slow );
kvn@4001 3642 %}
kvn@4001 3643
kvn@4001 3644 instruct vdiv4F(vecX dst, vecX src) %{
kvn@4001 3645 predicate(n->as_Vector()->length() == 4);
kvn@4001 3646 match(Set dst (DivVF dst src));
kvn@4001 3647 format %{ "divps $dst,$src\t! div packed4F" %}
kvn@4001 3648 ins_encode %{
kvn@4001 3649 __ divps($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3650 %}
kvn@4001 3651 ins_pipe( pipe_slow );
kvn@4001 3652 %}
kvn@4001 3653
kvn@4001 3654 instruct vdiv4F_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3655 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3656 match(Set dst (DivVF src1 src2));
kvn@4001 3657 format %{ "vdivps $dst,$src1,$src2\t! div packed4F" %}
kvn@4001 3658 ins_encode %{
kvn@4001 3659 bool vector256 = false;
kvn@4001 3660 __ vdivps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3661 %}
kvn@4001 3662 ins_pipe( pipe_slow );
kvn@4001 3663 %}
kvn@4001 3664
kvn@4001 3665 instruct vdiv4F_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3666 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3667 match(Set dst (DivVF src (LoadVector mem)));
kvn@4001 3668 format %{ "vdivps $dst,$src,$mem\t! div packed4F" %}
kvn@4001 3669 ins_encode %{
kvn@4001 3670 bool vector256 = false;
kvn@4001 3671 __ vdivps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3672 %}
kvn@4001 3673 ins_pipe( pipe_slow );
kvn@4001 3674 %}
kvn@4001 3675
kvn@4001 3676 instruct vdiv8F_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3677 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3678 match(Set dst (DivVF src1 src2));
kvn@4001 3679 format %{ "vdivps $dst,$src1,$src2\t! div packed8F" %}
kvn@4001 3680 ins_encode %{
kvn@4001 3681 bool vector256 = true;
kvn@4001 3682 __ vdivps($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3683 %}
kvn@4001 3684 ins_pipe( pipe_slow );
kvn@4001 3685 %}
kvn@4001 3686
kvn@4001 3687 instruct vdiv8F_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3688 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3689 match(Set dst (DivVF src (LoadVector mem)));
kvn@4001 3690 format %{ "vdivps $dst,$src,$mem\t! div packed8F" %}
kvn@4001 3691 ins_encode %{
kvn@4001 3692 bool vector256 = true;
kvn@4001 3693 __ vdivps($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3694 %}
kvn@4001 3695 ins_pipe( pipe_slow );
kvn@4001 3696 %}
kvn@4001 3697
kvn@4001 3698 // Doubles vector div
kvn@4001 3699 instruct vdiv2D(vecX dst, vecX src) %{
kvn@4001 3700 predicate(n->as_Vector()->length() == 2);
kvn@4001 3701 match(Set dst (DivVD dst src));
kvn@4001 3702 format %{ "divpd $dst,$src\t! div packed2D" %}
kvn@4001 3703 ins_encode %{
kvn@4001 3704 __ divpd($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 3705 %}
kvn@4001 3706 ins_pipe( pipe_slow );
kvn@4001 3707 %}
kvn@4001 3708
kvn@4001 3709 instruct vdiv2D_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 3710 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3711 match(Set dst (DivVD src1 src2));
kvn@4001 3712 format %{ "vdivpd $dst,$src1,$src2\t! div packed2D" %}
kvn@4001 3713 ins_encode %{
kvn@4001 3714 bool vector256 = false;
kvn@4001 3715 __ vdivpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3716 %}
kvn@4001 3717 ins_pipe( pipe_slow );
kvn@4001 3718 %}
kvn@4001 3719
kvn@4001 3720 instruct vdiv2D_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 3721 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3722 match(Set dst (DivVD src (LoadVector mem)));
kvn@4001 3723 format %{ "vdivpd $dst,$src,$mem\t! div packed2D" %}
kvn@4001 3724 ins_encode %{
kvn@4001 3725 bool vector256 = false;
kvn@4001 3726 __ vdivpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3727 %}
kvn@4001 3728 ins_pipe( pipe_slow );
kvn@4001 3729 %}
kvn@4001 3730
kvn@4001 3731 instruct vdiv4D_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 3732 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3733 match(Set dst (DivVD src1 src2));
kvn@4001 3734 format %{ "vdivpd $dst,$src1,$src2\t! div packed4D" %}
kvn@4001 3735 ins_encode %{
kvn@4001 3736 bool vector256 = true;
kvn@4001 3737 __ vdivpd($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 3738 %}
kvn@4001 3739 ins_pipe( pipe_slow );
kvn@4001 3740 %}
kvn@4001 3741
kvn@4001 3742 instruct vdiv4D_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 3743 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3744 match(Set dst (DivVD src (LoadVector mem)));
kvn@4001 3745 format %{ "vdivpd $dst,$src,$mem\t! div packed4D" %}
kvn@4001 3746 ins_encode %{
kvn@4001 3747 bool vector256 = true;
kvn@4001 3748 __ vdivpd($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 3749 %}
kvn@4001 3750 ins_pipe( pipe_slow );
kvn@4001 3751 %}
kvn@4001 3752
kvn@4001 3753 // ------------------------------ LeftShift -----------------------------------
kvn@4001 3754
kvn@4001 3755 // Shorts/Chars vector left shift
kvn@4001 3756 instruct vsll2S(vecS dst, regF shift) %{
kvn@4001 3757 predicate(n->as_Vector()->length() == 2);
kvn@4001 3758 match(Set dst (LShiftVS dst shift));
kvn@4001 3759 format %{ "psllw $dst,$shift\t! left shift packed2S" %}
kvn@4001 3760 ins_encode %{
kvn@4001 3761 __ psllw($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 3762 %}
kvn@4001 3763 ins_pipe( pipe_slow );
kvn@4001 3764 %}
kvn@4001 3765
kvn@4001 3766 instruct vsll2S_imm(vecS dst, immI8 shift) %{
kvn@4001 3767 predicate(n->as_Vector()->length() == 2);
kvn@4001 3768 match(Set dst (LShiftVS dst shift));
kvn@4001 3769 format %{ "psllw $dst,$shift\t! left shift packed2S" %}
kvn@4001 3770 ins_encode %{
kvn@4001 3771 __ psllw($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 3772 %}
kvn@4001 3773 ins_pipe( pipe_slow );
kvn@4001 3774 %}
kvn@4001 3775
kvn@4001 3776 instruct vsll2S_reg(vecS dst, vecS src, regF shift) %{
kvn@4001 3777 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3778 match(Set dst (LShiftVS src shift));
kvn@4001 3779 format %{ "vpsllw $dst,$src,$shift\t! left shift packed2S" %}
kvn@4001 3780 ins_encode %{
kvn@4001 3781 bool vector256 = false;
kvn@4001 3782 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3783 %}
kvn@4001 3784 ins_pipe( pipe_slow );
kvn@4001 3785 %}
kvn@4001 3786
kvn@4001 3787 instruct vsll2S_reg_imm(vecS dst, vecS src, immI8 shift) %{
kvn@4001 3788 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3789 match(Set dst (LShiftVS src shift));
kvn@4001 3790 format %{ "vpsllw $dst,$src,$shift\t! left shift packed2S" %}
kvn@4001 3791 ins_encode %{
kvn@4001 3792 bool vector256 = false;
kvn@4001 3793 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 3794 %}
kvn@4001 3795 ins_pipe( pipe_slow );
kvn@4001 3796 %}
kvn@4001 3797
kvn@4001 3798 instruct vsll4S(vecD dst, regF shift) %{
kvn@4001 3799 predicate(n->as_Vector()->length() == 4);
kvn@4001 3800 match(Set dst (LShiftVS dst shift));
kvn@4001 3801 format %{ "psllw $dst,$shift\t! left shift packed4S" %}
kvn@4001 3802 ins_encode %{
kvn@4001 3803 __ psllw($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 3804 %}
kvn@4001 3805 ins_pipe( pipe_slow );
kvn@4001 3806 %}
kvn@4001 3807
kvn@4001 3808 instruct vsll4S_imm(vecD dst, immI8 shift) %{
kvn@4001 3809 predicate(n->as_Vector()->length() == 4);
kvn@4001 3810 match(Set dst (LShiftVS dst shift));
kvn@4001 3811 format %{ "psllw $dst,$shift\t! left shift packed4S" %}
kvn@4001 3812 ins_encode %{
kvn@4001 3813 __ psllw($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 3814 %}
kvn@4001 3815 ins_pipe( pipe_slow );
kvn@4001 3816 %}
kvn@4001 3817
kvn@4001 3818 instruct vsll4S_reg(vecD dst, vecD src, regF shift) %{
kvn@4001 3819 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3820 match(Set dst (LShiftVS src shift));
kvn@4001 3821 format %{ "vpsllw $dst,$src,$shift\t! left shift packed4S" %}
kvn@4001 3822 ins_encode %{
kvn@4001 3823 bool vector256 = false;
kvn@4001 3824 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3825 %}
kvn@4001 3826 ins_pipe( pipe_slow );
kvn@4001 3827 %}
kvn@4001 3828
kvn@4001 3829 instruct vsll4S_reg_imm(vecD dst, vecD src, immI8 shift) %{
kvn@4001 3830 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3831 match(Set dst (LShiftVS src shift));
kvn@4001 3832 format %{ "vpsllw $dst,$src,$shift\t! left shift packed4S" %}
kvn@4001 3833 ins_encode %{
kvn@4001 3834 bool vector256 = false;
kvn@4001 3835 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 3836 %}
kvn@4001 3837 ins_pipe( pipe_slow );
kvn@4001 3838 %}
kvn@4001 3839
kvn@4001 3840 instruct vsll8S(vecX dst, regF shift) %{
kvn@4001 3841 predicate(n->as_Vector()->length() == 8);
kvn@4001 3842 match(Set dst (LShiftVS dst shift));
kvn@4001 3843 format %{ "psllw $dst,$shift\t! left shift packed8S" %}
kvn@4001 3844 ins_encode %{
kvn@4001 3845 __ psllw($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 3846 %}
kvn@4001 3847 ins_pipe( pipe_slow );
kvn@4001 3848 %}
kvn@4001 3849
kvn@4001 3850 instruct vsll8S_imm(vecX dst, immI8 shift) %{
kvn@4001 3851 predicate(n->as_Vector()->length() == 8);
kvn@4001 3852 match(Set dst (LShiftVS dst shift));
kvn@4001 3853 format %{ "psllw $dst,$shift\t! left shift packed8S" %}
kvn@4001 3854 ins_encode %{
kvn@4001 3855 __ psllw($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 3856 %}
kvn@4001 3857 ins_pipe( pipe_slow );
kvn@4001 3858 %}
kvn@4001 3859
kvn@4001 3860 instruct vsll8S_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 3861 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3862 match(Set dst (LShiftVS src shift));
kvn@4001 3863 format %{ "vpsllw $dst,$src,$shift\t! left shift packed8S" %}
kvn@4001 3864 ins_encode %{
kvn@4001 3865 bool vector256 = false;
kvn@4001 3866 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3867 %}
kvn@4001 3868 ins_pipe( pipe_slow );
kvn@4001 3869 %}
kvn@4001 3870
kvn@4001 3871 instruct vsll8S_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 3872 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 3873 match(Set dst (LShiftVS src shift));
kvn@4001 3874 format %{ "vpsllw $dst,$src,$shift\t! left shift packed8S" %}
kvn@4001 3875 ins_encode %{
kvn@4001 3876 bool vector256 = false;
kvn@4001 3877 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 3878 %}
kvn@4001 3879 ins_pipe( pipe_slow );
kvn@4001 3880 %}
kvn@4001 3881
kvn@4001 3882 instruct vsll16S_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 3883 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 3884 match(Set dst (LShiftVS src shift));
kvn@4001 3885 format %{ "vpsllw $dst,$src,$shift\t! left shift packed16S" %}
kvn@4001 3886 ins_encode %{
kvn@4001 3887 bool vector256 = true;
kvn@4001 3888 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3889 %}
kvn@4001 3890 ins_pipe( pipe_slow );
kvn@4001 3891 %}
kvn@4001 3892
kvn@4001 3893 instruct vsll16S_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 3894 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 3895 match(Set dst (LShiftVS src shift));
kvn@4001 3896 format %{ "vpsllw $dst,$src,$shift\t! left shift packed16S" %}
kvn@4001 3897 ins_encode %{
kvn@4001 3898 bool vector256 = true;
kvn@4001 3899 __ vpsllw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 3900 %}
kvn@4001 3901 ins_pipe( pipe_slow );
kvn@4001 3902 %}
kvn@4001 3903
kvn@4001 3904 // Integers vector left shift
kvn@4001 3905 instruct vsll2I(vecD dst, regF shift) %{
kvn@4001 3906 predicate(n->as_Vector()->length() == 2);
kvn@4001 3907 match(Set dst (LShiftVI dst shift));
kvn@4001 3908 format %{ "pslld $dst,$shift\t! left shift packed2I" %}
kvn@4001 3909 ins_encode %{
kvn@4001 3910 __ pslld($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 3911 %}
kvn@4001 3912 ins_pipe( pipe_slow );
kvn@4001 3913 %}
kvn@4001 3914
kvn@4001 3915 instruct vsll2I_imm(vecD dst, immI8 shift) %{
kvn@4001 3916 predicate(n->as_Vector()->length() == 2);
kvn@4001 3917 match(Set dst (LShiftVI dst shift));
kvn@4001 3918 format %{ "pslld $dst,$shift\t! left shift packed2I" %}
kvn@4001 3919 ins_encode %{
kvn@4001 3920 __ pslld($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 3921 %}
kvn@4001 3922 ins_pipe( pipe_slow );
kvn@4001 3923 %}
kvn@4001 3924
kvn@4001 3925 instruct vsll2I_reg(vecD dst, vecD src, regF shift) %{
kvn@4001 3926 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3927 match(Set dst (LShiftVI src shift));
kvn@4001 3928 format %{ "vpslld $dst,$src,$shift\t! left shift packed2I" %}
kvn@4001 3929 ins_encode %{
kvn@4001 3930 bool vector256 = false;
kvn@4001 3931 __ vpslld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3932 %}
kvn@4001 3933 ins_pipe( pipe_slow );
kvn@4001 3934 %}
kvn@4001 3935
kvn@4001 3936 instruct vsll2I_reg_imm(vecD dst, vecD src, immI8 shift) %{
kvn@4001 3937 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 3938 match(Set dst (LShiftVI src shift));
kvn@4001 3939 format %{ "vpslld $dst,$src,$shift\t! left shift packed2I" %}
kvn@4001 3940 ins_encode %{
kvn@4001 3941 bool vector256 = false;
kvn@4001 3942 __ vpslld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 3943 %}
kvn@4001 3944 ins_pipe( pipe_slow );
kvn@4001 3945 %}
kvn@4001 3946
kvn@4001 3947 instruct vsll4I(vecX dst, regF shift) %{
kvn@4001 3948 predicate(n->as_Vector()->length() == 4);
kvn@4001 3949 match(Set dst (LShiftVI dst shift));
kvn@4001 3950 format %{ "pslld $dst,$shift\t! left shift packed4I" %}
kvn@4001 3951 ins_encode %{
kvn@4001 3952 __ pslld($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 3953 %}
kvn@4001 3954 ins_pipe( pipe_slow );
kvn@4001 3955 %}
kvn@4001 3956
kvn@4001 3957 instruct vsll4I_imm(vecX dst, immI8 shift) %{
kvn@4001 3958 predicate(n->as_Vector()->length() == 4);
kvn@4001 3959 match(Set dst (LShiftVI dst shift));
kvn@4001 3960 format %{ "pslld $dst,$shift\t! left shift packed4I" %}
kvn@4001 3961 ins_encode %{
kvn@4001 3962 __ pslld($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 3963 %}
kvn@4001 3964 ins_pipe( pipe_slow );
kvn@4001 3965 %}
kvn@4001 3966
kvn@4001 3967 instruct vsll4I_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 3968 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3969 match(Set dst (LShiftVI src shift));
kvn@4001 3970 format %{ "vpslld $dst,$src,$shift\t! left shift packed4I" %}
kvn@4001 3971 ins_encode %{
kvn@4001 3972 bool vector256 = false;
kvn@4001 3973 __ vpslld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3974 %}
kvn@4001 3975 ins_pipe( pipe_slow );
kvn@4001 3976 %}
kvn@4001 3977
kvn@4001 3978 instruct vsll4I_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 3979 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 3980 match(Set dst (LShiftVI src shift));
kvn@4001 3981 format %{ "vpslld $dst,$src,$shift\t! left shift packed4I" %}
kvn@4001 3982 ins_encode %{
kvn@4001 3983 bool vector256 = false;
kvn@4001 3984 __ vpslld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 3985 %}
kvn@4001 3986 ins_pipe( pipe_slow );
kvn@4001 3987 %}
kvn@4001 3988
kvn@4001 3989 instruct vsll8I_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 3990 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 3991 match(Set dst (LShiftVI src shift));
kvn@4001 3992 format %{ "vpslld $dst,$src,$shift\t! left shift packed8I" %}
kvn@4001 3993 ins_encode %{
kvn@4001 3994 bool vector256 = true;
kvn@4001 3995 __ vpslld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 3996 %}
kvn@4001 3997 ins_pipe( pipe_slow );
kvn@4001 3998 %}
kvn@4001 3999
kvn@4001 4000 instruct vsll8I_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 4001 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 4002 match(Set dst (LShiftVI src shift));
kvn@4001 4003 format %{ "vpslld $dst,$src,$shift\t! left shift packed8I" %}
kvn@4001 4004 ins_encode %{
kvn@4001 4005 bool vector256 = true;
kvn@4001 4006 __ vpslld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4007 %}
kvn@4001 4008 ins_pipe( pipe_slow );
kvn@4001 4009 %}
kvn@4001 4010
kvn@4001 4011 // Longs vector left shift
kvn@4001 4012 instruct vsll2L(vecX dst, regF shift) %{
kvn@4001 4013 predicate(n->as_Vector()->length() == 2);
kvn@4001 4014 match(Set dst (LShiftVL dst shift));
kvn@4001 4015 format %{ "psllq $dst,$shift\t! left shift packed2L" %}
kvn@4001 4016 ins_encode %{
kvn@4001 4017 __ psllq($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4018 %}
kvn@4001 4019 ins_pipe( pipe_slow );
kvn@4001 4020 %}
kvn@4001 4021
kvn@4001 4022 instruct vsll2L_imm(vecX dst, immI8 shift) %{
kvn@4001 4023 predicate(n->as_Vector()->length() == 2);
kvn@4001 4024 match(Set dst (LShiftVL dst shift));
kvn@4001 4025 format %{ "psllq $dst,$shift\t! left shift packed2L" %}
kvn@4001 4026 ins_encode %{
kvn@4001 4027 __ psllq($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4028 %}
kvn@4001 4029 ins_pipe( pipe_slow );
kvn@4001 4030 %}
kvn@4001 4031
kvn@4001 4032 instruct vsll2L_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 4033 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4034 match(Set dst (LShiftVL src shift));
kvn@4001 4035 format %{ "vpsllq $dst,$src,$shift\t! left shift packed2L" %}
kvn@4001 4036 ins_encode %{
kvn@4001 4037 bool vector256 = false;
kvn@4001 4038 __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4039 %}
kvn@4001 4040 ins_pipe( pipe_slow );
kvn@4001 4041 %}
kvn@4001 4042
kvn@4001 4043 instruct vsll2L_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 4044 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4045 match(Set dst (LShiftVL src shift));
kvn@4001 4046 format %{ "vpsllq $dst,$src,$shift\t! left shift packed2L" %}
kvn@4001 4047 ins_encode %{
kvn@4001 4048 bool vector256 = false;
kvn@4001 4049 __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4050 %}
kvn@4001 4051 ins_pipe( pipe_slow );
kvn@4001 4052 %}
kvn@4001 4053
kvn@4001 4054 instruct vsll4L_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 4055 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 4056 match(Set dst (LShiftVL src shift));
kvn@4001 4057 format %{ "vpsllq $dst,$src,$shift\t! left shift packed4L" %}
kvn@4001 4058 ins_encode %{
kvn@4001 4059 bool vector256 = true;
kvn@4001 4060 __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4061 %}
kvn@4001 4062 ins_pipe( pipe_slow );
kvn@4001 4063 %}
kvn@4001 4064
kvn@4001 4065 instruct vsll4L_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 4066 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 4067 match(Set dst (LShiftVL src shift));
kvn@4001 4068 format %{ "vpsllq $dst,$src,$shift\t! left shift packed4L" %}
kvn@4001 4069 ins_encode %{
kvn@4001 4070 bool vector256 = true;
kvn@4001 4071 __ vpsllq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4072 %}
kvn@4001 4073 ins_pipe( pipe_slow );
kvn@4001 4074 %}
kvn@4001 4075
kvn@4001 4076 // ----------------------- LogicalRightShift -----------------------------------
kvn@4001 4077
kvn@4001 4078 // Shorts/Chars vector logical right shift produces incorrect Java result
kvn@4001 4079 // for negative data because java code convert short value into int with
kvn@4001 4080 // sign extension before a shift.
kvn@4001 4081
kvn@4001 4082 // Integers vector logical right shift
kvn@4001 4083 instruct vsrl2I(vecD dst, regF shift) %{
kvn@4001 4084 predicate(n->as_Vector()->length() == 2);
kvn@4001 4085 match(Set dst (URShiftVI dst shift));
kvn@4001 4086 format %{ "psrld $dst,$shift\t! logical right shift packed2I" %}
kvn@4001 4087 ins_encode %{
kvn@4001 4088 __ psrld($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4089 %}
kvn@4001 4090 ins_pipe( pipe_slow );
kvn@4001 4091 %}
kvn@4001 4092
kvn@4001 4093 instruct vsrl2I_imm(vecD dst, immI8 shift) %{
kvn@4001 4094 predicate(n->as_Vector()->length() == 2);
kvn@4001 4095 match(Set dst (URShiftVI dst shift));
kvn@4001 4096 format %{ "psrld $dst,$shift\t! logical right shift packed2I" %}
kvn@4001 4097 ins_encode %{
kvn@4001 4098 __ psrld($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4099 %}
kvn@4001 4100 ins_pipe( pipe_slow );
kvn@4001 4101 %}
kvn@4001 4102
kvn@4001 4103 instruct vsrl2I_reg(vecD dst, vecD src, regF shift) %{
kvn@4001 4104 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4105 match(Set dst (URShiftVI src shift));
kvn@4001 4106 format %{ "vpsrld $dst,$src,$shift\t! logical right shift packed2I" %}
kvn@4001 4107 ins_encode %{
kvn@4001 4108 bool vector256 = false;
kvn@4001 4109 __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4110 %}
kvn@4001 4111 ins_pipe( pipe_slow );
kvn@4001 4112 %}
kvn@4001 4113
kvn@4001 4114 instruct vsrl2I_reg_imm(vecD dst, vecD src, immI8 shift) %{
kvn@4001 4115 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4116 match(Set dst (URShiftVI src shift));
kvn@4001 4117 format %{ "vpsrld $dst,$src,$shift\t! logical right shift packed2I" %}
kvn@4001 4118 ins_encode %{
kvn@4001 4119 bool vector256 = false;
kvn@4001 4120 __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4121 %}
kvn@4001 4122 ins_pipe( pipe_slow );
kvn@4001 4123 %}
kvn@4001 4124
kvn@4001 4125 instruct vsrl4I(vecX dst, regF shift) %{
kvn@4001 4126 predicate(n->as_Vector()->length() == 4);
kvn@4001 4127 match(Set dst (URShiftVI dst shift));
kvn@4001 4128 format %{ "psrld $dst,$shift\t! logical right shift packed4I" %}
kvn@4001 4129 ins_encode %{
kvn@4001 4130 __ psrld($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4131 %}
kvn@4001 4132 ins_pipe( pipe_slow );
kvn@4001 4133 %}
kvn@4001 4134
kvn@4001 4135 instruct vsrl4I_imm(vecX dst, immI8 shift) %{
kvn@4001 4136 predicate(n->as_Vector()->length() == 4);
kvn@4001 4137 match(Set dst (URShiftVI dst shift));
kvn@4001 4138 format %{ "psrld $dst,$shift\t! logical right shift packed4I" %}
kvn@4001 4139 ins_encode %{
kvn@4001 4140 __ psrld($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4141 %}
kvn@4001 4142 ins_pipe( pipe_slow );
kvn@4001 4143 %}
kvn@4001 4144
kvn@4001 4145 instruct vsrl4I_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 4146 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 4147 match(Set dst (URShiftVI src shift));
kvn@4001 4148 format %{ "vpsrld $dst,$src,$shift\t! logical right shift packed4I" %}
kvn@4001 4149 ins_encode %{
kvn@4001 4150 bool vector256 = false;
kvn@4001 4151 __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4152 %}
kvn@4001 4153 ins_pipe( pipe_slow );
kvn@4001 4154 %}
kvn@4001 4155
kvn@4001 4156 instruct vsrl4I_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 4157 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 4158 match(Set dst (URShiftVI src shift));
kvn@4001 4159 format %{ "vpsrld $dst,$src,$shift\t! logical right shift packed4I" %}
kvn@4001 4160 ins_encode %{
kvn@4001 4161 bool vector256 = false;
kvn@4001 4162 __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4163 %}
kvn@4001 4164 ins_pipe( pipe_slow );
kvn@4001 4165 %}
kvn@4001 4166
kvn@4001 4167 instruct vsrl8I_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 4168 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 4169 match(Set dst (URShiftVI src shift));
kvn@4001 4170 format %{ "vpsrld $dst,$src,$shift\t! logical right shift packed8I" %}
kvn@4001 4171 ins_encode %{
kvn@4001 4172 bool vector256 = true;
kvn@4001 4173 __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4174 %}
kvn@4001 4175 ins_pipe( pipe_slow );
kvn@4001 4176 %}
kvn@4001 4177
kvn@4001 4178 instruct vsrl8I_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 4179 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 4180 match(Set dst (URShiftVI src shift));
kvn@4001 4181 format %{ "vpsrld $dst,$src,$shift\t! logical right shift packed8I" %}
kvn@4001 4182 ins_encode %{
kvn@4001 4183 bool vector256 = true;
kvn@4001 4184 __ vpsrld($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4185 %}
kvn@4001 4186 ins_pipe( pipe_slow );
kvn@4001 4187 %}
kvn@4001 4188
kvn@4001 4189 // Longs vector logical right shift
kvn@4001 4190 instruct vsrl2L(vecX dst, regF shift) %{
kvn@4001 4191 predicate(n->as_Vector()->length() == 2);
kvn@4001 4192 match(Set dst (URShiftVL dst shift));
kvn@4001 4193 format %{ "psrlq $dst,$shift\t! logical right shift packed2L" %}
kvn@4001 4194 ins_encode %{
kvn@4001 4195 __ psrlq($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4196 %}
kvn@4001 4197 ins_pipe( pipe_slow );
kvn@4001 4198 %}
kvn@4001 4199
kvn@4001 4200 instruct vsrl2L_imm(vecX dst, immI8 shift) %{
kvn@4001 4201 predicate(n->as_Vector()->length() == 2);
kvn@4001 4202 match(Set dst (URShiftVL dst shift));
kvn@4001 4203 format %{ "psrlq $dst,$shift\t! logical right shift packed2L" %}
kvn@4001 4204 ins_encode %{
kvn@4001 4205 __ psrlq($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4206 %}
kvn@4001 4207 ins_pipe( pipe_slow );
kvn@4001 4208 %}
kvn@4001 4209
kvn@4001 4210 instruct vsrl2L_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 4211 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4212 match(Set dst (URShiftVL src shift));
kvn@4001 4213 format %{ "vpsrlq $dst,$src,$shift\t! logical right shift packed2L" %}
kvn@4001 4214 ins_encode %{
kvn@4001 4215 bool vector256 = false;
kvn@4001 4216 __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4217 %}
kvn@4001 4218 ins_pipe( pipe_slow );
kvn@4001 4219 %}
kvn@4001 4220
kvn@4001 4221 instruct vsrl2L_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 4222 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4223 match(Set dst (URShiftVL src shift));
kvn@4001 4224 format %{ "vpsrlq $dst,$src,$shift\t! logical right shift packed2L" %}
kvn@4001 4225 ins_encode %{
kvn@4001 4226 bool vector256 = false;
kvn@4001 4227 __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4228 %}
kvn@4001 4229 ins_pipe( pipe_slow );
kvn@4001 4230 %}
kvn@4001 4231
kvn@4001 4232 instruct vsrl4L_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 4233 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 4234 match(Set dst (URShiftVL src shift));
kvn@4001 4235 format %{ "vpsrlq $dst,$src,$shift\t! logical right shift packed4L" %}
kvn@4001 4236 ins_encode %{
kvn@4001 4237 bool vector256 = true;
kvn@4001 4238 __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4239 %}
kvn@4001 4240 ins_pipe( pipe_slow );
kvn@4001 4241 %}
kvn@4001 4242
kvn@4001 4243 instruct vsrl4L_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 4244 predicate(UseAVX > 1 && n->as_Vector()->length() == 4);
kvn@4001 4245 match(Set dst (URShiftVL src shift));
kvn@4001 4246 format %{ "vpsrlq $dst,$src,$shift\t! logical right shift packed4L" %}
kvn@4001 4247 ins_encode %{
kvn@4001 4248 bool vector256 = true;
kvn@4001 4249 __ vpsrlq($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4250 %}
kvn@4001 4251 ins_pipe( pipe_slow );
kvn@4001 4252 %}
kvn@4001 4253
kvn@4001 4254 // ------------------- ArithmeticRightShift -----------------------------------
kvn@4001 4255
kvn@4001 4256 // Shorts/Chars vector arithmetic right shift
kvn@4001 4257 instruct vsra2S(vecS dst, regF shift) %{
kvn@4001 4258 predicate(n->as_Vector()->length() == 2);
kvn@4001 4259 match(Set dst (RShiftVS dst shift));
kvn@4001 4260 format %{ "psraw $dst,$shift\t! arithmetic right shift packed2S" %}
kvn@4001 4261 ins_encode %{
kvn@4001 4262 __ psraw($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4263 %}
kvn@4001 4264 ins_pipe( pipe_slow );
kvn@4001 4265 %}
kvn@4001 4266
kvn@4001 4267 instruct vsra2S_imm(vecS dst, immI8 shift) %{
kvn@4001 4268 predicate(n->as_Vector()->length() == 2);
kvn@4001 4269 match(Set dst (RShiftVS dst shift));
kvn@4001 4270 format %{ "psraw $dst,$shift\t! arithmetic right shift packed2S" %}
kvn@4001 4271 ins_encode %{
kvn@4001 4272 __ psraw($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4273 %}
kvn@4001 4274 ins_pipe( pipe_slow );
kvn@4001 4275 %}
kvn@4001 4276
kvn@4001 4277 instruct vsra2S_reg(vecS dst, vecS src, regF shift) %{
kvn@4001 4278 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4279 match(Set dst (RShiftVS src shift));
kvn@4001 4280 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed2S" %}
kvn@4001 4281 ins_encode %{
kvn@4001 4282 bool vector256 = false;
kvn@4001 4283 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4284 %}
kvn@4001 4285 ins_pipe( pipe_slow );
kvn@4001 4286 %}
kvn@4001 4287
kvn@4001 4288 instruct vsra2S_reg_imm(vecS dst, vecS src, immI8 shift) %{
kvn@4001 4289 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4290 match(Set dst (RShiftVS src shift));
kvn@4001 4291 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed2S" %}
kvn@4001 4292 ins_encode %{
kvn@4001 4293 bool vector256 = false;
kvn@4001 4294 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4295 %}
kvn@4001 4296 ins_pipe( pipe_slow );
kvn@4001 4297 %}
kvn@4001 4298
kvn@4001 4299 instruct vsra4S(vecD dst, regF shift) %{
kvn@4001 4300 predicate(n->as_Vector()->length() == 4);
kvn@4001 4301 match(Set dst (RShiftVS dst shift));
kvn@4001 4302 format %{ "psraw $dst,$shift\t! arithmetic right shift packed4S" %}
kvn@4001 4303 ins_encode %{
kvn@4001 4304 __ psraw($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4305 %}
kvn@4001 4306 ins_pipe( pipe_slow );
kvn@4001 4307 %}
kvn@4001 4308
kvn@4001 4309 instruct vsra4S_imm(vecD dst, immI8 shift) %{
kvn@4001 4310 predicate(n->as_Vector()->length() == 4);
kvn@4001 4311 match(Set dst (RShiftVS dst shift));
kvn@4001 4312 format %{ "psraw $dst,$shift\t! arithmetic right shift packed4S" %}
kvn@4001 4313 ins_encode %{
kvn@4001 4314 __ psraw($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4315 %}
kvn@4001 4316 ins_pipe( pipe_slow );
kvn@4001 4317 %}
kvn@4001 4318
kvn@4001 4319 instruct vsra4S_reg(vecD dst, vecD src, regF shift) %{
kvn@4001 4320 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 4321 match(Set dst (RShiftVS src shift));
kvn@4001 4322 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed4S" %}
kvn@4001 4323 ins_encode %{
kvn@4001 4324 bool vector256 = false;
kvn@4001 4325 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4326 %}
kvn@4001 4327 ins_pipe( pipe_slow );
kvn@4001 4328 %}
kvn@4001 4329
kvn@4001 4330 instruct vsra4S_reg_imm(vecD dst, vecD src, immI8 shift) %{
kvn@4001 4331 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 4332 match(Set dst (RShiftVS src shift));
kvn@4001 4333 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed4S" %}
kvn@4001 4334 ins_encode %{
kvn@4001 4335 bool vector256 = false;
kvn@4001 4336 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4337 %}
kvn@4001 4338 ins_pipe( pipe_slow );
kvn@4001 4339 %}
kvn@4001 4340
kvn@4001 4341 instruct vsra8S(vecX dst, regF shift) %{
kvn@4001 4342 predicate(n->as_Vector()->length() == 8);
kvn@4001 4343 match(Set dst (RShiftVS dst shift));
kvn@4001 4344 format %{ "psraw $dst,$shift\t! arithmetic right shift packed8S" %}
kvn@4001 4345 ins_encode %{
kvn@4001 4346 __ psraw($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4347 %}
kvn@4001 4348 ins_pipe( pipe_slow );
kvn@4001 4349 %}
kvn@4001 4350
kvn@4001 4351 instruct vsra8S_imm(vecX dst, immI8 shift) %{
kvn@4001 4352 predicate(n->as_Vector()->length() == 8);
kvn@4001 4353 match(Set dst (RShiftVS dst shift));
kvn@4001 4354 format %{ "psraw $dst,$shift\t! arithmetic right shift packed8S" %}
kvn@4001 4355 ins_encode %{
kvn@4001 4356 __ psraw($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4357 %}
kvn@4001 4358 ins_pipe( pipe_slow );
kvn@4001 4359 %}
kvn@4001 4360
kvn@4001 4361 instruct vsra8S_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 4362 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 4363 match(Set dst (RShiftVS src shift));
kvn@4001 4364 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed8S" %}
kvn@4001 4365 ins_encode %{
kvn@4001 4366 bool vector256 = false;
kvn@4001 4367 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4368 %}
kvn@4001 4369 ins_pipe( pipe_slow );
kvn@4001 4370 %}
kvn@4001 4371
kvn@4001 4372 instruct vsra8S_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 4373 predicate(UseAVX > 0 && n->as_Vector()->length() == 8);
kvn@4001 4374 match(Set dst (RShiftVS src shift));
kvn@4001 4375 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed8S" %}
kvn@4001 4376 ins_encode %{
kvn@4001 4377 bool vector256 = false;
kvn@4001 4378 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4379 %}
kvn@4001 4380 ins_pipe( pipe_slow );
kvn@4001 4381 %}
kvn@4001 4382
kvn@4001 4383 instruct vsra16S_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 4384 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 4385 match(Set dst (RShiftVS src shift));
kvn@4001 4386 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed16S" %}
kvn@4001 4387 ins_encode %{
kvn@4001 4388 bool vector256 = true;
kvn@4001 4389 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4390 %}
kvn@4001 4391 ins_pipe( pipe_slow );
kvn@4001 4392 %}
kvn@4001 4393
kvn@4001 4394 instruct vsra16S_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 4395 predicate(UseAVX > 1 && n->as_Vector()->length() == 16);
kvn@4001 4396 match(Set dst (RShiftVS src shift));
kvn@4001 4397 format %{ "vpsraw $dst,$src,$shift\t! arithmetic right shift packed16S" %}
kvn@4001 4398 ins_encode %{
kvn@4001 4399 bool vector256 = true;
kvn@4001 4400 __ vpsraw($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4401 %}
kvn@4001 4402 ins_pipe( pipe_slow );
kvn@4001 4403 %}
kvn@4001 4404
kvn@4001 4405 // Integers vector arithmetic right shift
kvn@4001 4406 instruct vsra2I(vecD dst, regF shift) %{
kvn@4001 4407 predicate(n->as_Vector()->length() == 2);
kvn@4001 4408 match(Set dst (RShiftVI dst shift));
kvn@4001 4409 format %{ "psrad $dst,$shift\t! arithmetic right shift packed2I" %}
kvn@4001 4410 ins_encode %{
kvn@4001 4411 __ psrad($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4412 %}
kvn@4001 4413 ins_pipe( pipe_slow );
kvn@4001 4414 %}
kvn@4001 4415
kvn@4001 4416 instruct vsra2I_imm(vecD dst, immI8 shift) %{
kvn@4001 4417 predicate(n->as_Vector()->length() == 2);
kvn@4001 4418 match(Set dst (RShiftVI dst shift));
kvn@4001 4419 format %{ "psrad $dst,$shift\t! arithmetic right shift packed2I" %}
kvn@4001 4420 ins_encode %{
kvn@4001 4421 __ psrad($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4422 %}
kvn@4001 4423 ins_pipe( pipe_slow );
kvn@4001 4424 %}
kvn@4001 4425
kvn@4001 4426 instruct vsra2I_reg(vecD dst, vecD src, regF shift) %{
kvn@4001 4427 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4428 match(Set dst (RShiftVI src shift));
kvn@4001 4429 format %{ "vpsrad $dst,$src,$shift\t! arithmetic right shift packed2I" %}
kvn@4001 4430 ins_encode %{
kvn@4001 4431 bool vector256 = false;
kvn@4001 4432 __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4433 %}
kvn@4001 4434 ins_pipe( pipe_slow );
kvn@4001 4435 %}
kvn@4001 4436
kvn@4001 4437 instruct vsra2I_reg_imm(vecD dst, vecD src, immI8 shift) %{
kvn@4001 4438 predicate(UseAVX > 0 && n->as_Vector()->length() == 2);
kvn@4001 4439 match(Set dst (RShiftVI src shift));
kvn@4001 4440 format %{ "vpsrad $dst,$src,$shift\t! arithmetic right shift packed2I" %}
kvn@4001 4441 ins_encode %{
kvn@4001 4442 bool vector256 = false;
kvn@4001 4443 __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4444 %}
kvn@4001 4445 ins_pipe( pipe_slow );
kvn@4001 4446 %}
kvn@4001 4447
kvn@4001 4448 instruct vsra4I(vecX dst, regF shift) %{
kvn@4001 4449 predicate(n->as_Vector()->length() == 4);
kvn@4001 4450 match(Set dst (RShiftVI dst shift));
kvn@4001 4451 format %{ "psrad $dst,$shift\t! arithmetic right shift packed4I" %}
kvn@4001 4452 ins_encode %{
kvn@4001 4453 __ psrad($dst$$XMMRegister, $shift$$XMMRegister);
kvn@4001 4454 %}
kvn@4001 4455 ins_pipe( pipe_slow );
kvn@4001 4456 %}
kvn@4001 4457
kvn@4001 4458 instruct vsra4I_imm(vecX dst, immI8 shift) %{
kvn@4001 4459 predicate(n->as_Vector()->length() == 4);
kvn@4001 4460 match(Set dst (RShiftVI dst shift));
kvn@4001 4461 format %{ "psrad $dst,$shift\t! arithmetic right shift packed4I" %}
kvn@4001 4462 ins_encode %{
kvn@4001 4463 __ psrad($dst$$XMMRegister, (int)$shift$$constant);
kvn@4001 4464 %}
kvn@4001 4465 ins_pipe( pipe_slow );
kvn@4001 4466 %}
kvn@4001 4467
kvn@4001 4468 instruct vsra4I_reg(vecX dst, vecX src, regF shift) %{
kvn@4001 4469 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 4470 match(Set dst (RShiftVI src shift));
kvn@4001 4471 format %{ "vpsrad $dst,$src,$shift\t! arithmetic right shift packed4I" %}
kvn@4001 4472 ins_encode %{
kvn@4001 4473 bool vector256 = false;
kvn@4001 4474 __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4475 %}
kvn@4001 4476 ins_pipe( pipe_slow );
kvn@4001 4477 %}
kvn@4001 4478
kvn@4001 4479 instruct vsra4I_reg_imm(vecX dst, vecX src, immI8 shift) %{
kvn@4001 4480 predicate(UseAVX > 0 && n->as_Vector()->length() == 4);
kvn@4001 4481 match(Set dst (RShiftVI src shift));
kvn@4001 4482 format %{ "vpsrad $dst,$src,$shift\t! arithmetic right shift packed4I" %}
kvn@4001 4483 ins_encode %{
kvn@4001 4484 bool vector256 = false;
kvn@4001 4485 __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4486 %}
kvn@4001 4487 ins_pipe( pipe_slow );
kvn@4001 4488 %}
kvn@4001 4489
kvn@4001 4490 instruct vsra8I_reg(vecY dst, vecY src, regF shift) %{
kvn@4001 4491 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 4492 match(Set dst (RShiftVI src shift));
kvn@4001 4493 format %{ "vpsrad $dst,$src,$shift\t! arithmetic right shift packed8I" %}
kvn@4001 4494 ins_encode %{
kvn@4001 4495 bool vector256 = true;
kvn@4001 4496 __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, $shift$$XMMRegister, vector256);
kvn@4001 4497 %}
kvn@4001 4498 ins_pipe( pipe_slow );
kvn@4001 4499 %}
kvn@4001 4500
kvn@4001 4501 instruct vsra8I_reg_imm(vecY dst, vecY src, immI8 shift) %{
kvn@4001 4502 predicate(UseAVX > 1 && n->as_Vector()->length() == 8);
kvn@4001 4503 match(Set dst (RShiftVI src shift));
kvn@4001 4504 format %{ "vpsrad $dst,$src,$shift\t! arithmetic right shift packed8I" %}
kvn@4001 4505 ins_encode %{
kvn@4001 4506 bool vector256 = true;
kvn@4001 4507 __ vpsrad($dst$$XMMRegister, $src$$XMMRegister, (int)$shift$$constant, vector256);
kvn@4001 4508 %}
kvn@4001 4509 ins_pipe( pipe_slow );
kvn@4001 4510 %}
kvn@4001 4511
kvn@4001 4512 // There are no longs vector arithmetic right shift instructions.
kvn@4001 4513
kvn@4001 4514
kvn@4001 4515 // --------------------------------- AND --------------------------------------
kvn@4001 4516
kvn@4001 4517 instruct vand4B(vecS dst, vecS src) %{
kvn@4001 4518 predicate(n->as_Vector()->length_in_bytes() == 4);
kvn@4001 4519 match(Set dst (AndV dst src));
kvn@4001 4520 format %{ "pand $dst,$src\t! and vectors (4 bytes)" %}
kvn@4001 4521 ins_encode %{
kvn@4001 4522 __ pand($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4523 %}
kvn@4001 4524 ins_pipe( pipe_slow );
kvn@4001 4525 %}
kvn@4001 4526
kvn@4001 4527 instruct vand4B_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 4528 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 4);
kvn@4001 4529 match(Set dst (AndV src1 src2));
kvn@4001 4530 format %{ "vpand $dst,$src1,$src2\t! and vectors (4 bytes)" %}
kvn@4001 4531 ins_encode %{
kvn@4001 4532 bool vector256 = false;
kvn@4001 4533 __ vpand($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4534 %}
kvn@4001 4535 ins_pipe( pipe_slow );
kvn@4001 4536 %}
kvn@4001 4537
kvn@4001 4538 instruct vand8B(vecD dst, vecD src) %{
kvn@4001 4539 predicate(n->as_Vector()->length_in_bytes() == 8);
kvn@4001 4540 match(Set dst (AndV dst src));
kvn@4001 4541 format %{ "pand $dst,$src\t! and vectors (8 bytes)" %}
kvn@4001 4542 ins_encode %{
kvn@4001 4543 __ pand($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4544 %}
kvn@4001 4545 ins_pipe( pipe_slow );
kvn@4001 4546 %}
kvn@4001 4547
kvn@4001 4548 instruct vand8B_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 4549 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 8);
kvn@4001 4550 match(Set dst (AndV src1 src2));
kvn@4001 4551 format %{ "vpand $dst,$src1,$src2\t! and vectors (8 bytes)" %}
kvn@4001 4552 ins_encode %{
kvn@4001 4553 bool vector256 = false;
kvn@4001 4554 __ vpand($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4555 %}
kvn@4001 4556 ins_pipe( pipe_slow );
kvn@4001 4557 %}
kvn@4001 4558
kvn@4001 4559 instruct vand16B(vecX dst, vecX src) %{
kvn@4001 4560 predicate(n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4561 match(Set dst (AndV dst src));
kvn@4001 4562 format %{ "pand $dst,$src\t! and vectors (16 bytes)" %}
kvn@4001 4563 ins_encode %{
kvn@4001 4564 __ pand($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4565 %}
kvn@4001 4566 ins_pipe( pipe_slow );
kvn@4001 4567 %}
kvn@4001 4568
kvn@4001 4569 instruct vand16B_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 4570 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4571 match(Set dst (AndV src1 src2));
kvn@4001 4572 format %{ "vpand $dst,$src1,$src2\t! and vectors (16 bytes)" %}
kvn@4001 4573 ins_encode %{
kvn@4001 4574 bool vector256 = false;
kvn@4001 4575 __ vpand($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4576 %}
kvn@4001 4577 ins_pipe( pipe_slow );
kvn@4001 4578 %}
kvn@4001 4579
kvn@4001 4580 instruct vand16B_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 4581 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4582 match(Set dst (AndV src (LoadVector mem)));
kvn@4001 4583 format %{ "vpand $dst,$src,$mem\t! and vectors (16 bytes)" %}
kvn@4001 4584 ins_encode %{
kvn@4001 4585 bool vector256 = false;
kvn@4001 4586 __ vpand($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 4587 %}
kvn@4001 4588 ins_pipe( pipe_slow );
kvn@4001 4589 %}
kvn@4001 4590
kvn@4001 4591 instruct vand32B_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 4592 predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
kvn@4001 4593 match(Set dst (AndV src1 src2));
kvn@4001 4594 format %{ "vpand $dst,$src1,$src2\t! and vectors (32 bytes)" %}
kvn@4001 4595 ins_encode %{
kvn@4001 4596 bool vector256 = true;
kvn@4001 4597 __ vpand($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4598 %}
kvn@4001 4599 ins_pipe( pipe_slow );
kvn@4001 4600 %}
kvn@4001 4601
kvn@4001 4602 instruct vand32B_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 4603 predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
kvn@4001 4604 match(Set dst (AndV src (LoadVector mem)));
kvn@4001 4605 format %{ "vpand $dst,$src,$mem\t! and vectors (32 bytes)" %}
kvn@4001 4606 ins_encode %{
kvn@4001 4607 bool vector256 = true;
kvn@4001 4608 __ vpand($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 4609 %}
kvn@4001 4610 ins_pipe( pipe_slow );
kvn@4001 4611 %}
kvn@4001 4612
kvn@4001 4613 // --------------------------------- OR ---------------------------------------
kvn@4001 4614
kvn@4001 4615 instruct vor4B(vecS dst, vecS src) %{
kvn@4001 4616 predicate(n->as_Vector()->length_in_bytes() == 4);
kvn@4001 4617 match(Set dst (OrV dst src));
kvn@4001 4618 format %{ "por $dst,$src\t! or vectors (4 bytes)" %}
kvn@4001 4619 ins_encode %{
kvn@4001 4620 __ por($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4621 %}
kvn@4001 4622 ins_pipe( pipe_slow );
kvn@4001 4623 %}
kvn@4001 4624
kvn@4001 4625 instruct vor4B_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 4626 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 4);
kvn@4001 4627 match(Set dst (OrV src1 src2));
kvn@4001 4628 format %{ "vpor $dst,$src1,$src2\t! or vectors (4 bytes)" %}
kvn@4001 4629 ins_encode %{
kvn@4001 4630 bool vector256 = false;
kvn@4001 4631 __ vpor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4632 %}
kvn@4001 4633 ins_pipe( pipe_slow );
kvn@4001 4634 %}
kvn@4001 4635
kvn@4001 4636 instruct vor8B(vecD dst, vecD src) %{
kvn@4001 4637 predicate(n->as_Vector()->length_in_bytes() == 8);
kvn@4001 4638 match(Set dst (OrV dst src));
kvn@4001 4639 format %{ "por $dst,$src\t! or vectors (8 bytes)" %}
kvn@4001 4640 ins_encode %{
kvn@4001 4641 __ por($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4642 %}
kvn@4001 4643 ins_pipe( pipe_slow );
kvn@4001 4644 %}
kvn@4001 4645
kvn@4001 4646 instruct vor8B_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 4647 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 8);
kvn@4001 4648 match(Set dst (OrV src1 src2));
kvn@4001 4649 format %{ "vpor $dst,$src1,$src2\t! or vectors (8 bytes)" %}
kvn@4001 4650 ins_encode %{
kvn@4001 4651 bool vector256 = false;
kvn@4001 4652 __ vpor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4653 %}
kvn@4001 4654 ins_pipe( pipe_slow );
kvn@4001 4655 %}
kvn@4001 4656
kvn@4001 4657 instruct vor16B(vecX dst, vecX src) %{
kvn@4001 4658 predicate(n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4659 match(Set dst (OrV dst src));
kvn@4001 4660 format %{ "por $dst,$src\t! or vectors (16 bytes)" %}
kvn@4001 4661 ins_encode %{
kvn@4001 4662 __ por($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4663 %}
kvn@4001 4664 ins_pipe( pipe_slow );
kvn@4001 4665 %}
kvn@4001 4666
kvn@4001 4667 instruct vor16B_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 4668 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4669 match(Set dst (OrV src1 src2));
kvn@4001 4670 format %{ "vpor $dst,$src1,$src2\t! or vectors (16 bytes)" %}
kvn@4001 4671 ins_encode %{
kvn@4001 4672 bool vector256 = false;
kvn@4001 4673 __ vpor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4674 %}
kvn@4001 4675 ins_pipe( pipe_slow );
kvn@4001 4676 %}
kvn@4001 4677
kvn@4001 4678 instruct vor16B_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 4679 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4680 match(Set dst (OrV src (LoadVector mem)));
kvn@4001 4681 format %{ "vpor $dst,$src,$mem\t! or vectors (16 bytes)" %}
kvn@4001 4682 ins_encode %{
kvn@4001 4683 bool vector256 = false;
kvn@4001 4684 __ vpor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 4685 %}
kvn@4001 4686 ins_pipe( pipe_slow );
kvn@4001 4687 %}
kvn@4001 4688
kvn@4001 4689 instruct vor32B_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 4690 predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
kvn@4001 4691 match(Set dst (OrV src1 src2));
kvn@4001 4692 format %{ "vpor $dst,$src1,$src2\t! or vectors (32 bytes)" %}
kvn@4001 4693 ins_encode %{
kvn@4001 4694 bool vector256 = true;
kvn@4001 4695 __ vpor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4696 %}
kvn@4001 4697 ins_pipe( pipe_slow );
kvn@4001 4698 %}
kvn@4001 4699
kvn@4001 4700 instruct vor32B_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 4701 predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
kvn@4001 4702 match(Set dst (OrV src (LoadVector mem)));
kvn@4001 4703 format %{ "vpor $dst,$src,$mem\t! or vectors (32 bytes)" %}
kvn@4001 4704 ins_encode %{
kvn@4001 4705 bool vector256 = true;
kvn@4001 4706 __ vpor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 4707 %}
kvn@4001 4708 ins_pipe( pipe_slow );
kvn@4001 4709 %}
kvn@4001 4710
kvn@4001 4711 // --------------------------------- XOR --------------------------------------
kvn@4001 4712
kvn@4001 4713 instruct vxor4B(vecS dst, vecS src) %{
kvn@4001 4714 predicate(n->as_Vector()->length_in_bytes() == 4);
kvn@4001 4715 match(Set dst (XorV dst src));
kvn@4001 4716 format %{ "pxor $dst,$src\t! xor vectors (4 bytes)" %}
kvn@4001 4717 ins_encode %{
kvn@4001 4718 __ pxor($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4719 %}
kvn@4001 4720 ins_pipe( pipe_slow );
kvn@4001 4721 %}
kvn@4001 4722
kvn@4001 4723 instruct vxor4B_reg(vecS dst, vecS src1, vecS src2) %{
kvn@4001 4724 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 4);
kvn@4001 4725 match(Set dst (XorV src1 src2));
kvn@4001 4726 format %{ "vpxor $dst,$src1,$src2\t! xor vectors (4 bytes)" %}
kvn@4001 4727 ins_encode %{
kvn@4001 4728 bool vector256 = false;
kvn@4001 4729 __ vpxor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4730 %}
kvn@4001 4731 ins_pipe( pipe_slow );
kvn@4001 4732 %}
kvn@4001 4733
kvn@4001 4734 instruct vxor8B(vecD dst, vecD src) %{
kvn@4001 4735 predicate(n->as_Vector()->length_in_bytes() == 8);
kvn@4001 4736 match(Set dst (XorV dst src));
kvn@4001 4737 format %{ "pxor $dst,$src\t! xor vectors (8 bytes)" %}
kvn@4001 4738 ins_encode %{
kvn@4001 4739 __ pxor($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4740 %}
kvn@4001 4741 ins_pipe( pipe_slow );
kvn@4001 4742 %}
kvn@4001 4743
kvn@4001 4744 instruct vxor8B_reg(vecD dst, vecD src1, vecD src2) %{
kvn@4001 4745 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 8);
kvn@4001 4746 match(Set dst (XorV src1 src2));
kvn@4001 4747 format %{ "vpxor $dst,$src1,$src2\t! xor vectors (8 bytes)" %}
kvn@4001 4748 ins_encode %{
kvn@4001 4749 bool vector256 = false;
kvn@4001 4750 __ vpxor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4751 %}
kvn@4001 4752 ins_pipe( pipe_slow );
kvn@4001 4753 %}
kvn@4001 4754
kvn@4001 4755 instruct vxor16B(vecX dst, vecX src) %{
kvn@4001 4756 predicate(n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4757 match(Set dst (XorV dst src));
kvn@4001 4758 format %{ "pxor $dst,$src\t! xor vectors (16 bytes)" %}
kvn@4001 4759 ins_encode %{
kvn@4001 4760 __ pxor($dst$$XMMRegister, $src$$XMMRegister);
kvn@4001 4761 %}
kvn@4001 4762 ins_pipe( pipe_slow );
kvn@4001 4763 %}
kvn@4001 4764
kvn@4001 4765 instruct vxor16B_reg(vecX dst, vecX src1, vecX src2) %{
kvn@4001 4766 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4767 match(Set dst (XorV src1 src2));
kvn@4001 4768 format %{ "vpxor $dst,$src1,$src2\t! xor vectors (16 bytes)" %}
kvn@4001 4769 ins_encode %{
kvn@4001 4770 bool vector256 = false;
kvn@4001 4771 __ vpxor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4772 %}
kvn@4001 4773 ins_pipe( pipe_slow );
kvn@4001 4774 %}
kvn@4001 4775
kvn@4001 4776 instruct vxor16B_mem(vecX dst, vecX src, memory mem) %{
kvn@4001 4777 predicate(UseAVX > 0 && n->as_Vector()->length_in_bytes() == 16);
kvn@4001 4778 match(Set dst (XorV src (LoadVector mem)));
kvn@4001 4779 format %{ "vpxor $dst,$src,$mem\t! xor vectors (16 bytes)" %}
kvn@4001 4780 ins_encode %{
kvn@4001 4781 bool vector256 = false;
kvn@4001 4782 __ vpxor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 4783 %}
kvn@4001 4784 ins_pipe( pipe_slow );
kvn@4001 4785 %}
kvn@4001 4786
kvn@4001 4787 instruct vxor32B_reg(vecY dst, vecY src1, vecY src2) %{
kvn@4001 4788 predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
kvn@4001 4789 match(Set dst (XorV src1 src2));
kvn@4001 4790 format %{ "vpxor $dst,$src1,$src2\t! xor vectors (32 bytes)" %}
kvn@4001 4791 ins_encode %{
kvn@4001 4792 bool vector256 = true;
kvn@4001 4793 __ vpxor($dst$$XMMRegister, $src1$$XMMRegister, $src2$$XMMRegister, vector256);
kvn@4001 4794 %}
kvn@4001 4795 ins_pipe( pipe_slow );
kvn@4001 4796 %}
kvn@4001 4797
kvn@4001 4798 instruct vxor32B_mem(vecY dst, vecY src, memory mem) %{
kvn@4001 4799 predicate(UseAVX > 1 && n->as_Vector()->length_in_bytes() == 32);
kvn@4001 4800 match(Set dst (XorV src (LoadVector mem)));
kvn@4001 4801 format %{ "vpxor $dst,$src,$mem\t! xor vectors (32 bytes)" %}
kvn@4001 4802 ins_encode %{
kvn@4001 4803 bool vector256 = true;
kvn@4001 4804 __ vpxor($dst$$XMMRegister, $src$$XMMRegister, $mem$$Address, vector256);
kvn@4001 4805 %}
kvn@4001 4806 ins_pipe( pipe_slow );
kvn@4001 4807 %}
kvn@4001 4808

mercurial