src/cpu/sparc/vm/c1_Runtime1_sparc.cpp

Mon, 24 Jan 2011 13:34:18 -0800

author
never
date
Mon, 24 Jan 2011 13:34:18 -0800
changeset 2488
e4fee0bdaa85
parent 2447
5577848f5923
child 2490
635b068a7224
permissions
-rw-r--r--

7008809: should report the class in ArrayStoreExceptions from compiled code
Reviewed-by: iveresov, twisti

duke@435 1 /*
phh@2423 2 * Copyright (c) 1999, 2011, Oracle and/or its affiliates. All rights reserved.
duke@435 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
duke@435 4 *
duke@435 5 * This code is free software; you can redistribute it and/or modify it
duke@435 6 * under the terms of the GNU General Public License version 2 only, as
duke@435 7 * published by the Free Software Foundation.
duke@435 8 *
duke@435 9 * This code is distributed in the hope that it will be useful, but WITHOUT
duke@435 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
duke@435 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
duke@435 12 * version 2 for more details (a copy is included in the LICENSE file that
duke@435 13 * accompanied this code).
duke@435 14 *
duke@435 15 * You should have received a copy of the GNU General Public License version
duke@435 16 * 2 along with this work; if not, write to the Free Software Foundation,
duke@435 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
duke@435 18 *
trims@1907 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
trims@1907 20 * or visit www.oracle.com if you need additional information or have any
trims@1907 21 * questions.
duke@435 22 *
duke@435 23 */
duke@435 24
stefank@2314 25 #include "precompiled.hpp"
stefank@2314 26 #include "c1/c1_Defs.hpp"
stefank@2314 27 #include "c1/c1_MacroAssembler.hpp"
stefank@2314 28 #include "c1/c1_Runtime1.hpp"
stefank@2314 29 #include "interpreter/interpreter.hpp"
stefank@2314 30 #include "nativeInst_sparc.hpp"
stefank@2314 31 #include "oops/compiledICHolderOop.hpp"
stefank@2314 32 #include "oops/oop.inline.hpp"
stefank@2314 33 #include "prims/jvmtiExport.hpp"
stefank@2314 34 #include "register_sparc.hpp"
stefank@2314 35 #include "runtime/sharedRuntime.hpp"
stefank@2314 36 #include "runtime/signature.hpp"
stefank@2314 37 #include "runtime/vframeArray.hpp"
stefank@2314 38 #include "vmreg_sparc.inline.hpp"
duke@435 39
duke@435 40 // Implementation of StubAssembler
duke@435 41
duke@435 42 int StubAssembler::call_RT(Register oop_result1, Register oop_result2, address entry_point, int number_of_arguments) {
duke@435 43 // for sparc changing the number of arguments doesn't change
duke@435 44 // anything about the frame size so we'll always lie and claim that
duke@435 45 // we are only passing 1 argument.
duke@435 46 set_num_rt_args(1);
duke@435 47
duke@435 48 assert_not_delayed();
duke@435 49 // bang stack before going to runtime
duke@435 50 set(-os::vm_page_size() + STACK_BIAS, G3_scratch);
duke@435 51 st(G0, SP, G3_scratch);
duke@435 52
duke@435 53 // debugging support
duke@435 54 assert(number_of_arguments >= 0 , "cannot have negative number of arguments");
duke@435 55
duke@435 56 set_last_Java_frame(SP, noreg);
duke@435 57 if (VerifyThread) mov(G2_thread, O0); // about to be smashed; pass early
duke@435 58 save_thread(L7_thread_cache);
duke@435 59 // do the call
duke@435 60 call(entry_point, relocInfo::runtime_call_type);
duke@435 61 if (!VerifyThread) {
duke@435 62 delayed()->mov(G2_thread, O0); // pass thread as first argument
duke@435 63 } else {
duke@435 64 delayed()->nop(); // (thread already passed)
duke@435 65 }
duke@435 66 int call_offset = offset(); // offset of return address
duke@435 67 restore_thread(L7_thread_cache);
duke@435 68 reset_last_Java_frame();
duke@435 69
duke@435 70 // check for pending exceptions
duke@435 71 { Label L;
twisti@1162 72 Address exception_addr(G2_thread, Thread::pending_exception_offset());
duke@435 73 ld_ptr(exception_addr, Gtemp);
duke@435 74 br_null(Gtemp, false, pt, L);
duke@435 75 delayed()->nop();
twisti@1162 76 Address vm_result_addr(G2_thread, JavaThread::vm_result_offset());
duke@435 77 st_ptr(G0, vm_result_addr);
twisti@1162 78 Address vm_result_addr_2(G2_thread, JavaThread::vm_result_2_offset());
duke@435 79 st_ptr(G0, vm_result_addr_2);
duke@435 80
duke@435 81 if (frame_size() == no_frame_size) {
duke@435 82 // we use O7 linkage so that forward_exception_entry has the issuing PC
duke@435 83 call(StubRoutines::forward_exception_entry(), relocInfo::runtime_call_type);
duke@435 84 delayed()->restore();
duke@435 85 } else if (_stub_id == Runtime1::forward_exception_id) {
duke@435 86 should_not_reach_here();
duke@435 87 } else {
twisti@1162 88 AddressLiteral exc(Runtime1::entry_for(Runtime1::forward_exception_id));
twisti@1162 89 jump_to(exc, G4);
duke@435 90 delayed()->nop();
duke@435 91 }
duke@435 92 bind(L);
duke@435 93 }
duke@435 94
duke@435 95 // get oop result if there is one and reset the value in the thread
duke@435 96 if (oop_result1->is_valid()) { // get oop result if there is one and reset it in the thread
duke@435 97 get_vm_result (oop_result1);
duke@435 98 } else {
duke@435 99 // be a little paranoid and clear the result
twisti@1162 100 Address vm_result_addr(G2_thread, JavaThread::vm_result_offset());
duke@435 101 st_ptr(G0, vm_result_addr);
duke@435 102 }
duke@435 103
duke@435 104 if (oop_result2->is_valid()) {
duke@435 105 get_vm_result_2(oop_result2);
duke@435 106 } else {
duke@435 107 // be a little paranoid and clear the result
twisti@1162 108 Address vm_result_addr_2(G2_thread, JavaThread::vm_result_2_offset());
duke@435 109 st_ptr(G0, vm_result_addr_2);
duke@435 110 }
duke@435 111
duke@435 112 return call_offset;
duke@435 113 }
duke@435 114
duke@435 115
duke@435 116 int StubAssembler::call_RT(Register oop_result1, Register oop_result2, address entry, Register arg1) {
duke@435 117 // O0 is reserved for the thread
duke@435 118 mov(arg1, O1);
duke@435 119 return call_RT(oop_result1, oop_result2, entry, 1);
duke@435 120 }
duke@435 121
duke@435 122
duke@435 123 int StubAssembler::call_RT(Register oop_result1, Register oop_result2, address entry, Register arg1, Register arg2) {
duke@435 124 // O0 is reserved for the thread
duke@435 125 mov(arg1, O1);
duke@435 126 mov(arg2, O2); assert(arg2 != O1, "smashed argument");
duke@435 127 return call_RT(oop_result1, oop_result2, entry, 2);
duke@435 128 }
duke@435 129
duke@435 130
duke@435 131 int StubAssembler::call_RT(Register oop_result1, Register oop_result2, address entry, Register arg1, Register arg2, Register arg3) {
duke@435 132 // O0 is reserved for the thread
duke@435 133 mov(arg1, O1);
duke@435 134 mov(arg2, O2); assert(arg2 != O1, "smashed argument");
duke@435 135 mov(arg3, O3); assert(arg3 != O1 && arg3 != O2, "smashed argument");
duke@435 136 return call_RT(oop_result1, oop_result2, entry, 3);
duke@435 137 }
duke@435 138
duke@435 139
duke@435 140 // Implementation of Runtime1
duke@435 141
duke@435 142 #define __ sasm->
duke@435 143
duke@435 144 static int cpu_reg_save_offsets[FrameMap::nof_cpu_regs];
duke@435 145 static int fpu_reg_save_offsets[FrameMap::nof_fpu_regs];
duke@435 146 static int reg_save_size_in_words;
duke@435 147 static int frame_size_in_bytes = -1;
duke@435 148
duke@435 149 static OopMap* generate_oop_map(StubAssembler* sasm, bool save_fpu_registers) {
duke@435 150 assert(frame_size_in_bytes == __ total_frame_size_in_bytes(reg_save_size_in_words),
duke@435 151 " mismatch in calculation");
duke@435 152 sasm->set_frame_size(frame_size_in_bytes / BytesPerWord);
duke@435 153 int frame_size_in_slots = frame_size_in_bytes / sizeof(jint);
duke@435 154 OopMap* oop_map = new OopMap(frame_size_in_slots, 0);
duke@435 155
duke@435 156 int i;
duke@435 157 for (i = 0; i < FrameMap::nof_cpu_regs; i++) {
duke@435 158 Register r = as_Register(i);
duke@435 159 if (r == G1 || r == G3 || r == G4 || r == G5) {
duke@435 160 int sp_offset = cpu_reg_save_offsets[i];
duke@435 161 oop_map->set_callee_saved(VMRegImpl::stack2reg(sp_offset),
duke@435 162 r->as_VMReg());
duke@435 163 }
duke@435 164 }
duke@435 165
duke@435 166 if (save_fpu_registers) {
duke@435 167 for (i = 0; i < FrameMap::nof_fpu_regs; i++) {
duke@435 168 FloatRegister r = as_FloatRegister(i);
duke@435 169 int sp_offset = fpu_reg_save_offsets[i];
duke@435 170 oop_map->set_callee_saved(VMRegImpl::stack2reg(sp_offset),
duke@435 171 r->as_VMReg());
duke@435 172 }
duke@435 173 }
duke@435 174 return oop_map;
duke@435 175 }
duke@435 176
duke@435 177 static OopMap* save_live_registers(StubAssembler* sasm, bool save_fpu_registers = true) {
duke@435 178 assert(frame_size_in_bytes == __ total_frame_size_in_bytes(reg_save_size_in_words),
duke@435 179 " mismatch in calculation");
duke@435 180 __ save_frame_c1(frame_size_in_bytes);
duke@435 181 sasm->set_frame_size(frame_size_in_bytes / BytesPerWord);
duke@435 182
duke@435 183 // Record volatile registers as callee-save values in an OopMap so their save locations will be
duke@435 184 // propagated to the caller frame's RegisterMap during StackFrameStream construction (needed for
duke@435 185 // deoptimization; see compiledVFrame::create_stack_value). The caller's I, L and O registers
duke@435 186 // are saved in register windows - I's and L's in the caller's frame and O's in the stub frame
duke@435 187 // (as the stub's I's) when the runtime routine called by the stub creates its frame.
duke@435 188 // OopMap frame sizes are in c2 stack slot sizes (sizeof(jint))
duke@435 189
duke@435 190 int i;
duke@435 191 for (i = 0; i < FrameMap::nof_cpu_regs; i++) {
duke@435 192 Register r = as_Register(i);
duke@435 193 if (r == G1 || r == G3 || r == G4 || r == G5) {
duke@435 194 int sp_offset = cpu_reg_save_offsets[i];
duke@435 195 __ st_ptr(r, SP, (sp_offset * BytesPerWord) + STACK_BIAS);
duke@435 196 }
duke@435 197 }
duke@435 198
duke@435 199 if (save_fpu_registers) {
duke@435 200 for (i = 0; i < FrameMap::nof_fpu_regs; i++) {
duke@435 201 FloatRegister r = as_FloatRegister(i);
duke@435 202 int sp_offset = fpu_reg_save_offsets[i];
duke@435 203 __ stf(FloatRegisterImpl::S, r, SP, (sp_offset * BytesPerWord) + STACK_BIAS);
duke@435 204 }
duke@435 205 }
duke@435 206
duke@435 207 return generate_oop_map(sasm, save_fpu_registers);
duke@435 208 }
duke@435 209
duke@435 210 static void restore_live_registers(StubAssembler* sasm, bool restore_fpu_registers = true) {
duke@435 211 for (int i = 0; i < FrameMap::nof_cpu_regs; i++) {
duke@435 212 Register r = as_Register(i);
duke@435 213 if (r == G1 || r == G3 || r == G4 || r == G5) {
duke@435 214 __ ld_ptr(SP, (cpu_reg_save_offsets[i] * BytesPerWord) + STACK_BIAS, r);
duke@435 215 }
duke@435 216 }
duke@435 217
duke@435 218 if (restore_fpu_registers) {
duke@435 219 for (int i = 0; i < FrameMap::nof_fpu_regs; i++) {
duke@435 220 FloatRegister r = as_FloatRegister(i);
duke@435 221 __ ldf(FloatRegisterImpl::S, SP, (fpu_reg_save_offsets[i] * BytesPerWord) + STACK_BIAS, r);
duke@435 222 }
duke@435 223 }
duke@435 224 }
duke@435 225
duke@435 226
duke@435 227 void Runtime1::initialize_pd() {
duke@435 228 // compute word offsets from SP at which live (non-windowed) registers are captured by stub routines
duke@435 229 //
duke@435 230 // A stub routine will have a frame that is at least large enough to hold
duke@435 231 // a register window save area (obviously) and the volatile g registers
duke@435 232 // and floating registers. A user of save_live_registers can have a frame
duke@435 233 // that has more scratch area in it (although typically they will use L-regs).
duke@435 234 // in that case the frame will look like this (stack growing down)
duke@435 235 //
duke@435 236 // FP -> | |
duke@435 237 // | scratch mem |
duke@435 238 // | " " |
duke@435 239 // --------------
duke@435 240 // | float regs |
duke@435 241 // | " " |
duke@435 242 // ---------------
duke@435 243 // | G regs |
duke@435 244 // | " " |
duke@435 245 // ---------------
duke@435 246 // | abi reg. |
duke@435 247 // | window save |
duke@435 248 // | area |
duke@435 249 // SP -> ---------------
duke@435 250 //
duke@435 251 int i;
duke@435 252 int sp_offset = round_to(frame::register_save_words, 2); // start doubleword aligned
duke@435 253
duke@435 254 // only G int registers are saved explicitly; others are found in register windows
duke@435 255 for (i = 0; i < FrameMap::nof_cpu_regs; i++) {
duke@435 256 Register r = as_Register(i);
duke@435 257 if (r == G1 || r == G3 || r == G4 || r == G5) {
duke@435 258 cpu_reg_save_offsets[i] = sp_offset;
duke@435 259 sp_offset++;
duke@435 260 }
duke@435 261 }
duke@435 262
duke@435 263 // all float registers are saved explicitly
duke@435 264 assert(FrameMap::nof_fpu_regs == 32, "double registers not handled here");
duke@435 265 for (i = 0; i < FrameMap::nof_fpu_regs; i++) {
duke@435 266 fpu_reg_save_offsets[i] = sp_offset;
duke@435 267 sp_offset++;
duke@435 268 }
duke@435 269 reg_save_size_in_words = sp_offset - frame::memory_parameter_word_sp_offset;
duke@435 270 // this should match assembler::total_frame_size_in_bytes, which
duke@435 271 // isn't callable from this context. It's checked by an assert when
duke@435 272 // it's used though.
duke@435 273 frame_size_in_bytes = align_size_up(sp_offset * wordSize, 8);
duke@435 274 }
duke@435 275
duke@435 276
duke@435 277 OopMapSet* Runtime1::generate_exception_throw(StubAssembler* sasm, address target, bool has_argument) {
duke@435 278 // make a frame and preserve the caller's caller-save registers
duke@435 279 OopMap* oop_map = save_live_registers(sasm);
duke@435 280 int call_offset;
duke@435 281 if (!has_argument) {
duke@435 282 call_offset = __ call_RT(noreg, noreg, target);
duke@435 283 } else {
duke@435 284 call_offset = __ call_RT(noreg, noreg, target, G4);
duke@435 285 }
duke@435 286 OopMapSet* oop_maps = new OopMapSet();
duke@435 287 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 288
duke@435 289 __ should_not_reach_here();
duke@435 290 return oop_maps;
duke@435 291 }
duke@435 292
duke@435 293
duke@435 294 OopMapSet* Runtime1::generate_stub_call(StubAssembler* sasm, Register result, address target,
duke@435 295 Register arg1, Register arg2, Register arg3) {
duke@435 296 // make a frame and preserve the caller's caller-save registers
duke@435 297 OopMap* oop_map = save_live_registers(sasm);
duke@435 298
duke@435 299 int call_offset;
duke@435 300 if (arg1 == noreg) {
duke@435 301 call_offset = __ call_RT(result, noreg, target);
duke@435 302 } else if (arg2 == noreg) {
duke@435 303 call_offset = __ call_RT(result, noreg, target, arg1);
duke@435 304 } else if (arg3 == noreg) {
duke@435 305 call_offset = __ call_RT(result, noreg, target, arg1, arg2);
duke@435 306 } else {
duke@435 307 call_offset = __ call_RT(result, noreg, target, arg1, arg2, arg3);
duke@435 308 }
duke@435 309 OopMapSet* oop_maps = NULL;
duke@435 310
duke@435 311 oop_maps = new OopMapSet();
duke@435 312 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 313 restore_live_registers(sasm);
duke@435 314
duke@435 315 __ ret();
duke@435 316 __ delayed()->restore();
duke@435 317
duke@435 318 return oop_maps;
duke@435 319 }
duke@435 320
duke@435 321
duke@435 322 OopMapSet* Runtime1::generate_patching(StubAssembler* sasm, address target) {
duke@435 323 // make a frame and preserve the caller's caller-save registers
duke@435 324 OopMap* oop_map = save_live_registers(sasm);
duke@435 325
duke@435 326 // call the runtime patching routine, returns non-zero if nmethod got deopted.
duke@435 327 int call_offset = __ call_RT(noreg, noreg, target);
duke@435 328 OopMapSet* oop_maps = new OopMapSet();
duke@435 329 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 330
duke@435 331 // re-execute the patched instruction or, if the nmethod was deoptmized, return to the
duke@435 332 // deoptimization handler entry that will cause re-execution of the current bytecode
duke@435 333 DeoptimizationBlob* deopt_blob = SharedRuntime::deopt_blob();
duke@435 334 assert(deopt_blob != NULL, "deoptimization blob must have been created");
duke@435 335
duke@435 336 Label no_deopt;
duke@435 337 __ tst(O0);
duke@435 338 __ brx(Assembler::equal, false, Assembler::pt, no_deopt);
duke@435 339 __ delayed()->nop();
duke@435 340
duke@435 341 // return to the deoptimization handler entry for unpacking and rexecute
duke@435 342 // if we simply returned the we'd deopt as if any call we patched had just
duke@435 343 // returned.
duke@435 344
duke@435 345 restore_live_registers(sasm);
duke@435 346 __ restore();
duke@435 347 __ br(Assembler::always, false, Assembler::pt, deopt_blob->unpack_with_reexecution(), relocInfo::runtime_call_type);
duke@435 348 __ delayed()->nop();
duke@435 349
duke@435 350 __ bind(no_deopt);
duke@435 351 restore_live_registers(sasm);
duke@435 352 __ ret();
duke@435 353 __ delayed()->restore();
duke@435 354
duke@435 355 return oop_maps;
duke@435 356 }
duke@435 357
duke@435 358 OopMapSet* Runtime1::generate_code_for(StubID id, StubAssembler* sasm) {
duke@435 359
duke@435 360 OopMapSet* oop_maps = NULL;
duke@435 361 // for better readability
duke@435 362 const bool must_gc_arguments = true;
duke@435 363 const bool dont_gc_arguments = false;
duke@435 364
duke@435 365 // stub code & info for the different stubs
duke@435 366 switch (id) {
duke@435 367 case forward_exception_id:
duke@435 368 {
duke@435 369 // we're handling an exception in the context of a compiled
duke@435 370 // frame. The registers have been saved in the standard
duke@435 371 // places. Perform an exception lookup in the caller and
duke@435 372 // dispatch to the handler if found. Otherwise unwind and
duke@435 373 // dispatch to the callers exception handler.
duke@435 374
duke@435 375 oop_maps = new OopMapSet();
duke@435 376 OopMap* oop_map = generate_oop_map(sasm, true);
duke@435 377
duke@435 378 // transfer the pending exception to the exception_oop
duke@435 379 __ ld_ptr(G2_thread, in_bytes(JavaThread::pending_exception_offset()), Oexception);
duke@435 380 __ ld_ptr(Oexception, 0, G0);
duke@435 381 __ st_ptr(G0, G2_thread, in_bytes(JavaThread::pending_exception_offset()));
duke@435 382 __ add(I7, frame::pc_return_offset, Oissuing_pc);
duke@435 383
duke@435 384 generate_handle_exception(sasm, oop_maps, oop_map);
duke@435 385 __ should_not_reach_here();
duke@435 386 }
duke@435 387 break;
duke@435 388
duke@435 389 case new_instance_id:
duke@435 390 case fast_new_instance_id:
duke@435 391 case fast_new_instance_init_check_id:
duke@435 392 {
duke@435 393 Register G5_klass = G5; // Incoming
duke@435 394 Register O0_obj = O0; // Outgoing
duke@435 395
duke@435 396 if (id == new_instance_id) {
duke@435 397 __ set_info("new_instance", dont_gc_arguments);
duke@435 398 } else if (id == fast_new_instance_id) {
duke@435 399 __ set_info("fast new_instance", dont_gc_arguments);
duke@435 400 } else {
duke@435 401 assert(id == fast_new_instance_init_check_id, "bad StubID");
duke@435 402 __ set_info("fast new_instance init check", dont_gc_arguments);
duke@435 403 }
duke@435 404
duke@435 405 if ((id == fast_new_instance_id || id == fast_new_instance_init_check_id) &&
duke@435 406 UseTLAB && FastTLABRefill) {
duke@435 407 Label slow_path;
duke@435 408 Register G1_obj_size = G1;
duke@435 409 Register G3_t1 = G3;
duke@435 410 Register G4_t2 = G4;
duke@435 411 assert_different_registers(G5_klass, G1_obj_size, G3_t1, G4_t2);
duke@435 412
duke@435 413 // Push a frame since we may do dtrace notification for the
duke@435 414 // allocation which requires calling out and we don't want
duke@435 415 // to stomp the real return address.
duke@435 416 __ save_frame(0);
duke@435 417
duke@435 418 if (id == fast_new_instance_init_check_id) {
duke@435 419 // make sure the klass is initialized
duke@435 420 __ ld(G5_klass, instanceKlass::init_state_offset_in_bytes() + sizeof(oopDesc), G3_t1);
duke@435 421 __ cmp(G3_t1, instanceKlass::fully_initialized);
duke@435 422 __ br(Assembler::notEqual, false, Assembler::pn, slow_path);
duke@435 423 __ delayed()->nop();
duke@435 424 }
duke@435 425 #ifdef ASSERT
duke@435 426 // assert object can be fast path allocated
duke@435 427 {
duke@435 428 Label ok, not_ok;
duke@435 429 __ ld(G5_klass, Klass::layout_helper_offset_in_bytes() + sizeof(oopDesc), G1_obj_size);
duke@435 430 __ cmp(G1_obj_size, 0); // make sure it's an instance (LH > 0)
duke@435 431 __ br(Assembler::lessEqual, false, Assembler::pn, not_ok);
duke@435 432 __ delayed()->nop();
duke@435 433 __ btst(Klass::_lh_instance_slow_path_bit, G1_obj_size);
duke@435 434 __ br(Assembler::zero, false, Assembler::pn, ok);
duke@435 435 __ delayed()->nop();
duke@435 436 __ bind(not_ok);
duke@435 437 __ stop("assert(can be fast path allocated)");
duke@435 438 __ should_not_reach_here();
duke@435 439 __ bind(ok);
duke@435 440 }
duke@435 441 #endif // ASSERT
duke@435 442 // if we got here then the TLAB allocation failed, so try
duke@435 443 // refilling the TLAB or allocating directly from eden.
duke@435 444 Label retry_tlab, try_eden;
duke@435 445 __ tlab_refill(retry_tlab, try_eden, slow_path); // preserves G5_klass
duke@435 446
duke@435 447 __ bind(retry_tlab);
duke@435 448
duke@435 449 // get the instance size
duke@435 450 __ ld(G5_klass, klassOopDesc::header_size() * HeapWordSize + Klass::layout_helper_offset_in_bytes(), G1_obj_size);
phh@2423 451
duke@435 452 __ tlab_allocate(O0_obj, G1_obj_size, 0, G3_t1, slow_path);
phh@2423 453
duke@435 454 __ initialize_object(O0_obj, G5_klass, G1_obj_size, 0, G3_t1, G4_t2);
duke@435 455 __ verify_oop(O0_obj);
duke@435 456 __ mov(O0, I0);
duke@435 457 __ ret();
duke@435 458 __ delayed()->restore();
duke@435 459
duke@435 460 __ bind(try_eden);
duke@435 461 // get the instance size
duke@435 462 __ ld(G5_klass, klassOopDesc::header_size() * HeapWordSize + Klass::layout_helper_offset_in_bytes(), G1_obj_size);
duke@435 463 __ eden_allocate(O0_obj, G1_obj_size, 0, G3_t1, G4_t2, slow_path);
phh@2447 464 __ incr_allocated_bytes(G1_obj_size, G3_t1, G4_t2);
phh@2423 465
duke@435 466 __ initialize_object(O0_obj, G5_klass, G1_obj_size, 0, G3_t1, G4_t2);
duke@435 467 __ verify_oop(O0_obj);
duke@435 468 __ mov(O0, I0);
duke@435 469 __ ret();
duke@435 470 __ delayed()->restore();
duke@435 471
duke@435 472 __ bind(slow_path);
duke@435 473
duke@435 474 // pop this frame so generate_stub_call can push it's own
duke@435 475 __ restore();
duke@435 476 }
duke@435 477
duke@435 478 oop_maps = generate_stub_call(sasm, I0, CAST_FROM_FN_PTR(address, new_instance), G5_klass);
duke@435 479 // I0->O0: new instance
duke@435 480 }
duke@435 481
duke@435 482 break;
duke@435 483
duke@435 484 case counter_overflow_id:
iveresov@2138 485 // G4 contains bci, G5 contains method
iveresov@2138 486 oop_maps = generate_stub_call(sasm, noreg, CAST_FROM_FN_PTR(address, counter_overflow), G4, G5);
duke@435 487 break;
duke@435 488
duke@435 489 case new_type_array_id:
duke@435 490 case new_object_array_id:
duke@435 491 {
duke@435 492 Register G5_klass = G5; // Incoming
duke@435 493 Register G4_length = G4; // Incoming
duke@435 494 Register O0_obj = O0; // Outgoing
duke@435 495
twisti@1162 496 Address klass_lh(G5_klass, ((klassOopDesc::header_size() * HeapWordSize)
twisti@1162 497 + Klass::layout_helper_offset_in_bytes()));
duke@435 498 assert(Klass::_lh_header_size_shift % BitsPerByte == 0, "bytewise");
duke@435 499 assert(Klass::_lh_header_size_mask == 0xFF, "bytewise");
duke@435 500 // Use this offset to pick out an individual byte of the layout_helper:
duke@435 501 const int klass_lh_header_size_offset = ((BytesPerInt - 1) // 3 - 2 selects byte {0,1,0,0}
duke@435 502 - Klass::_lh_header_size_shift / BitsPerByte);
duke@435 503
duke@435 504 if (id == new_type_array_id) {
duke@435 505 __ set_info("new_type_array", dont_gc_arguments);
duke@435 506 } else {
duke@435 507 __ set_info("new_object_array", dont_gc_arguments);
duke@435 508 }
duke@435 509
duke@435 510 #ifdef ASSERT
duke@435 511 // assert object type is really an array of the proper kind
duke@435 512 {
duke@435 513 Label ok;
duke@435 514 Register G3_t1 = G3;
duke@435 515 __ ld(klass_lh, G3_t1);
duke@435 516 __ sra(G3_t1, Klass::_lh_array_tag_shift, G3_t1);
duke@435 517 int tag = ((id == new_type_array_id)
duke@435 518 ? Klass::_lh_array_tag_type_value
duke@435 519 : Klass::_lh_array_tag_obj_value);
duke@435 520 __ cmp(G3_t1, tag);
duke@435 521 __ brx(Assembler::equal, false, Assembler::pt, ok);
duke@435 522 __ delayed()->nop();
duke@435 523 __ stop("assert(is an array klass)");
duke@435 524 __ should_not_reach_here();
duke@435 525 __ bind(ok);
duke@435 526 }
duke@435 527 #endif // ASSERT
duke@435 528
duke@435 529 if (UseTLAB && FastTLABRefill) {
duke@435 530 Label slow_path;
duke@435 531 Register G1_arr_size = G1;
duke@435 532 Register G3_t1 = G3;
duke@435 533 Register O1_t2 = O1;
duke@435 534 assert_different_registers(G5_klass, G4_length, G1_arr_size, G3_t1, O1_t2);
duke@435 535
duke@435 536 // check that array length is small enough for fast path
duke@435 537 __ set(C1_MacroAssembler::max_array_allocation_length, G3_t1);
duke@435 538 __ cmp(G4_length, G3_t1);
duke@435 539 __ br(Assembler::greaterUnsigned, false, Assembler::pn, slow_path);
duke@435 540 __ delayed()->nop();
duke@435 541
duke@435 542 // if we got here then the TLAB allocation failed, so try
duke@435 543 // refilling the TLAB or allocating directly from eden.
duke@435 544 Label retry_tlab, try_eden;
duke@435 545 __ tlab_refill(retry_tlab, try_eden, slow_path); // preserves G4_length and G5_klass
duke@435 546
duke@435 547 __ bind(retry_tlab);
duke@435 548
duke@435 549 // get the allocation size: (length << (layout_helper & 0x1F)) + header_size
duke@435 550 __ ld(klass_lh, G3_t1);
duke@435 551 __ sll(G4_length, G3_t1, G1_arr_size);
duke@435 552 __ srl(G3_t1, Klass::_lh_header_size_shift, G3_t1);
duke@435 553 __ and3(G3_t1, Klass::_lh_header_size_mask, G3_t1);
duke@435 554 __ add(G1_arr_size, G3_t1, G1_arr_size);
duke@435 555 __ add(G1_arr_size, MinObjAlignmentInBytesMask, G1_arr_size); // align up
duke@435 556 __ and3(G1_arr_size, ~MinObjAlignmentInBytesMask, G1_arr_size);
duke@435 557
duke@435 558 __ tlab_allocate(O0_obj, G1_arr_size, 0, G3_t1, slow_path); // preserves G1_arr_size
duke@435 559
duke@435 560 __ initialize_header(O0_obj, G5_klass, G4_length, G3_t1, O1_t2);
duke@435 561 __ ldub(klass_lh, G3_t1, klass_lh_header_size_offset);
duke@435 562 __ sub(G1_arr_size, G3_t1, O1_t2); // body length
duke@435 563 __ add(O0_obj, G3_t1, G3_t1); // body start
duke@435 564 __ initialize_body(G3_t1, O1_t2);
duke@435 565 __ verify_oop(O0_obj);
duke@435 566 __ retl();
duke@435 567 __ delayed()->nop();
duke@435 568
duke@435 569 __ bind(try_eden);
duke@435 570 // get the allocation size: (length << (layout_helper & 0x1F)) + header_size
duke@435 571 __ ld(klass_lh, G3_t1);
duke@435 572 __ sll(G4_length, G3_t1, G1_arr_size);
duke@435 573 __ srl(G3_t1, Klass::_lh_header_size_shift, G3_t1);
duke@435 574 __ and3(G3_t1, Klass::_lh_header_size_mask, G3_t1);
duke@435 575 __ add(G1_arr_size, G3_t1, G1_arr_size);
duke@435 576 __ add(G1_arr_size, MinObjAlignmentInBytesMask, G1_arr_size);
duke@435 577 __ and3(G1_arr_size, ~MinObjAlignmentInBytesMask, G1_arr_size);
duke@435 578
duke@435 579 __ eden_allocate(O0_obj, G1_arr_size, 0, G3_t1, O1_t2, slow_path); // preserves G1_arr_size
phh@2447 580 __ incr_allocated_bytes(G1_arr_size, G3_t1, O1_t2);
duke@435 581
duke@435 582 __ initialize_header(O0_obj, G5_klass, G4_length, G3_t1, O1_t2);
duke@435 583 __ ldub(klass_lh, G3_t1, klass_lh_header_size_offset);
duke@435 584 __ sub(G1_arr_size, G3_t1, O1_t2); // body length
duke@435 585 __ add(O0_obj, G3_t1, G3_t1); // body start
duke@435 586 __ initialize_body(G3_t1, O1_t2);
duke@435 587 __ verify_oop(O0_obj);
duke@435 588 __ retl();
duke@435 589 __ delayed()->nop();
duke@435 590
duke@435 591 __ bind(slow_path);
duke@435 592 }
duke@435 593
duke@435 594 if (id == new_type_array_id) {
duke@435 595 oop_maps = generate_stub_call(sasm, I0, CAST_FROM_FN_PTR(address, new_type_array), G5_klass, G4_length);
duke@435 596 } else {
duke@435 597 oop_maps = generate_stub_call(sasm, I0, CAST_FROM_FN_PTR(address, new_object_array), G5_klass, G4_length);
duke@435 598 }
duke@435 599 // I0 -> O0: new array
duke@435 600 }
duke@435 601 break;
duke@435 602
duke@435 603 case new_multi_array_id:
duke@435 604 { // O0: klass
duke@435 605 // O1: rank
duke@435 606 // O2: address of 1st dimension
duke@435 607 __ set_info("new_multi_array", dont_gc_arguments);
duke@435 608 oop_maps = generate_stub_call(sasm, I0, CAST_FROM_FN_PTR(address, new_multi_array), I0, I1, I2);
duke@435 609 // I0 -> O0: new multi array
duke@435 610 }
duke@435 611 break;
duke@435 612
duke@435 613 case register_finalizer_id:
duke@435 614 {
duke@435 615 __ set_info("register_finalizer", dont_gc_arguments);
duke@435 616
duke@435 617 // load the klass and check the has finalizer flag
duke@435 618 Label register_finalizer;
duke@435 619 Register t = O1;
iveresov@2344 620 __ load_klass(O0, t);
duke@435 621 __ ld(t, Klass::access_flags_offset_in_bytes() + sizeof(oopDesc), t);
duke@435 622 __ set(JVM_ACC_HAS_FINALIZER, G3);
duke@435 623 __ andcc(G3, t, G0);
duke@435 624 __ br(Assembler::notZero, false, Assembler::pt, register_finalizer);
duke@435 625 __ delayed()->nop();
duke@435 626
duke@435 627 // do a leaf return
duke@435 628 __ retl();
duke@435 629 __ delayed()->nop();
duke@435 630
duke@435 631 __ bind(register_finalizer);
duke@435 632 OopMap* oop_map = save_live_registers(sasm);
duke@435 633 int call_offset = __ call_RT(noreg, noreg,
duke@435 634 CAST_FROM_FN_PTR(address, SharedRuntime::register_finalizer), I0);
duke@435 635 oop_maps = new OopMapSet();
duke@435 636 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 637
duke@435 638 // Now restore all the live registers
duke@435 639 restore_live_registers(sasm);
duke@435 640
duke@435 641 __ ret();
duke@435 642 __ delayed()->restore();
duke@435 643 }
duke@435 644 break;
duke@435 645
duke@435 646 case throw_range_check_failed_id:
duke@435 647 { __ set_info("range_check_failed", dont_gc_arguments); // arguments will be discarded
duke@435 648 // G4: index
duke@435 649 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_range_check_exception), true);
duke@435 650 }
duke@435 651 break;
duke@435 652
duke@435 653 case throw_index_exception_id:
duke@435 654 { __ set_info("index_range_check_failed", dont_gc_arguments); // arguments will be discarded
duke@435 655 // G4: index
duke@435 656 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_index_exception), true);
duke@435 657 }
duke@435 658 break;
duke@435 659
duke@435 660 case throw_div0_exception_id:
duke@435 661 { __ set_info("throw_div0_exception", dont_gc_arguments);
duke@435 662 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_div0_exception), false);
duke@435 663 }
duke@435 664 break;
duke@435 665
duke@435 666 case throw_null_pointer_exception_id:
duke@435 667 { __ set_info("throw_null_pointer_exception", dont_gc_arguments);
duke@435 668 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_null_pointer_exception), false);
duke@435 669 }
duke@435 670 break;
duke@435 671
duke@435 672 case handle_exception_id:
duke@435 673 {
duke@435 674 __ set_info("handle_exception", dont_gc_arguments);
duke@435 675 // make a frame and preserve the caller's caller-save registers
duke@435 676
duke@435 677 oop_maps = new OopMapSet();
duke@435 678 OopMap* oop_map = save_live_registers(sasm);
duke@435 679 __ mov(Oexception->after_save(), Oexception);
duke@435 680 __ mov(Oissuing_pc->after_save(), Oissuing_pc);
duke@435 681 generate_handle_exception(sasm, oop_maps, oop_map);
duke@435 682 }
duke@435 683 break;
duke@435 684
duke@435 685 case unwind_exception_id:
duke@435 686 {
duke@435 687 // O0: exception
duke@435 688 // I7: address of call to this method
duke@435 689
duke@435 690 __ set_info("unwind_exception", dont_gc_arguments);
duke@435 691 __ mov(Oexception, Oexception->after_save());
duke@435 692 __ add(I7, frame::pc_return_offset, Oissuing_pc->after_save());
duke@435 693
duke@435 694 __ call_VM_leaf(L7_thread_cache, CAST_FROM_FN_PTR(address, SharedRuntime::exception_handler_for_return_address),
twisti@1730 695 G2_thread, Oissuing_pc->after_save());
duke@435 696 __ verify_not_null_oop(Oexception->after_save());
twisti@1919 697
twisti@1919 698 // Restore SP from L7 if the exception PC is a MethodHandle call site.
twisti@1919 699 __ mov(O0, G5); // Save the target address.
twisti@1919 700 __ lduw(Address(G2_thread, JavaThread::is_method_handle_return_offset()), L0);
twisti@1919 701 __ tst(L0); // Condition codes are preserved over the restore.
twisti@1919 702 __ restore();
twisti@1919 703
twisti@1919 704 __ jmp(G5, 0);
twisti@1919 705 __ delayed()->movcc(Assembler::notZero, false, Assembler::icc, L7_mh_SP_save, SP); // Restore SP if required.
duke@435 706 }
duke@435 707 break;
duke@435 708
duke@435 709 case throw_array_store_exception_id:
duke@435 710 {
duke@435 711 __ set_info("throw_array_store_exception", dont_gc_arguments);
never@2488 712 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_array_store_exception), true);
duke@435 713 }
duke@435 714 break;
duke@435 715
duke@435 716 case throw_class_cast_exception_id:
duke@435 717 {
duke@435 718 // G4: object
duke@435 719 __ set_info("throw_class_cast_exception", dont_gc_arguments);
duke@435 720 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_class_cast_exception), true);
duke@435 721 }
duke@435 722 break;
duke@435 723
duke@435 724 case throw_incompatible_class_change_error_id:
duke@435 725 {
duke@435 726 __ set_info("throw_incompatible_class_cast_exception", dont_gc_arguments);
duke@435 727 oop_maps = generate_exception_throw(sasm, CAST_FROM_FN_PTR(address, throw_incompatible_class_change_error), false);
duke@435 728 }
duke@435 729 break;
duke@435 730
duke@435 731 case slow_subtype_check_id:
duke@435 732 { // Support for uint StubRoutine::partial_subtype_check( Klass sub, Klass super );
duke@435 733 // Arguments :
duke@435 734 //
duke@435 735 // ret : G3
duke@435 736 // sub : G3, argument, destroyed
duke@435 737 // super: G1, argument, not changed
duke@435 738 // raddr: O7, blown by call
jrose@1079 739 Label miss;
duke@435 740
duke@435 741 __ save_frame(0); // Blow no registers!
duke@435 742
jrose@1079 743 __ check_klass_subtype_slow_path(G3, G1, L0, L1, L2, L4, NULL, &miss);
duke@435 744
duke@435 745 __ mov(1, G3);
jrose@1079 746 __ ret(); // Result in G5 is 'true'
duke@435 747 __ delayed()->restore(); // free copy or add can go here
duke@435 748
duke@435 749 __ bind(miss);
duke@435 750 __ mov(0, G3);
jrose@1079 751 __ ret(); // Result in G5 is 'false'
duke@435 752 __ delayed()->restore(); // free copy or add can go here
duke@435 753 }
duke@435 754
duke@435 755 case monitorenter_nofpu_id:
duke@435 756 case monitorenter_id:
duke@435 757 { // G4: object
duke@435 758 // G5: lock address
duke@435 759 __ set_info("monitorenter", dont_gc_arguments);
duke@435 760
duke@435 761 int save_fpu_registers = (id == monitorenter_id);
duke@435 762 // make a frame and preserve the caller's caller-save registers
duke@435 763 OopMap* oop_map = save_live_registers(sasm, save_fpu_registers);
duke@435 764
duke@435 765 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, monitorenter), G4, G5);
duke@435 766
duke@435 767 oop_maps = new OopMapSet();
duke@435 768 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 769 restore_live_registers(sasm, save_fpu_registers);
duke@435 770
duke@435 771 __ ret();
duke@435 772 __ delayed()->restore();
duke@435 773 }
duke@435 774 break;
duke@435 775
duke@435 776 case monitorexit_nofpu_id:
duke@435 777 case monitorexit_id:
duke@435 778 { // G4: lock address
duke@435 779 // note: really a leaf routine but must setup last java sp
duke@435 780 // => use call_RT for now (speed can be improved by
duke@435 781 // doing last java sp setup manually)
duke@435 782 __ set_info("monitorexit", dont_gc_arguments);
duke@435 783
duke@435 784 int save_fpu_registers = (id == monitorexit_id);
duke@435 785 // make a frame and preserve the caller's caller-save registers
duke@435 786 OopMap* oop_map = save_live_registers(sasm, save_fpu_registers);
duke@435 787
duke@435 788 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, monitorexit), G4);
duke@435 789
duke@435 790 oop_maps = new OopMapSet();
duke@435 791 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 792 restore_live_registers(sasm, save_fpu_registers);
duke@435 793
duke@435 794 __ ret();
duke@435 795 __ delayed()->restore();
duke@435 796
duke@435 797 }
duke@435 798 break;
duke@435 799
duke@435 800 case access_field_patching_id:
duke@435 801 { __ set_info("access_field_patching", dont_gc_arguments);
duke@435 802 oop_maps = generate_patching(sasm, CAST_FROM_FN_PTR(address, access_field_patching));
duke@435 803 }
duke@435 804 break;
duke@435 805
duke@435 806 case load_klass_patching_id:
duke@435 807 { __ set_info("load_klass_patching", dont_gc_arguments);
duke@435 808 oop_maps = generate_patching(sasm, CAST_FROM_FN_PTR(address, move_klass_patching));
duke@435 809 }
duke@435 810 break;
duke@435 811
duke@435 812 case jvmti_exception_throw_id:
duke@435 813 { // Oexception : exception
duke@435 814 __ set_info("jvmti_exception_throw", dont_gc_arguments);
duke@435 815 oop_maps = generate_stub_call(sasm, noreg, CAST_FROM_FN_PTR(address, Runtime1::post_jvmti_exception_throw), I0);
duke@435 816 }
duke@435 817 break;
duke@435 818
duke@435 819 case dtrace_object_alloc_id:
duke@435 820 { // O0: object
duke@435 821 __ set_info("dtrace_object_alloc", dont_gc_arguments);
duke@435 822 // we can't gc here so skip the oopmap but make sure that all
duke@435 823 // the live registers get saved.
duke@435 824 save_live_registers(sasm);
duke@435 825
duke@435 826 __ save_thread(L7_thread_cache);
duke@435 827 __ call(CAST_FROM_FN_PTR(address, SharedRuntime::dtrace_object_alloc),
duke@435 828 relocInfo::runtime_call_type);
duke@435 829 __ delayed()->mov(I0, O0);
duke@435 830 __ restore_thread(L7_thread_cache);
duke@435 831
duke@435 832 restore_live_registers(sasm);
duke@435 833 __ ret();
duke@435 834 __ delayed()->restore();
duke@435 835 }
duke@435 836 break;
duke@435 837
ysr@777 838 #ifndef SERIALGC
ysr@777 839 case g1_pre_barrier_slow_id:
ysr@777 840 { // G4: previous value of memory
ysr@777 841 BarrierSet* bs = Universe::heap()->barrier_set();
ysr@777 842 if (bs->kind() != BarrierSet::G1SATBCTLogging) {
ysr@777 843 __ save_frame(0);
ysr@777 844 __ set((int)id, O1);
ysr@777 845 __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, unimplemented_entry), I0);
ysr@777 846 __ should_not_reach_here();
ysr@777 847 break;
ysr@777 848 }
ysr@777 849
ysr@777 850 __ set_info("g1_pre_barrier_slow_id", dont_gc_arguments);
ysr@777 851
ysr@777 852 Register pre_val = G4;
ysr@777 853 Register tmp = G1_scratch;
ysr@777 854 Register tmp2 = G3_scratch;
ysr@777 855
ysr@777 856 Label refill, restart;
ysr@777 857 bool with_frame = false; // I don't know if we can do with-frame.
ysr@777 858 int satb_q_index_byte_offset =
ysr@777 859 in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 860 PtrQueue::byte_offset_of_index());
ysr@777 861 int satb_q_buf_byte_offset =
ysr@777 862 in_bytes(JavaThread::satb_mark_queue_offset() +
ysr@777 863 PtrQueue::byte_offset_of_buf());
ysr@777 864 __ bind(restart);
ysr@777 865 __ ld_ptr(G2_thread, satb_q_index_byte_offset, tmp);
ysr@777 866
ysr@777 867 __ br_on_reg_cond(Assembler::rc_z, /*annul*/false,
ysr@777 868 Assembler::pn, tmp, refill);
ysr@777 869
ysr@777 870 // If the branch is taken, no harm in executing this in the delay slot.
ysr@777 871 __ delayed()->ld_ptr(G2_thread, satb_q_buf_byte_offset, tmp2);
ysr@777 872 __ sub(tmp, oopSize, tmp);
ysr@777 873
ysr@777 874 __ st_ptr(pre_val, tmp2, tmp); // [_buf + index] := <address_of_card>
ysr@777 875 // Use return-from-leaf
ysr@777 876 __ retl();
ysr@777 877 __ delayed()->st_ptr(tmp, G2_thread, satb_q_index_byte_offset);
ysr@777 878
ysr@777 879 __ bind(refill);
ysr@777 880 __ save_frame(0);
ysr@777 881
ysr@777 882 __ mov(pre_val, L0);
ysr@777 883 __ mov(tmp, L1);
ysr@777 884 __ mov(tmp2, L2);
ysr@777 885
ysr@777 886 __ call_VM_leaf(L7_thread_cache,
ysr@777 887 CAST_FROM_FN_PTR(address,
ysr@777 888 SATBMarkQueueSet::handle_zero_index_for_thread),
ysr@777 889 G2_thread);
ysr@777 890
ysr@777 891 __ mov(L0, pre_val);
ysr@777 892 __ mov(L1, tmp);
ysr@777 893 __ mov(L2, tmp2);
ysr@777 894
ysr@777 895 __ br(Assembler::always, /*annul*/false, Assembler::pt, restart);
ysr@777 896 __ delayed()->restore();
ysr@777 897 }
ysr@777 898 break;
ysr@777 899
ysr@777 900 case g1_post_barrier_slow_id:
ysr@777 901 {
ysr@777 902 BarrierSet* bs = Universe::heap()->barrier_set();
ysr@777 903 if (bs->kind() != BarrierSet::G1SATBCTLogging) {
ysr@777 904 __ save_frame(0);
ysr@777 905 __ set((int)id, O1);
ysr@777 906 __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, unimplemented_entry), I0);
ysr@777 907 __ should_not_reach_here();
ysr@777 908 break;
ysr@777 909 }
ysr@777 910
ysr@777 911 __ set_info("g1_post_barrier_slow_id", dont_gc_arguments);
ysr@777 912
ysr@777 913 Register addr = G4;
ysr@777 914 Register cardtable = G5;
ysr@777 915 Register tmp = G1_scratch;
ysr@777 916 Register tmp2 = G3_scratch;
ysr@777 917 jbyte* byte_map_base = ((CardTableModRefBS*)bs)->byte_map_base;
ysr@777 918
ysr@777 919 Label not_already_dirty, restart, refill;
ysr@777 920
ysr@777 921 #ifdef _LP64
ysr@777 922 __ srlx(addr, CardTableModRefBS::card_shift, addr);
ysr@777 923 #else
ysr@777 924 __ srl(addr, CardTableModRefBS::card_shift, addr);
ysr@777 925 #endif
ysr@777 926
twisti@1162 927 AddressLiteral rs(byte_map_base);
twisti@1162 928 __ set(rs, cardtable); // cardtable := <card table base>
ysr@777 929 __ ldub(addr, cardtable, tmp); // tmp := [addr + cardtable]
ysr@777 930
ysr@777 931 __ br_on_reg_cond(Assembler::rc_nz, /*annul*/false, Assembler::pt,
ysr@777 932 tmp, not_already_dirty);
ysr@777 933 // Get cardtable + tmp into a reg by itself -- useful in the take-the-branch
ysr@777 934 // case, harmless if not.
ysr@777 935 __ delayed()->add(addr, cardtable, tmp2);
ysr@777 936
ysr@777 937 // We didn't take the branch, so we're already dirty: return.
ysr@777 938 // Use return-from-leaf
ysr@777 939 __ retl();
ysr@777 940 __ delayed()->nop();
ysr@777 941
ysr@777 942 // Not dirty.
ysr@777 943 __ bind(not_already_dirty);
ysr@777 944 // First, dirty it.
ysr@777 945 __ stb(G0, tmp2, 0); // [cardPtr] := 0 (i.e., dirty).
ysr@777 946
ysr@777 947 Register tmp3 = cardtable;
ysr@777 948 Register tmp4 = tmp;
ysr@777 949
ysr@777 950 // these registers are now dead
ysr@777 951 addr = cardtable = tmp = noreg;
ysr@777 952
ysr@777 953 int dirty_card_q_index_byte_offset =
ysr@777 954 in_bytes(JavaThread::dirty_card_queue_offset() +
ysr@777 955 PtrQueue::byte_offset_of_index());
ysr@777 956 int dirty_card_q_buf_byte_offset =
ysr@777 957 in_bytes(JavaThread::dirty_card_queue_offset() +
ysr@777 958 PtrQueue::byte_offset_of_buf());
ysr@777 959 __ bind(restart);
ysr@777 960 __ ld_ptr(G2_thread, dirty_card_q_index_byte_offset, tmp3);
ysr@777 961
ysr@777 962 __ br_on_reg_cond(Assembler::rc_z, /*annul*/false, Assembler::pn,
ysr@777 963 tmp3, refill);
ysr@777 964 // If the branch is taken, no harm in executing this in the delay slot.
ysr@777 965 __ delayed()->ld_ptr(G2_thread, dirty_card_q_buf_byte_offset, tmp4);
ysr@777 966 __ sub(tmp3, oopSize, tmp3);
ysr@777 967
ysr@777 968 __ st_ptr(tmp2, tmp4, tmp3); // [_buf + index] := <address_of_card>
ysr@777 969 // Use return-from-leaf
ysr@777 970 __ retl();
ysr@777 971 __ delayed()->st_ptr(tmp3, G2_thread, dirty_card_q_index_byte_offset);
ysr@777 972
ysr@777 973 __ bind(refill);
ysr@777 974 __ save_frame(0);
ysr@777 975
ysr@777 976 __ mov(tmp2, L0);
ysr@777 977 __ mov(tmp3, L1);
ysr@777 978 __ mov(tmp4, L2);
ysr@777 979
ysr@777 980 __ call_VM_leaf(L7_thread_cache,
ysr@777 981 CAST_FROM_FN_PTR(address,
ysr@777 982 DirtyCardQueueSet::handle_zero_index_for_thread),
ysr@777 983 G2_thread);
ysr@777 984
ysr@777 985 __ mov(L0, tmp2);
ysr@777 986 __ mov(L1, tmp3);
ysr@777 987 __ mov(L2, tmp4);
ysr@777 988
ysr@777 989 __ br(Assembler::always, /*annul*/false, Assembler::pt, restart);
ysr@777 990 __ delayed()->restore();
ysr@777 991 }
ysr@777 992 break;
ysr@777 993 #endif // !SERIALGC
ysr@777 994
duke@435 995 default:
duke@435 996 { __ set_info("unimplemented entry", dont_gc_arguments);
duke@435 997 __ save_frame(0);
duke@435 998 __ set((int)id, O1);
duke@435 999 __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, unimplemented_entry), O1);
duke@435 1000 __ should_not_reach_here();
duke@435 1001 }
duke@435 1002 break;
duke@435 1003 }
duke@435 1004 return oop_maps;
duke@435 1005 }
duke@435 1006
duke@435 1007
duke@435 1008 void Runtime1::generate_handle_exception(StubAssembler* sasm, OopMapSet* oop_maps, OopMap* oop_map, bool) {
duke@435 1009 Label no_deopt;
duke@435 1010
duke@435 1011 __ verify_not_null_oop(Oexception);
duke@435 1012
duke@435 1013 // save the exception and issuing pc in the thread
duke@435 1014 __ st_ptr(Oexception, G2_thread, in_bytes(JavaThread::exception_oop_offset()));
duke@435 1015 __ st_ptr(Oissuing_pc, G2_thread, in_bytes(JavaThread::exception_pc_offset()));
duke@435 1016
duke@435 1017 // save the real return address and use the throwing pc as the return address to lookup (has bci & oop map)
duke@435 1018 __ mov(I7, L0);
duke@435 1019 __ mov(Oissuing_pc, I7);
duke@435 1020 __ sub(I7, frame::pc_return_offset, I7);
duke@435 1021 int call_offset = __ call_RT(noreg, noreg, CAST_FROM_FN_PTR(address, exception_handler_for_pc));
duke@435 1022
duke@435 1023 // Note: if nmethod has been deoptimized then regardless of
duke@435 1024 // whether it had a handler or not we will deoptimize
duke@435 1025 // by entering the deopt blob with a pending exception.
duke@435 1026
twisti@1730 1027 #ifdef ASSERT
twisti@1730 1028 Label done;
duke@435 1029 __ tst(O0);
twisti@1730 1030 __ br(Assembler::notZero, false, Assembler::pn, done);
duke@435 1031 __ delayed()->nop();
twisti@1730 1032 __ stop("should have found address");
twisti@1730 1033 __ bind(done);
twisti@1730 1034 #endif
duke@435 1035
duke@435 1036 // restore the registers that were saved at the beginning and jump to the exception handler.
duke@435 1037 restore_live_registers(sasm);
duke@435 1038
duke@435 1039 __ jmp(O0, 0);
duke@435 1040 __ delayed()->restore();
duke@435 1041
duke@435 1042 oop_maps->add_gc_map(call_offset, oop_map);
duke@435 1043 }
duke@435 1044
duke@435 1045
duke@435 1046 #undef __
duke@435 1047
duke@435 1048 #define __ masm->
bobv@2036 1049
bobv@2036 1050 const char *Runtime1::pd_name_for_address(address entry) {
bobv@2036 1051 return "<unknown function>";
bobv@2036 1052 }

mercurial