src/cpu/x86/vm/vm_version_x86.hpp

Sat, 29 Sep 2012 06:40:00 -0400

author
coleenp
date
Sat, 29 Sep 2012 06:40:00 -0400
changeset 4142
d8ce2825b193
parent 3560
4a24c4f648bd
child 4153
b9a9ed0f8eeb
permissions
-rw-r--r--

8000213: NPG: Should have renamed arrayKlass and typeArrayKlass
Summary: Capitalize these metadata types (and objArrayKlass)
Reviewed-by: stefank, twisti, kvn

twisti@1020 1 /*
phh@3378 2 * Copyright (c) 1997, 2011, Oracle and/or its affiliates. All rights reserved.
twisti@1020 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
twisti@1020 4 *
twisti@1020 5 * This code is free software; you can redistribute it and/or modify it
twisti@1020 6 * under the terms of the GNU General Public License version 2 only, as
twisti@1020 7 * published by the Free Software Foundation.
twisti@1020 8 *
twisti@1020 9 * This code is distributed in the hope that it will be useful, but WITHOUT
twisti@1020 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
twisti@1020 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
twisti@1020 12 * version 2 for more details (a copy is included in the LICENSE file that
twisti@1020 13 * accompanied this code).
twisti@1020 14 *
twisti@1020 15 * You should have received a copy of the GNU General Public License version
twisti@1020 16 * 2 along with this work; if not, write to the Free Software Foundation,
twisti@1020 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
twisti@1020 18 *
trims@1907 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
trims@1907 20 * or visit www.oracle.com if you need additional information or have any
trims@1907 21 * questions.
twisti@1020 22 *
twisti@1020 23 */
twisti@1020 24
stefank@2314 25 #ifndef CPU_X86_VM_VM_VERSION_X86_HPP
stefank@2314 26 #define CPU_X86_VM_VM_VERSION_X86_HPP
stefank@2314 27
stefank@2314 28 #include "runtime/globals_extension.hpp"
stefank@2314 29 #include "runtime/vm_version.hpp"
stefank@2314 30
twisti@1020 31 class VM_Version : public Abstract_VM_Version {
twisti@1020 32 public:
twisti@1020 33 // cpuid result register layouts. These are all unions of a uint32_t
twisti@1020 34 // (in case anyone wants access to the register as a whole) and a bitfield.
twisti@1020 35
twisti@1020 36 union StdCpuid1Eax {
twisti@1020 37 uint32_t value;
twisti@1020 38 struct {
twisti@1020 39 uint32_t stepping : 4,
twisti@1020 40 model : 4,
twisti@1020 41 family : 4,
twisti@1020 42 proc_type : 2,
twisti@1020 43 : 2,
twisti@1020 44 ext_model : 4,
twisti@1020 45 ext_family : 8,
twisti@1020 46 : 4;
twisti@1020 47 } bits;
twisti@1020 48 };
twisti@1020 49
twisti@1020 50 union StdCpuid1Ebx { // example, unused
twisti@1020 51 uint32_t value;
twisti@1020 52 struct {
twisti@1020 53 uint32_t brand_id : 8,
twisti@1020 54 clflush_size : 8,
twisti@1020 55 threads_per_cpu : 8,
twisti@1020 56 apic_id : 8;
twisti@1020 57 } bits;
twisti@1020 58 };
twisti@1020 59
twisti@1020 60 union StdCpuid1Ecx {
twisti@1020 61 uint32_t value;
twisti@1020 62 struct {
twisti@1020 63 uint32_t sse3 : 1,
twisti@1020 64 : 2,
twisti@1020 65 monitor : 1,
twisti@1020 66 : 1,
twisti@1020 67 vmx : 1,
twisti@1020 68 : 1,
twisti@1020 69 est : 1,
twisti@1020 70 : 1,
twisti@1020 71 ssse3 : 1,
twisti@1020 72 cid : 1,
twisti@1020 73 : 2,
twisti@1020 74 cmpxchg16: 1,
twisti@1020 75 : 4,
twisti@1020 76 dca : 1,
twisti@1020 77 sse4_1 : 1,
twisti@1020 78 sse4_2 : 1,
twisti@1078 79 : 2,
twisti@1078 80 popcnt : 1,
kvn@3388 81 : 3,
kvn@3388 82 osxsave : 1,
kvn@3388 83 avx : 1,
kvn@3388 84 : 3;
twisti@1020 85 } bits;
twisti@1020 86 };
twisti@1020 87
twisti@1020 88 union StdCpuid1Edx {
twisti@1020 89 uint32_t value;
twisti@1020 90 struct {
twisti@1020 91 uint32_t : 4,
twisti@1020 92 tsc : 1,
twisti@1020 93 : 3,
twisti@1020 94 cmpxchg8 : 1,
twisti@1020 95 : 6,
twisti@1020 96 cmov : 1,
kvn@2984 97 : 3,
kvn@2984 98 clflush : 1,
kvn@2984 99 : 3,
twisti@1020 100 mmx : 1,
twisti@1020 101 fxsr : 1,
twisti@1020 102 sse : 1,
twisti@1020 103 sse2 : 1,
twisti@1020 104 : 1,
twisti@1020 105 ht : 1,
twisti@1020 106 : 3;
twisti@1020 107 } bits;
twisti@1020 108 };
twisti@1020 109
twisti@1020 110 union DcpCpuid4Eax {
twisti@1020 111 uint32_t value;
twisti@1020 112 struct {
twisti@1020 113 uint32_t cache_type : 5,
twisti@1020 114 : 21,
twisti@1020 115 cores_per_cpu : 6;
twisti@1020 116 } bits;
twisti@1020 117 };
twisti@1020 118
twisti@1020 119 union DcpCpuid4Ebx {
twisti@1020 120 uint32_t value;
twisti@1020 121 struct {
twisti@1020 122 uint32_t L1_line_size : 12,
twisti@1020 123 partitions : 10,
twisti@1020 124 associativity : 10;
twisti@1020 125 } bits;
twisti@1020 126 };
twisti@1020 127
kvn@1977 128 union TplCpuidBEbx {
kvn@1977 129 uint32_t value;
kvn@1977 130 struct {
kvn@1977 131 uint32_t logical_cpus : 16,
kvn@1977 132 : 16;
kvn@1977 133 } bits;
kvn@1977 134 };
kvn@1977 135
twisti@1020 136 union ExtCpuid1Ecx {
twisti@1020 137 uint32_t value;
twisti@1020 138 struct {
twisti@1020 139 uint32_t LahfSahf : 1,
twisti@1020 140 CmpLegacy : 1,
twisti@1020 141 : 4,
twisti@1210 142 lzcnt : 1,
twisti@1020 143 sse4a : 1,
twisti@1020 144 misalignsse : 1,
twisti@1020 145 prefetchw : 1,
twisti@1020 146 : 22;
twisti@1020 147 } bits;
twisti@1020 148 };
twisti@1020 149
twisti@1020 150 union ExtCpuid1Edx {
twisti@1020 151 uint32_t value;
twisti@1020 152 struct {
twisti@1020 153 uint32_t : 22,
twisti@1020 154 mmx_amd : 1,
twisti@1020 155 mmx : 1,
twisti@1020 156 fxsr : 1,
twisti@1020 157 : 4,
twisti@1020 158 long_mode : 1,
twisti@1020 159 tdnow2 : 1,
twisti@1020 160 tdnow : 1;
twisti@1020 161 } bits;
twisti@1020 162 };
twisti@1020 163
twisti@1020 164 union ExtCpuid5Ex {
twisti@1020 165 uint32_t value;
twisti@1020 166 struct {
twisti@1020 167 uint32_t L1_line_size : 8,
twisti@1020 168 L1_tag_lines : 8,
twisti@1020 169 L1_assoc : 8,
twisti@1020 170 L1_size : 8;
twisti@1020 171 } bits;
twisti@1020 172 };
twisti@1020 173
kvn@3400 174 union ExtCpuid7Edx {
kvn@3400 175 uint32_t value;
kvn@3400 176 struct {
kvn@3400 177 uint32_t : 8,
kvn@3400 178 tsc_invariance : 1,
kvn@3400 179 : 23;
kvn@3400 180 } bits;
kvn@3400 181 };
kvn@3400 182
twisti@1020 183 union ExtCpuid8Ecx {
twisti@1020 184 uint32_t value;
twisti@1020 185 struct {
twisti@1020 186 uint32_t cores_per_cpu : 8,
twisti@1020 187 : 24;
twisti@1020 188 } bits;
twisti@1020 189 };
twisti@1020 190
kvn@3388 191 union SefCpuid7Eax {
kvn@3388 192 uint32_t value;
kvn@3388 193 };
kvn@3388 194
kvn@3388 195 union SefCpuid7Ebx {
kvn@3388 196 uint32_t value;
kvn@3388 197 struct {
kvn@3388 198 uint32_t fsgsbase : 1,
kvn@3388 199 : 2,
kvn@3388 200 bmi1 : 1,
kvn@3388 201 : 1,
kvn@3388 202 avx2 : 1,
kvn@3388 203 : 2,
kvn@3388 204 bmi2 : 1,
kvn@3388 205 : 23;
kvn@3388 206 } bits;
kvn@3388 207 };
kvn@3388 208
kvn@3388 209 union XemXcr0Eax {
kvn@3388 210 uint32_t value;
kvn@3388 211 struct {
kvn@3388 212 uint32_t x87 : 1,
kvn@3388 213 sse : 1,
kvn@3388 214 ymm : 1,
kvn@3388 215 : 29;
kvn@3388 216 } bits;
kvn@3388 217 };
kvn@3388 218
twisti@1020 219 protected:
phh@3378 220 static int _cpu;
phh@3378 221 static int _model;
phh@3378 222 static int _stepping;
phh@3378 223 static int _cpuFeatures; // features returned by the "cpuid" instruction
phh@3378 224 // 0 if this instruction is not available
phh@3378 225 static const char* _features_str;
twisti@1020 226
phh@3378 227 enum {
phh@3378 228 CPU_CX8 = (1 << 0), // next bits are from cpuid 1 (EDX)
phh@3378 229 CPU_CMOV = (1 << 1),
phh@3378 230 CPU_FXSR = (1 << 2),
phh@3378 231 CPU_HT = (1 << 3),
phh@3378 232 CPU_MMX = (1 << 4),
phh@3378 233 CPU_3DNOW_PREFETCH = (1 << 5), // Processor supports 3dnow prefetch and prefetchw instructions
phh@3378 234 // may not necessarily support other 3dnow instructions
phh@3378 235 CPU_SSE = (1 << 6),
phh@3378 236 CPU_SSE2 = (1 << 7),
phh@3378 237 CPU_SSE3 = (1 << 8), // SSE3 comes from cpuid 1 (ECX)
phh@3378 238 CPU_SSSE3 = (1 << 9),
phh@3378 239 CPU_SSE4A = (1 << 10),
phh@3378 240 CPU_SSE4_1 = (1 << 11),
phh@3378 241 CPU_SSE4_2 = (1 << 12),
phh@3378 242 CPU_POPCNT = (1 << 13),
phh@3378 243 CPU_LZCNT = (1 << 14),
phh@3378 244 CPU_TSC = (1 << 15),
kvn@3400 245 CPU_TSCINV = (1 << 16),
kvn@3400 246 CPU_AVX = (1 << 17),
kvn@3400 247 CPU_AVX2 = (1 << 18)
phh@3378 248 } cpuFeatureFlags;
phh@3378 249
phh@3378 250 enum {
phh@3378 251 // AMD
phh@3560 252 CPU_FAMILY_AMD_11H = 0x11,
phh@3378 253 // Intel
phh@3378 254 CPU_FAMILY_INTEL_CORE = 6,
phh@3560 255 CPU_MODEL_NEHALEM = 0x1e,
phh@3560 256 CPU_MODEL_NEHALEM_EP = 0x1a,
phh@3560 257 CPU_MODEL_NEHALEM_EX = 0x2e,
phh@3560 258 CPU_MODEL_WESTMERE = 0x25,
phh@3560 259 CPU_MODEL_WESTMERE_EP = 0x2c,
phh@3560 260 CPU_MODEL_WESTMERE_EX = 0x2f,
phh@3560 261 CPU_MODEL_SANDYBRIDGE = 0x2a,
phh@3560 262 CPU_MODEL_SANDYBRIDGE_EP = 0x2d,
phh@3560 263 CPU_MODEL_IVYBRIDGE_EP = 0x3a
phh@3378 264 } cpuExtendedFamily;
twisti@1020 265
twisti@1020 266 // cpuid information block. All info derived from executing cpuid with
twisti@1020 267 // various function numbers is stored here. Intel and AMD info is
twisti@1020 268 // merged in this block: accessor methods disentangle it.
twisti@1020 269 //
twisti@1020 270 // The info block is laid out in subblocks of 4 dwords corresponding to
twisti@1020 271 // eax, ebx, ecx and edx, whether or not they contain anything useful.
twisti@1020 272 struct CpuidInfo {
twisti@1020 273 // cpuid function 0
twisti@1020 274 uint32_t std_max_function;
twisti@1020 275 uint32_t std_vendor_name_0;
twisti@1020 276 uint32_t std_vendor_name_1;
twisti@1020 277 uint32_t std_vendor_name_2;
twisti@1020 278
twisti@1020 279 // cpuid function 1
twisti@1020 280 StdCpuid1Eax std_cpuid1_eax;
twisti@1020 281 StdCpuid1Ebx std_cpuid1_ebx;
twisti@1020 282 StdCpuid1Ecx std_cpuid1_ecx;
twisti@1020 283 StdCpuid1Edx std_cpuid1_edx;
twisti@1020 284
twisti@1020 285 // cpuid function 4 (deterministic cache parameters)
twisti@1020 286 DcpCpuid4Eax dcp_cpuid4_eax;
twisti@1020 287 DcpCpuid4Ebx dcp_cpuid4_ebx;
twisti@1020 288 uint32_t dcp_cpuid4_ecx; // unused currently
twisti@1020 289 uint32_t dcp_cpuid4_edx; // unused currently
twisti@1020 290
kvn@3388 291 // cpuid function 7 (structured extended features)
kvn@3388 292 SefCpuid7Eax sef_cpuid7_eax;
kvn@3388 293 SefCpuid7Ebx sef_cpuid7_ebx;
kvn@3388 294 uint32_t sef_cpuid7_ecx; // unused currently
kvn@3388 295 uint32_t sef_cpuid7_edx; // unused currently
kvn@3388 296
kvn@1977 297 // cpuid function 0xB (processor topology)
kvn@1977 298 // ecx = 0
kvn@1977 299 uint32_t tpl_cpuidB0_eax;
kvn@1977 300 TplCpuidBEbx tpl_cpuidB0_ebx;
kvn@1977 301 uint32_t tpl_cpuidB0_ecx; // unused currently
kvn@1977 302 uint32_t tpl_cpuidB0_edx; // unused currently
kvn@1977 303
kvn@1977 304 // ecx = 1
kvn@1977 305 uint32_t tpl_cpuidB1_eax;
kvn@1977 306 TplCpuidBEbx tpl_cpuidB1_ebx;
kvn@1977 307 uint32_t tpl_cpuidB1_ecx; // unused currently
kvn@1977 308 uint32_t tpl_cpuidB1_edx; // unused currently
kvn@1977 309
kvn@1977 310 // ecx = 2
kvn@1977 311 uint32_t tpl_cpuidB2_eax;
kvn@1977 312 TplCpuidBEbx tpl_cpuidB2_ebx;
kvn@1977 313 uint32_t tpl_cpuidB2_ecx; // unused currently
kvn@1977 314 uint32_t tpl_cpuidB2_edx; // unused currently
kvn@1977 315
twisti@1020 316 // cpuid function 0x80000000 // example, unused
twisti@1020 317 uint32_t ext_max_function;
twisti@1020 318 uint32_t ext_vendor_name_0;
twisti@1020 319 uint32_t ext_vendor_name_1;
twisti@1020 320 uint32_t ext_vendor_name_2;
twisti@1020 321
twisti@1020 322 // cpuid function 0x80000001
twisti@1020 323 uint32_t ext_cpuid1_eax; // reserved
twisti@1020 324 uint32_t ext_cpuid1_ebx; // reserved
twisti@1020 325 ExtCpuid1Ecx ext_cpuid1_ecx;
twisti@1020 326 ExtCpuid1Edx ext_cpuid1_edx;
twisti@1020 327
twisti@1020 328 // cpuid functions 0x80000002 thru 0x80000004: example, unused
twisti@1020 329 uint32_t proc_name_0, proc_name_1, proc_name_2, proc_name_3;
twisti@1020 330 uint32_t proc_name_4, proc_name_5, proc_name_6, proc_name_7;
twisti@1020 331 uint32_t proc_name_8, proc_name_9, proc_name_10,proc_name_11;
twisti@1020 332
phh@3560 333 // cpuid function 0x80000005 // AMD L1, Intel reserved
twisti@1020 334 uint32_t ext_cpuid5_eax; // unused currently
twisti@1020 335 uint32_t ext_cpuid5_ebx; // reserved
twisti@1020 336 ExtCpuid5Ex ext_cpuid5_ecx; // L1 data cache info (AMD)
twisti@1020 337 ExtCpuid5Ex ext_cpuid5_edx; // L1 instruction cache info (AMD)
twisti@1020 338
phh@3378 339 // cpuid function 0x80000007
phh@3378 340 uint32_t ext_cpuid7_eax; // reserved
phh@3378 341 uint32_t ext_cpuid7_ebx; // reserved
phh@3378 342 uint32_t ext_cpuid7_ecx; // reserved
phh@3378 343 ExtCpuid7Edx ext_cpuid7_edx; // tscinv
phh@3378 344
twisti@1020 345 // cpuid function 0x80000008
twisti@1020 346 uint32_t ext_cpuid8_eax; // unused currently
twisti@1020 347 uint32_t ext_cpuid8_ebx; // reserved
twisti@1020 348 ExtCpuid8Ecx ext_cpuid8_ecx;
twisti@1020 349 uint32_t ext_cpuid8_edx; // reserved
kvn@3388 350
kvn@3388 351 // extended control register XCR0 (the XFEATURE_ENABLED_MASK register)
kvn@3388 352 XemXcr0Eax xem_xcr0_eax;
kvn@3388 353 uint32_t xem_xcr0_edx; // reserved
twisti@1020 354 };
twisti@1020 355
twisti@1020 356 // The actual cpuid info block
twisti@1020 357 static CpuidInfo _cpuid_info;
twisti@1020 358
twisti@1020 359 // Extractors and predicates
twisti@1020 360 static uint32_t extended_cpu_family() {
twisti@1020 361 uint32_t result = _cpuid_info.std_cpuid1_eax.bits.family;
twisti@1020 362 result += _cpuid_info.std_cpuid1_eax.bits.ext_family;
twisti@1020 363 return result;
twisti@1020 364 }
phh@3378 365
twisti@1020 366 static uint32_t extended_cpu_model() {
twisti@1020 367 uint32_t result = _cpuid_info.std_cpuid1_eax.bits.model;
twisti@1020 368 result |= _cpuid_info.std_cpuid1_eax.bits.ext_model << 4;
twisti@1020 369 return result;
twisti@1020 370 }
phh@3378 371
twisti@1020 372 static uint32_t cpu_stepping() {
twisti@1020 373 uint32_t result = _cpuid_info.std_cpuid1_eax.bits.stepping;
twisti@1020 374 return result;
twisti@1020 375 }
phh@3378 376
twisti@1020 377 static uint logical_processor_count() {
twisti@1020 378 uint result = threads_per_core();
twisti@1020 379 return result;
twisti@1020 380 }
phh@3378 381
twisti@1020 382 static uint32_t feature_flags() {
twisti@1020 383 uint32_t result = 0;
twisti@1020 384 if (_cpuid_info.std_cpuid1_edx.bits.cmpxchg8 != 0)
twisti@1020 385 result |= CPU_CX8;
twisti@1020 386 if (_cpuid_info.std_cpuid1_edx.bits.cmov != 0)
twisti@1020 387 result |= CPU_CMOV;
twisti@2144 388 if (_cpuid_info.std_cpuid1_edx.bits.fxsr != 0 || (is_amd() &&
twisti@2144 389 _cpuid_info.ext_cpuid1_edx.bits.fxsr != 0))
twisti@1020 390 result |= CPU_FXSR;
twisti@1020 391 // HT flag is set for multi-core processors also.
twisti@1020 392 if (threads_per_core() > 1)
twisti@1020 393 result |= CPU_HT;
twisti@2144 394 if (_cpuid_info.std_cpuid1_edx.bits.mmx != 0 || (is_amd() &&
twisti@2144 395 _cpuid_info.ext_cpuid1_edx.bits.mmx != 0))
twisti@1020 396 result |= CPU_MMX;
twisti@1020 397 if (_cpuid_info.std_cpuid1_edx.bits.sse != 0)
twisti@1020 398 result |= CPU_SSE;
twisti@1020 399 if (_cpuid_info.std_cpuid1_edx.bits.sse2 != 0)
twisti@1020 400 result |= CPU_SSE2;
twisti@1020 401 if (_cpuid_info.std_cpuid1_ecx.bits.sse3 != 0)
twisti@1020 402 result |= CPU_SSE3;
twisti@1020 403 if (_cpuid_info.std_cpuid1_ecx.bits.ssse3 != 0)
twisti@1020 404 result |= CPU_SSSE3;
twisti@1020 405 if (_cpuid_info.std_cpuid1_ecx.bits.sse4_1 != 0)
twisti@1020 406 result |= CPU_SSE4_1;
twisti@1020 407 if (_cpuid_info.std_cpuid1_ecx.bits.sse4_2 != 0)
twisti@1020 408 result |= CPU_SSE4_2;
twisti@1078 409 if (_cpuid_info.std_cpuid1_ecx.bits.popcnt != 0)
twisti@1078 410 result |= CPU_POPCNT;
kvn@3388 411 if (_cpuid_info.std_cpuid1_ecx.bits.avx != 0 &&
kvn@3388 412 _cpuid_info.std_cpuid1_ecx.bits.osxsave != 0 &&
kvn@3388 413 _cpuid_info.xem_xcr0_eax.bits.sse != 0 &&
kvn@3388 414 _cpuid_info.xem_xcr0_eax.bits.ymm != 0) {
kvn@3388 415 result |= CPU_AVX;
kvn@3388 416 if (_cpuid_info.sef_cpuid7_ebx.bits.avx2 != 0)
kvn@3388 417 result |= CPU_AVX2;
kvn@3388 418 }
phh@3378 419 if (_cpuid_info.std_cpuid1_edx.bits.tsc != 0)
phh@3378 420 result |= CPU_TSC;
phh@3378 421 if (_cpuid_info.ext_cpuid7_edx.bits.tsc_invariance != 0)
phh@3378 422 result |= CPU_TSCINV;
twisti@1210 423
twisti@1210 424 // AMD features.
twisti@1210 425 if (is_amd()) {
kvn@2761 426 if ((_cpuid_info.ext_cpuid1_edx.bits.tdnow != 0) ||
kvn@2761 427 (_cpuid_info.ext_cpuid1_ecx.bits.prefetchw != 0))
kvn@2761 428 result |= CPU_3DNOW_PREFETCH;
twisti@1210 429 if (_cpuid_info.ext_cpuid1_ecx.bits.lzcnt != 0)
twisti@1210 430 result |= CPU_LZCNT;
twisti@1210 431 if (_cpuid_info.ext_cpuid1_ecx.bits.sse4a != 0)
twisti@1210 432 result |= CPU_SSE4A;
twisti@1210 433 }
twisti@1210 434
twisti@1020 435 return result;
twisti@1020 436 }
twisti@1020 437
twisti@1020 438 static void get_processor_features();
twisti@1020 439
twisti@1020 440 public:
twisti@1020 441 // Offsets for cpuid asm stub
twisti@1020 442 static ByteSize std_cpuid0_offset() { return byte_offset_of(CpuidInfo, std_max_function); }
twisti@1020 443 static ByteSize std_cpuid1_offset() { return byte_offset_of(CpuidInfo, std_cpuid1_eax); }
twisti@1020 444 static ByteSize dcp_cpuid4_offset() { return byte_offset_of(CpuidInfo, dcp_cpuid4_eax); }
kvn@3388 445 static ByteSize sef_cpuid7_offset() { return byte_offset_of(CpuidInfo, sef_cpuid7_eax); }
twisti@1020 446 static ByteSize ext_cpuid1_offset() { return byte_offset_of(CpuidInfo, ext_cpuid1_eax); }
twisti@1020 447 static ByteSize ext_cpuid5_offset() { return byte_offset_of(CpuidInfo, ext_cpuid5_eax); }
phh@3378 448 static ByteSize ext_cpuid7_offset() { return byte_offset_of(CpuidInfo, ext_cpuid7_eax); }
twisti@1020 449 static ByteSize ext_cpuid8_offset() { return byte_offset_of(CpuidInfo, ext_cpuid8_eax); }
kvn@1977 450 static ByteSize tpl_cpuidB0_offset() { return byte_offset_of(CpuidInfo, tpl_cpuidB0_eax); }
kvn@1977 451 static ByteSize tpl_cpuidB1_offset() { return byte_offset_of(CpuidInfo, tpl_cpuidB1_eax); }
kvn@1977 452 static ByteSize tpl_cpuidB2_offset() { return byte_offset_of(CpuidInfo, tpl_cpuidB2_eax); }
kvn@3388 453 static ByteSize xem_xcr0_offset() { return byte_offset_of(CpuidInfo, xem_xcr0_eax); }
twisti@1020 454
twisti@1020 455 // Initialization
twisti@1020 456 static void initialize();
twisti@1020 457
twisti@1020 458 // Asserts
twisti@1020 459 static void assert_is_initialized() {
twisti@1020 460 assert(_cpuid_info.std_cpuid1_eax.bits.family != 0, "VM_Version not initialized");
twisti@1020 461 }
twisti@1020 462
twisti@1020 463 //
twisti@1020 464 // Processor family:
twisti@1020 465 // 3 - 386
twisti@1020 466 // 4 - 486
twisti@1020 467 // 5 - Pentium
twisti@1020 468 // 6 - PentiumPro, Pentium II, Celeron, Xeon, Pentium III, Athlon,
twisti@1020 469 // Pentium M, Core Solo, Core Duo, Core2 Duo
twisti@1020 470 // family 6 model: 9, 13, 14, 15
twisti@1020 471 // 0x0f - Pentium 4, Opteron
twisti@1020 472 //
twisti@1020 473 // Note: The cpu family should be used to select between
twisti@1020 474 // instruction sequences which are valid on all Intel
twisti@1020 475 // processors. Use the feature test functions below to
twisti@1020 476 // determine whether a particular instruction is supported.
twisti@1020 477 //
twisti@1020 478 static int cpu_family() { return _cpu;}
twisti@1020 479 static bool is_P6() { return cpu_family() >= 6; }
twisti@1020 480 static bool is_amd() { assert_is_initialized(); return _cpuid_info.std_vendor_name_0 == 0x68747541; } // 'htuA'
twisti@1020 481 static bool is_intel() { assert_is_initialized(); return _cpuid_info.std_vendor_name_0 == 0x756e6547; } // 'uneG'
twisti@1020 482
kvn@2002 483 static bool supports_processor_topology() {
kvn@2002 484 return (_cpuid_info.std_max_function >= 0xB) &&
kvn@2002 485 // eax[4:0] | ebx[0:15] == 0 indicates invalid topology level.
kvn@2002 486 // Some cpus have max cpuid >= 0xB but do not support processor topology.
kvn@2002 487 ((_cpuid_info.tpl_cpuidB0_eax & 0x1f | _cpuid_info.tpl_cpuidB0_ebx.bits.logical_cpus) != 0);
kvn@2002 488 }
kvn@2002 489
twisti@1020 490 static uint cores_per_cpu() {
twisti@1020 491 uint result = 1;
twisti@1020 492 if (is_intel()) {
kvn@2002 493 if (supports_processor_topology()) {
kvn@1977 494 result = _cpuid_info.tpl_cpuidB1_ebx.bits.logical_cpus /
kvn@1977 495 _cpuid_info.tpl_cpuidB0_ebx.bits.logical_cpus;
kvn@1977 496 } else {
kvn@1977 497 result = (_cpuid_info.dcp_cpuid4_eax.bits.cores_per_cpu + 1);
kvn@1977 498 }
twisti@1020 499 } else if (is_amd()) {
twisti@1020 500 result = (_cpuid_info.ext_cpuid8_ecx.bits.cores_per_cpu + 1);
twisti@1020 501 }
twisti@1020 502 return result;
twisti@1020 503 }
twisti@1020 504
twisti@1020 505 static uint threads_per_core() {
twisti@1020 506 uint result = 1;
kvn@2002 507 if (is_intel() && supports_processor_topology()) {
kvn@1977 508 result = _cpuid_info.tpl_cpuidB0_ebx.bits.logical_cpus;
kvn@1977 509 } else if (_cpuid_info.std_cpuid1_edx.bits.ht != 0) {
twisti@1020 510 result = _cpuid_info.std_cpuid1_ebx.bits.threads_per_cpu /
twisti@1020 511 cores_per_cpu();
twisti@1020 512 }
twisti@1020 513 return result;
twisti@1020 514 }
twisti@1020 515
kvn@3052 516 static intx prefetch_data_size() {
twisti@1020 517 intx result = 0;
twisti@1020 518 if (is_intel()) {
twisti@1020 519 result = (_cpuid_info.dcp_cpuid4_ebx.bits.L1_line_size + 1);
twisti@1020 520 } else if (is_amd()) {
twisti@1020 521 result = _cpuid_info.ext_cpuid5_ecx.bits.L1_line_size;
twisti@1020 522 }
twisti@1020 523 if (result < 32) // not defined ?
twisti@1020 524 result = 32; // 32 bytes by default on x86 and other x64
twisti@1020 525 return result;
twisti@1020 526 }
twisti@1020 527
twisti@1020 528 //
twisti@1020 529 // Feature identification
twisti@1020 530 //
twisti@1020 531 static bool supports_cpuid() { return _cpuFeatures != 0; }
twisti@1020 532 static bool supports_cmpxchg8() { return (_cpuFeatures & CPU_CX8) != 0; }
twisti@1020 533 static bool supports_cmov() { return (_cpuFeatures & CPU_CMOV) != 0; }
twisti@1020 534 static bool supports_fxsr() { return (_cpuFeatures & CPU_FXSR) != 0; }
twisti@1020 535 static bool supports_ht() { return (_cpuFeatures & CPU_HT) != 0; }
twisti@1020 536 static bool supports_mmx() { return (_cpuFeatures & CPU_MMX) != 0; }
twisti@1020 537 static bool supports_sse() { return (_cpuFeatures & CPU_SSE) != 0; }
twisti@1020 538 static bool supports_sse2() { return (_cpuFeatures & CPU_SSE2) != 0; }
twisti@1020 539 static bool supports_sse3() { return (_cpuFeatures & CPU_SSE3) != 0; }
twisti@1020 540 static bool supports_ssse3() { return (_cpuFeatures & CPU_SSSE3)!= 0; }
twisti@1020 541 static bool supports_sse4_1() { return (_cpuFeatures & CPU_SSE4_1) != 0; }
twisti@1020 542 static bool supports_sse4_2() { return (_cpuFeatures & CPU_SSE4_2) != 0; }
twisti@1078 543 static bool supports_popcnt() { return (_cpuFeatures & CPU_POPCNT) != 0; }
kvn@3388 544 static bool supports_avx() { return (_cpuFeatures & CPU_AVX) != 0; }
kvn@3388 545 static bool supports_avx2() { return (_cpuFeatures & CPU_AVX2) != 0; }
phh@3378 546 static bool supports_tsc() { return (_cpuFeatures & CPU_TSC) != 0; }
phh@3378 547
phh@3378 548 // Intel features
phh@3378 549 static bool is_intel_family_core() { return is_intel() &&
phh@3378 550 extended_cpu_family() == CPU_FAMILY_INTEL_CORE; }
phh@3378 551
phh@3378 552 static bool is_intel_tsc_synched_at_init() {
phh@3378 553 if (is_intel_family_core()) {
phh@3378 554 uint32_t ext_model = extended_cpu_model();
phh@3560 555 if (ext_model == CPU_MODEL_NEHALEM_EP ||
phh@3560 556 ext_model == CPU_MODEL_WESTMERE_EP ||
phh@3560 557 ext_model == CPU_MODEL_SANDYBRIDGE_EP ||
phh@3560 558 ext_model == CPU_MODEL_IVYBRIDGE_EP) {
phh@3560 559 // <= 2-socket invariant tsc support. EX versions are usually used
phh@3560 560 // in > 2-socket systems and likely don't synchronize tscs at
phh@3560 561 // initialization.
phh@3560 562 // Code that uses tsc values must be prepared for them to arbitrarily
phh@3560 563 // jump forward or backward.
phh@3378 564 return true;
phh@3378 565 }
phh@3378 566 }
phh@3378 567 return false;
phh@3378 568 }
phh@3378 569
twisti@1020 570 // AMD features
kvn@2761 571 static bool supports_3dnow_prefetch() { return (_cpuFeatures & CPU_3DNOW_PREFETCH) != 0; }
twisti@1020 572 static bool supports_mmx_ext() { return is_amd() && _cpuid_info.ext_cpuid1_edx.bits.mmx_amd != 0; }
twisti@1210 573 static bool supports_lzcnt() { return (_cpuFeatures & CPU_LZCNT) != 0; }
twisti@1020 574 static bool supports_sse4a() { return (_cpuFeatures & CPU_SSE4A) != 0; }
twisti@1020 575
phh@3378 576 static bool is_amd_Barcelona() { return is_amd() &&
phh@3378 577 extended_cpu_family() == CPU_FAMILY_AMD_11H; }
phh@3378 578
phh@3378 579 // Intel and AMD newer cores support fast timestamps well
phh@3378 580 static bool supports_tscinv_bit() {
phh@3378 581 return (_cpuFeatures & CPU_TSCINV) != 0;
phh@3378 582 }
phh@3378 583 static bool supports_tscinv() {
phh@3378 584 return supports_tscinv_bit() &&
phh@3378 585 ( (is_amd() && !is_amd_Barcelona()) ||
phh@3378 586 is_intel_tsc_synched_at_init() );
phh@3378 587 }
phh@3378 588
kvn@2269 589 // Intel Core and newer cpus have fast IDIV instruction (excluding Atom).
kvn@2269 590 static bool has_fast_idiv() { return is_intel() && cpu_family() == 6 &&
kvn@2269 591 supports_sse3() && _model != 0x1C; }
kvn@2269 592
twisti@1020 593 static bool supports_compare_and_exchange() { return true; }
twisti@1020 594
twisti@1020 595 static const char* cpu_features() { return _features_str; }
twisti@1020 596
twisti@1020 597 static intx allocate_prefetch_distance() {
twisti@1020 598 // This method should be called before allocate_prefetch_style().
twisti@1020 599 //
twisti@1020 600 // Hardware prefetching (distance/size in bytes):
twisti@1020 601 // Pentium 3 - 64 / 32
twisti@1020 602 // Pentium 4 - 256 / 128
twisti@1020 603 // Athlon - 64 / 32 ????
twisti@1020 604 // Opteron - 128 / 64 only when 2 sequential cache lines accessed
twisti@1020 605 // Core - 128 / 64
twisti@1020 606 //
twisti@1020 607 // Software prefetching (distance in bytes / instruction with best score):
twisti@1020 608 // Pentium 3 - 128 / prefetchnta
twisti@1020 609 // Pentium 4 - 512 / prefetchnta
twisti@1020 610 // Athlon - 128 / prefetchnta
twisti@1020 611 // Opteron - 256 / prefetchnta
twisti@1020 612 // Core - 256 / prefetchnta
twisti@1020 613 // It will be used only when AllocatePrefetchStyle > 0
twisti@1020 614
twisti@1020 615 intx count = AllocatePrefetchDistance;
twisti@1020 616 if (count < 0) { // default ?
twisti@1020 617 if (is_amd()) { // AMD
twisti@1020 618 if (supports_sse2())
twisti@1020 619 count = 256; // Opteron
twisti@1020 620 else
twisti@1020 621 count = 128; // Athlon
twisti@1020 622 } else { // Intel
twisti@1020 623 if (supports_sse2())
twisti@1020 624 if (cpu_family() == 6) {
twisti@1020 625 count = 256; // Pentium M, Core, Core2
twisti@1020 626 } else {
twisti@1020 627 count = 512; // Pentium 4
twisti@1020 628 }
twisti@1020 629 else
twisti@1020 630 count = 128; // Pentium 3 (and all other old CPUs)
twisti@1020 631 }
twisti@1020 632 }
twisti@1020 633 return count;
twisti@1020 634 }
twisti@1020 635 static intx allocate_prefetch_style() {
twisti@1020 636 assert(AllocatePrefetchStyle >= 0, "AllocatePrefetchStyle should be positive");
twisti@1020 637 // Return 0 if AllocatePrefetchDistance was not defined.
twisti@1020 638 return AllocatePrefetchDistance > 0 ? AllocatePrefetchStyle : 0;
twisti@1020 639 }
twisti@1020 640
twisti@1020 641 // Prefetch interval for gc copy/scan == 9 dcache lines. Derived from
twisti@1020 642 // 50-warehouse specjbb runs on a 2-way 1.8ghz opteron using a 4gb heap.
twisti@1020 643 // Tested intervals from 128 to 2048 in increments of 64 == one cache line.
twisti@1020 644 // 256 bytes (4 dcache lines) was the nearest runner-up to 576.
twisti@1020 645
twisti@1020 646 // gc copy/scan is disabled if prefetchw isn't supported, because
twisti@1020 647 // Prefetch::write emits an inlined prefetchw on Linux.
twisti@1020 648 // Do not use the 3dnow prefetchw instruction. It isn't supported on em64t.
twisti@1020 649 // The used prefetcht0 instruction works for both amd64 and em64t.
twisti@1020 650 static intx prefetch_copy_interval_in_bytes() {
twisti@1020 651 intx interval = PrefetchCopyIntervalInBytes;
twisti@1020 652 return interval >= 0 ? interval : 576;
twisti@1020 653 }
twisti@1020 654 static intx prefetch_scan_interval_in_bytes() {
twisti@1020 655 intx interval = PrefetchScanIntervalInBytes;
twisti@1020 656 return interval >= 0 ? interval : 576;
twisti@1020 657 }
twisti@1020 658 static intx prefetch_fields_ahead() {
twisti@1020 659 intx count = PrefetchFieldsAhead;
twisti@1020 660 return count >= 0 ? count : 1;
twisti@1020 661 }
twisti@1020 662 };
stefank@2314 663
stefank@2314 664 #endif // CPU_X86_VM_VM_VERSION_X86_HPP

mercurial