src/cpu/x86/vm/sharedRuntime_x86_64.cpp

Fri, 03 Jun 2011 22:31:43 -0700

author
never
date
Fri, 03 Jun 2011 22:31:43 -0700
changeset 2950
cba7b5c2d53f
parent 2895
167b70ff3abc
child 3130
5432047c7db7
permissions
-rw-r--r--

7045514: SPARC assembly code for JSR 292 ricochet frames
Reviewed-by: kvn, jrose

duke@435 1 /*
twisti@2552 2 * Copyright (c) 2003, 2011, Oracle and/or its affiliates. All rights reserved.
duke@435 3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
duke@435 4 *
duke@435 5 * This code is free software; you can redistribute it and/or modify it
duke@435 6 * under the terms of the GNU General Public License version 2 only, as
duke@435 7 * published by the Free Software Foundation.
duke@435 8 *
duke@435 9 * This code is distributed in the hope that it will be useful, but WITHOUT
duke@435 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
duke@435 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
duke@435 12 * version 2 for more details (a copy is included in the LICENSE file that
duke@435 13 * accompanied this code).
duke@435 14 *
duke@435 15 * You should have received a copy of the GNU General Public License version
duke@435 16 * 2 along with this work; if not, write to the Free Software Foundation,
duke@435 17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
duke@435 18 *
trims@1907 19 * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
trims@1907 20 * or visit www.oracle.com if you need additional information or have any
trims@1907 21 * questions.
duke@435 22 *
duke@435 23 */
duke@435 24
stefank@2314 25 #include "precompiled.hpp"
stefank@2314 26 #include "asm/assembler.hpp"
stefank@2314 27 #include "assembler_x86.inline.hpp"
stefank@2314 28 #include "code/debugInfoRec.hpp"
stefank@2314 29 #include "code/icBuffer.hpp"
stefank@2314 30 #include "code/vtableStubs.hpp"
stefank@2314 31 #include "interpreter/interpreter.hpp"
stefank@2314 32 #include "oops/compiledICHolderOop.hpp"
stefank@2314 33 #include "prims/jvmtiRedefineClassesTrace.hpp"
stefank@2314 34 #include "runtime/sharedRuntime.hpp"
stefank@2314 35 #include "runtime/vframeArray.hpp"
stefank@2314 36 #include "vmreg_x86.inline.hpp"
stefank@2314 37 #ifdef COMPILER1
stefank@2314 38 #include "c1/c1_Runtime1.hpp"
stefank@2314 39 #endif
stefank@2314 40 #ifdef COMPILER2
stefank@2314 41 #include "opto/runtime.hpp"
stefank@2314 42 #endif
duke@435 43
never@2950 44 #define __ masm->
duke@435 45
xlu@959 46 const int StackAlignmentInSlots = StackAlignmentInBytes / VMRegImpl::stack_slot_size;
xlu@959 47
duke@435 48 class SimpleRuntimeFrame {
duke@435 49
duke@435 50 public:
duke@435 51
duke@435 52 // Most of the runtime stubs have this simple frame layout.
duke@435 53 // This class exists to make the layout shared in one place.
duke@435 54 // Offsets are for compiler stack slots, which are jints.
duke@435 55 enum layout {
duke@435 56 // The frame sender code expects that rbp will be in the "natural" place and
duke@435 57 // will override any oopMap setting for it. We must therefore force the layout
duke@435 58 // so that it agrees with the frame sender code.
duke@435 59 rbp_off = frame::arg_reg_save_area_bytes/BytesPerInt,
duke@435 60 rbp_off2,
duke@435 61 return_off, return_off2,
duke@435 62 framesize
duke@435 63 };
duke@435 64 };
duke@435 65
duke@435 66 class RegisterSaver {
duke@435 67 // Capture info about frame layout. Layout offsets are in jint
duke@435 68 // units because compiler frame slots are jints.
duke@435 69 #define DEF_XMM_OFFS(regnum) xmm ## regnum ## _off = xmm_off + (regnum)*16/BytesPerInt, xmm ## regnum ## H_off
duke@435 70 enum layout {
duke@435 71 fpu_state_off = frame::arg_reg_save_area_bytes/BytesPerInt, // fxsave save area
duke@435 72 xmm_off = fpu_state_off + 160/BytesPerInt, // offset in fxsave save area
duke@435 73 DEF_XMM_OFFS(0),
duke@435 74 DEF_XMM_OFFS(1),
duke@435 75 DEF_XMM_OFFS(2),
duke@435 76 DEF_XMM_OFFS(3),
duke@435 77 DEF_XMM_OFFS(4),
duke@435 78 DEF_XMM_OFFS(5),
duke@435 79 DEF_XMM_OFFS(6),
duke@435 80 DEF_XMM_OFFS(7),
duke@435 81 DEF_XMM_OFFS(8),
duke@435 82 DEF_XMM_OFFS(9),
duke@435 83 DEF_XMM_OFFS(10),
duke@435 84 DEF_XMM_OFFS(11),
duke@435 85 DEF_XMM_OFFS(12),
duke@435 86 DEF_XMM_OFFS(13),
duke@435 87 DEF_XMM_OFFS(14),
duke@435 88 DEF_XMM_OFFS(15),
duke@435 89 fpu_state_end = fpu_state_off + ((FPUStateSizeInWords-1)*wordSize / BytesPerInt),
duke@435 90 fpu_stateH_end,
duke@435 91 r15_off, r15H_off,
duke@435 92 r14_off, r14H_off,
duke@435 93 r13_off, r13H_off,
duke@435 94 r12_off, r12H_off,
duke@435 95 r11_off, r11H_off,
duke@435 96 r10_off, r10H_off,
duke@435 97 r9_off, r9H_off,
duke@435 98 r8_off, r8H_off,
duke@435 99 rdi_off, rdiH_off,
duke@435 100 rsi_off, rsiH_off,
duke@435 101 ignore_off, ignoreH_off, // extra copy of rbp
duke@435 102 rsp_off, rspH_off,
duke@435 103 rbx_off, rbxH_off,
duke@435 104 rdx_off, rdxH_off,
duke@435 105 rcx_off, rcxH_off,
duke@435 106 rax_off, raxH_off,
duke@435 107 // 16-byte stack alignment fill word: see MacroAssembler::push/pop_IU_state
duke@435 108 align_off, alignH_off,
duke@435 109 flags_off, flagsH_off,
duke@435 110 // The frame sender code expects that rbp will be in the "natural" place and
duke@435 111 // will override any oopMap setting for it. We must therefore force the layout
duke@435 112 // so that it agrees with the frame sender code.
duke@435 113 rbp_off, rbpH_off, // copy of rbp we will restore
duke@435 114 return_off, returnH_off, // slot for return address
duke@435 115 reg_save_size // size in compiler stack slots
duke@435 116 };
duke@435 117
duke@435 118 public:
duke@435 119 static OopMap* save_live_registers(MacroAssembler* masm, int additional_frame_words, int* total_frame_words);
duke@435 120 static void restore_live_registers(MacroAssembler* masm);
duke@435 121
duke@435 122 // Offsets into the register save area
duke@435 123 // Used by deoptimization when it is managing result register
duke@435 124 // values on its own
duke@435 125
duke@435 126 static int rax_offset_in_bytes(void) { return BytesPerInt * rax_off; }
never@739 127 static int rdx_offset_in_bytes(void) { return BytesPerInt * rdx_off; }
duke@435 128 static int rbx_offset_in_bytes(void) { return BytesPerInt * rbx_off; }
duke@435 129 static int xmm0_offset_in_bytes(void) { return BytesPerInt * xmm0_off; }
duke@435 130 static int return_offset_in_bytes(void) { return BytesPerInt * return_off; }
duke@435 131
duke@435 132 // During deoptimization only the result registers need to be restored,
duke@435 133 // all the other values have already been extracted.
duke@435 134 static void restore_result_registers(MacroAssembler* masm);
duke@435 135 };
duke@435 136
duke@435 137 OopMap* RegisterSaver::save_live_registers(MacroAssembler* masm, int additional_frame_words, int* total_frame_words) {
duke@435 138
duke@435 139 // Always make the frame size 16-byte aligned
duke@435 140 int frame_size_in_bytes = round_to(additional_frame_words*wordSize +
duke@435 141 reg_save_size*BytesPerInt, 16);
duke@435 142 // OopMap frame size is in compiler stack slots (jint's) not bytes or words
duke@435 143 int frame_size_in_slots = frame_size_in_bytes / BytesPerInt;
duke@435 144 // The caller will allocate additional_frame_words
duke@435 145 int additional_frame_slots = additional_frame_words*wordSize / BytesPerInt;
duke@435 146 // CodeBlob frame size is in words.
duke@435 147 int frame_size_in_words = frame_size_in_bytes / wordSize;
duke@435 148 *total_frame_words = frame_size_in_words;
duke@435 149
duke@435 150 // Save registers, fpu state, and flags.
duke@435 151 // We assume caller has already pushed the return address onto the
duke@435 152 // stack, so rsp is 8-byte aligned here.
duke@435 153 // We push rpb twice in this sequence because we want the real rbp
duke@435 154 // to be under the return like a normal enter.
duke@435 155
duke@435 156 __ enter(); // rsp becomes 16-byte aligned here
duke@435 157 __ push_CPU_state(); // Push a multiple of 16 bytes
duke@435 158 if (frame::arg_reg_save_area_bytes != 0) {
duke@435 159 // Allocate argument register save area
never@739 160 __ subptr(rsp, frame::arg_reg_save_area_bytes);
duke@435 161 }
duke@435 162
duke@435 163 // Set an oopmap for the call site. This oopmap will map all
duke@435 164 // oop-registers and debug-info registers as callee-saved. This
duke@435 165 // will allow deoptimization at this safepoint to find all possible
duke@435 166 // debug-info recordings, as well as let GC find all oops.
duke@435 167
duke@435 168 OopMapSet *oop_maps = new OopMapSet();
duke@435 169 OopMap* map = new OopMap(frame_size_in_slots, 0);
duke@435 170 map->set_callee_saved(VMRegImpl::stack2reg( rax_off + additional_frame_slots), rax->as_VMReg());
duke@435 171 map->set_callee_saved(VMRegImpl::stack2reg( rcx_off + additional_frame_slots), rcx->as_VMReg());
duke@435 172 map->set_callee_saved(VMRegImpl::stack2reg( rdx_off + additional_frame_slots), rdx->as_VMReg());
duke@435 173 map->set_callee_saved(VMRegImpl::stack2reg( rbx_off + additional_frame_slots), rbx->as_VMReg());
duke@435 174 // rbp location is known implicitly by the frame sender code, needs no oopmap
duke@435 175 // and the location where rbp was saved by is ignored
duke@435 176 map->set_callee_saved(VMRegImpl::stack2reg( rsi_off + additional_frame_slots), rsi->as_VMReg());
duke@435 177 map->set_callee_saved(VMRegImpl::stack2reg( rdi_off + additional_frame_slots), rdi->as_VMReg());
duke@435 178 map->set_callee_saved(VMRegImpl::stack2reg( r8_off + additional_frame_slots), r8->as_VMReg());
duke@435 179 map->set_callee_saved(VMRegImpl::stack2reg( r9_off + additional_frame_slots), r9->as_VMReg());
duke@435 180 map->set_callee_saved(VMRegImpl::stack2reg( r10_off + additional_frame_slots), r10->as_VMReg());
duke@435 181 map->set_callee_saved(VMRegImpl::stack2reg( r11_off + additional_frame_slots), r11->as_VMReg());
duke@435 182 map->set_callee_saved(VMRegImpl::stack2reg( r12_off + additional_frame_slots), r12->as_VMReg());
duke@435 183 map->set_callee_saved(VMRegImpl::stack2reg( r13_off + additional_frame_slots), r13->as_VMReg());
duke@435 184 map->set_callee_saved(VMRegImpl::stack2reg( r14_off + additional_frame_slots), r14->as_VMReg());
duke@435 185 map->set_callee_saved(VMRegImpl::stack2reg( r15_off + additional_frame_slots), r15->as_VMReg());
duke@435 186 map->set_callee_saved(VMRegImpl::stack2reg(xmm0_off + additional_frame_slots), xmm0->as_VMReg());
duke@435 187 map->set_callee_saved(VMRegImpl::stack2reg(xmm1_off + additional_frame_slots), xmm1->as_VMReg());
duke@435 188 map->set_callee_saved(VMRegImpl::stack2reg(xmm2_off + additional_frame_slots), xmm2->as_VMReg());
duke@435 189 map->set_callee_saved(VMRegImpl::stack2reg(xmm3_off + additional_frame_slots), xmm3->as_VMReg());
duke@435 190 map->set_callee_saved(VMRegImpl::stack2reg(xmm4_off + additional_frame_slots), xmm4->as_VMReg());
duke@435 191 map->set_callee_saved(VMRegImpl::stack2reg(xmm5_off + additional_frame_slots), xmm5->as_VMReg());
duke@435 192 map->set_callee_saved(VMRegImpl::stack2reg(xmm6_off + additional_frame_slots), xmm6->as_VMReg());
duke@435 193 map->set_callee_saved(VMRegImpl::stack2reg(xmm7_off + additional_frame_slots), xmm7->as_VMReg());
duke@435 194 map->set_callee_saved(VMRegImpl::stack2reg(xmm8_off + additional_frame_slots), xmm8->as_VMReg());
duke@435 195 map->set_callee_saved(VMRegImpl::stack2reg(xmm9_off + additional_frame_slots), xmm9->as_VMReg());
duke@435 196 map->set_callee_saved(VMRegImpl::stack2reg(xmm10_off + additional_frame_slots), xmm10->as_VMReg());
duke@435 197 map->set_callee_saved(VMRegImpl::stack2reg(xmm11_off + additional_frame_slots), xmm11->as_VMReg());
duke@435 198 map->set_callee_saved(VMRegImpl::stack2reg(xmm12_off + additional_frame_slots), xmm12->as_VMReg());
duke@435 199 map->set_callee_saved(VMRegImpl::stack2reg(xmm13_off + additional_frame_slots), xmm13->as_VMReg());
duke@435 200 map->set_callee_saved(VMRegImpl::stack2reg(xmm14_off + additional_frame_slots), xmm14->as_VMReg());
duke@435 201 map->set_callee_saved(VMRegImpl::stack2reg(xmm15_off + additional_frame_slots), xmm15->as_VMReg());
duke@435 202
duke@435 203 // %%% These should all be a waste but we'll keep things as they were for now
duke@435 204 if (true) {
duke@435 205 map->set_callee_saved(VMRegImpl::stack2reg( raxH_off + additional_frame_slots),
duke@435 206 rax->as_VMReg()->next());
duke@435 207 map->set_callee_saved(VMRegImpl::stack2reg( rcxH_off + additional_frame_slots),
duke@435 208 rcx->as_VMReg()->next());
duke@435 209 map->set_callee_saved(VMRegImpl::stack2reg( rdxH_off + additional_frame_slots),
duke@435 210 rdx->as_VMReg()->next());
duke@435 211 map->set_callee_saved(VMRegImpl::stack2reg( rbxH_off + additional_frame_slots),
duke@435 212 rbx->as_VMReg()->next());
duke@435 213 // rbp location is known implicitly by the frame sender code, needs no oopmap
duke@435 214 map->set_callee_saved(VMRegImpl::stack2reg( rsiH_off + additional_frame_slots),
duke@435 215 rsi->as_VMReg()->next());
duke@435 216 map->set_callee_saved(VMRegImpl::stack2reg( rdiH_off + additional_frame_slots),
duke@435 217 rdi->as_VMReg()->next());
duke@435 218 map->set_callee_saved(VMRegImpl::stack2reg( r8H_off + additional_frame_slots),
duke@435 219 r8->as_VMReg()->next());
duke@435 220 map->set_callee_saved(VMRegImpl::stack2reg( r9H_off + additional_frame_slots),
duke@435 221 r9->as_VMReg()->next());
duke@435 222 map->set_callee_saved(VMRegImpl::stack2reg( r10H_off + additional_frame_slots),
duke@435 223 r10->as_VMReg()->next());
duke@435 224 map->set_callee_saved(VMRegImpl::stack2reg( r11H_off + additional_frame_slots),
duke@435 225 r11->as_VMReg()->next());
duke@435 226 map->set_callee_saved(VMRegImpl::stack2reg( r12H_off + additional_frame_slots),
duke@435 227 r12->as_VMReg()->next());
duke@435 228 map->set_callee_saved(VMRegImpl::stack2reg( r13H_off + additional_frame_slots),
duke@435 229 r13->as_VMReg()->next());
duke@435 230 map->set_callee_saved(VMRegImpl::stack2reg( r14H_off + additional_frame_slots),
duke@435 231 r14->as_VMReg()->next());
duke@435 232 map->set_callee_saved(VMRegImpl::stack2reg( r15H_off + additional_frame_slots),
duke@435 233 r15->as_VMReg()->next());
duke@435 234 map->set_callee_saved(VMRegImpl::stack2reg(xmm0H_off + additional_frame_slots),
duke@435 235 xmm0->as_VMReg()->next());
duke@435 236 map->set_callee_saved(VMRegImpl::stack2reg(xmm1H_off + additional_frame_slots),
duke@435 237 xmm1->as_VMReg()->next());
duke@435 238 map->set_callee_saved(VMRegImpl::stack2reg(xmm2H_off + additional_frame_slots),
duke@435 239 xmm2->as_VMReg()->next());
duke@435 240 map->set_callee_saved(VMRegImpl::stack2reg(xmm3H_off + additional_frame_slots),
duke@435 241 xmm3->as_VMReg()->next());
duke@435 242 map->set_callee_saved(VMRegImpl::stack2reg(xmm4H_off + additional_frame_slots),
duke@435 243 xmm4->as_VMReg()->next());
duke@435 244 map->set_callee_saved(VMRegImpl::stack2reg(xmm5H_off + additional_frame_slots),
duke@435 245 xmm5->as_VMReg()->next());
duke@435 246 map->set_callee_saved(VMRegImpl::stack2reg(xmm6H_off + additional_frame_slots),
duke@435 247 xmm6->as_VMReg()->next());
duke@435 248 map->set_callee_saved(VMRegImpl::stack2reg(xmm7H_off + additional_frame_slots),
duke@435 249 xmm7->as_VMReg()->next());
duke@435 250 map->set_callee_saved(VMRegImpl::stack2reg(xmm8H_off + additional_frame_slots),
duke@435 251 xmm8->as_VMReg()->next());
duke@435 252 map->set_callee_saved(VMRegImpl::stack2reg(xmm9H_off + additional_frame_slots),
duke@435 253 xmm9->as_VMReg()->next());
duke@435 254 map->set_callee_saved(VMRegImpl::stack2reg(xmm10H_off + additional_frame_slots),
duke@435 255 xmm10->as_VMReg()->next());
duke@435 256 map->set_callee_saved(VMRegImpl::stack2reg(xmm11H_off + additional_frame_slots),
duke@435 257 xmm11->as_VMReg()->next());
duke@435 258 map->set_callee_saved(VMRegImpl::stack2reg(xmm12H_off + additional_frame_slots),
duke@435 259 xmm12->as_VMReg()->next());
duke@435 260 map->set_callee_saved(VMRegImpl::stack2reg(xmm13H_off + additional_frame_slots),
duke@435 261 xmm13->as_VMReg()->next());
duke@435 262 map->set_callee_saved(VMRegImpl::stack2reg(xmm14H_off + additional_frame_slots),
duke@435 263 xmm14->as_VMReg()->next());
duke@435 264 map->set_callee_saved(VMRegImpl::stack2reg(xmm15H_off + additional_frame_slots),
duke@435 265 xmm15->as_VMReg()->next());
duke@435 266 }
duke@435 267
duke@435 268 return map;
duke@435 269 }
duke@435 270
duke@435 271 void RegisterSaver::restore_live_registers(MacroAssembler* masm) {
duke@435 272 if (frame::arg_reg_save_area_bytes != 0) {
duke@435 273 // Pop arg register save area
never@739 274 __ addptr(rsp, frame::arg_reg_save_area_bytes);
duke@435 275 }
duke@435 276 // Recover CPU state
duke@435 277 __ pop_CPU_state();
duke@435 278 // Get the rbp described implicitly by the calling convention (no oopMap)
never@739 279 __ pop(rbp);
duke@435 280 }
duke@435 281
duke@435 282 void RegisterSaver::restore_result_registers(MacroAssembler* masm) {
duke@435 283
duke@435 284 // Just restore result register. Only used by deoptimization. By
duke@435 285 // now any callee save register that needs to be restored to a c2
duke@435 286 // caller of the deoptee has been extracted into the vframeArray
duke@435 287 // and will be stuffed into the c2i adapter we create for later
duke@435 288 // restoration so only result registers need to be restored here.
duke@435 289
duke@435 290 // Restore fp result register
duke@435 291 __ movdbl(xmm0, Address(rsp, xmm0_offset_in_bytes()));
duke@435 292 // Restore integer result register
never@739 293 __ movptr(rax, Address(rsp, rax_offset_in_bytes()));
never@739 294 __ movptr(rdx, Address(rsp, rdx_offset_in_bytes()));
never@739 295
duke@435 296 // Pop all of the register save are off the stack except the return address
never@739 297 __ addptr(rsp, return_offset_in_bytes());
duke@435 298 }
duke@435 299
duke@435 300 // The java_calling_convention describes stack locations as ideal slots on
duke@435 301 // a frame with no abi restrictions. Since we must observe abi restrictions
duke@435 302 // (like the placement of the register window) the slots must be biased by
duke@435 303 // the following value.
duke@435 304 static int reg2offset_in(VMReg r) {
duke@435 305 // Account for saved rbp and return address
duke@435 306 // This should really be in_preserve_stack_slots
duke@435 307 return (r->reg2stack() + 4) * VMRegImpl::stack_slot_size;
duke@435 308 }
duke@435 309
duke@435 310 static int reg2offset_out(VMReg r) {
duke@435 311 return (r->reg2stack() + SharedRuntime::out_preserve_stack_slots()) * VMRegImpl::stack_slot_size;
duke@435 312 }
duke@435 313
duke@435 314 // ---------------------------------------------------------------------------
duke@435 315 // Read the array of BasicTypes from a signature, and compute where the
duke@435 316 // arguments should go. Values in the VMRegPair regs array refer to 4-byte
duke@435 317 // quantities. Values less than VMRegImpl::stack0 are registers, those above
duke@435 318 // refer to 4-byte stack slots. All stack slots are based off of the stack pointer
duke@435 319 // as framesizes are fixed.
duke@435 320 // VMRegImpl::stack0 refers to the first slot 0(sp).
duke@435 321 // and VMRegImpl::stack0+1 refers to the memory word 4-byes higher. Register
duke@435 322 // up to RegisterImpl::number_of_registers) are the 64-bit
duke@435 323 // integer registers.
duke@435 324
duke@435 325 // Note: the INPUTS in sig_bt are in units of Java argument words, which are
duke@435 326 // either 32-bit or 64-bit depending on the build. The OUTPUTS are in 32-bit
duke@435 327 // units regardless of build. Of course for i486 there is no 64 bit build
duke@435 328
duke@435 329 // The Java calling convention is a "shifted" version of the C ABI.
duke@435 330 // By skipping the first C ABI register we can call non-static jni methods
duke@435 331 // with small numbers of arguments without having to shuffle the arguments
duke@435 332 // at all. Since we control the java ABI we ought to at least get some
duke@435 333 // advantage out of it.
duke@435 334
duke@435 335 int SharedRuntime::java_calling_convention(const BasicType *sig_bt,
duke@435 336 VMRegPair *regs,
duke@435 337 int total_args_passed,
duke@435 338 int is_outgoing) {
duke@435 339
duke@435 340 // Create the mapping between argument positions and
duke@435 341 // registers.
duke@435 342 static const Register INT_ArgReg[Argument::n_int_register_parameters_j] = {
duke@435 343 j_rarg0, j_rarg1, j_rarg2, j_rarg3, j_rarg4, j_rarg5
duke@435 344 };
duke@435 345 static const XMMRegister FP_ArgReg[Argument::n_float_register_parameters_j] = {
duke@435 346 j_farg0, j_farg1, j_farg2, j_farg3,
duke@435 347 j_farg4, j_farg5, j_farg6, j_farg7
duke@435 348 };
duke@435 349
duke@435 350
duke@435 351 uint int_args = 0;
duke@435 352 uint fp_args = 0;
duke@435 353 uint stk_args = 0; // inc by 2 each time
duke@435 354
duke@435 355 for (int i = 0; i < total_args_passed; i++) {
duke@435 356 switch (sig_bt[i]) {
duke@435 357 case T_BOOLEAN:
duke@435 358 case T_CHAR:
duke@435 359 case T_BYTE:
duke@435 360 case T_SHORT:
duke@435 361 case T_INT:
duke@435 362 if (int_args < Argument::n_int_register_parameters_j) {
duke@435 363 regs[i].set1(INT_ArgReg[int_args++]->as_VMReg());
duke@435 364 } else {
duke@435 365 regs[i].set1(VMRegImpl::stack2reg(stk_args));
duke@435 366 stk_args += 2;
duke@435 367 }
duke@435 368 break;
duke@435 369 case T_VOID:
duke@435 370 // halves of T_LONG or T_DOUBLE
duke@435 371 assert(i != 0 && (sig_bt[i - 1] == T_LONG || sig_bt[i - 1] == T_DOUBLE), "expecting half");
duke@435 372 regs[i].set_bad();
duke@435 373 break;
duke@435 374 case T_LONG:
duke@435 375 assert(sig_bt[i + 1] == T_VOID, "expecting half");
duke@435 376 // fall through
duke@435 377 case T_OBJECT:
duke@435 378 case T_ARRAY:
duke@435 379 case T_ADDRESS:
duke@435 380 if (int_args < Argument::n_int_register_parameters_j) {
duke@435 381 regs[i].set2(INT_ArgReg[int_args++]->as_VMReg());
duke@435 382 } else {
duke@435 383 regs[i].set2(VMRegImpl::stack2reg(stk_args));
duke@435 384 stk_args += 2;
duke@435 385 }
duke@435 386 break;
duke@435 387 case T_FLOAT:
duke@435 388 if (fp_args < Argument::n_float_register_parameters_j) {
duke@435 389 regs[i].set1(FP_ArgReg[fp_args++]->as_VMReg());
duke@435 390 } else {
duke@435 391 regs[i].set1(VMRegImpl::stack2reg(stk_args));
duke@435 392 stk_args += 2;
duke@435 393 }
duke@435 394 break;
duke@435 395 case T_DOUBLE:
duke@435 396 assert(sig_bt[i + 1] == T_VOID, "expecting half");
duke@435 397 if (fp_args < Argument::n_float_register_parameters_j) {
duke@435 398 regs[i].set2(FP_ArgReg[fp_args++]->as_VMReg());
duke@435 399 } else {
duke@435 400 regs[i].set2(VMRegImpl::stack2reg(stk_args));
duke@435 401 stk_args += 2;
duke@435 402 }
duke@435 403 break;
duke@435 404 default:
duke@435 405 ShouldNotReachHere();
duke@435 406 break;
duke@435 407 }
duke@435 408 }
duke@435 409
duke@435 410 return round_to(stk_args, 2);
duke@435 411 }
duke@435 412
duke@435 413 // Patch the callers callsite with entry to compiled code if it exists.
duke@435 414 static void patch_callers_callsite(MacroAssembler *masm) {
duke@435 415 Label L;
duke@435 416 __ verify_oop(rbx);
never@739 417 __ cmpptr(Address(rbx, in_bytes(methodOopDesc::code_offset())), (int32_t)NULL_WORD);
duke@435 418 __ jcc(Assembler::equal, L);
duke@435 419
duke@435 420 // Save the current stack pointer
never@739 421 __ mov(r13, rsp);
duke@435 422 // Schedule the branch target address early.
duke@435 423 // Call into the VM to patch the caller, then jump to compiled callee
duke@435 424 // rax isn't live so capture return address while we easily can
never@739 425 __ movptr(rax, Address(rsp, 0));
duke@435 426
duke@435 427 // align stack so push_CPU_state doesn't fault
never@739 428 __ andptr(rsp, -(StackAlignmentInBytes));
duke@435 429 __ push_CPU_state();
duke@435 430
duke@435 431
duke@435 432 __ verify_oop(rbx);
duke@435 433 // VM needs caller's callsite
duke@435 434 // VM needs target method
duke@435 435 // This needs to be a long call since we will relocate this adapter to
duke@435 436 // the codeBuffer and it may not reach
duke@435 437
duke@435 438 // Allocate argument register save area
duke@435 439 if (frame::arg_reg_save_area_bytes != 0) {
never@739 440 __ subptr(rsp, frame::arg_reg_save_area_bytes);
duke@435 441 }
never@739 442 __ mov(c_rarg0, rbx);
never@739 443 __ mov(c_rarg1, rax);
duke@435 444 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, SharedRuntime::fixup_callers_callsite)));
duke@435 445
duke@435 446 // De-allocate argument register save area
duke@435 447 if (frame::arg_reg_save_area_bytes != 0) {
never@739 448 __ addptr(rsp, frame::arg_reg_save_area_bytes);
duke@435 449 }
duke@435 450
duke@435 451 __ pop_CPU_state();
duke@435 452 // restore sp
never@739 453 __ mov(rsp, r13);
duke@435 454 __ bind(L);
duke@435 455 }
duke@435 456
duke@435 457
duke@435 458 static void gen_c2i_adapter(MacroAssembler *masm,
duke@435 459 int total_args_passed,
duke@435 460 int comp_args_on_stack,
duke@435 461 const BasicType *sig_bt,
duke@435 462 const VMRegPair *regs,
duke@435 463 Label& skip_fixup) {
duke@435 464 // Before we get into the guts of the C2I adapter, see if we should be here
duke@435 465 // at all. We've come from compiled code and are attempting to jump to the
duke@435 466 // interpreter, which means the caller made a static call to get here
duke@435 467 // (vcalls always get a compiled target if there is one). Check for a
duke@435 468 // compiled target. If there is one, we need to patch the caller's call.
duke@435 469 patch_callers_callsite(masm);
duke@435 470
duke@435 471 __ bind(skip_fixup);
duke@435 472
duke@435 473 // Since all args are passed on the stack, total_args_passed *
duke@435 474 // Interpreter::stackElementSize is the space we need. Plus 1 because
duke@435 475 // we also account for the return address location since
duke@435 476 // we store it first rather than hold it in rax across all the shuffling
duke@435 477
twisti@1861 478 int extraspace = (total_args_passed * Interpreter::stackElementSize) + wordSize;
duke@435 479
duke@435 480 // stack is aligned, keep it that way
duke@435 481 extraspace = round_to(extraspace, 2*wordSize);
duke@435 482
duke@435 483 // Get return address
never@739 484 __ pop(rax);
duke@435 485
duke@435 486 // set senderSP value
never@739 487 __ mov(r13, rsp);
never@739 488
never@739 489 __ subptr(rsp, extraspace);
duke@435 490
duke@435 491 // Store the return address in the expected location
never@739 492 __ movptr(Address(rsp, 0), rax);
duke@435 493
duke@435 494 // Now write the args into the outgoing interpreter space
duke@435 495 for (int i = 0; i < total_args_passed; i++) {
duke@435 496 if (sig_bt[i] == T_VOID) {
duke@435 497 assert(i > 0 && (sig_bt[i-1] == T_LONG || sig_bt[i-1] == T_DOUBLE), "missing half");
duke@435 498 continue;
duke@435 499 }
duke@435 500
duke@435 501 // offset to start parameters
twisti@1861 502 int st_off = (total_args_passed - i) * Interpreter::stackElementSize;
twisti@1861 503 int next_off = st_off - Interpreter::stackElementSize;
duke@435 504
duke@435 505 // Say 4 args:
duke@435 506 // i st_off
duke@435 507 // 0 32 T_LONG
duke@435 508 // 1 24 T_VOID
duke@435 509 // 2 16 T_OBJECT
duke@435 510 // 3 8 T_BOOL
duke@435 511 // - 0 return address
duke@435 512 //
duke@435 513 // However to make thing extra confusing. Because we can fit a long/double in
duke@435 514 // a single slot on a 64 bt vm and it would be silly to break them up, the interpreter
duke@435 515 // leaves one slot empty and only stores to a single slot. In this case the
duke@435 516 // slot that is occupied is the T_VOID slot. See I said it was confusing.
duke@435 517
duke@435 518 VMReg r_1 = regs[i].first();
duke@435 519 VMReg r_2 = regs[i].second();
duke@435 520 if (!r_1->is_valid()) {
duke@435 521 assert(!r_2->is_valid(), "");
duke@435 522 continue;
duke@435 523 }
duke@435 524 if (r_1->is_stack()) {
duke@435 525 // memory to memory use rax
duke@435 526 int ld_off = r_1->reg2stack() * VMRegImpl::stack_slot_size + extraspace;
duke@435 527 if (!r_2->is_valid()) {
duke@435 528 // sign extend??
duke@435 529 __ movl(rax, Address(rsp, ld_off));
never@739 530 __ movptr(Address(rsp, st_off), rax);
duke@435 531
duke@435 532 } else {
duke@435 533
duke@435 534 __ movq(rax, Address(rsp, ld_off));
duke@435 535
duke@435 536 // Two VMREgs|OptoRegs can be T_OBJECT, T_ADDRESS, T_DOUBLE, T_LONG
duke@435 537 // T_DOUBLE and T_LONG use two slots in the interpreter
duke@435 538 if ( sig_bt[i] == T_LONG || sig_bt[i] == T_DOUBLE) {
duke@435 539 // ld_off == LSW, ld_off+wordSize == MSW
duke@435 540 // st_off == MSW, next_off == LSW
duke@435 541 __ movq(Address(rsp, next_off), rax);
duke@435 542 #ifdef ASSERT
duke@435 543 // Overwrite the unused slot with known junk
duke@435 544 __ mov64(rax, CONST64(0xdeadffffdeadaaaa));
never@739 545 __ movptr(Address(rsp, st_off), rax);
duke@435 546 #endif /* ASSERT */
duke@435 547 } else {
duke@435 548 __ movq(Address(rsp, st_off), rax);
duke@435 549 }
duke@435 550 }
duke@435 551 } else if (r_1->is_Register()) {
duke@435 552 Register r = r_1->as_Register();
duke@435 553 if (!r_2->is_valid()) {
duke@435 554 // must be only an int (or less ) so move only 32bits to slot
duke@435 555 // why not sign extend??
duke@435 556 __ movl(Address(rsp, st_off), r);
duke@435 557 } else {
duke@435 558 // Two VMREgs|OptoRegs can be T_OBJECT, T_ADDRESS, T_DOUBLE, T_LONG
duke@435 559 // T_DOUBLE and T_LONG use two slots in the interpreter
duke@435 560 if ( sig_bt[i] == T_LONG || sig_bt[i] == T_DOUBLE) {
duke@435 561 // long/double in gpr
duke@435 562 #ifdef ASSERT
duke@435 563 // Overwrite the unused slot with known junk
duke@435 564 __ mov64(rax, CONST64(0xdeadffffdeadaaab));
never@739 565 __ movptr(Address(rsp, st_off), rax);
duke@435 566 #endif /* ASSERT */
duke@435 567 __ movq(Address(rsp, next_off), r);
duke@435 568 } else {
never@739 569 __ movptr(Address(rsp, st_off), r);
duke@435 570 }
duke@435 571 }
duke@435 572 } else {
duke@435 573 assert(r_1->is_XMMRegister(), "");
duke@435 574 if (!r_2->is_valid()) {
duke@435 575 // only a float use just part of the slot
duke@435 576 __ movflt(Address(rsp, st_off), r_1->as_XMMRegister());
duke@435 577 } else {
duke@435 578 #ifdef ASSERT
duke@435 579 // Overwrite the unused slot with known junk
duke@435 580 __ mov64(rax, CONST64(0xdeadffffdeadaaac));
never@739 581 __ movptr(Address(rsp, st_off), rax);
duke@435 582 #endif /* ASSERT */
duke@435 583 __ movdbl(Address(rsp, next_off), r_1->as_XMMRegister());
duke@435 584 }
duke@435 585 }
duke@435 586 }
duke@435 587
duke@435 588 // Schedule the branch target address early.
never@739 589 __ movptr(rcx, Address(rbx, in_bytes(methodOopDesc::interpreter_entry_offset())));
duke@435 590 __ jmp(rcx);
duke@435 591 }
duke@435 592
duke@435 593 static void gen_i2c_adapter(MacroAssembler *masm,
duke@435 594 int total_args_passed,
duke@435 595 int comp_args_on_stack,
duke@435 596 const BasicType *sig_bt,
duke@435 597 const VMRegPair *regs) {
duke@435 598
duke@435 599 // Note: r13 contains the senderSP on entry. We must preserve it since
duke@435 600 // we may do a i2c -> c2i transition if we lose a race where compiled
duke@435 601 // code goes non-entrant while we get args ready.
duke@435 602 // In addition we use r13 to locate all the interpreter args as
duke@435 603 // we must align the stack to 16 bytes on an i2c entry else we
duke@435 604 // lose alignment we expect in all compiled code and register
duke@435 605 // save code can segv when fxsave instructions find improperly
duke@435 606 // aligned stack pointer.
duke@435 607
twisti@2552 608 // Pick up the return address
never@739 609 __ movptr(rax, Address(rsp, 0));
duke@435 610
twisti@1570 611 // Must preserve original SP for loading incoming arguments because
twisti@1570 612 // we need to align the outgoing SP for compiled code.
twisti@1570 613 __ movptr(r11, rsp);
twisti@1570 614
duke@435 615 // Cut-out for having no stack args. Since up to 2 int/oop args are passed
duke@435 616 // in registers, we will occasionally have no stack args.
duke@435 617 int comp_words_on_stack = 0;
duke@435 618 if (comp_args_on_stack) {
duke@435 619 // Sig words on the stack are greater-than VMRegImpl::stack0. Those in
duke@435 620 // registers are below. By subtracting stack0, we either get a negative
duke@435 621 // number (all values in registers) or the maximum stack slot accessed.
duke@435 622
duke@435 623 // Convert 4-byte c2 stack slots to words.
duke@435 624 comp_words_on_stack = round_to(comp_args_on_stack*VMRegImpl::stack_slot_size, wordSize)>>LogBytesPerWord;
duke@435 625 // Round up to miminum stack alignment, in wordSize
duke@435 626 comp_words_on_stack = round_to(comp_words_on_stack, 2);
never@739 627 __ subptr(rsp, comp_words_on_stack * wordSize);
duke@435 628 }
duke@435 629
duke@435 630
duke@435 631 // Ensure compiled code always sees stack at proper alignment
never@739 632 __ andptr(rsp, -16);
duke@435 633
duke@435 634 // push the return address and misalign the stack that youngest frame always sees
duke@435 635 // as far as the placement of the call instruction
never@739 636 __ push(rax);
duke@435 637
twisti@1570 638 // Put saved SP in another register
twisti@1570 639 const Register saved_sp = rax;
twisti@1570 640 __ movptr(saved_sp, r11);
twisti@1570 641
duke@435 642 // Will jump to the compiled code just as if compiled code was doing it.
duke@435 643 // Pre-load the register-jump target early, to schedule it better.
never@739 644 __ movptr(r11, Address(rbx, in_bytes(methodOopDesc::from_compiled_offset())));
duke@435 645
duke@435 646 // Now generate the shuffle code. Pick up all register args and move the
duke@435 647 // rest through the floating point stack top.
duke@435 648 for (int i = 0; i < total_args_passed; i++) {
duke@435 649 if (sig_bt[i] == T_VOID) {
duke@435 650 // Longs and doubles are passed in native word order, but misaligned
duke@435 651 // in the 32-bit build.
duke@435 652 assert(i > 0 && (sig_bt[i-1] == T_LONG || sig_bt[i-1] == T_DOUBLE), "missing half");
duke@435 653 continue;
duke@435 654 }
duke@435 655
duke@435 656 // Pick up 0, 1 or 2 words from SP+offset.
duke@435 657
duke@435 658 assert(!regs[i].second()->is_valid() || regs[i].first()->next() == regs[i].second(),
duke@435 659 "scrambled load targets?");
duke@435 660 // Load in argument order going down.
twisti@1861 661 int ld_off = (total_args_passed - i)*Interpreter::stackElementSize;
duke@435 662 // Point to interpreter value (vs. tag)
twisti@1861 663 int next_off = ld_off - Interpreter::stackElementSize;
duke@435 664 //
duke@435 665 //
duke@435 666 //
duke@435 667 VMReg r_1 = regs[i].first();
duke@435 668 VMReg r_2 = regs[i].second();
duke@435 669 if (!r_1->is_valid()) {
duke@435 670 assert(!r_2->is_valid(), "");
duke@435 671 continue;
duke@435 672 }
duke@435 673 if (r_1->is_stack()) {
duke@435 674 // Convert stack slot to an SP offset (+ wordSize to account for return address )
duke@435 675 int st_off = regs[i].first()->reg2stack()*VMRegImpl::stack_slot_size + wordSize;
twisti@1570 676
twisti@1570 677 // We can use r13 as a temp here because compiled code doesn't need r13 as an input
twisti@1570 678 // and if we end up going thru a c2i because of a miss a reasonable value of r13
twisti@1570 679 // will be generated.
duke@435 680 if (!r_2->is_valid()) {
duke@435 681 // sign extend???
twisti@1570 682 __ movl(r13, Address(saved_sp, ld_off));
twisti@1570 683 __ movptr(Address(rsp, st_off), r13);
duke@435 684 } else {
duke@435 685 //
duke@435 686 // We are using two optoregs. This can be either T_OBJECT, T_ADDRESS, T_LONG, or T_DOUBLE
duke@435 687 // the interpreter allocates two slots but only uses one for thr T_LONG or T_DOUBLE case
duke@435 688 // So we must adjust where to pick up the data to match the interpreter.
duke@435 689 //
duke@435 690 // Interpreter local[n] == MSW, local[n+1] == LSW however locals
duke@435 691 // are accessed as negative so LSW is at LOW address
duke@435 692
duke@435 693 // ld_off is MSW so get LSW
duke@435 694 const int offset = (sig_bt[i]==T_LONG||sig_bt[i]==T_DOUBLE)?
duke@435 695 next_off : ld_off;
twisti@1570 696 __ movq(r13, Address(saved_sp, offset));
duke@435 697 // st_off is LSW (i.e. reg.first())
twisti@1570 698 __ movq(Address(rsp, st_off), r13);
duke@435 699 }
duke@435 700 } else if (r_1->is_Register()) { // Register argument
duke@435 701 Register r = r_1->as_Register();
duke@435 702 assert(r != rax, "must be different");
duke@435 703 if (r_2->is_valid()) {
duke@435 704 //
duke@435 705 // We are using two VMRegs. This can be either T_OBJECT, T_ADDRESS, T_LONG, or T_DOUBLE
duke@435 706 // the interpreter allocates two slots but only uses one for thr T_LONG or T_DOUBLE case
duke@435 707 // So we must adjust where to pick up the data to match the interpreter.
duke@435 708
duke@435 709 const int offset = (sig_bt[i]==T_LONG||sig_bt[i]==T_DOUBLE)?
duke@435 710 next_off : ld_off;
duke@435 711
duke@435 712 // this can be a misaligned move
twisti@1570 713 __ movq(r, Address(saved_sp, offset));
duke@435 714 } else {
duke@435 715 // sign extend and use a full word?
twisti@1570 716 __ movl(r, Address(saved_sp, ld_off));
duke@435 717 }
duke@435 718 } else {
duke@435 719 if (!r_2->is_valid()) {
twisti@1570 720 __ movflt(r_1->as_XMMRegister(), Address(saved_sp, ld_off));
duke@435 721 } else {
twisti@1570 722 __ movdbl(r_1->as_XMMRegister(), Address(saved_sp, next_off));
duke@435 723 }
duke@435 724 }
duke@435 725 }
duke@435 726
duke@435 727 // 6243940 We might end up in handle_wrong_method if
duke@435 728 // the callee is deoptimized as we race thru here. If that
duke@435 729 // happens we don't want to take a safepoint because the
duke@435 730 // caller frame will look interpreted and arguments are now
duke@435 731 // "compiled" so it is much better to make this transition
duke@435 732 // invisible to the stack walking code. Unfortunately if
duke@435 733 // we try and find the callee by normal means a safepoint
duke@435 734 // is possible. So we stash the desired callee in the thread
duke@435 735 // and the vm will find there should this case occur.
duke@435 736
never@739 737 __ movptr(Address(r15_thread, JavaThread::callee_target_offset()), rbx);
duke@435 738
duke@435 739 // put methodOop where a c2i would expect should we end up there
duke@435 740 // only needed becaus eof c2 resolve stubs return methodOop as a result in
duke@435 741 // rax
never@739 742 __ mov(rax, rbx);
duke@435 743 __ jmp(r11);
duke@435 744 }
duke@435 745
duke@435 746 // ---------------------------------------------------------------
duke@435 747 AdapterHandlerEntry* SharedRuntime::generate_i2c2i_adapters(MacroAssembler *masm,
duke@435 748 int total_args_passed,
duke@435 749 int comp_args_on_stack,
duke@435 750 const BasicType *sig_bt,
never@1622 751 const VMRegPair *regs,
never@1622 752 AdapterFingerPrint* fingerprint) {
duke@435 753 address i2c_entry = __ pc();
duke@435 754
duke@435 755 gen_i2c_adapter(masm, total_args_passed, comp_args_on_stack, sig_bt, regs);
duke@435 756
duke@435 757 // -------------------------------------------------------------------------
duke@435 758 // Generate a C2I adapter. On entry we know rbx holds the methodOop during calls
duke@435 759 // to the interpreter. The args start out packed in the compiled layout. They
duke@435 760 // need to be unpacked into the interpreter layout. This will almost always
duke@435 761 // require some stack space. We grow the current (compiled) stack, then repack
duke@435 762 // the args. We finally end in a jump to the generic interpreter entry point.
duke@435 763 // On exit from the interpreter, the interpreter will restore our SP (lest the
duke@435 764 // compiled code, which relys solely on SP and not RBP, get sick).
duke@435 765
duke@435 766 address c2i_unverified_entry = __ pc();
duke@435 767 Label skip_fixup;
duke@435 768 Label ok;
duke@435 769
duke@435 770 Register holder = rax;
duke@435 771 Register receiver = j_rarg0;
duke@435 772 Register temp = rbx;
duke@435 773
duke@435 774 {
duke@435 775 __ verify_oop(holder);
coleenp@548 776 __ load_klass(temp, receiver);
duke@435 777 __ verify_oop(temp);
duke@435 778
never@739 779 __ cmpptr(temp, Address(holder, compiledICHolderOopDesc::holder_klass_offset()));
never@739 780 __ movptr(rbx, Address(holder, compiledICHolderOopDesc::holder_method_offset()));
duke@435 781 __ jcc(Assembler::equal, ok);
duke@435 782 __ jump(RuntimeAddress(SharedRuntime::get_ic_miss_stub()));
duke@435 783
duke@435 784 __ bind(ok);
duke@435 785 // Method might have been compiled since the call site was patched to
duke@435 786 // interpreted if that is the case treat it as a miss so we can get
duke@435 787 // the call site corrected.
never@739 788 __ cmpptr(Address(rbx, in_bytes(methodOopDesc::code_offset())), (int32_t)NULL_WORD);
duke@435 789 __ jcc(Assembler::equal, skip_fixup);
duke@435 790 __ jump(RuntimeAddress(SharedRuntime::get_ic_miss_stub()));
duke@435 791 }
duke@435 792
duke@435 793 address c2i_entry = __ pc();
duke@435 794
duke@435 795 gen_c2i_adapter(masm, total_args_passed, comp_args_on_stack, sig_bt, regs, skip_fixup);
duke@435 796
duke@435 797 __ flush();
never@1622 798 return AdapterHandlerLibrary::new_entry(fingerprint, i2c_entry, c2i_entry, c2i_unverified_entry);
duke@435 799 }
duke@435 800
duke@435 801 int SharedRuntime::c_calling_convention(const BasicType *sig_bt,
duke@435 802 VMRegPair *regs,
duke@435 803 int total_args_passed) {
duke@435 804 // We return the amount of VMRegImpl stack slots we need to reserve for all
duke@435 805 // the arguments NOT counting out_preserve_stack_slots.
duke@435 806
duke@435 807 // NOTE: These arrays will have to change when c1 is ported
duke@435 808 #ifdef _WIN64
duke@435 809 static const Register INT_ArgReg[Argument::n_int_register_parameters_c] = {
duke@435 810 c_rarg0, c_rarg1, c_rarg2, c_rarg3
duke@435 811 };
duke@435 812 static const XMMRegister FP_ArgReg[Argument::n_float_register_parameters_c] = {
duke@435 813 c_farg0, c_farg1, c_farg2, c_farg3
duke@435 814 };
duke@435 815 #else
duke@435 816 static const Register INT_ArgReg[Argument::n_int_register_parameters_c] = {
duke@435 817 c_rarg0, c_rarg1, c_rarg2, c_rarg3, c_rarg4, c_rarg5
duke@435 818 };
duke@435 819 static const XMMRegister FP_ArgReg[Argument::n_float_register_parameters_c] = {
duke@435 820 c_farg0, c_farg1, c_farg2, c_farg3,
duke@435 821 c_farg4, c_farg5, c_farg6, c_farg7
duke@435 822 };
duke@435 823 #endif // _WIN64
duke@435 824
duke@435 825
duke@435 826 uint int_args = 0;
duke@435 827 uint fp_args = 0;
duke@435 828 uint stk_args = 0; // inc by 2 each time
duke@435 829
duke@435 830 for (int i = 0; i < total_args_passed; i++) {
duke@435 831 switch (sig_bt[i]) {
duke@435 832 case T_BOOLEAN:
duke@435 833 case T_CHAR:
duke@435 834 case T_BYTE:
duke@435 835 case T_SHORT:
duke@435 836 case T_INT:
duke@435 837 if (int_args < Argument::n_int_register_parameters_c) {
duke@435 838 regs[i].set1(INT_ArgReg[int_args++]->as_VMReg());
duke@435 839 #ifdef _WIN64
duke@435 840 fp_args++;
duke@435 841 // Allocate slots for callee to stuff register args the stack.
duke@435 842 stk_args += 2;
duke@435 843 #endif
duke@435 844 } else {
duke@435 845 regs[i].set1(VMRegImpl::stack2reg(stk_args));
duke@435 846 stk_args += 2;
duke@435 847 }
duke@435 848 break;
duke@435 849 case T_LONG:
duke@435 850 assert(sig_bt[i + 1] == T_VOID, "expecting half");
duke@435 851 // fall through
duke@435 852 case T_OBJECT:
duke@435 853 case T_ARRAY:
duke@435 854 case T_ADDRESS:
duke@435 855 if (int_args < Argument::n_int_register_parameters_c) {
duke@435 856 regs[i].set2(INT_ArgReg[int_args++]->as_VMReg());
duke@435 857 #ifdef _WIN64
duke@435 858 fp_args++;
duke@435 859 stk_args += 2;
duke@435 860 #endif
duke@435 861 } else {
duke@435 862 regs[i].set2(VMRegImpl::stack2reg(stk_args));
duke@435 863 stk_args += 2;
duke@435 864 }
duke@435 865 break;
duke@435 866 case T_FLOAT:
duke@435 867 if (fp_args < Argument::n_float_register_parameters_c) {
duke@435 868 regs[i].set1(FP_ArgReg[fp_args++]->as_VMReg());
duke@435 869 #ifdef _WIN64
duke@435 870 int_args++;
duke@435 871 // Allocate slots for callee to stuff register args the stack.
duke@435 872 stk_args += 2;
duke@435 873 #endif
duke@435 874 } else {
duke@435 875 regs[i].set1(VMRegImpl::stack2reg(stk_args));
duke@435 876 stk_args += 2;
duke@435 877 }
duke@435 878 break;
duke@435 879 case T_DOUBLE:
duke@435 880 assert(sig_bt[i + 1] == T_VOID, "expecting half");
duke@435 881 if (fp_args < Argument::n_float_register_parameters_c) {
duke@435 882 regs[i].set2(FP_ArgReg[fp_args++]->as_VMReg());
duke@435 883 #ifdef _WIN64
duke@435 884 int_args++;
duke@435 885 // Allocate slots for callee to stuff register args the stack.
duke@435 886 stk_args += 2;
duke@435 887 #endif
duke@435 888 } else {
duke@435 889 regs[i].set2(VMRegImpl::stack2reg(stk_args));
duke@435 890 stk_args += 2;
duke@435 891 }
duke@435 892 break;
duke@435 893 case T_VOID: // Halves of longs and doubles
duke@435 894 assert(i != 0 && (sig_bt[i - 1] == T_LONG || sig_bt[i - 1] == T_DOUBLE), "expecting half");
duke@435 895 regs[i].set_bad();
duke@435 896 break;
duke@435 897 default:
duke@435 898 ShouldNotReachHere();
duke@435 899 break;
duke@435 900 }
duke@435 901 }
duke@435 902 #ifdef _WIN64
duke@435 903 // windows abi requires that we always allocate enough stack space
duke@435 904 // for 4 64bit registers to be stored down.
duke@435 905 if (stk_args < 8) {
duke@435 906 stk_args = 8;
duke@435 907 }
duke@435 908 #endif // _WIN64
duke@435 909
duke@435 910 return stk_args;
duke@435 911 }
duke@435 912
duke@435 913 // On 64 bit we will store integer like items to the stack as
duke@435 914 // 64 bits items (sparc abi) even though java would only store
duke@435 915 // 32bits for a parameter. On 32bit it will simply be 32 bits
duke@435 916 // So this routine will do 32->32 on 32bit and 32->64 on 64bit
duke@435 917 static void move32_64(MacroAssembler* masm, VMRegPair src, VMRegPair dst) {
duke@435 918 if (src.first()->is_stack()) {
duke@435 919 if (dst.first()->is_stack()) {
duke@435 920 // stack to stack
duke@435 921 __ movslq(rax, Address(rbp, reg2offset_in(src.first())));
duke@435 922 __ movq(Address(rsp, reg2offset_out(dst.first())), rax);
duke@435 923 } else {
duke@435 924 // stack to reg
duke@435 925 __ movslq(dst.first()->as_Register(), Address(rbp, reg2offset_in(src.first())));
duke@435 926 }
duke@435 927 } else if (dst.first()->is_stack()) {
duke@435 928 // reg to stack
duke@435 929 // Do we really have to sign extend???
duke@435 930 // __ movslq(src.first()->as_Register(), src.first()->as_Register());
duke@435 931 __ movq(Address(rsp, reg2offset_out(dst.first())), src.first()->as_Register());
duke@435 932 } else {
duke@435 933 // Do we really have to sign extend???
duke@435 934 // __ movslq(dst.first()->as_Register(), src.first()->as_Register());
duke@435 935 if (dst.first() != src.first()) {
duke@435 936 __ movq(dst.first()->as_Register(), src.first()->as_Register());
duke@435 937 }
duke@435 938 }
duke@435 939 }
duke@435 940
duke@435 941
duke@435 942 // An oop arg. Must pass a handle not the oop itself
duke@435 943 static void object_move(MacroAssembler* masm,
duke@435 944 OopMap* map,
duke@435 945 int oop_handle_offset,
duke@435 946 int framesize_in_slots,
duke@435 947 VMRegPair src,
duke@435 948 VMRegPair dst,
duke@435 949 bool is_receiver,
duke@435 950 int* receiver_offset) {
duke@435 951
duke@435 952 // must pass a handle. First figure out the location we use as a handle
duke@435 953
duke@435 954 Register rHandle = dst.first()->is_stack() ? rax : dst.first()->as_Register();
duke@435 955
duke@435 956 // See if oop is NULL if it is we need no handle
duke@435 957
duke@435 958 if (src.first()->is_stack()) {
duke@435 959
duke@435 960 // Oop is already on the stack as an argument
duke@435 961 int offset_in_older_frame = src.first()->reg2stack() + SharedRuntime::out_preserve_stack_slots();
duke@435 962 map->set_oop(VMRegImpl::stack2reg(offset_in_older_frame + framesize_in_slots));
duke@435 963 if (is_receiver) {
duke@435 964 *receiver_offset = (offset_in_older_frame + framesize_in_slots) * VMRegImpl::stack_slot_size;
duke@435 965 }
duke@435 966
never@739 967 __ cmpptr(Address(rbp, reg2offset_in(src.first())), (int32_t)NULL_WORD);
never@739 968 __ lea(rHandle, Address(rbp, reg2offset_in(src.first())));
duke@435 969 // conditionally move a NULL
never@739 970 __ cmovptr(Assembler::equal, rHandle, Address(rbp, reg2offset_in(src.first())));
duke@435 971 } else {
duke@435 972
duke@435 973 // Oop is in an a register we must store it to the space we reserve
duke@435 974 // on the stack for oop_handles and pass a handle if oop is non-NULL
duke@435 975
duke@435 976 const Register rOop = src.first()->as_Register();
duke@435 977 int oop_slot;
duke@435 978 if (rOop == j_rarg0)
duke@435 979 oop_slot = 0;
duke@435 980 else if (rOop == j_rarg1)
duke@435 981 oop_slot = 1;
duke@435 982 else if (rOop == j_rarg2)
duke@435 983 oop_slot = 2;
duke@435 984 else if (rOop == j_rarg3)
duke@435 985 oop_slot = 3;
duke@435 986 else if (rOop == j_rarg4)
duke@435 987 oop_slot = 4;
duke@435 988 else {
duke@435 989 assert(rOop == j_rarg5, "wrong register");
duke@435 990 oop_slot = 5;
duke@435 991 }
duke@435 992
duke@435 993 oop_slot = oop_slot * VMRegImpl::slots_per_word + oop_handle_offset;
duke@435 994 int offset = oop_slot*VMRegImpl::stack_slot_size;
duke@435 995
duke@435 996 map->set_oop(VMRegImpl::stack2reg(oop_slot));
duke@435 997 // Store oop in handle area, may be NULL
never@739 998 __ movptr(Address(rsp, offset), rOop);
duke@435 999 if (is_receiver) {
duke@435 1000 *receiver_offset = offset;
duke@435 1001 }
duke@435 1002
never@739 1003 __ cmpptr(rOop, (int32_t)NULL_WORD);
never@739 1004 __ lea(rHandle, Address(rsp, offset));
duke@435 1005 // conditionally move a NULL from the handle area where it was just stored
never@739 1006 __ cmovptr(Assembler::equal, rHandle, Address(rsp, offset));
duke@435 1007 }
duke@435 1008
duke@435 1009 // If arg is on the stack then place it otherwise it is already in correct reg.
duke@435 1010 if (dst.first()->is_stack()) {
never@739 1011 __ movptr(Address(rsp, reg2offset_out(dst.first())), rHandle);
duke@435 1012 }
duke@435 1013 }
duke@435 1014
duke@435 1015 // A float arg may have to do float reg int reg conversion
duke@435 1016 static void float_move(MacroAssembler* masm, VMRegPair src, VMRegPair dst) {
duke@435 1017 assert(!src.second()->is_valid() && !dst.second()->is_valid(), "bad float_move");
duke@435 1018
duke@435 1019 // The calling conventions assures us that each VMregpair is either
duke@435 1020 // all really one physical register or adjacent stack slots.
duke@435 1021 // This greatly simplifies the cases here compared to sparc.
duke@435 1022
duke@435 1023 if (src.first()->is_stack()) {
duke@435 1024 if (dst.first()->is_stack()) {
duke@435 1025 __ movl(rax, Address(rbp, reg2offset_in(src.first())));
never@739 1026 __ movptr(Address(rsp, reg2offset_out(dst.first())), rax);
duke@435 1027 } else {
duke@435 1028 // stack to reg
duke@435 1029 assert(dst.first()->is_XMMRegister(), "only expect xmm registers as parameters");
duke@435 1030 __ movflt(dst.first()->as_XMMRegister(), Address(rbp, reg2offset_in(src.first())));
duke@435 1031 }
duke@435 1032 } else if (dst.first()->is_stack()) {
duke@435 1033 // reg to stack
duke@435 1034 assert(src.first()->is_XMMRegister(), "only expect xmm registers as parameters");
duke@435 1035 __ movflt(Address(rsp, reg2offset_out(dst.first())), src.first()->as_XMMRegister());
duke@435 1036 } else {
duke@435 1037 // reg to reg
duke@435 1038 // In theory these overlap but the ordering is such that this is likely a nop
duke@435 1039 if ( src.first() != dst.first()) {
duke@435 1040 __ movdbl(dst.first()->as_XMMRegister(), src.first()->as_XMMRegister());
duke@435 1041 }
duke@435 1042 }
duke@435 1043 }
duke@435 1044
duke@435 1045 // A long move
duke@435 1046 static void long_move(MacroAssembler* masm, VMRegPair src, VMRegPair dst) {
duke@435 1047
duke@435 1048 // The calling conventions assures us that each VMregpair is either
duke@435 1049 // all really one physical register or adjacent stack slots.
duke@435 1050 // This greatly simplifies the cases here compared to sparc.
duke@435 1051
duke@435 1052 if (src.is_single_phys_reg() ) {
duke@435 1053 if (dst.is_single_phys_reg()) {
duke@435 1054 if (dst.first() != src.first()) {
never@739 1055 __ mov(dst.first()->as_Register(), src.first()->as_Register());
duke@435 1056 }
duke@435 1057 } else {
duke@435 1058 assert(dst.is_single_reg(), "not a stack pair");
duke@435 1059 __ movq(Address(rsp, reg2offset_out(dst.first())), src.first()->as_Register());
duke@435 1060 }
duke@435 1061 } else if (dst.is_single_phys_reg()) {
duke@435 1062 assert(src.is_single_reg(), "not a stack pair");
duke@435 1063 __ movq(dst.first()->as_Register(), Address(rbp, reg2offset_out(src.first())));
duke@435 1064 } else {
duke@435 1065 assert(src.is_single_reg() && dst.is_single_reg(), "not stack pairs");
duke@435 1066 __ movq(rax, Address(rbp, reg2offset_in(src.first())));
duke@435 1067 __ movq(Address(rsp, reg2offset_out(dst.first())), rax);
duke@435 1068 }
duke@435 1069 }
duke@435 1070
duke@435 1071 // A double move
duke@435 1072 static void double_move(MacroAssembler* masm, VMRegPair src, VMRegPair dst) {
duke@435 1073
duke@435 1074 // The calling conventions assures us that each VMregpair is either
duke@435 1075 // all really one physical register or adjacent stack slots.
duke@435 1076 // This greatly simplifies the cases here compared to sparc.
duke@435 1077
duke@435 1078 if (src.is_single_phys_reg() ) {
duke@435 1079 if (dst.is_single_phys_reg()) {
duke@435 1080 // In theory these overlap but the ordering is such that this is likely a nop
duke@435 1081 if ( src.first() != dst.first()) {
duke@435 1082 __ movdbl(dst.first()->as_XMMRegister(), src.first()->as_XMMRegister());
duke@435 1083 }
duke@435 1084 } else {
duke@435 1085 assert(dst.is_single_reg(), "not a stack pair");
duke@435 1086 __ movdbl(Address(rsp, reg2offset_out(dst.first())), src.first()->as_XMMRegister());
duke@435 1087 }
duke@435 1088 } else if (dst.is_single_phys_reg()) {
duke@435 1089 assert(src.is_single_reg(), "not a stack pair");
duke@435 1090 __ movdbl(dst.first()->as_XMMRegister(), Address(rbp, reg2offset_out(src.first())));
duke@435 1091 } else {
duke@435 1092 assert(src.is_single_reg() && dst.is_single_reg(), "not stack pairs");
duke@435 1093 __ movq(rax, Address(rbp, reg2offset_in(src.first())));
duke@435 1094 __ movq(Address(rsp, reg2offset_out(dst.first())), rax);
duke@435 1095 }
duke@435 1096 }
duke@435 1097
duke@435 1098
duke@435 1099 void SharedRuntime::save_native_result(MacroAssembler *masm, BasicType ret_type, int frame_slots) {
duke@435 1100 // We always ignore the frame_slots arg and just use the space just below frame pointer
duke@435 1101 // which by this time is free to use
duke@435 1102 switch (ret_type) {
duke@435 1103 case T_FLOAT:
duke@435 1104 __ movflt(Address(rbp, -wordSize), xmm0);
duke@435 1105 break;
duke@435 1106 case T_DOUBLE:
duke@435 1107 __ movdbl(Address(rbp, -wordSize), xmm0);
duke@435 1108 break;
duke@435 1109 case T_VOID: break;
duke@435 1110 default: {
never@739 1111 __ movptr(Address(rbp, -wordSize), rax);
duke@435 1112 }
duke@435 1113 }
duke@435 1114 }
duke@435 1115
duke@435 1116 void SharedRuntime::restore_native_result(MacroAssembler *masm, BasicType ret_type, int frame_slots) {
duke@435 1117 // We always ignore the frame_slots arg and just use the space just below frame pointer
duke@435 1118 // which by this time is free to use
duke@435 1119 switch (ret_type) {
duke@435 1120 case T_FLOAT:
duke@435 1121 __ movflt(xmm0, Address(rbp, -wordSize));
duke@435 1122 break;
duke@435 1123 case T_DOUBLE:
duke@435 1124 __ movdbl(xmm0, Address(rbp, -wordSize));
duke@435 1125 break;
duke@435 1126 case T_VOID: break;
duke@435 1127 default: {
never@739 1128 __ movptr(rax, Address(rbp, -wordSize));
duke@435 1129 }
duke@435 1130 }
duke@435 1131 }
duke@435 1132
duke@435 1133 static void save_args(MacroAssembler *masm, int arg_count, int first_arg, VMRegPair *args) {
duke@435 1134 for ( int i = first_arg ; i < arg_count ; i++ ) {
duke@435 1135 if (args[i].first()->is_Register()) {
never@739 1136 __ push(args[i].first()->as_Register());
duke@435 1137 } else if (args[i].first()->is_XMMRegister()) {
never@739 1138 __ subptr(rsp, 2*wordSize);
duke@435 1139 __ movdbl(Address(rsp, 0), args[i].first()->as_XMMRegister());
duke@435 1140 }
duke@435 1141 }
duke@435 1142 }
duke@435 1143
duke@435 1144 static void restore_args(MacroAssembler *masm, int arg_count, int first_arg, VMRegPair *args) {
duke@435 1145 for ( int i = arg_count - 1 ; i >= first_arg ; i-- ) {
duke@435 1146 if (args[i].first()->is_Register()) {
never@739 1147 __ pop(args[i].first()->as_Register());
duke@435 1148 } else if (args[i].first()->is_XMMRegister()) {
duke@435 1149 __ movdbl(args[i].first()->as_XMMRegister(), Address(rsp, 0));
never@739 1150 __ addptr(rsp, 2*wordSize);
duke@435 1151 }
duke@435 1152 }
duke@435 1153 }
duke@435 1154
duke@435 1155 // ---------------------------------------------------------------------------
duke@435 1156 // Generate a native wrapper for a given method. The method takes arguments
duke@435 1157 // in the Java compiled code convention, marshals them to the native
duke@435 1158 // convention (handlizes oops, etc), transitions to native, makes the call,
duke@435 1159 // returns to java state (possibly blocking), unhandlizes any result and
duke@435 1160 // returns.
duke@435 1161 nmethod *SharedRuntime::generate_native_wrapper(MacroAssembler *masm,
duke@435 1162 methodHandle method,
twisti@2687 1163 int compile_id,
duke@435 1164 int total_in_args,
duke@435 1165 int comp_args_on_stack,
duke@435 1166 BasicType *in_sig_bt,
duke@435 1167 VMRegPair *in_regs,
duke@435 1168 BasicType ret_type) {
duke@435 1169 // Native nmethod wrappers never take possesion of the oop arguments.
duke@435 1170 // So the caller will gc the arguments. The only thing we need an
duke@435 1171 // oopMap for is if the call is static
duke@435 1172 //
duke@435 1173 // An OopMap for lock (and class if static)
duke@435 1174 OopMapSet *oop_maps = new OopMapSet();
duke@435 1175 intptr_t start = (intptr_t)__ pc();
duke@435 1176
duke@435 1177 // We have received a description of where all the java arg are located
duke@435 1178 // on entry to the wrapper. We need to convert these args to where
duke@435 1179 // the jni function will expect them. To figure out where they go
duke@435 1180 // we convert the java signature to a C signature by inserting
duke@435 1181 // the hidden arguments as arg[0] and possibly arg[1] (static method)
duke@435 1182
duke@435 1183 int total_c_args = total_in_args + 1;
duke@435 1184 if (method->is_static()) {
duke@435 1185 total_c_args++;
duke@435 1186 }
duke@435 1187
duke@435 1188 BasicType* out_sig_bt = NEW_RESOURCE_ARRAY(BasicType, total_c_args);
duke@435 1189 VMRegPair* out_regs = NEW_RESOURCE_ARRAY(VMRegPair, total_c_args);
duke@435 1190
duke@435 1191 int argc = 0;
duke@435 1192 out_sig_bt[argc++] = T_ADDRESS;
duke@435 1193 if (method->is_static()) {
duke@435 1194 out_sig_bt[argc++] = T_OBJECT;
duke@435 1195 }
duke@435 1196
duke@435 1197 for (int i = 0; i < total_in_args ; i++ ) {
duke@435 1198 out_sig_bt[argc++] = in_sig_bt[i];
duke@435 1199 }
duke@435 1200
duke@435 1201 // Now figure out where the args must be stored and how much stack space
duke@435 1202 // they require.
duke@435 1203 //
duke@435 1204 int out_arg_slots;
duke@435 1205 out_arg_slots = c_calling_convention(out_sig_bt, out_regs, total_c_args);
duke@435 1206
duke@435 1207 // Compute framesize for the wrapper. We need to handlize all oops in
duke@435 1208 // incoming registers
duke@435 1209
duke@435 1210 // Calculate the total number of stack slots we will need.
duke@435 1211
duke@435 1212 // First count the abi requirement plus all of the outgoing args
duke@435 1213 int stack_slots = SharedRuntime::out_preserve_stack_slots() + out_arg_slots;
duke@435 1214
duke@435 1215 // Now the space for the inbound oop handle area
duke@435 1216
duke@435 1217 int oop_handle_offset = stack_slots;
duke@435 1218 stack_slots += 6*VMRegImpl::slots_per_word;
duke@435 1219
duke@435 1220 // Now any space we need for handlizing a klass if static method
duke@435 1221
duke@435 1222 int oop_temp_slot_offset = 0;
duke@435 1223 int klass_slot_offset = 0;
duke@435 1224 int klass_offset = -1;
duke@435 1225 int lock_slot_offset = 0;
duke@435 1226 bool is_static = false;
duke@435 1227
duke@435 1228 if (method->is_static()) {
duke@435 1229 klass_slot_offset = stack_slots;
duke@435 1230 stack_slots += VMRegImpl::slots_per_word;
duke@435 1231 klass_offset = klass_slot_offset * VMRegImpl::stack_slot_size;
duke@435 1232 is_static = true;
duke@435 1233 }
duke@435 1234
duke@435 1235 // Plus a lock if needed
duke@435 1236
duke@435 1237 if (method->is_synchronized()) {
duke@435 1238 lock_slot_offset = stack_slots;
duke@435 1239 stack_slots += VMRegImpl::slots_per_word;
duke@435 1240 }
duke@435 1241
duke@435 1242 // Now a place (+2) to save return values or temp during shuffling
duke@435 1243 // + 4 for return address (which we own) and saved rbp
duke@435 1244 stack_slots += 6;
duke@435 1245
duke@435 1246 // Ok The space we have allocated will look like:
duke@435 1247 //
duke@435 1248 //
duke@435 1249 // FP-> | |
duke@435 1250 // |---------------------|
duke@435 1251 // | 2 slots for moves |
duke@435 1252 // |---------------------|
duke@435 1253 // | lock box (if sync) |
duke@435 1254 // |---------------------| <- lock_slot_offset
duke@435 1255 // | klass (if static) |
duke@435 1256 // |---------------------| <- klass_slot_offset
duke@435 1257 // | oopHandle area |
duke@435 1258 // |---------------------| <- oop_handle_offset (6 java arg registers)
duke@435 1259 // | outbound memory |
duke@435 1260 // | based arguments |
duke@435 1261 // | |
duke@435 1262 // |---------------------|
duke@435 1263 // | |
duke@435 1264 // SP-> | out_preserved_slots |
duke@435 1265 //
duke@435 1266 //
duke@435 1267
duke@435 1268
duke@435 1269 // Now compute actual number of stack words we need rounding to make
duke@435 1270 // stack properly aligned.
xlu@959 1271 stack_slots = round_to(stack_slots, StackAlignmentInSlots);
duke@435 1272
duke@435 1273 int stack_size = stack_slots * VMRegImpl::stack_slot_size;
duke@435 1274
duke@435 1275
duke@435 1276 // First thing make an ic check to see if we should even be here
duke@435 1277
duke@435 1278 // We are free to use all registers as temps without saving them and
duke@435 1279 // restoring them except rbp. rbp is the only callee save register
duke@435 1280 // as far as the interpreter and the compiler(s) are concerned.
duke@435 1281
duke@435 1282
duke@435 1283 const Register ic_reg = rax;
duke@435 1284 const Register receiver = j_rarg0;
duke@435 1285
duke@435 1286 Label ok;
duke@435 1287 Label exception_pending;
duke@435 1288
never@1283 1289 assert_different_registers(ic_reg, receiver, rscratch1);
duke@435 1290 __ verify_oop(receiver);
never@1283 1291 __ load_klass(rscratch1, receiver);
never@1283 1292 __ cmpq(ic_reg, rscratch1);
duke@435 1293 __ jcc(Assembler::equal, ok);
duke@435 1294
duke@435 1295 __ jump(RuntimeAddress(SharedRuntime::get_ic_miss_stub()));
duke@435 1296
coleenp@548 1297 __ bind(ok);
coleenp@548 1298
duke@435 1299 // Verified entry point must be aligned
duke@435 1300 __ align(8);
duke@435 1301
duke@435 1302 int vep_offset = ((intptr_t)__ pc()) - start;
duke@435 1303
duke@435 1304 // The instruction at the verified entry point must be 5 bytes or longer
duke@435 1305 // because it can be patched on the fly by make_non_entrant. The stack bang
duke@435 1306 // instruction fits that requirement.
duke@435 1307
duke@435 1308 // Generate stack overflow check
duke@435 1309
duke@435 1310 if (UseStackBanging) {
duke@435 1311 __ bang_stack_with_offset(StackShadowPages*os::vm_page_size());
duke@435 1312 } else {
duke@435 1313 // need a 5 byte instruction to allow MT safe patching to non-entrant
duke@435 1314 __ fat_nop();
duke@435 1315 }
duke@435 1316
duke@435 1317 // Generate a new frame for the wrapper.
duke@435 1318 __ enter();
duke@435 1319 // -2 because return address is already present and so is saved rbp
never@739 1320 __ subptr(rsp, stack_size - 2*wordSize);
duke@435 1321
duke@435 1322 // Frame is now completed as far as size and linkage.
duke@435 1323
duke@435 1324 int frame_complete = ((intptr_t)__ pc()) - start;
duke@435 1325
duke@435 1326 #ifdef ASSERT
duke@435 1327 {
duke@435 1328 Label L;
never@739 1329 __ mov(rax, rsp);
twisti@1040 1330 __ andptr(rax, -16); // must be 16 byte boundary (see amd64 ABI)
never@739 1331 __ cmpptr(rax, rsp);
duke@435 1332 __ jcc(Assembler::equal, L);
duke@435 1333 __ stop("improperly aligned stack");
duke@435 1334 __ bind(L);
duke@435 1335 }
duke@435 1336 #endif /* ASSERT */
duke@435 1337
duke@435 1338
duke@435 1339 // We use r14 as the oop handle for the receiver/klass
duke@435 1340 // It is callee save so it survives the call to native
duke@435 1341
duke@435 1342 const Register oop_handle_reg = r14;
duke@435 1343
duke@435 1344
duke@435 1345
duke@435 1346 //
duke@435 1347 // We immediately shuffle the arguments so that any vm call we have to
duke@435 1348 // make from here on out (sync slow path, jvmti, etc.) we will have
duke@435 1349 // captured the oops from our caller and have a valid oopMap for
duke@435 1350 // them.
duke@435 1351
duke@435 1352 // -----------------
duke@435 1353 // The Grand Shuffle
duke@435 1354
duke@435 1355 // The Java calling convention is either equal (linux) or denser (win64) than the
duke@435 1356 // c calling convention. However the because of the jni_env argument the c calling
duke@435 1357 // convention always has at least one more (and two for static) arguments than Java.
duke@435 1358 // Therefore if we move the args from java -> c backwards then we will never have
duke@435 1359 // a register->register conflict and we don't have to build a dependency graph
duke@435 1360 // and figure out how to break any cycles.
duke@435 1361 //
duke@435 1362
duke@435 1363 // Record esp-based slot for receiver on stack for non-static methods
duke@435 1364 int receiver_offset = -1;
duke@435 1365
duke@435 1366 // This is a trick. We double the stack slots so we can claim
duke@435 1367 // the oops in the caller's frame. Since we are sure to have
duke@435 1368 // more args than the caller doubling is enough to make
duke@435 1369 // sure we can capture all the incoming oop args from the
duke@435 1370 // caller.
duke@435 1371 //
duke@435 1372 OopMap* map = new OopMap(stack_slots * 2, 0 /* arg_slots*/);
duke@435 1373
duke@435 1374 // Mark location of rbp (someday)
duke@435 1375 // map->set_callee_saved(VMRegImpl::stack2reg( stack_slots - 2), stack_slots * 2, 0, vmreg(rbp));
duke@435 1376
duke@435 1377 // Use eax, ebx as temporaries during any memory-memory moves we have to do
duke@435 1378 // All inbound args are referenced based on rbp and all outbound args via rsp.
duke@435 1379
duke@435 1380
duke@435 1381 #ifdef ASSERT
duke@435 1382 bool reg_destroyed[RegisterImpl::number_of_registers];
duke@435 1383 bool freg_destroyed[XMMRegisterImpl::number_of_registers];
duke@435 1384 for ( int r = 0 ; r < RegisterImpl::number_of_registers ; r++ ) {
duke@435 1385 reg_destroyed[r] = false;
duke@435 1386 }
duke@435 1387 for ( int f = 0 ; f < XMMRegisterImpl::number_of_registers ; f++ ) {
duke@435 1388 freg_destroyed[f] = false;
duke@435 1389 }
duke@435 1390
duke@435 1391 #endif /* ASSERT */
duke@435 1392
duke@435 1393
duke@435 1394 int c_arg = total_c_args - 1;
duke@435 1395 for ( int i = total_in_args - 1; i >= 0 ; i--, c_arg-- ) {
duke@435 1396 #ifdef ASSERT
duke@435 1397 if (in_regs[i].first()->is_Register()) {
duke@435 1398 assert(!reg_destroyed[in_regs[i].first()->as_Register()->encoding()], "destroyed reg!");
duke@435 1399 } else if (in_regs[i].first()->is_XMMRegister()) {
duke@435 1400 assert(!freg_destroyed[in_regs[i].first()->as_XMMRegister()->encoding()], "destroyed reg!");
duke@435 1401 }
duke@435 1402 if (out_regs[c_arg].first()->is_Register()) {
duke@435 1403 reg_destroyed[out_regs[c_arg].first()->as_Register()->encoding()] = true;
duke@435 1404 } else if (out_regs[c_arg].first()->is_XMMRegister()) {
duke@435 1405 freg_destroyed[out_regs[c_arg].first()->as_XMMRegister()->encoding()] = true;
duke@435 1406 }
duke@435 1407 #endif /* ASSERT */
duke@435 1408 switch (in_sig_bt[i]) {
duke@435 1409 case T_ARRAY:
duke@435 1410 case T_OBJECT:
duke@435 1411 object_move(masm, map, oop_handle_offset, stack_slots, in_regs[i], out_regs[c_arg],
duke@435 1412 ((i == 0) && (!is_static)),
duke@435 1413 &receiver_offset);
duke@435 1414 break;
duke@435 1415 case T_VOID:
duke@435 1416 break;
duke@435 1417
duke@435 1418 case T_FLOAT:
duke@435 1419 float_move(masm, in_regs[i], out_regs[c_arg]);
duke@435 1420 break;
duke@435 1421
duke@435 1422 case T_DOUBLE:
duke@435 1423 assert( i + 1 < total_in_args &&
duke@435 1424 in_sig_bt[i + 1] == T_VOID &&
duke@435 1425 out_sig_bt[c_arg+1] == T_VOID, "bad arg list");
duke@435 1426 double_move(masm, in_regs[i], out_regs[c_arg]);
duke@435 1427 break;
duke@435 1428
duke@435 1429 case T_LONG :
duke@435 1430 long_move(masm, in_regs[i], out_regs[c_arg]);
duke@435 1431 break;
duke@435 1432
duke@435 1433 case T_ADDRESS: assert(false, "found T_ADDRESS in java args");
duke@435 1434
duke@435 1435 default:
duke@435 1436 move32_64(masm, in_regs[i], out_regs[c_arg]);
duke@435 1437 }
duke@435 1438 }
duke@435 1439
duke@435 1440 // point c_arg at the first arg that is already loaded in case we
duke@435 1441 // need to spill before we call out
duke@435 1442 c_arg++;
duke@435 1443
duke@435 1444 // Pre-load a static method's oop into r14. Used both by locking code and
duke@435 1445 // the normal JNI call code.
duke@435 1446 if (method->is_static()) {
duke@435 1447
duke@435 1448 // load oop into a register
duke@435 1449 __ movoop(oop_handle_reg, JNIHandles::make_local(Klass::cast(method->method_holder())->java_mirror()));
duke@435 1450
duke@435 1451 // Now handlize the static class mirror it's known not-null.
never@739 1452 __ movptr(Address(rsp, klass_offset), oop_handle_reg);
duke@435 1453 map->set_oop(VMRegImpl::stack2reg(klass_slot_offset));
duke@435 1454
duke@435 1455 // Now get the handle
never@739 1456 __ lea(oop_handle_reg, Address(rsp, klass_offset));
duke@435 1457 // store the klass handle as second argument
never@739 1458 __ movptr(c_rarg1, oop_handle_reg);
duke@435 1459 // and protect the arg if we must spill
duke@435 1460 c_arg--;
duke@435 1461 }
duke@435 1462
duke@435 1463 // Change state to native (we save the return address in the thread, since it might not
duke@435 1464 // be pushed on the stack when we do a a stack traversal). It is enough that the pc()
duke@435 1465 // points into the right code segment. It does not have to be the correct return pc.
duke@435 1466 // We use the same pc/oopMap repeatedly when we call out
duke@435 1467
duke@435 1468 intptr_t the_pc = (intptr_t) __ pc();
duke@435 1469 oop_maps->add_gc_map(the_pc - start, map);
duke@435 1470
duke@435 1471 __ set_last_Java_frame(rsp, noreg, (address)the_pc);
duke@435 1472
duke@435 1473
duke@435 1474 // We have all of the arguments setup at this point. We must not touch any register
duke@435 1475 // argument registers at this point (what if we save/restore them there are no oop?
duke@435 1476
duke@435 1477 {
duke@435 1478 SkipIfEqual skip(masm, &DTraceMethodProbes, false);
duke@435 1479 // protect the args we've loaded
duke@435 1480 save_args(masm, total_c_args, c_arg, out_regs);
duke@435 1481 __ movoop(c_rarg1, JNIHandles::make_local(method()));
duke@435 1482 __ call_VM_leaf(
duke@435 1483 CAST_FROM_FN_PTR(address, SharedRuntime::dtrace_method_entry),
duke@435 1484 r15_thread, c_rarg1);
duke@435 1485 restore_args(masm, total_c_args, c_arg, out_regs);
duke@435 1486 }
duke@435 1487
dcubed@1045 1488 // RedefineClasses() tracing support for obsolete method entry
dcubed@1045 1489 if (RC_TRACE_IN_RANGE(0x00001000, 0x00002000)) {
dcubed@1045 1490 // protect the args we've loaded
dcubed@1045 1491 save_args(masm, total_c_args, c_arg, out_regs);
dcubed@1045 1492 __ movoop(c_rarg1, JNIHandles::make_local(method()));
dcubed@1045 1493 __ call_VM_leaf(
dcubed@1045 1494 CAST_FROM_FN_PTR(address, SharedRuntime::rc_trace_method_entry),
dcubed@1045 1495 r15_thread, c_rarg1);
dcubed@1045 1496 restore_args(masm, total_c_args, c_arg, out_regs);
dcubed@1045 1497 }
dcubed@1045 1498
duke@435 1499 // Lock a synchronized method
duke@435 1500
duke@435 1501 // Register definitions used by locking and unlocking
duke@435 1502
duke@435 1503 const Register swap_reg = rax; // Must use rax for cmpxchg instruction
duke@435 1504 const Register obj_reg = rbx; // Will contain the oop
duke@435 1505 const Register lock_reg = r13; // Address of compiler lock object (BasicLock)
duke@435 1506 const Register old_hdr = r13; // value of old header at unlock time
duke@435 1507
duke@435 1508 Label slow_path_lock;
duke@435 1509 Label lock_done;
duke@435 1510
duke@435 1511 if (method->is_synchronized()) {
duke@435 1512
duke@435 1513
duke@435 1514 const int mark_word_offset = BasicLock::displaced_header_offset_in_bytes();
duke@435 1515
duke@435 1516 // Get the handle (the 2nd argument)
never@739 1517 __ mov(oop_handle_reg, c_rarg1);
duke@435 1518
duke@435 1519 // Get address of the box
duke@435 1520
never@739 1521 __ lea(lock_reg, Address(rsp, lock_slot_offset * VMRegImpl::stack_slot_size));
duke@435 1522
duke@435 1523 // Load the oop from the handle
never@739 1524 __ movptr(obj_reg, Address(oop_handle_reg, 0));
duke@435 1525
duke@435 1526 if (UseBiasedLocking) {
duke@435 1527 __ biased_locking_enter(lock_reg, obj_reg, swap_reg, rscratch1, false, lock_done, &slow_path_lock);
duke@435 1528 }
duke@435 1529
duke@435 1530 // Load immediate 1 into swap_reg %rax
duke@435 1531 __ movl(swap_reg, 1);
duke@435 1532
duke@435 1533 // Load (object->mark() | 1) into swap_reg %rax
never@739 1534 __ orptr(swap_reg, Address(obj_reg, 0));
duke@435 1535
duke@435 1536 // Save (object->mark() | 1) into BasicLock's displaced header
never@739 1537 __ movptr(Address(lock_reg, mark_word_offset), swap_reg);
duke@435 1538
duke@435 1539 if (os::is_MP()) {
duke@435 1540 __ lock();
duke@435 1541 }
duke@435 1542
duke@435 1543 // src -> dest iff dest == rax else rax <- dest
never@739 1544 __ cmpxchgptr(lock_reg, Address(obj_reg, 0));
duke@435 1545 __ jcc(Assembler::equal, lock_done);
duke@435 1546
duke@435 1547 // Hmm should this move to the slow path code area???
duke@435 1548
duke@435 1549 // Test if the oopMark is an obvious stack pointer, i.e.,
duke@435 1550 // 1) (mark & 3) == 0, and
duke@435 1551 // 2) rsp <= mark < mark + os::pagesize()
duke@435 1552 // These 3 tests can be done by evaluating the following
duke@435 1553 // expression: ((mark - rsp) & (3 - os::vm_page_size())),
duke@435 1554 // assuming both stack pointer and pagesize have their
duke@435 1555 // least significant 2 bits clear.
duke@435 1556 // NOTE: the oopMark is in swap_reg %rax as the result of cmpxchg
duke@435 1557
never@739 1558 __ subptr(swap_reg, rsp);
never@739 1559 __ andptr(swap_reg, 3 - os::vm_page_size());
duke@435 1560
duke@435 1561 // Save the test result, for recursive case, the result is zero
never@739 1562 __ movptr(Address(lock_reg, mark_word_offset), swap_reg);
duke@435 1563 __ jcc(Assembler::notEqual, slow_path_lock);
duke@435 1564
duke@435 1565 // Slow path will re-enter here
duke@435 1566
duke@435 1567 __ bind(lock_done);
duke@435 1568 }
duke@435 1569
duke@435 1570
duke@435 1571 // Finally just about ready to make the JNI call
duke@435 1572
duke@435 1573
duke@435 1574 // get JNIEnv* which is first argument to native
duke@435 1575
never@739 1576 __ lea(c_rarg0, Address(r15_thread, in_bytes(JavaThread::jni_environment_offset())));
duke@435 1577
duke@435 1578 // Now set thread in native
never@739 1579 __ movl(Address(r15_thread, JavaThread::thread_state_offset()), _thread_in_native);
duke@435 1580
duke@435 1581 __ call(RuntimeAddress(method->native_function()));
duke@435 1582
duke@435 1583 // Either restore the MXCSR register after returning from the JNI Call
duke@435 1584 // or verify that it wasn't changed.
duke@435 1585 if (RestoreMXCSROnJNICalls) {
never@739 1586 __ ldmxcsr(ExternalAddress(StubRoutines::x86::mxcsr_std()));
duke@435 1587
duke@435 1588 }
duke@435 1589 else if (CheckJNICalls ) {
never@739 1590 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, StubRoutines::x86::verify_mxcsr_entry())));
duke@435 1591 }
duke@435 1592
duke@435 1593
duke@435 1594 // Unpack native results.
duke@435 1595 switch (ret_type) {
duke@435 1596 case T_BOOLEAN: __ c2bool(rax); break;
duke@435 1597 case T_CHAR : __ movzwl(rax, rax); break;
duke@435 1598 case T_BYTE : __ sign_extend_byte (rax); break;
duke@435 1599 case T_SHORT : __ sign_extend_short(rax); break;
duke@435 1600 case T_INT : /* nothing to do */ break;
duke@435 1601 case T_DOUBLE :
duke@435 1602 case T_FLOAT :
duke@435 1603 // Result is in xmm0 we'll save as needed
duke@435 1604 break;
duke@435 1605 case T_ARRAY: // Really a handle
duke@435 1606 case T_OBJECT: // Really a handle
duke@435 1607 break; // can't de-handlize until after safepoint check
duke@435 1608 case T_VOID: break;
duke@435 1609 case T_LONG: break;
duke@435 1610 default : ShouldNotReachHere();
duke@435 1611 }
duke@435 1612
duke@435 1613 // Switch thread to "native transition" state before reading the synchronization state.
duke@435 1614 // This additional state is necessary because reading and testing the synchronization
duke@435 1615 // state is not atomic w.r.t. GC, as this scenario demonstrates:
duke@435 1616 // Java thread A, in _thread_in_native state, loads _not_synchronized and is preempted.
duke@435 1617 // VM thread changes sync state to synchronizing and suspends threads for GC.
duke@435 1618 // Thread A is resumed to finish this native method, but doesn't block here since it
duke@435 1619 // didn't see any synchronization is progress, and escapes.
never@739 1620 __ movl(Address(r15_thread, JavaThread::thread_state_offset()), _thread_in_native_trans);
duke@435 1621
duke@435 1622 if(os::is_MP()) {
duke@435 1623 if (UseMembar) {
duke@435 1624 // Force this write out before the read below
duke@435 1625 __ membar(Assembler::Membar_mask_bits(
duke@435 1626 Assembler::LoadLoad | Assembler::LoadStore |
duke@435 1627 Assembler::StoreLoad | Assembler::StoreStore));
duke@435 1628 } else {
duke@435 1629 // Write serialization page so VM thread can do a pseudo remote membar.
duke@435 1630 // We use the current thread pointer to calculate a thread specific
duke@435 1631 // offset to write to within the page. This minimizes bus traffic
duke@435 1632 // due to cache line collision.
duke@435 1633 __ serialize_memory(r15_thread, rcx);
duke@435 1634 }
duke@435 1635 }
duke@435 1636
duke@435 1637
duke@435 1638 // check for safepoint operation in progress and/or pending suspend requests
duke@435 1639 {
duke@435 1640 Label Continue;
duke@435 1641
duke@435 1642 __ cmp32(ExternalAddress((address)SafepointSynchronize::address_of_state()),
duke@435 1643 SafepointSynchronize::_not_synchronized);
duke@435 1644
duke@435 1645 Label L;
duke@435 1646 __ jcc(Assembler::notEqual, L);
duke@435 1647 __ cmpl(Address(r15_thread, JavaThread::suspend_flags_offset()), 0);
duke@435 1648 __ jcc(Assembler::equal, Continue);
duke@435 1649 __ bind(L);
duke@435 1650
duke@435 1651 // Don't use call_VM as it will see a possible pending exception and forward it
duke@435 1652 // and never return here preventing us from clearing _last_native_pc down below.
duke@435 1653 // Also can't use call_VM_leaf either as it will check to see if rsi & rdi are
duke@435 1654 // preserved and correspond to the bcp/locals pointers. So we do a runtime call
duke@435 1655 // by hand.
duke@435 1656 //
duke@435 1657 save_native_result(masm, ret_type, stack_slots);
never@739 1658 __ mov(c_rarg0, r15_thread);
never@739 1659 __ mov(r12, rsp); // remember sp
never@739 1660 __ subptr(rsp, frame::arg_reg_save_area_bytes); // windows
never@739 1661 __ andptr(rsp, -16); // align stack as required by ABI
duke@435 1662 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, JavaThread::check_special_condition_for_native_trans)));
never@739 1663 __ mov(rsp, r12); // restore sp
coleenp@548 1664 __ reinit_heapbase();
duke@435 1665 // Restore any method result value
duke@435 1666 restore_native_result(masm, ret_type, stack_slots);
duke@435 1667 __ bind(Continue);
duke@435 1668 }
duke@435 1669
duke@435 1670 // change thread state
duke@435 1671 __ movl(Address(r15_thread, JavaThread::thread_state_offset()), _thread_in_Java);
duke@435 1672
duke@435 1673 Label reguard;
duke@435 1674 Label reguard_done;
duke@435 1675 __ cmpl(Address(r15_thread, JavaThread::stack_guard_state_offset()), JavaThread::stack_guard_yellow_disabled);
duke@435 1676 __ jcc(Assembler::equal, reguard);
duke@435 1677 __ bind(reguard_done);
duke@435 1678
duke@435 1679 // native result if any is live
duke@435 1680
duke@435 1681 // Unlock
duke@435 1682 Label unlock_done;
duke@435 1683 Label slow_path_unlock;
duke@435 1684 if (method->is_synchronized()) {
duke@435 1685
duke@435 1686 // Get locked oop from the handle we passed to jni
never@739 1687 __ movptr(obj_reg, Address(oop_handle_reg, 0));
duke@435 1688
duke@435 1689 Label done;
duke@435 1690
duke@435 1691 if (UseBiasedLocking) {
duke@435 1692 __ biased_locking_exit(obj_reg, old_hdr, done);
duke@435 1693 }
duke@435 1694
duke@435 1695 // Simple recursive lock?
duke@435 1696
never@739 1697 __ cmpptr(Address(rsp, lock_slot_offset * VMRegImpl::stack_slot_size), (int32_t)NULL_WORD);
duke@435 1698 __ jcc(Assembler::equal, done);
duke@435 1699
duke@435 1700 // Must save rax if if it is live now because cmpxchg must use it
duke@435 1701 if (ret_type != T_FLOAT && ret_type != T_DOUBLE && ret_type != T_VOID) {
duke@435 1702 save_native_result(masm, ret_type, stack_slots);
duke@435 1703 }
duke@435 1704
duke@435 1705
duke@435 1706 // get address of the stack lock
never@739 1707 __ lea(rax, Address(rsp, lock_slot_offset * VMRegImpl::stack_slot_size));
duke@435 1708 // get old displaced header
never@739 1709 __ movptr(old_hdr, Address(rax, 0));
duke@435 1710
duke@435 1711 // Atomic swap old header if oop still contains the stack lock
duke@435 1712 if (os::is_MP()) {
duke@435 1713 __ lock();
duke@435 1714 }
never@739 1715 __ cmpxchgptr(old_hdr, Address(obj_reg, 0));
duke@435 1716 __ jcc(Assembler::notEqual, slow_path_unlock);
duke@435 1717
duke@435 1718 // slow path re-enters here
duke@435 1719 __ bind(unlock_done);
duke@435 1720 if (ret_type != T_FLOAT && ret_type != T_DOUBLE && ret_type != T_VOID) {
duke@435 1721 restore_native_result(masm, ret_type, stack_slots);
duke@435 1722 }
duke@435 1723
duke@435 1724 __ bind(done);
duke@435 1725
duke@435 1726 }
duke@435 1727 {
duke@435 1728 SkipIfEqual skip(masm, &DTraceMethodProbes, false);
duke@435 1729 save_native_result(masm, ret_type, stack_slots);
duke@435 1730 __ movoop(c_rarg1, JNIHandles::make_local(method()));
duke@435 1731 __ call_VM_leaf(
duke@435 1732 CAST_FROM_FN_PTR(address, SharedRuntime::dtrace_method_exit),
duke@435 1733 r15_thread, c_rarg1);
duke@435 1734 restore_native_result(masm, ret_type, stack_slots);
duke@435 1735 }
duke@435 1736
duke@435 1737 __ reset_last_Java_frame(false, true);
duke@435 1738
duke@435 1739 // Unpack oop result
duke@435 1740 if (ret_type == T_OBJECT || ret_type == T_ARRAY) {
duke@435 1741 Label L;
never@739 1742 __ testptr(rax, rax);
duke@435 1743 __ jcc(Assembler::zero, L);
never@739 1744 __ movptr(rax, Address(rax, 0));
duke@435 1745 __ bind(L);
duke@435 1746 __ verify_oop(rax);
duke@435 1747 }
duke@435 1748
duke@435 1749 // reset handle block
never@739 1750 __ movptr(rcx, Address(r15_thread, JavaThread::active_handles_offset()));
never@739 1751 __ movptr(Address(rcx, JNIHandleBlock::top_offset_in_bytes()), (int32_t)NULL_WORD);
duke@435 1752
duke@435 1753 // pop our frame
duke@435 1754
duke@435 1755 __ leave();
duke@435 1756
duke@435 1757 // Any exception pending?
never@739 1758 __ cmpptr(Address(r15_thread, in_bytes(Thread::pending_exception_offset())), (int32_t)NULL_WORD);
duke@435 1759 __ jcc(Assembler::notEqual, exception_pending);
duke@435 1760
duke@435 1761 // Return
duke@435 1762
duke@435 1763 __ ret(0);
duke@435 1764
duke@435 1765 // Unexpected paths are out of line and go here
duke@435 1766
duke@435 1767 // forward the exception
duke@435 1768 __ bind(exception_pending);
duke@435 1769
duke@435 1770 // and forward the exception
duke@435 1771 __ jump(RuntimeAddress(StubRoutines::forward_exception_entry()));
duke@435 1772
duke@435 1773
duke@435 1774 // Slow path locking & unlocking
duke@435 1775 if (method->is_synchronized()) {
duke@435 1776
duke@435 1777 // BEGIN Slow path lock
duke@435 1778 __ bind(slow_path_lock);
duke@435 1779
duke@435 1780 // has last_Java_frame setup. No exceptions so do vanilla call not call_VM
duke@435 1781 // args are (oop obj, BasicLock* lock, JavaThread* thread)
duke@435 1782
duke@435 1783 // protect the args we've loaded
duke@435 1784 save_args(masm, total_c_args, c_arg, out_regs);
duke@435 1785
never@739 1786 __ mov(c_rarg0, obj_reg);
never@739 1787 __ mov(c_rarg1, lock_reg);
never@739 1788 __ mov(c_rarg2, r15_thread);
duke@435 1789
duke@435 1790 // Not a leaf but we have last_Java_frame setup as we want
duke@435 1791 __ call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::complete_monitor_locking_C), 3);
duke@435 1792 restore_args(masm, total_c_args, c_arg, out_regs);
duke@435 1793
duke@435 1794 #ifdef ASSERT
duke@435 1795 { Label L;
never@739 1796 __ cmpptr(Address(r15_thread, in_bytes(Thread::pending_exception_offset())), (int32_t)NULL_WORD);
duke@435 1797 __ jcc(Assembler::equal, L);
duke@435 1798 __ stop("no pending exception allowed on exit from monitorenter");
duke@435 1799 __ bind(L);
duke@435 1800 }
duke@435 1801 #endif
duke@435 1802 __ jmp(lock_done);
duke@435 1803
duke@435 1804 // END Slow path lock
duke@435 1805
duke@435 1806 // BEGIN Slow path unlock
duke@435 1807 __ bind(slow_path_unlock);
duke@435 1808
duke@435 1809 // If we haven't already saved the native result we must save it now as xmm registers
duke@435 1810 // are still exposed.
duke@435 1811
duke@435 1812 if (ret_type == T_FLOAT || ret_type == T_DOUBLE ) {
duke@435 1813 save_native_result(masm, ret_type, stack_slots);
duke@435 1814 }
duke@435 1815
never@739 1816 __ lea(c_rarg1, Address(rsp, lock_slot_offset * VMRegImpl::stack_slot_size));
never@739 1817
never@739 1818 __ mov(c_rarg0, obj_reg);
never@739 1819 __ mov(r12, rsp); // remember sp
never@739 1820 __ subptr(rsp, frame::arg_reg_save_area_bytes); // windows
never@739 1821 __ andptr(rsp, -16); // align stack as required by ABI
duke@435 1822
duke@435 1823 // Save pending exception around call to VM (which contains an EXCEPTION_MARK)
duke@435 1824 // NOTE that obj_reg == rbx currently
never@739 1825 __ movptr(rbx, Address(r15_thread, in_bytes(Thread::pending_exception_offset())));
never@739 1826 __ movptr(Address(r15_thread, in_bytes(Thread::pending_exception_offset())), (int32_t)NULL_WORD);
duke@435 1827
duke@435 1828 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, SharedRuntime::complete_monitor_unlocking_C)));
never@739 1829 __ mov(rsp, r12); // restore sp
coleenp@548 1830 __ reinit_heapbase();
duke@435 1831 #ifdef ASSERT
duke@435 1832 {
duke@435 1833 Label L;
never@739 1834 __ cmpptr(Address(r15_thread, in_bytes(Thread::pending_exception_offset())), (int)NULL_WORD);
duke@435 1835 __ jcc(Assembler::equal, L);
duke@435 1836 __ stop("no pending exception allowed on exit complete_monitor_unlocking_C");
duke@435 1837 __ bind(L);
duke@435 1838 }
duke@435 1839 #endif /* ASSERT */
duke@435 1840
never@739 1841 __ movptr(Address(r15_thread, in_bytes(Thread::pending_exception_offset())), rbx);
duke@435 1842
duke@435 1843 if (ret_type == T_FLOAT || ret_type == T_DOUBLE ) {
duke@435 1844 restore_native_result(masm, ret_type, stack_slots);
duke@435 1845 }
duke@435 1846 __ jmp(unlock_done);
duke@435 1847
duke@435 1848 // END Slow path unlock
duke@435 1849
duke@435 1850 } // synchronized
duke@435 1851
duke@435 1852 // SLOW PATH Reguard the stack if needed
duke@435 1853
duke@435 1854 __ bind(reguard);
duke@435 1855 save_native_result(masm, ret_type, stack_slots);
never@739 1856 __ mov(r12, rsp); // remember sp
never@739 1857 __ subptr(rsp, frame::arg_reg_save_area_bytes); // windows
never@739 1858 __ andptr(rsp, -16); // align stack as required by ABI
duke@435 1859 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, SharedRuntime::reguard_yellow_pages)));
never@739 1860 __ mov(rsp, r12); // restore sp
coleenp@548 1861 __ reinit_heapbase();
duke@435 1862 restore_native_result(masm, ret_type, stack_slots);
duke@435 1863 // and continue
duke@435 1864 __ jmp(reguard_done);
duke@435 1865
duke@435 1866
duke@435 1867
duke@435 1868 __ flush();
duke@435 1869
duke@435 1870 nmethod *nm = nmethod::new_native_nmethod(method,
twisti@2687 1871 compile_id,
duke@435 1872 masm->code(),
duke@435 1873 vep_offset,
duke@435 1874 frame_complete,
duke@435 1875 stack_slots / VMRegImpl::slots_per_word,
duke@435 1876 (is_static ? in_ByteSize(klass_offset) : in_ByteSize(receiver_offset)),
duke@435 1877 in_ByteSize(lock_slot_offset*VMRegImpl::stack_slot_size),
duke@435 1878 oop_maps);
duke@435 1879 return nm;
duke@435 1880
duke@435 1881 }
duke@435 1882
kamg@551 1883 #ifdef HAVE_DTRACE_H
kamg@551 1884 // ---------------------------------------------------------------------------
kamg@551 1885 // Generate a dtrace nmethod for a given signature. The method takes arguments
kamg@551 1886 // in the Java compiled code convention, marshals them to the native
kamg@551 1887 // abi and then leaves nops at the position you would expect to call a native
kamg@551 1888 // function. When the probe is enabled the nops are replaced with a trap
kamg@551 1889 // instruction that dtrace inserts and the trace will cause a notification
kamg@551 1890 // to dtrace.
kamg@551 1891 //
kamg@551 1892 // The probes are only able to take primitive types and java/lang/String as
kamg@551 1893 // arguments. No other java types are allowed. Strings are converted to utf8
kamg@551 1894 // strings so that from dtrace point of view java strings are converted to C
kamg@551 1895 // strings. There is an arbitrary fixed limit on the total space that a method
kamg@551 1896 // can use for converting the strings. (256 chars per string in the signature).
kamg@551 1897 // So any java string larger then this is truncated.
kamg@551 1898
kamg@551 1899 static int fp_offset[ConcreteRegisterImpl::number_of_registers] = { 0 };
kamg@551 1900 static bool offsets_initialized = false;
kamg@551 1901
kamg@551 1902
kamg@551 1903 nmethod *SharedRuntime::generate_dtrace_nmethod(MacroAssembler *masm,
kamg@551 1904 methodHandle method) {
kamg@551 1905
kamg@551 1906
kamg@551 1907 // generate_dtrace_nmethod is guarded by a mutex so we are sure to
kamg@551 1908 // be single threaded in this method.
kamg@551 1909 assert(AdapterHandlerLibrary_lock->owned_by_self(), "must be");
kamg@551 1910
kamg@551 1911 if (!offsets_initialized) {
kamg@551 1912 fp_offset[c_rarg0->as_VMReg()->value()] = -1 * wordSize;
kamg@551 1913 fp_offset[c_rarg1->as_VMReg()->value()] = -2 * wordSize;
kamg@551 1914 fp_offset[c_rarg2->as_VMReg()->value()] = -3 * wordSize;
kamg@551 1915 fp_offset[c_rarg3->as_VMReg()->value()] = -4 * wordSize;
kamg@551 1916 fp_offset[c_rarg4->as_VMReg()->value()] = -5 * wordSize;
kamg@551 1917 fp_offset[c_rarg5->as_VMReg()->value()] = -6 * wordSize;
kamg@551 1918
kamg@551 1919 fp_offset[c_farg0->as_VMReg()->value()] = -7 * wordSize;
kamg@551 1920 fp_offset[c_farg1->as_VMReg()->value()] = -8 * wordSize;
kamg@551 1921 fp_offset[c_farg2->as_VMReg()->value()] = -9 * wordSize;
kamg@551 1922 fp_offset[c_farg3->as_VMReg()->value()] = -10 * wordSize;
kamg@551 1923 fp_offset[c_farg4->as_VMReg()->value()] = -11 * wordSize;
kamg@551 1924 fp_offset[c_farg5->as_VMReg()->value()] = -12 * wordSize;
kamg@551 1925 fp_offset[c_farg6->as_VMReg()->value()] = -13 * wordSize;
kamg@551 1926 fp_offset[c_farg7->as_VMReg()->value()] = -14 * wordSize;
kamg@551 1927
kamg@551 1928 offsets_initialized = true;
kamg@551 1929 }
kamg@551 1930 // Fill in the signature array, for the calling-convention call.
kamg@551 1931 int total_args_passed = method->size_of_parameters();
kamg@551 1932
kamg@551 1933 BasicType* in_sig_bt = NEW_RESOURCE_ARRAY(BasicType, total_args_passed);
kamg@551 1934 VMRegPair *in_regs = NEW_RESOURCE_ARRAY(VMRegPair, total_args_passed);
kamg@551 1935
kamg@551 1936 // The signature we are going to use for the trap that dtrace will see
kamg@551 1937 // java/lang/String is converted. We drop "this" and any other object
kamg@551 1938 // is converted to NULL. (A one-slot java/lang/Long object reference
kamg@551 1939 // is converted to a two-slot long, which is why we double the allocation).
kamg@551 1940 BasicType* out_sig_bt = NEW_RESOURCE_ARRAY(BasicType, total_args_passed * 2);
kamg@551 1941 VMRegPair* out_regs = NEW_RESOURCE_ARRAY(VMRegPair, total_args_passed * 2);
kamg@551 1942
kamg@551 1943 int i=0;
kamg@551 1944 int total_strings = 0;
kamg@551 1945 int first_arg_to_pass = 0;
kamg@551 1946 int total_c_args = 0;
kamg@551 1947
kamg@551 1948 // Skip the receiver as dtrace doesn't want to see it
kamg@551 1949 if( !method->is_static() ) {
kamg@551 1950 in_sig_bt[i++] = T_OBJECT;
kamg@551 1951 first_arg_to_pass = 1;
kamg@551 1952 }
kamg@551 1953
kamg@551 1954 // We need to convert the java args to where a native (non-jni) function
kamg@551 1955 // would expect them. To figure out where they go we convert the java
kamg@551 1956 // signature to a C signature.
kamg@551 1957
kamg@551 1958 SignatureStream ss(method->signature());
kamg@551 1959 for ( ; !ss.at_return_type(); ss.next()) {
kamg@551 1960 BasicType bt = ss.type();
kamg@551 1961 in_sig_bt[i++] = bt; // Collect remaining bits of signature
kamg@551 1962 out_sig_bt[total_c_args++] = bt;
kamg@551 1963 if( bt == T_OBJECT) {
coleenp@2497 1964 Symbol* s = ss.as_symbol_or_null(); // symbol is created
kamg@551 1965 if (s == vmSymbols::java_lang_String()) {
kamg@551 1966 total_strings++;
kamg@551 1967 out_sig_bt[total_c_args-1] = T_ADDRESS;
kamg@551 1968 } else if (s == vmSymbols::java_lang_Boolean() ||
kamg@551 1969 s == vmSymbols::java_lang_Character() ||
kamg@551 1970 s == vmSymbols::java_lang_Byte() ||
kamg@551 1971 s == vmSymbols::java_lang_Short() ||
kamg@551 1972 s == vmSymbols::java_lang_Integer() ||
kamg@551 1973 s == vmSymbols::java_lang_Float()) {
kamg@551 1974 out_sig_bt[total_c_args-1] = T_INT;
kamg@551 1975 } else if (s == vmSymbols::java_lang_Long() ||
kamg@551 1976 s == vmSymbols::java_lang_Double()) {
kamg@551 1977 out_sig_bt[total_c_args-1] = T_LONG;
kamg@551 1978 out_sig_bt[total_c_args++] = T_VOID;
kamg@551 1979 }
kamg@551 1980 } else if ( bt == T_LONG || bt == T_DOUBLE ) {
kamg@551 1981 in_sig_bt[i++] = T_VOID; // Longs & doubles take 2 Java slots
kamg@551 1982 // We convert double to long
kamg@551 1983 out_sig_bt[total_c_args-1] = T_LONG;
kamg@551 1984 out_sig_bt[total_c_args++] = T_VOID;
kamg@551 1985 } else if ( bt == T_FLOAT) {
kamg@551 1986 // We convert float to int
kamg@551 1987 out_sig_bt[total_c_args-1] = T_INT;
kamg@551 1988 }
kamg@551 1989 }
kamg@551 1990
kamg@551 1991 assert(i==total_args_passed, "validly parsed signature");
kamg@551 1992
kamg@551 1993 // Now get the compiled-Java layout as input arguments
kamg@551 1994 int comp_args_on_stack;
kamg@551 1995 comp_args_on_stack = SharedRuntime::java_calling_convention(
kamg@551 1996 in_sig_bt, in_regs, total_args_passed, false);
kamg@551 1997
kamg@551 1998 // Now figure out where the args must be stored and how much stack space
kamg@551 1999 // they require (neglecting out_preserve_stack_slots but space for storing
kamg@551 2000 // the 1st six register arguments). It's weird see int_stk_helper.
kamg@551 2001
kamg@551 2002 int out_arg_slots;
kamg@551 2003 out_arg_slots = c_calling_convention(out_sig_bt, out_regs, total_c_args);
kamg@551 2004
kamg@551 2005 // Calculate the total number of stack slots we will need.
kamg@551 2006
kamg@551 2007 // First count the abi requirement plus all of the outgoing args
kamg@551 2008 int stack_slots = SharedRuntime::out_preserve_stack_slots() + out_arg_slots;
kamg@551 2009
kamg@551 2010 // Now space for the string(s) we must convert
kamg@551 2011 int* string_locs = NEW_RESOURCE_ARRAY(int, total_strings + 1);
kamg@551 2012 for (i = 0; i < total_strings ; i++) {
kamg@551 2013 string_locs[i] = stack_slots;
kamg@551 2014 stack_slots += max_dtrace_string_size / VMRegImpl::stack_slot_size;
kamg@551 2015 }
kamg@551 2016
kamg@551 2017 // Plus the temps we might need to juggle register args
kamg@551 2018 // regs take two slots each
kamg@551 2019 stack_slots += (Argument::n_int_register_parameters_c +
kamg@551 2020 Argument::n_float_register_parameters_c) * 2;
kamg@551 2021
kamg@551 2022
kamg@551 2023 // + 4 for return address (which we own) and saved rbp,
kamg@551 2024
kamg@551 2025 stack_slots += 4;
kamg@551 2026
kamg@551 2027 // Ok The space we have allocated will look like:
kamg@551 2028 //
kamg@551 2029 //
kamg@551 2030 // FP-> | |
kamg@551 2031 // |---------------------|
kamg@551 2032 // | string[n] |
kamg@551 2033 // |---------------------| <- string_locs[n]
kamg@551 2034 // | string[n-1] |
kamg@551 2035 // |---------------------| <- string_locs[n-1]
kamg@551 2036 // | ... |
kamg@551 2037 // | ... |
kamg@551 2038 // |---------------------| <- string_locs[1]
kamg@551 2039 // | string[0] |
kamg@551 2040 // |---------------------| <- string_locs[0]
kamg@551 2041 // | outbound memory |
kamg@551 2042 // | based arguments |
kamg@551 2043 // | |
kamg@551 2044 // |---------------------|
kamg@551 2045 // | |
kamg@551 2046 // SP-> | out_preserved_slots |
kamg@551 2047 //
kamg@551 2048 //
kamg@551 2049
kamg@551 2050 // Now compute actual number of stack words we need rounding to make
kamg@551 2051 // stack properly aligned.
kamg@551 2052 stack_slots = round_to(stack_slots, 4 * VMRegImpl::slots_per_word);
kamg@551 2053
kamg@551 2054 int stack_size = stack_slots * VMRegImpl::stack_slot_size;
kamg@551 2055
kamg@551 2056 intptr_t start = (intptr_t)__ pc();
kamg@551 2057
kamg@551 2058 // First thing make an ic check to see if we should even be here
kamg@551 2059
kamg@551 2060 // We are free to use all registers as temps without saving them and
kamg@551 2061 // restoring them except rbp. rbp, is the only callee save register
kamg@551 2062 // as far as the interpreter and the compiler(s) are concerned.
kamg@551 2063
kamg@551 2064 const Register ic_reg = rax;
kamg@551 2065 const Register receiver = rcx;
kamg@551 2066 Label hit;
kamg@551 2067 Label exception_pending;
kamg@551 2068
kamg@551 2069
kamg@551 2070 __ verify_oop(receiver);
kamg@551 2071 __ cmpl(ic_reg, Address(receiver, oopDesc::klass_offset_in_bytes()));
kamg@551 2072 __ jcc(Assembler::equal, hit);
kamg@551 2073
kamg@551 2074 __ jump(RuntimeAddress(SharedRuntime::get_ic_miss_stub()));
kamg@551 2075
kamg@551 2076 // verified entry must be aligned for code patching.
kamg@551 2077 // and the first 5 bytes must be in the same cache line
kamg@551 2078 // if we align at 8 then we will be sure 5 bytes are in the same line
kamg@551 2079 __ align(8);
kamg@551 2080
kamg@551 2081 __ bind(hit);
kamg@551 2082
kamg@551 2083 int vep_offset = ((intptr_t)__ pc()) - start;
kamg@551 2084
kamg@551 2085
kamg@551 2086 // The instruction at the verified entry point must be 5 bytes or longer
kamg@551 2087 // because it can be patched on the fly by make_non_entrant. The stack bang
kamg@551 2088 // instruction fits that requirement.
kamg@551 2089
kamg@551 2090 // Generate stack overflow check
kamg@551 2091
kamg@551 2092 if (UseStackBanging) {
kamg@551 2093 if (stack_size <= StackShadowPages*os::vm_page_size()) {
kamg@551 2094 __ bang_stack_with_offset(StackShadowPages*os::vm_page_size());
kamg@551 2095 } else {
kamg@551 2096 __ movl(rax, stack_size);
kamg@551 2097 __ bang_stack_size(rax, rbx);
kamg@551 2098 }
kamg@551 2099 } else {
kamg@551 2100 // need a 5 byte instruction to allow MT safe patching to non-entrant
kamg@551 2101 __ fat_nop();
kamg@551 2102 }
kamg@551 2103
kamg@551 2104 assert(((uintptr_t)__ pc() - start - vep_offset) >= 5,
kamg@551 2105 "valid size for make_non_entrant");
kamg@551 2106
kamg@551 2107 // Generate a new frame for the wrapper.
kamg@551 2108 __ enter();
kamg@551 2109
kamg@551 2110 // -4 because return address is already present and so is saved rbp,
kamg@551 2111 if (stack_size - 2*wordSize != 0) {
kamg@551 2112 __ subq(rsp, stack_size - 2*wordSize);
kamg@551 2113 }
kamg@551 2114
kamg@551 2115 // Frame is now completed as far a size and linkage.
kamg@551 2116
kamg@551 2117 int frame_complete = ((intptr_t)__ pc()) - start;
kamg@551 2118
kamg@551 2119 int c_arg, j_arg;
kamg@551 2120
kamg@551 2121 // State of input register args
kamg@551 2122
kamg@551 2123 bool live[ConcreteRegisterImpl::number_of_registers];
kamg@551 2124
kamg@551 2125 live[j_rarg0->as_VMReg()->value()] = false;
kamg@551 2126 live[j_rarg1->as_VMReg()->value()] = false;
kamg@551 2127 live[j_rarg2->as_VMReg()->value()] = false;
kamg@551 2128 live[j_rarg3->as_VMReg()->value()] = false;
kamg@551 2129 live[j_rarg4->as_VMReg()->value()] = false;
kamg@551 2130 live[j_rarg5->as_VMReg()->value()] = false;
kamg@551 2131
kamg@551 2132 live[j_farg0->as_VMReg()->value()] = false;
kamg@551 2133 live[j_farg1->as_VMReg()->value()] = false;
kamg@551 2134 live[j_farg2->as_VMReg()->value()] = false;
kamg@551 2135 live[j_farg3->as_VMReg()->value()] = false;
kamg@551 2136 live[j_farg4->as_VMReg()->value()] = false;
kamg@551 2137 live[j_farg5->as_VMReg()->value()] = false;
kamg@551 2138 live[j_farg6->as_VMReg()->value()] = false;
kamg@551 2139 live[j_farg7->as_VMReg()->value()] = false;
kamg@551 2140
kamg@551 2141
kamg@551 2142 bool rax_is_zero = false;
kamg@551 2143
kamg@551 2144 // All args (except strings) destined for the stack are moved first
kamg@551 2145 for (j_arg = first_arg_to_pass, c_arg = 0 ;
kamg@551 2146 j_arg < total_args_passed ; j_arg++, c_arg++ ) {
kamg@551 2147 VMRegPair src = in_regs[j_arg];
kamg@551 2148 VMRegPair dst = out_regs[c_arg];
kamg@551 2149
kamg@551 2150 // Get the real reg value or a dummy (rsp)
kamg@551 2151
kamg@551 2152 int src_reg = src.first()->is_reg() ?
kamg@551 2153 src.first()->value() :
kamg@551 2154 rsp->as_VMReg()->value();
kamg@551 2155
kamg@551 2156 bool useless = in_sig_bt[j_arg] == T_ARRAY ||
kamg@551 2157 (in_sig_bt[j_arg] == T_OBJECT &&
kamg@551 2158 out_sig_bt[c_arg] != T_INT &&
kamg@551 2159 out_sig_bt[c_arg] != T_ADDRESS &&
kamg@551 2160 out_sig_bt[c_arg] != T_LONG);
kamg@551 2161
kamg@551 2162 live[src_reg] = !useless;
kamg@551 2163
kamg@551 2164 if (dst.first()->is_stack()) {
kamg@551 2165
kamg@551 2166 // Even though a string arg in a register is still live after this loop
kamg@551 2167 // after the string conversion loop (next) it will be dead so we take
kamg@551 2168 // advantage of that now for simpler code to manage live.
kamg@551 2169
kamg@551 2170 live[src_reg] = false;
kamg@551 2171 switch (in_sig_bt[j_arg]) {
kamg@551 2172
kamg@551 2173 case T_ARRAY:
kamg@551 2174 case T_OBJECT:
kamg@551 2175 {
kamg@551 2176 Address stack_dst(rsp, reg2offset_out(dst.first()));
kamg@551 2177
kamg@551 2178 if (out_sig_bt[c_arg] == T_INT || out_sig_bt[c_arg] == T_LONG) {
kamg@551 2179 // need to unbox a one-word value
kamg@551 2180 Register in_reg = rax;
kamg@551 2181 if ( src.first()->is_reg() ) {
kamg@551 2182 in_reg = src.first()->as_Register();
kamg@551 2183 } else {
kamg@551 2184 __ movq(rax, Address(rbp, reg2offset_in(src.first())));
kamg@551 2185 rax_is_zero = false;
kamg@551 2186 }
kamg@551 2187 Label skipUnbox;
kamg@551 2188 __ movptr(Address(rsp, reg2offset_out(dst.first())),
kamg@551 2189 (int32_t)NULL_WORD);
kamg@551 2190 __ testq(in_reg, in_reg);
kamg@551 2191 __ jcc(Assembler::zero, skipUnbox);
kamg@551 2192
kvn@600 2193 BasicType bt = out_sig_bt[c_arg];
kvn@600 2194 int box_offset = java_lang_boxing_object::value_offset_in_bytes(bt);
kamg@551 2195 Address src1(in_reg, box_offset);
kvn@600 2196 if ( bt == T_LONG ) {
kamg@551 2197 __ movq(in_reg, src1);
kamg@551 2198 __ movq(stack_dst, in_reg);
kamg@551 2199 assert(out_sig_bt[c_arg+1] == T_VOID, "must be");
kamg@551 2200 ++c_arg; // skip over T_VOID to keep the loop indices in sync
kamg@551 2201 } else {
kamg@551 2202 __ movl(in_reg, src1);
kamg@551 2203 __ movl(stack_dst, in_reg);
kamg@551 2204 }
kamg@551 2205
kamg@551 2206 __ bind(skipUnbox);
kamg@551 2207 } else if (out_sig_bt[c_arg] != T_ADDRESS) {
kamg@551 2208 // Convert the arg to NULL
kamg@551 2209 if (!rax_is_zero) {
kamg@551 2210 __ xorq(rax, rax);
kamg@551 2211 rax_is_zero = true;
kamg@551 2212 }
kamg@551 2213 __ movq(stack_dst, rax);
kamg@551 2214 }
kamg@551 2215 }
kamg@551 2216 break;
kamg@551 2217
kamg@551 2218 case T_VOID:
kamg@551 2219 break;
kamg@551 2220
kamg@551 2221 case T_FLOAT:
kamg@551 2222 // This does the right thing since we know it is destined for the
kamg@551 2223 // stack
kamg@551 2224 float_move(masm, src, dst);
kamg@551 2225 break;
kamg@551 2226
kamg@551 2227 case T_DOUBLE:
kamg@551 2228 // This does the right thing since we know it is destined for the
kamg@551 2229 // stack
kamg@551 2230 double_move(masm, src, dst);
kamg@551 2231 break;
kamg@551 2232
kamg@551 2233 case T_LONG :
kamg@551 2234 long_move(masm, src, dst);
kamg@551 2235 break;
kamg@551 2236
kamg@551 2237 case T_ADDRESS: assert(false, "found T_ADDRESS in java args");
kamg@551 2238
kamg@551 2239 default:
kamg@551 2240 move32_64(masm, src, dst);
kamg@551 2241 }
kamg@551 2242 }
kamg@551 2243
kamg@551 2244 }
kamg@551 2245
kamg@551 2246 // If we have any strings we must store any register based arg to the stack
kamg@551 2247 // This includes any still live xmm registers too.
kamg@551 2248
kamg@551 2249 int sid = 0;
kamg@551 2250
kamg@551 2251 if (total_strings > 0 ) {
kamg@551 2252 for (j_arg = first_arg_to_pass, c_arg = 0 ;
kamg@551 2253 j_arg < total_args_passed ; j_arg++, c_arg++ ) {
kamg@551 2254 VMRegPair src = in_regs[j_arg];
kamg@551 2255 VMRegPair dst = out_regs[c_arg];
kamg@551 2256
kamg@551 2257 if (src.first()->is_reg()) {
kamg@551 2258 Address src_tmp(rbp, fp_offset[src.first()->value()]);
kamg@551 2259
kamg@551 2260 // string oops were left untouched by the previous loop even if the
kamg@551 2261 // eventual (converted) arg is destined for the stack so park them
kamg@551 2262 // away now (except for first)
kamg@551 2263
kamg@551 2264 if (out_sig_bt[c_arg] == T_ADDRESS) {
kamg@551 2265 Address utf8_addr = Address(
kamg@551 2266 rsp, string_locs[sid++] * VMRegImpl::stack_slot_size);
kamg@551 2267 if (sid != 1) {
kamg@551 2268 // The first string arg won't be killed until after the utf8
kamg@551 2269 // conversion
kamg@551 2270 __ movq(utf8_addr, src.first()->as_Register());
kamg@551 2271 }
kamg@551 2272 } else if (dst.first()->is_reg()) {
kamg@551 2273 if (in_sig_bt[j_arg] == T_FLOAT || in_sig_bt[j_arg] == T_DOUBLE) {
kamg@551 2274
kamg@551 2275 // Convert the xmm register to an int and store it in the reserved
kamg@551 2276 // location for the eventual c register arg
kamg@551 2277 XMMRegister f = src.first()->as_XMMRegister();
kamg@551 2278 if (in_sig_bt[j_arg] == T_FLOAT) {
kamg@551 2279 __ movflt(src_tmp, f);
kamg@551 2280 } else {
kamg@551 2281 __ movdbl(src_tmp, f);
kamg@551 2282 }
kamg@551 2283 } else {
kamg@551 2284 // If the arg is an oop type we don't support don't bother to store
kamg@551 2285 // it remember string was handled above.
kamg@551 2286 bool useless = in_sig_bt[j_arg] == T_ARRAY ||
kamg@551 2287 (in_sig_bt[j_arg] == T_OBJECT &&
kamg@551 2288 out_sig_bt[c_arg] != T_INT &&
kamg@551 2289 out_sig_bt[c_arg] != T_LONG);
kamg@551 2290
kamg@551 2291 if (!useless) {
kamg@551 2292 __ movq(src_tmp, src.first()->as_Register());
kamg@551 2293 }
kamg@551 2294 }
kamg@551 2295 }
kamg@551 2296 }
kamg@551 2297 if (in_sig_bt[j_arg] == T_OBJECT && out_sig_bt[c_arg] == T_LONG) {
kamg@551 2298 assert(out_sig_bt[c_arg+1] == T_VOID, "must be");
kamg@551 2299 ++c_arg; // skip over T_VOID to keep the loop indices in sync
kamg@551 2300 }
kamg@551 2301 }
kamg@551 2302
kamg@551 2303 // Now that the volatile registers are safe, convert all the strings
kamg@551 2304 sid = 0;
kamg@551 2305
kamg@551 2306 for (j_arg = first_arg_to_pass, c_arg = 0 ;
kamg@551 2307 j_arg < total_args_passed ; j_arg++, c_arg++ ) {
kamg@551 2308 if (out_sig_bt[c_arg] == T_ADDRESS) {
kamg@551 2309 // It's a string
kamg@551 2310 Address utf8_addr = Address(
kamg@551 2311 rsp, string_locs[sid++] * VMRegImpl::stack_slot_size);
kamg@551 2312 // The first string we find might still be in the original java arg
kamg@551 2313 // register
kamg@551 2314
kamg@551 2315 VMReg src = in_regs[j_arg].first();
kamg@551 2316
kamg@551 2317 // We will need to eventually save the final argument to the trap
kamg@551 2318 // in the von-volatile location dedicated to src. This is the offset
kamg@551 2319 // from fp we will use.
kamg@551 2320 int src_off = src->is_reg() ?
kamg@551 2321 fp_offset[src->value()] : reg2offset_in(src);
kamg@551 2322
kamg@551 2323 // This is where the argument will eventually reside
kamg@551 2324 VMRegPair dst = out_regs[c_arg];
kamg@551 2325
kamg@551 2326 if (src->is_reg()) {
kamg@551 2327 if (sid == 1) {
kamg@551 2328 __ movq(c_rarg0, src->as_Register());
kamg@551 2329 } else {
kamg@551 2330 __ movq(c_rarg0, utf8_addr);
kamg@551 2331 }
kamg@551 2332 } else {
kamg@551 2333 // arg is still in the original location
kamg@551 2334 __ movq(c_rarg0, Address(rbp, reg2offset_in(src)));
kamg@551 2335 }
kamg@551 2336 Label done, convert;
kamg@551 2337
kamg@551 2338 // see if the oop is NULL
kamg@551 2339 __ testq(c_rarg0, c_rarg0);
kamg@551 2340 __ jcc(Assembler::notEqual, convert);
kamg@551 2341
kamg@551 2342 if (dst.first()->is_reg()) {
kamg@551 2343 // Save the ptr to utf string in the origina src loc or the tmp
kamg@551 2344 // dedicated to it
kamg@551 2345 __ movq(Address(rbp, src_off), c_rarg0);
kamg@551 2346 } else {
kamg@551 2347 __ movq(Address(rsp, reg2offset_out(dst.first())), c_rarg0);
kamg@551 2348 }
kamg@551 2349 __ jmp(done);
kamg@551 2350
kamg@551 2351 __ bind(convert);
kamg@551 2352
kamg@551 2353 __ lea(c_rarg1, utf8_addr);
kamg@551 2354 if (dst.first()->is_reg()) {
kamg@551 2355 __ movq(Address(rbp, src_off), c_rarg1);
kamg@551 2356 } else {
kamg@551 2357 __ movq(Address(rsp, reg2offset_out(dst.first())), c_rarg1);
kamg@551 2358 }
kamg@551 2359 // And do the conversion
kamg@551 2360 __ call(RuntimeAddress(
kamg@551 2361 CAST_FROM_FN_PTR(address, SharedRuntime::get_utf)));
kamg@551 2362
kamg@551 2363 __ bind(done);
kamg@551 2364 }
kamg@551 2365 if (in_sig_bt[j_arg] == T_OBJECT && out_sig_bt[c_arg] == T_LONG) {
kamg@551 2366 assert(out_sig_bt[c_arg+1] == T_VOID, "must be");
kamg@551 2367 ++c_arg; // skip over T_VOID to keep the loop indices in sync
kamg@551 2368 }
kamg@551 2369 }
kamg@551 2370 // The get_utf call killed all the c_arg registers
kamg@551 2371 live[c_rarg0->as_VMReg()->value()] = false;
kamg@551 2372 live[c_rarg1->as_VMReg()->value()] = false;
kamg@551 2373 live[c_rarg2->as_VMReg()->value()] = false;
kamg@551 2374 live[c_rarg3->as_VMReg()->value()] = false;
kamg@551 2375 live[c_rarg4->as_VMReg()->value()] = false;
kamg@551 2376 live[c_rarg5->as_VMReg()->value()] = false;
kamg@551 2377
kamg@551 2378 live[c_farg0->as_VMReg()->value()] = false;
kamg@551 2379 live[c_farg1->as_VMReg()->value()] = false;
kamg@551 2380 live[c_farg2->as_VMReg()->value()] = false;
kamg@551 2381 live[c_farg3->as_VMReg()->value()] = false;
kamg@551 2382 live[c_farg4->as_VMReg()->value()] = false;
kamg@551 2383 live[c_farg5->as_VMReg()->value()] = false;
kamg@551 2384 live[c_farg6->as_VMReg()->value()] = false;
kamg@551 2385 live[c_farg7->as_VMReg()->value()] = false;
kamg@551 2386 }
kamg@551 2387
kamg@551 2388 // Now we can finally move the register args to their desired locations
kamg@551 2389
kamg@551 2390 rax_is_zero = false;
kamg@551 2391
kamg@551 2392 for (j_arg = first_arg_to_pass, c_arg = 0 ;
kamg@551 2393 j_arg < total_args_passed ; j_arg++, c_arg++ ) {
kamg@551 2394
kamg@551 2395 VMRegPair src = in_regs[j_arg];
kamg@551 2396 VMRegPair dst = out_regs[c_arg];
kamg@551 2397
kamg@551 2398 // Only need to look for args destined for the interger registers (since we
kamg@551 2399 // convert float/double args to look like int/long outbound)
kamg@551 2400 if (dst.first()->is_reg()) {
kamg@551 2401 Register r = dst.first()->as_Register();
kamg@551 2402
kamg@551 2403 // Check if the java arg is unsupported and thereofre useless
kamg@551 2404 bool useless = in_sig_bt[j_arg] == T_ARRAY ||
kamg@551 2405 (in_sig_bt[j_arg] == T_OBJECT &&
kamg@551 2406 out_sig_bt[c_arg] != T_INT &&
kamg@551 2407 out_sig_bt[c_arg] != T_ADDRESS &&
kamg@551 2408 out_sig_bt[c_arg] != T_LONG);
kamg@551 2409
kamg@551 2410
kamg@551 2411 // If we're going to kill an existing arg save it first
kamg@551 2412 if (live[dst.first()->value()]) {
kamg@551 2413 // you can't kill yourself
kamg@551 2414 if (src.first() != dst.first()) {
kamg@551 2415 __ movq(Address(rbp, fp_offset[dst.first()->value()]), r);
kamg@551 2416 }
kamg@551 2417 }
kamg@551 2418 if (src.first()->is_reg()) {
kamg@551 2419 if (live[src.first()->value()] ) {
kamg@551 2420 if (in_sig_bt[j_arg] == T_FLOAT) {
kamg@551 2421 __ movdl(r, src.first()->as_XMMRegister());
kamg@551 2422 } else if (in_sig_bt[j_arg] == T_DOUBLE) {
kamg@551 2423 __ movdq(r, src.first()->as_XMMRegister());
kamg@551 2424 } else if (r != src.first()->as_Register()) {
kamg@551 2425 if (!useless) {
kamg@551 2426 __ movq(r, src.first()->as_Register());
kamg@551 2427 }
kamg@551 2428 }
kamg@551 2429 } else {
kamg@551 2430 // If the arg is an oop type we don't support don't bother to store
kamg@551 2431 // it
kamg@551 2432 if (!useless) {
kamg@551 2433 if (in_sig_bt[j_arg] == T_DOUBLE ||
kamg@551 2434 in_sig_bt[j_arg] == T_LONG ||
kamg@551 2435 in_sig_bt[j_arg] == T_OBJECT ) {
kamg@551 2436 __ movq(r, Address(rbp, fp_offset[src.first()->value()]));
kamg@551 2437 } else {
kamg@551 2438 __ movl(r, Address(rbp, fp_offset[src.first()->value()]));
kamg@551 2439 }
kamg@551 2440 }
kamg@551 2441 }
kamg@551 2442 live[src.first()->value()] = false;
kamg@551 2443 } else if (!useless) {
kamg@551 2444 // full sized move even for int should be ok
kamg@551 2445 __ movq(r, Address(rbp, reg2offset_in(src.first())));
kamg@551 2446 }
kamg@551 2447
kamg@551 2448 // At this point r has the original java arg in the final location
kamg@551 2449 // (assuming it wasn't useless). If the java arg was an oop
kamg@551 2450 // we have a bit more to do
kamg@551 2451
kamg@551 2452 if (in_sig_bt[j_arg] == T_ARRAY || in_sig_bt[j_arg] == T_OBJECT ) {
kamg@551 2453 if (out_sig_bt[c_arg] == T_INT || out_sig_bt[c_arg] == T_LONG) {
kamg@551 2454 // need to unbox a one-word value
kamg@551 2455 Label skip;
kamg@551 2456 __ testq(r, r);
kamg@551 2457 __ jcc(Assembler::equal, skip);
kvn@600 2458 BasicType bt = out_sig_bt[c_arg];
kvn@600 2459 int box_offset = java_lang_boxing_object::value_offset_in_bytes(bt);
kamg@551 2460 Address src1(r, box_offset);
kvn@600 2461 if ( bt == T_LONG ) {
kamg@551 2462 __ movq(r, src1);
kamg@551 2463 } else {
kamg@551 2464 __ movl(r, src1);
kamg@551 2465 }
kamg@551 2466 __ bind(skip);
kamg@551 2467
kamg@551 2468 } else if (out_sig_bt[c_arg] != T_ADDRESS) {
kamg@551 2469 // Convert the arg to NULL
kamg@551 2470 __ xorq(r, r);
kamg@551 2471 }
kamg@551 2472 }
kamg@551 2473
kamg@551 2474 // dst can longer be holding an input value
kamg@551 2475 live[dst.first()->value()] = false;
kamg@551 2476 }
kamg@551 2477 if (in_sig_bt[j_arg] == T_OBJECT && out_sig_bt[c_arg] == T_LONG) {
kamg@551 2478 assert(out_sig_bt[c_arg+1] == T_VOID, "must be");
kamg@551 2479 ++c_arg; // skip over T_VOID to keep the loop indices in sync
kamg@551 2480 }
kamg@551 2481 }
kamg@551 2482
kamg@551 2483
kamg@551 2484 // Ok now we are done. Need to place the nop that dtrace wants in order to
kamg@551 2485 // patch in the trap
kamg@551 2486 int patch_offset = ((intptr_t)__ pc()) - start;
kamg@551 2487
kamg@551 2488 __ nop();
kamg@551 2489
kamg@551 2490
kamg@551 2491 // Return
kamg@551 2492
kamg@551 2493 __ leave();
kamg@551 2494 __ ret(0);
kamg@551 2495
kamg@551 2496 __ flush();
kamg@551 2497
kamg@551 2498 nmethod *nm = nmethod::new_dtrace_nmethod(
kamg@551 2499 method, masm->code(), vep_offset, patch_offset, frame_complete,
kamg@551 2500 stack_slots / VMRegImpl::slots_per_word);
kamg@551 2501 return nm;
kamg@551 2502
kamg@551 2503 }
kamg@551 2504
kamg@551 2505 #endif // HAVE_DTRACE_H
kamg@551 2506
duke@435 2507 // this function returns the adjust size (in number of words) to a c2i adapter
duke@435 2508 // activation for use during deoptimization
duke@435 2509 int Deoptimization::last_frame_adjust(int callee_parameters, int callee_locals ) {
twisti@1861 2510 return (callee_locals - callee_parameters) * Interpreter::stackElementWords;
duke@435 2511 }
duke@435 2512
duke@435 2513
duke@435 2514 uint SharedRuntime::out_preserve_stack_slots() {
duke@435 2515 return 0;
duke@435 2516 }
duke@435 2517
duke@435 2518
duke@435 2519 //------------------------------generate_deopt_blob----------------------------
duke@435 2520 void SharedRuntime::generate_deopt_blob() {
duke@435 2521 // Allocate space for the code
duke@435 2522 ResourceMark rm;
duke@435 2523 // Setup code generation tools
duke@435 2524 CodeBuffer buffer("deopt_blob", 2048, 1024);
duke@435 2525 MacroAssembler* masm = new MacroAssembler(&buffer);
duke@435 2526 int frame_size_in_words;
duke@435 2527 OopMap* map = NULL;
duke@435 2528 OopMapSet *oop_maps = new OopMapSet();
duke@435 2529
duke@435 2530 // -------------
duke@435 2531 // This code enters when returning to a de-optimized nmethod. A return
duke@435 2532 // address has been pushed on the the stack, and return values are in
duke@435 2533 // registers.
duke@435 2534 // If we are doing a normal deopt then we were called from the patched
duke@435 2535 // nmethod from the point we returned to the nmethod. So the return
duke@435 2536 // address on the stack is wrong by NativeCall::instruction_size
duke@435 2537 // We will adjust the value so it looks like we have the original return
duke@435 2538 // address on the stack (like when we eagerly deoptimized).
duke@435 2539 // In the case of an exception pending when deoptimizing, we enter
duke@435 2540 // with a return address on the stack that points after the call we patched
duke@435 2541 // into the exception handler. We have the following register state from,
duke@435 2542 // e.g., the forward exception stub (see stubGenerator_x86_64.cpp).
duke@435 2543 // rax: exception oop
duke@435 2544 // rbx: exception handler
duke@435 2545 // rdx: throwing pc
duke@435 2546 // So in this case we simply jam rdx into the useless return address and
duke@435 2547 // the stack looks just like we want.
duke@435 2548 //
duke@435 2549 // At this point we need to de-opt. We save the argument return
duke@435 2550 // registers. We call the first C routine, fetch_unroll_info(). This
duke@435 2551 // routine captures the return values and returns a structure which
duke@435 2552 // describes the current frame size and the sizes of all replacement frames.
duke@435 2553 // The current frame is compiled code and may contain many inlined
duke@435 2554 // functions, each with their own JVM state. We pop the current frame, then
duke@435 2555 // push all the new frames. Then we call the C routine unpack_frames() to
duke@435 2556 // populate these frames. Finally unpack_frames() returns us the new target
duke@435 2557 // address. Notice that callee-save registers are BLOWN here; they have
duke@435 2558 // already been captured in the vframeArray at the time the return PC was
duke@435 2559 // patched.
duke@435 2560 address start = __ pc();
duke@435 2561 Label cont;
duke@435 2562
duke@435 2563 // Prolog for non exception case!
duke@435 2564
duke@435 2565 // Save everything in sight.
duke@435 2566 map = RegisterSaver::save_live_registers(masm, 0, &frame_size_in_words);
duke@435 2567
duke@435 2568 // Normal deoptimization. Save exec mode for unpack_frames.
coleenp@548 2569 __ movl(r14, Deoptimization::Unpack_deopt); // callee-saved
duke@435 2570 __ jmp(cont);
never@739 2571
never@739 2572 int reexecute_offset = __ pc() - start;
never@739 2573
never@739 2574 // Reexecute case
never@739 2575 // return address is the pc describes what bci to do re-execute at
never@739 2576
never@739 2577 // No need to update map as each call to save_live_registers will produce identical oopmap
never@739 2578 (void) RegisterSaver::save_live_registers(masm, 0, &frame_size_in_words);
never@739 2579
never@739 2580 __ movl(r14, Deoptimization::Unpack_reexecute); // callee-saved
never@739 2581 __ jmp(cont);
never@739 2582
duke@435 2583 int exception_offset = __ pc() - start;
duke@435 2584
duke@435 2585 // Prolog for exception case
duke@435 2586
never@739 2587 // all registers are dead at this entry point, except for rax, and
never@739 2588 // rdx which contain the exception oop and exception pc
never@739 2589 // respectively. Set them in TLS and fall thru to the
never@739 2590 // unpack_with_exception_in_tls entry point.
never@739 2591
never@739 2592 __ movptr(Address(r15_thread, JavaThread::exception_pc_offset()), rdx);
never@739 2593 __ movptr(Address(r15_thread, JavaThread::exception_oop_offset()), rax);
never@739 2594
never@739 2595 int exception_in_tls_offset = __ pc() - start;
never@739 2596
never@739 2597 // new implementation because exception oop is now passed in JavaThread
never@739 2598
never@739 2599 // Prolog for exception case
never@739 2600 // All registers must be preserved because they might be used by LinearScan
never@739 2601 // Exceptiop oop and throwing PC are passed in JavaThread
never@739 2602 // tos: stack at point of call to method that threw the exception (i.e. only
never@739 2603 // args are on the stack, no return address)
never@739 2604
never@739 2605 // make room on stack for the return address
never@739 2606 // It will be patched later with the throwing pc. The correct value is not
never@739 2607 // available now because loading it from memory would destroy registers.
never@739 2608 __ push(0);
duke@435 2609
duke@435 2610 // Save everything in sight.
duke@435 2611 map = RegisterSaver::save_live_registers(masm, 0, &frame_size_in_words);
duke@435 2612
never@739 2613 // Now it is safe to overwrite any register
never@739 2614
duke@435 2615 // Deopt during an exception. Save exec mode for unpack_frames.
coleenp@548 2616 __ movl(r14, Deoptimization::Unpack_exception); // callee-saved
duke@435 2617
never@739 2618 // load throwing pc from JavaThread and patch it as the return address
never@739 2619 // of the current frame. Then clear the field in JavaThread
never@739 2620
never@739 2621 __ movptr(rdx, Address(r15_thread, JavaThread::exception_pc_offset()));
never@739 2622 __ movptr(Address(rbp, wordSize), rdx);
never@739 2623 __ movptr(Address(r15_thread, JavaThread::exception_pc_offset()), (int32_t)NULL_WORD);
never@739 2624
never@739 2625 #ifdef ASSERT
never@739 2626 // verify that there is really an exception oop in JavaThread
never@739 2627 __ movptr(rax, Address(r15_thread, JavaThread::exception_oop_offset()));
never@739 2628 __ verify_oop(rax);
never@739 2629
never@739 2630 // verify that there is no pending exception
never@739 2631 Label no_pending_exception;
never@739 2632 __ movptr(rax, Address(r15_thread, Thread::pending_exception_offset()));
never@739 2633 __ testptr(rax, rax);
never@739 2634 __ jcc(Assembler::zero, no_pending_exception);
never@739 2635 __ stop("must not have pending exception here");
never@739 2636 __ bind(no_pending_exception);
never@739 2637 #endif
never@739 2638
duke@435 2639 __ bind(cont);
duke@435 2640
duke@435 2641 // Call C code. Need thread and this frame, but NOT official VM entry
duke@435 2642 // crud. We cannot block on this call, no GC can happen.
duke@435 2643 //
duke@435 2644 // UnrollBlock* fetch_unroll_info(JavaThread* thread)
duke@435 2645
duke@435 2646 // fetch_unroll_info needs to call last_java_frame().
duke@435 2647
duke@435 2648 __ set_last_Java_frame(noreg, noreg, NULL);
duke@435 2649 #ifdef ASSERT
duke@435 2650 { Label L;
never@739 2651 __ cmpptr(Address(r15_thread,
duke@435 2652 JavaThread::last_Java_fp_offset()),
never@739 2653 (int32_t)0);
duke@435 2654 __ jcc(Assembler::equal, L);
duke@435 2655 __ stop("SharedRuntime::generate_deopt_blob: last_Java_fp not cleared");
duke@435 2656 __ bind(L);
duke@435 2657 }
duke@435 2658 #endif // ASSERT
never@739 2659 __ mov(c_rarg0, r15_thread);
duke@435 2660 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, Deoptimization::fetch_unroll_info)));
duke@435 2661
duke@435 2662 // Need to have an oopmap that tells fetch_unroll_info where to
duke@435 2663 // find any register it might need.
duke@435 2664 oop_maps->add_gc_map(__ pc() - start, map);
duke@435 2665
duke@435 2666 __ reset_last_Java_frame(false, false);
duke@435 2667
duke@435 2668 // Load UnrollBlock* into rdi
never@739 2669 __ mov(rdi, rax);
never@739 2670
never@739 2671 Label noException;
never@1117 2672 __ cmpl(r14, Deoptimization::Unpack_exception); // Was exception pending?
never@739 2673 __ jcc(Assembler::notEqual, noException);
never@739 2674 __ movptr(rax, Address(r15_thread, JavaThread::exception_oop_offset()));
never@739 2675 // QQQ this is useless it was NULL above
never@739 2676 __ movptr(rdx, Address(r15_thread, JavaThread::exception_pc_offset()));
never@739 2677 __ movptr(Address(r15_thread, JavaThread::exception_oop_offset()), (int32_t)NULL_WORD);
never@739 2678 __ movptr(Address(r15_thread, JavaThread::exception_pc_offset()), (int32_t)NULL_WORD);
never@739 2679
never@739 2680 __ verify_oop(rax);
never@739 2681
never@739 2682 // Overwrite the result registers with the exception results.
never@739 2683 __ movptr(Address(rsp, RegisterSaver::rax_offset_in_bytes()), rax);
never@739 2684 // I think this is useless
never@739 2685 __ movptr(Address(rsp, RegisterSaver::rdx_offset_in_bytes()), rdx);
never@739 2686
never@739 2687 __ bind(noException);
duke@435 2688
duke@435 2689 // Only register save data is on the stack.
duke@435 2690 // Now restore the result registers. Everything else is either dead
duke@435 2691 // or captured in the vframeArray.
duke@435 2692 RegisterSaver::restore_result_registers(masm);
duke@435 2693
duke@435 2694 // All of the register save area has been popped of the stack. Only the
duke@435 2695 // return address remains.
duke@435 2696
duke@435 2697 // Pop all the frames we must move/replace.
duke@435 2698 //
duke@435 2699 // Frame picture (youngest to oldest)
duke@435 2700 // 1: self-frame (no frame link)
duke@435 2701 // 2: deopting frame (no frame link)
duke@435 2702 // 3: caller of deopting frame (could be compiled/interpreted).
duke@435 2703 //
duke@435 2704 // Note: by leaving the return address of self-frame on the stack
duke@435 2705 // and using the size of frame 2 to adjust the stack
duke@435 2706 // when we are done the return to frame 3 will still be on the stack.
duke@435 2707
duke@435 2708 // Pop deoptimized frame
duke@435 2709 __ movl(rcx, Address(rdi, Deoptimization::UnrollBlock::size_of_deoptimized_frame_offset_in_bytes()));
never@739 2710 __ addptr(rsp, rcx);
duke@435 2711
duke@435 2712 // rsp should be pointing at the return address to the caller (3)
duke@435 2713
duke@435 2714 // Stack bang to make sure there's enough room for these interpreter frames.
duke@435 2715 if (UseStackBanging) {
duke@435 2716 __ movl(rbx, Address(rdi, Deoptimization::UnrollBlock::total_frame_sizes_offset_in_bytes()));
duke@435 2717 __ bang_stack_size(rbx, rcx);
duke@435 2718 }
duke@435 2719
duke@435 2720 // Load address of array of frame pcs into rcx
never@739 2721 __ movptr(rcx, Address(rdi, Deoptimization::UnrollBlock::frame_pcs_offset_in_bytes()));
duke@435 2722
duke@435 2723 // Trash the old pc
never@739 2724 __ addptr(rsp, wordSize);
duke@435 2725
duke@435 2726 // Load address of array of frame sizes into rsi
never@739 2727 __ movptr(rsi, Address(rdi, Deoptimization::UnrollBlock::frame_sizes_offset_in_bytes()));
duke@435 2728
duke@435 2729 // Load counter into rdx
duke@435 2730 __ movl(rdx, Address(rdi, Deoptimization::UnrollBlock::number_of_frames_offset_in_bytes()));
duke@435 2731
duke@435 2732 // Pick up the initial fp we should save
never@739 2733 __ movptr(rbp, Address(rdi, Deoptimization::UnrollBlock::initial_fp_offset_in_bytes()));
duke@435 2734
duke@435 2735 // Now adjust the caller's stack to make up for the extra locals
duke@435 2736 // but record the original sp so that we can save it in the skeletal interpreter
duke@435 2737 // frame and the stack walking of interpreter_sender will get the unextended sp
duke@435 2738 // value and not the "real" sp value.
duke@435 2739
duke@435 2740 const Register sender_sp = r8;
duke@435 2741
never@739 2742 __ mov(sender_sp, rsp);
duke@435 2743 __ movl(rbx, Address(rdi,
duke@435 2744 Deoptimization::UnrollBlock::
duke@435 2745 caller_adjustment_offset_in_bytes()));
never@739 2746 __ subptr(rsp, rbx);
duke@435 2747
duke@435 2748 // Push interpreter frames in a loop
duke@435 2749 Label loop;
duke@435 2750 __ bind(loop);
never@739 2751 __ movptr(rbx, Address(rsi, 0)); // Load frame size
never@739 2752 #ifdef CC_INTERP
never@739 2753 __ subptr(rbx, 4*wordSize); // we'll push pc and ebp by hand and
never@739 2754 #ifdef ASSERT
never@739 2755 __ push(0xDEADDEAD); // Make a recognizable pattern
never@739 2756 __ push(0xDEADDEAD);
never@739 2757 #else /* ASSERT */
never@739 2758 __ subptr(rsp, 2*wordSize); // skip the "static long no_param"
never@739 2759 #endif /* ASSERT */
never@739 2760 #else
never@739 2761 __ subptr(rbx, 2*wordSize); // We'll push pc and ebp by hand
never@739 2762 #endif // CC_INTERP
never@739 2763 __ pushptr(Address(rcx, 0)); // Save return address
duke@435 2764 __ enter(); // Save old & set new ebp
never@739 2765 __ subptr(rsp, rbx); // Prolog
never@739 2766 #ifdef CC_INTERP
never@739 2767 __ movptr(Address(rbp,
never@739 2768 -(sizeof(BytecodeInterpreter)) + in_bytes(byte_offset_of(BytecodeInterpreter, _sender_sp))),
never@739 2769 sender_sp); // Make it walkable
never@739 2770 #else /* CC_INTERP */
duke@435 2771 // This value is corrected by layout_activation_impl
never@739 2772 __ movptr(Address(rbp, frame::interpreter_frame_last_sp_offset * wordSize), (int32_t)NULL_WORD );
never@739 2773 __ movptr(Address(rbp, frame::interpreter_frame_sender_sp_offset * wordSize), sender_sp); // Make it walkable
never@739 2774 #endif /* CC_INTERP */
never@739 2775 __ mov(sender_sp, rsp); // Pass sender_sp to next frame
never@739 2776 __ addptr(rsi, wordSize); // Bump array pointer (sizes)
never@739 2777 __ addptr(rcx, wordSize); // Bump array pointer (pcs)
duke@435 2778 __ decrementl(rdx); // Decrement counter
duke@435 2779 __ jcc(Assembler::notZero, loop);
never@739 2780 __ pushptr(Address(rcx, 0)); // Save final return address
duke@435 2781
duke@435 2782 // Re-push self-frame
duke@435 2783 __ enter(); // Save old & set new ebp
duke@435 2784
duke@435 2785 // Allocate a full sized register save area.
duke@435 2786 // Return address and rbp are in place, so we allocate two less words.
never@739 2787 __ subptr(rsp, (frame_size_in_words - 2) * wordSize);
duke@435 2788
duke@435 2789 // Restore frame locals after moving the frame
duke@435 2790 __ movdbl(Address(rsp, RegisterSaver::xmm0_offset_in_bytes()), xmm0);
never@739 2791 __ movptr(Address(rsp, RegisterSaver::rax_offset_in_bytes()), rax);
duke@435 2792
duke@435 2793 // Call C code. Need thread but NOT official VM entry
duke@435 2794 // crud. We cannot block on this call, no GC can happen. Call should
duke@435 2795 // restore return values to their stack-slots with the new SP.
duke@435 2796 //
duke@435 2797 // void Deoptimization::unpack_frames(JavaThread* thread, int exec_mode)
duke@435 2798
duke@435 2799 // Use rbp because the frames look interpreted now
duke@435 2800 __ set_last_Java_frame(noreg, rbp, NULL);
duke@435 2801
never@739 2802 __ mov(c_rarg0, r15_thread);
coleenp@548 2803 __ movl(c_rarg1, r14); // second arg: exec_mode
duke@435 2804 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, Deoptimization::unpack_frames)));
duke@435 2805
duke@435 2806 // Set an oopmap for the call site
duke@435 2807 oop_maps->add_gc_map(__ pc() - start,
duke@435 2808 new OopMap( frame_size_in_words, 0 ));
duke@435 2809
duke@435 2810 __ reset_last_Java_frame(true, false);
duke@435 2811
duke@435 2812 // Collect return values
duke@435 2813 __ movdbl(xmm0, Address(rsp, RegisterSaver::xmm0_offset_in_bytes()));
never@739 2814 __ movptr(rax, Address(rsp, RegisterSaver::rax_offset_in_bytes()));
never@739 2815 // I think this is useless (throwing pc?)
never@739 2816 __ movptr(rdx, Address(rsp, RegisterSaver::rdx_offset_in_bytes()));
duke@435 2817
duke@435 2818 // Pop self-frame.
duke@435 2819 __ leave(); // Epilog
duke@435 2820
duke@435 2821 // Jump to interpreter
duke@435 2822 __ ret(0);
duke@435 2823
duke@435 2824 // Make sure all code is generated
duke@435 2825 masm->flush();
duke@435 2826
never@739 2827 _deopt_blob = DeoptimizationBlob::create(&buffer, oop_maps, 0, exception_offset, reexecute_offset, frame_size_in_words);
never@739 2828 _deopt_blob->set_unpack_with_exception_in_tls_offset(exception_in_tls_offset);
duke@435 2829 }
duke@435 2830
duke@435 2831 #ifdef COMPILER2
duke@435 2832 //------------------------------generate_uncommon_trap_blob--------------------
duke@435 2833 void SharedRuntime::generate_uncommon_trap_blob() {
duke@435 2834 // Allocate space for the code
duke@435 2835 ResourceMark rm;
duke@435 2836 // Setup code generation tools
duke@435 2837 CodeBuffer buffer("uncommon_trap_blob", 2048, 1024);
duke@435 2838 MacroAssembler* masm = new MacroAssembler(&buffer);
duke@435 2839
duke@435 2840 assert(SimpleRuntimeFrame::framesize % 4 == 0, "sp not 16-byte aligned");
duke@435 2841
duke@435 2842 address start = __ pc();
duke@435 2843
duke@435 2844 // Push self-frame. We get here with a return address on the
duke@435 2845 // stack, so rsp is 8-byte aligned until we allocate our frame.
never@739 2846 __ subptr(rsp, SimpleRuntimeFrame::return_off << LogBytesPerInt); // Epilog!
duke@435 2847
duke@435 2848 // No callee saved registers. rbp is assumed implicitly saved
never@739 2849 __ movptr(Address(rsp, SimpleRuntimeFrame::rbp_off << LogBytesPerInt), rbp);
duke@435 2850
duke@435 2851 // compiler left unloaded_class_index in j_rarg0 move to where the
duke@435 2852 // runtime expects it.
duke@435 2853 __ movl(c_rarg1, j_rarg0);
duke@435 2854
duke@435 2855 __ set_last_Java_frame(noreg, noreg, NULL);
duke@435 2856
duke@435 2857 // Call C code. Need thread but NOT official VM entry
duke@435 2858 // crud. We cannot block on this call, no GC can happen. Call should
duke@435 2859 // capture callee-saved registers as well as return values.
duke@435 2860 // Thread is in rdi already.
duke@435 2861 //
duke@435 2862 // UnrollBlock* uncommon_trap(JavaThread* thread, jint unloaded_class_index);
duke@435 2863
never@739 2864 __ mov(c_rarg0, r15_thread);
duke@435 2865 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, Deoptimization::uncommon_trap)));
duke@435 2866
duke@435 2867 // Set an oopmap for the call site
duke@435 2868 OopMapSet* oop_maps = new OopMapSet();
duke@435 2869 OopMap* map = new OopMap(SimpleRuntimeFrame::framesize, 0);
duke@435 2870
duke@435 2871 // location of rbp is known implicitly by the frame sender code
duke@435 2872
duke@435 2873 oop_maps->add_gc_map(__ pc() - start, map);
duke@435 2874
duke@435 2875 __ reset_last_Java_frame(false, false);
duke@435 2876
duke@435 2877 // Load UnrollBlock* into rdi
never@739 2878 __ mov(rdi, rax);
duke@435 2879
duke@435 2880 // Pop all the frames we must move/replace.
duke@435 2881 //
duke@435 2882 // Frame picture (youngest to oldest)
duke@435 2883 // 1: self-frame (no frame link)
duke@435 2884 // 2: deopting frame (no frame link)
duke@435 2885 // 3: caller of deopting frame (could be compiled/interpreted).
duke@435 2886
duke@435 2887 // Pop self-frame. We have no frame, and must rely only on rax and rsp.
never@739 2888 __ addptr(rsp, (SimpleRuntimeFrame::framesize - 2) << LogBytesPerInt); // Epilog!
duke@435 2889
duke@435 2890 // Pop deoptimized frame (int)
duke@435 2891 __ movl(rcx, Address(rdi,
duke@435 2892 Deoptimization::UnrollBlock::
duke@435 2893 size_of_deoptimized_frame_offset_in_bytes()));
never@739 2894 __ addptr(rsp, rcx);
duke@435 2895
duke@435 2896 // rsp should be pointing at the return address to the caller (3)
duke@435 2897
duke@435 2898 // Stack bang to make sure there's enough room for these interpreter frames.
duke@435 2899 if (UseStackBanging) {
duke@435 2900 __ movl(rbx, Address(rdi ,Deoptimization::UnrollBlock::total_frame_sizes_offset_in_bytes()));
duke@435 2901 __ bang_stack_size(rbx, rcx);
duke@435 2902 }
duke@435 2903
duke@435 2904 // Load address of array of frame pcs into rcx (address*)
never@739 2905 __ movptr(rcx,
never@739 2906 Address(rdi,
never@739 2907 Deoptimization::UnrollBlock::frame_pcs_offset_in_bytes()));
duke@435 2908
duke@435 2909 // Trash the return pc
never@739 2910 __ addptr(rsp, wordSize);
duke@435 2911
duke@435 2912 // Load address of array of frame sizes into rsi (intptr_t*)
never@739 2913 __ movptr(rsi, Address(rdi,
never@739 2914 Deoptimization::UnrollBlock::
never@739 2915 frame_sizes_offset_in_bytes()));
duke@435 2916
duke@435 2917 // Counter
duke@435 2918 __ movl(rdx, Address(rdi,
duke@435 2919 Deoptimization::UnrollBlock::
duke@435 2920 number_of_frames_offset_in_bytes())); // (int)
duke@435 2921
duke@435 2922 // Pick up the initial fp we should save
never@739 2923 __ movptr(rbp,
never@739 2924 Address(rdi,
never@739 2925 Deoptimization::UnrollBlock::initial_fp_offset_in_bytes()));
duke@435 2926
duke@435 2927 // Now adjust the caller's stack to make up for the extra locals but
duke@435 2928 // record the original sp so that we can save it in the skeletal
duke@435 2929 // interpreter frame and the stack walking of interpreter_sender
duke@435 2930 // will get the unextended sp value and not the "real" sp value.
duke@435 2931
duke@435 2932 const Register sender_sp = r8;
duke@435 2933
never@739 2934 __ mov(sender_sp, rsp);
duke@435 2935 __ movl(rbx, Address(rdi,
duke@435 2936 Deoptimization::UnrollBlock::
duke@435 2937 caller_adjustment_offset_in_bytes())); // (int)
never@739 2938 __ subptr(rsp, rbx);
duke@435 2939
duke@435 2940 // Push interpreter frames in a loop
duke@435 2941 Label loop;
duke@435 2942 __ bind(loop);
never@739 2943 __ movptr(rbx, Address(rsi, 0)); // Load frame size
never@739 2944 __ subptr(rbx, 2 * wordSize); // We'll push pc and rbp by hand
never@739 2945 __ pushptr(Address(rcx, 0)); // Save return address
never@739 2946 __ enter(); // Save old & set new rbp
never@739 2947 __ subptr(rsp, rbx); // Prolog
coleenp@955 2948 #ifdef CC_INTERP
coleenp@955 2949 __ movptr(Address(rbp,
coleenp@955 2950 -(sizeof(BytecodeInterpreter)) + in_bytes(byte_offset_of(BytecodeInterpreter, _sender_sp))),
coleenp@955 2951 sender_sp); // Make it walkable
coleenp@955 2952 #else // CC_INTERP
never@739 2953 __ movptr(Address(rbp, frame::interpreter_frame_sender_sp_offset * wordSize),
never@739 2954 sender_sp); // Make it walkable
duke@435 2955 // This value is corrected by layout_activation_impl
never@739 2956 __ movptr(Address(rbp, frame::interpreter_frame_last_sp_offset * wordSize), (int32_t)NULL_WORD );
coleenp@955 2957 #endif // CC_INTERP
never@739 2958 __ mov(sender_sp, rsp); // Pass sender_sp to next frame
never@739 2959 __ addptr(rsi, wordSize); // Bump array pointer (sizes)
never@739 2960 __ addptr(rcx, wordSize); // Bump array pointer (pcs)
never@739 2961 __ decrementl(rdx); // Decrement counter
duke@435 2962 __ jcc(Assembler::notZero, loop);
never@739 2963 __ pushptr(Address(rcx, 0)); // Save final return address
duke@435 2964
duke@435 2965 // Re-push self-frame
duke@435 2966 __ enter(); // Save old & set new rbp
never@739 2967 __ subptr(rsp, (SimpleRuntimeFrame::framesize - 4) << LogBytesPerInt);
duke@435 2968 // Prolog
duke@435 2969
duke@435 2970 // Use rbp because the frames look interpreted now
duke@435 2971 __ set_last_Java_frame(noreg, rbp, NULL);
duke@435 2972
duke@435 2973 // Call C code. Need thread but NOT official VM entry
duke@435 2974 // crud. We cannot block on this call, no GC can happen. Call should
duke@435 2975 // restore return values to their stack-slots with the new SP.
duke@435 2976 // Thread is in rdi already.
duke@435 2977 //
duke@435 2978 // BasicType unpack_frames(JavaThread* thread, int exec_mode);
duke@435 2979
never@739 2980 __ mov(c_rarg0, r15_thread);
duke@435 2981 __ movl(c_rarg1, Deoptimization::Unpack_uncommon_trap);
duke@435 2982 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, Deoptimization::unpack_frames)));
duke@435 2983
duke@435 2984 // Set an oopmap for the call site
duke@435 2985 oop_maps->add_gc_map(__ pc() - start, new OopMap(SimpleRuntimeFrame::framesize, 0));
duke@435 2986
duke@435 2987 __ reset_last_Java_frame(true, false);
duke@435 2988
duke@435 2989 // Pop self-frame.
duke@435 2990 __ leave(); // Epilog
duke@435 2991
duke@435 2992 // Jump to interpreter
duke@435 2993 __ ret(0);
duke@435 2994
duke@435 2995 // Make sure all code is generated
duke@435 2996 masm->flush();
duke@435 2997
duke@435 2998 _uncommon_trap_blob = UncommonTrapBlob::create(&buffer, oop_maps,
duke@435 2999 SimpleRuntimeFrame::framesize >> 1);
duke@435 3000 }
duke@435 3001 #endif // COMPILER2
duke@435 3002
duke@435 3003
duke@435 3004 //------------------------------generate_handler_blob------
duke@435 3005 //
duke@435 3006 // Generate a special Compile2Runtime blob that saves all registers,
duke@435 3007 // and setup oopmap.
duke@435 3008 //
never@2950 3009 SafepointBlob* SharedRuntime::generate_handler_blob(address call_ptr, bool cause_return) {
duke@435 3010 assert(StubRoutines::forward_exception_entry() != NULL,
duke@435 3011 "must be generated before");
duke@435 3012
duke@435 3013 ResourceMark rm;
duke@435 3014 OopMapSet *oop_maps = new OopMapSet();
duke@435 3015 OopMap* map;
duke@435 3016
duke@435 3017 // Allocate space for the code. Setup code generation tools.
duke@435 3018 CodeBuffer buffer("handler_blob", 2048, 1024);
duke@435 3019 MacroAssembler* masm = new MacroAssembler(&buffer);
duke@435 3020
duke@435 3021 address start = __ pc();
duke@435 3022 address call_pc = NULL;
duke@435 3023 int frame_size_in_words;
duke@435 3024
duke@435 3025 // Make room for return address (or push it again)
duke@435 3026 if (!cause_return) {
never@739 3027 __ push(rbx);
duke@435 3028 }
duke@435 3029
duke@435 3030 // Save registers, fpu state, and flags
duke@435 3031 map = RegisterSaver::save_live_registers(masm, 0, &frame_size_in_words);
duke@435 3032
duke@435 3033 // The following is basically a call_VM. However, we need the precise
duke@435 3034 // address of the call in order to generate an oopmap. Hence, we do all the
duke@435 3035 // work outselves.
duke@435 3036
duke@435 3037 __ set_last_Java_frame(noreg, noreg, NULL);
duke@435 3038
duke@435 3039 // The return address must always be correct so that frame constructor never
duke@435 3040 // sees an invalid pc.
duke@435 3041
duke@435 3042 if (!cause_return) {
duke@435 3043 // overwrite the dummy value we pushed on entry
never@739 3044 __ movptr(c_rarg0, Address(r15_thread, JavaThread::saved_exception_pc_offset()));
never@739 3045 __ movptr(Address(rbp, wordSize), c_rarg0);
duke@435 3046 }
duke@435 3047
duke@435 3048 // Do the call
never@739 3049 __ mov(c_rarg0, r15_thread);
duke@435 3050 __ call(RuntimeAddress(call_ptr));
duke@435 3051
duke@435 3052 // Set an oopmap for the call site. This oopmap will map all
duke@435 3053 // oop-registers and debug-info registers as callee-saved. This
duke@435 3054 // will allow deoptimization at this safepoint to find all possible
duke@435 3055 // debug-info recordings, as well as let GC find all oops.
duke@435 3056
duke@435 3057 oop_maps->add_gc_map( __ pc() - start, map);
duke@435 3058
duke@435 3059 Label noException;
duke@435 3060
duke@435 3061 __ reset_last_Java_frame(false, false);
duke@435 3062
never@739 3063 __ cmpptr(Address(r15_thread, Thread::pending_exception_offset()), (int32_t)NULL_WORD);
duke@435 3064 __ jcc(Assembler::equal, noException);
duke@435 3065
duke@435 3066 // Exception pending
duke@435 3067
duke@435 3068 RegisterSaver::restore_live_registers(masm);
duke@435 3069
duke@435 3070 __ jump(RuntimeAddress(StubRoutines::forward_exception_entry()));
duke@435 3071
duke@435 3072 // No exception case
duke@435 3073 __ bind(noException);
duke@435 3074
duke@435 3075 // Normal exit, restore registers and exit.
duke@435 3076 RegisterSaver::restore_live_registers(masm);
duke@435 3077
duke@435 3078 __ ret(0);
duke@435 3079
duke@435 3080 // Make sure all code is generated
duke@435 3081 masm->flush();
duke@435 3082
duke@435 3083 // Fill-out other meta info
duke@435 3084 return SafepointBlob::create(&buffer, oop_maps, frame_size_in_words);
duke@435 3085 }
duke@435 3086
duke@435 3087 //
duke@435 3088 // generate_resolve_blob - call resolution (static/virtual/opt-virtual/ic-miss
duke@435 3089 //
duke@435 3090 // Generate a stub that calls into vm to find out the proper destination
duke@435 3091 // of a java call. All the argument registers are live at this point
duke@435 3092 // but since this is generic code we don't know what they are and the caller
duke@435 3093 // must do any gc of the args.
duke@435 3094 //
never@2950 3095 RuntimeStub* SharedRuntime::generate_resolve_blob(address destination, const char* name) {
duke@435 3096 assert (StubRoutines::forward_exception_entry() != NULL, "must be generated before");
duke@435 3097
duke@435 3098 // allocate space for the code
duke@435 3099 ResourceMark rm;
duke@435 3100
duke@435 3101 CodeBuffer buffer(name, 1000, 512);
duke@435 3102 MacroAssembler* masm = new MacroAssembler(&buffer);
duke@435 3103
duke@435 3104 int frame_size_in_words;
duke@435 3105
duke@435 3106 OopMapSet *oop_maps = new OopMapSet();
duke@435 3107 OopMap* map = NULL;
duke@435 3108
duke@435 3109 int start = __ offset();
duke@435 3110
duke@435 3111 map = RegisterSaver::save_live_registers(masm, 0, &frame_size_in_words);
duke@435 3112
duke@435 3113 int frame_complete = __ offset();
duke@435 3114
duke@435 3115 __ set_last_Java_frame(noreg, noreg, NULL);
duke@435 3116
never@739 3117 __ mov(c_rarg0, r15_thread);
duke@435 3118
duke@435 3119 __ call(RuntimeAddress(destination));
duke@435 3120
duke@435 3121
duke@435 3122 // Set an oopmap for the call site.
duke@435 3123 // We need this not only for callee-saved registers, but also for volatile
duke@435 3124 // registers that the compiler might be keeping live across a safepoint.
duke@435 3125
duke@435 3126 oop_maps->add_gc_map( __ offset() - start, map);
duke@435 3127
duke@435 3128 // rax contains the address we are going to jump to assuming no exception got installed
duke@435 3129
duke@435 3130 // clear last_Java_sp
duke@435 3131 __ reset_last_Java_frame(false, false);
duke@435 3132 // check for pending exceptions
duke@435 3133 Label pending;
never@739 3134 __ cmpptr(Address(r15_thread, Thread::pending_exception_offset()), (int32_t)NULL_WORD);
duke@435 3135 __ jcc(Assembler::notEqual, pending);
duke@435 3136
duke@435 3137 // get the returned methodOop
never@739 3138 __ movptr(rbx, Address(r15_thread, JavaThread::vm_result_offset()));
never@739 3139 __ movptr(Address(rsp, RegisterSaver::rbx_offset_in_bytes()), rbx);
never@739 3140
never@739 3141 __ movptr(Address(rsp, RegisterSaver::rax_offset_in_bytes()), rax);
duke@435 3142
duke@435 3143 RegisterSaver::restore_live_registers(masm);
duke@435 3144
duke@435 3145 // We are back the the original state on entry and ready to go.
duke@435 3146
duke@435 3147 __ jmp(rax);
duke@435 3148
duke@435 3149 // Pending exception after the safepoint
duke@435 3150
duke@435 3151 __ bind(pending);
duke@435 3152
duke@435 3153 RegisterSaver::restore_live_registers(masm);
duke@435 3154
duke@435 3155 // exception pending => remove activation and forward to exception handler
duke@435 3156
duke@435 3157 __ movptr(Address(r15_thread, JavaThread::vm_result_offset()), (int)NULL_WORD);
duke@435 3158
never@739 3159 __ movptr(rax, Address(r15_thread, Thread::pending_exception_offset()));
duke@435 3160 __ jump(RuntimeAddress(StubRoutines::forward_exception_entry()));
duke@435 3161
duke@435 3162 // -------------
duke@435 3163 // make sure all code is generated
duke@435 3164 masm->flush();
duke@435 3165
duke@435 3166 // return the blob
duke@435 3167 // frame_size_words or bytes??
duke@435 3168 return RuntimeStub::new_runtime_stub(name, &buffer, frame_complete, frame_size_in_words, oop_maps, true);
duke@435 3169 }
duke@435 3170
duke@435 3171
duke@435 3172 #ifdef COMPILER2
duke@435 3173 // This is here instead of runtime_x86_64.cpp because it uses SimpleRuntimeFrame
duke@435 3174 //
duke@435 3175 //------------------------------generate_exception_blob---------------------------
duke@435 3176 // creates exception blob at the end
duke@435 3177 // Using exception blob, this code is jumped from a compiled method.
duke@435 3178 // (see emit_exception_handler in x86_64.ad file)
duke@435 3179 //
duke@435 3180 // Given an exception pc at a call we call into the runtime for the
duke@435 3181 // handler in this method. This handler might merely restore state
duke@435 3182 // (i.e. callee save registers) unwind the frame and jump to the
duke@435 3183 // exception handler for the nmethod if there is no Java level handler
duke@435 3184 // for the nmethod.
duke@435 3185 //
duke@435 3186 // This code is entered with a jmp.
duke@435 3187 //
duke@435 3188 // Arguments:
duke@435 3189 // rax: exception oop
duke@435 3190 // rdx: exception pc
duke@435 3191 //
duke@435 3192 // Results:
duke@435 3193 // rax: exception oop
duke@435 3194 // rdx: exception pc in caller or ???
duke@435 3195 // destination: exception handler of caller
duke@435 3196 //
duke@435 3197 // Note: the exception pc MUST be at a call (precise debug information)
duke@435 3198 // Registers rax, rdx, rcx, rsi, rdi, r8-r11 are not callee saved.
duke@435 3199 //
duke@435 3200
duke@435 3201 void OptoRuntime::generate_exception_blob() {
duke@435 3202 assert(!OptoRuntime::is_callee_saved_register(RDX_num), "");
duke@435 3203 assert(!OptoRuntime::is_callee_saved_register(RAX_num), "");
duke@435 3204 assert(!OptoRuntime::is_callee_saved_register(RCX_num), "");
duke@435 3205
duke@435 3206 assert(SimpleRuntimeFrame::framesize % 4 == 0, "sp not 16-byte aligned");
duke@435 3207
duke@435 3208 // Allocate space for the code
duke@435 3209 ResourceMark rm;
duke@435 3210 // Setup code generation tools
duke@435 3211 CodeBuffer buffer("exception_blob", 2048, 1024);
duke@435 3212 MacroAssembler* masm = new MacroAssembler(&buffer);
duke@435 3213
duke@435 3214
duke@435 3215 address start = __ pc();
duke@435 3216
duke@435 3217 // Exception pc is 'return address' for stack walker
never@739 3218 __ push(rdx);
never@739 3219 __ subptr(rsp, SimpleRuntimeFrame::return_off << LogBytesPerInt); // Prolog
duke@435 3220
duke@435 3221 // Save callee-saved registers. See x86_64.ad.
duke@435 3222
duke@435 3223 // rbp is an implicitly saved callee saved register (i.e. the calling
duke@435 3224 // convention will save restore it in prolog/epilog) Other than that
duke@435 3225 // there are no callee save registers now that adapter frames are gone.
duke@435 3226
never@739 3227 __ movptr(Address(rsp, SimpleRuntimeFrame::rbp_off << LogBytesPerInt), rbp);
duke@435 3228
duke@435 3229 // Store exception in Thread object. We cannot pass any arguments to the
duke@435 3230 // handle_exception call, since we do not want to make any assumption
duke@435 3231 // about the size of the frame where the exception happened in.
duke@435 3232 // c_rarg0 is either rdi (Linux) or rcx (Windows).
never@739 3233 __ movptr(Address(r15_thread, JavaThread::exception_oop_offset()),rax);
never@739 3234 __ movptr(Address(r15_thread, JavaThread::exception_pc_offset()), rdx);
duke@435 3235
duke@435 3236 // This call does all the hard work. It checks if an exception handler
duke@435 3237 // exists in the method.
duke@435 3238 // If so, it returns the handler address.
duke@435 3239 // If not, it prepares for stack-unwinding, restoring the callee-save
duke@435 3240 // registers of the frame being removed.
duke@435 3241 //
duke@435 3242 // address OptoRuntime::handle_exception_C(JavaThread* thread)
duke@435 3243
duke@435 3244 __ set_last_Java_frame(noreg, noreg, NULL);
never@739 3245 __ mov(c_rarg0, r15_thread);
duke@435 3246 __ call(RuntimeAddress(CAST_FROM_FN_PTR(address, OptoRuntime::handle_exception_C)));
duke@435 3247
duke@435 3248 // Set an oopmap for the call site. This oopmap will only be used if we
duke@435 3249 // are unwinding the stack. Hence, all locations will be dead.
duke@435 3250 // Callee-saved registers will be the same as the frame above (i.e.,
duke@435 3251 // handle_exception_stub), since they were restored when we got the
duke@435 3252 // exception.
duke@435 3253
duke@435 3254 OopMapSet* oop_maps = new OopMapSet();
duke@435 3255
duke@435 3256 oop_maps->add_gc_map( __ pc()-start, new OopMap(SimpleRuntimeFrame::framesize, 0));
duke@435 3257
duke@435 3258 __ reset_last_Java_frame(false, false);
duke@435 3259
duke@435 3260 // Restore callee-saved registers
duke@435 3261
duke@435 3262 // rbp is an implicitly saved callee saved register (i.e. the calling
duke@435 3263 // convention will save restore it in prolog/epilog) Other than that
duke@435 3264 // there are no callee save registers no that adapter frames are gone.
duke@435 3265
never@739 3266 __ movptr(rbp, Address(rsp, SimpleRuntimeFrame::rbp_off << LogBytesPerInt));
never@739 3267
never@739 3268 __ addptr(rsp, SimpleRuntimeFrame::return_off << LogBytesPerInt); // Epilog
never@739 3269 __ pop(rdx); // No need for exception pc anymore
duke@435 3270
duke@435 3271 // rax: exception handler
duke@435 3272
twisti@1803 3273 // Restore SP from BP if the exception PC is a MethodHandle call site.
twisti@1803 3274 __ cmpl(Address(r15_thread, JavaThread::is_method_handle_return_offset()), 0);
twisti@1922 3275 __ cmovptr(Assembler::notEqual, rsp, rbp_mh_SP_save);
twisti@1570 3276
duke@435 3277 // We have a handler in rax (could be deopt blob).
never@739 3278 __ mov(r8, rax);
duke@435 3279
duke@435 3280 // Get the exception oop
never@739 3281 __ movptr(rax, Address(r15_thread, JavaThread::exception_oop_offset()));
duke@435 3282 // Get the exception pc in case we are deoptimized
never@739 3283 __ movptr(rdx, Address(r15_thread, JavaThread::exception_pc_offset()));
duke@435 3284 #ifdef ASSERT
duke@435 3285 __ movptr(Address(r15_thread, JavaThread::exception_handler_pc_offset()), (int)NULL_WORD);
duke@435 3286 __ movptr(Address(r15_thread, JavaThread::exception_pc_offset()), (int)NULL_WORD);
duke@435 3287 #endif
duke@435 3288 // Clear the exception oop so GC no longer processes it as a root.
duke@435 3289 __ movptr(Address(r15_thread, JavaThread::exception_oop_offset()), (int)NULL_WORD);
duke@435 3290
duke@435 3291 // rax: exception oop
duke@435 3292 // r8: exception handler
duke@435 3293 // rdx: exception pc
duke@435 3294 // Jump to handler
duke@435 3295
duke@435 3296 __ jmp(r8);
duke@435 3297
duke@435 3298 // Make sure all code is generated
duke@435 3299 masm->flush();
duke@435 3300
duke@435 3301 // Set exception blob
duke@435 3302 _exception_blob = ExceptionBlob::create(&buffer, oop_maps, SimpleRuntimeFrame::framesize >> 1);
duke@435 3303 }
duke@435 3304 #endif // COMPILER2

mercurial