src/share/vm/c1/c1_LinearScan.cpp

Thu, 10 Mar 2011 14:56:11 -0500

author
vladidan
date
Thu, 10 Mar 2011 14:56:11 -0500
changeset 2627
b9684d5ccb52
parent 2508
b92c45f2bc75
child 2708
1d1603768966
permissions
-rw-r--r--

7011490: Wrong computation results in Test6880034
Summary: incorrect handling of c2i deoptimization on little endian architectures
Reviewed-by: never

     1 /*
     2  * Copyright (c) 2005, 2010, Oracle and/or its affiliates. All rights reserved.
     3  * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
     4  *
     5  * This code is free software; you can redistribute it and/or modify it
     6  * under the terms of the GNU General Public License version 2 only, as
     7  * published by the Free Software Foundation.
     8  *
     9  * This code is distributed in the hope that it will be useful, but WITHOUT
    10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
    11  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
    12  * version 2 for more details (a copy is included in the LICENSE file that
    13  * accompanied this code).
    14  *
    15  * You should have received a copy of the GNU General Public License version
    16  * 2 along with this work; if not, write to the Free Software Foundation,
    17  * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
    18  *
    19  * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
    20  * or visit www.oracle.com if you need additional information or have any
    21  * questions.
    22  *
    23  */
    25 #include "precompiled.hpp"
    26 #include "c1/c1_CFGPrinter.hpp"
    27 #include "c1/c1_CodeStubs.hpp"
    28 #include "c1/c1_Compilation.hpp"
    29 #include "c1/c1_FrameMap.hpp"
    30 #include "c1/c1_IR.hpp"
    31 #include "c1/c1_LIRGenerator.hpp"
    32 #include "c1/c1_LinearScan.hpp"
    33 #include "c1/c1_ValueStack.hpp"
    34 #include "utilities/bitMap.inline.hpp"
    35 #ifdef TARGET_ARCH_x86
    36 # include "vmreg_x86.inline.hpp"
    37 #endif
    38 #ifdef TARGET_ARCH_sparc
    39 # include "vmreg_sparc.inline.hpp"
    40 #endif
    41 #ifdef TARGET_ARCH_zero
    42 # include "vmreg_zero.inline.hpp"
    43 #endif
    44 #ifdef TARGET_ARCH_arm
    45 # include "vmreg_arm.inline.hpp"
    46 #endif
    47 #ifdef TARGET_ARCH_ppc
    48 # include "vmreg_ppc.inline.hpp"
    49 #endif
    52 #ifndef PRODUCT
    54   static LinearScanStatistic _stat_before_alloc;
    55   static LinearScanStatistic _stat_after_asign;
    56   static LinearScanStatistic _stat_final;
    58   static LinearScanTimers _total_timer;
    60   // helper macro for short definition of timer
    61   #define TIME_LINEAR_SCAN(timer_name)  TraceTime _block_timer("", _total_timer.timer(LinearScanTimers::timer_name), TimeLinearScan || TimeEachLinearScan, Verbose);
    63   // helper macro for short definition of trace-output inside code
    64   #define TRACE_LINEAR_SCAN(level, code)       \
    65     if (TraceLinearScanLevel >= level) {       \
    66       code;                                    \
    67     }
    69 #else
    71   #define TIME_LINEAR_SCAN(timer_name)
    72   #define TRACE_LINEAR_SCAN(level, code)
    74 #endif
    76 // Map BasicType to spill size in 32-bit words, matching VMReg's notion of words
    77 #ifdef _LP64
    78 static int type2spill_size[T_CONFLICT+1]={ -1, 0, 0, 0, 1, 1, 1, 2, 1, 1, 1, 2, 2, 2, 0, 1, -1};
    79 #else
    80 static int type2spill_size[T_CONFLICT+1]={ -1, 0, 0, 0, 1, 1, 1, 2, 1, 1, 1, 2, 1, 1, 0, 1, -1};
    81 #endif
    84 // Implementation of LinearScan
    86 LinearScan::LinearScan(IR* ir, LIRGenerator* gen, FrameMap* frame_map)
    87  : _compilation(ir->compilation())
    88  , _ir(ir)
    89  , _gen(gen)
    90  , _frame_map(frame_map)
    91  , _num_virtual_regs(gen->max_virtual_register_number())
    92  , _has_fpu_registers(false)
    93  , _num_calls(-1)
    94  , _max_spills(0)
    95  , _unused_spill_slot(-1)
    96  , _intervals(0)   // initialized later with correct length
    97  , _new_intervals_from_allocation(new IntervalList())
    98  , _sorted_intervals(NULL)
    99  , _needs_full_resort(false)
   100  , _lir_ops(0)     // initialized later with correct length
   101  , _block_of_op(0) // initialized later with correct length
   102  , _has_info(0)
   103  , _has_call(0)
   104  , _scope_value_cache(0) // initialized later with correct length
   105  , _interval_in_loop(0, 0) // initialized later with correct length
   106  , _cached_blocks(*ir->linear_scan_order())
   107 #ifdef X86
   108  , _fpu_stack_allocator(NULL)
   109 #endif
   110 {
   111   assert(this->ir() != NULL,          "check if valid");
   112   assert(this->compilation() != NULL, "check if valid");
   113   assert(this->gen() != NULL,         "check if valid");
   114   assert(this->frame_map() != NULL,   "check if valid");
   115 }
   118 // ********** functions for converting LIR-Operands to register numbers
   119 //
   120 // Emulate a flat register file comprising physical integer registers,
   121 // physical floating-point registers and virtual registers, in that order.
   122 // Virtual registers already have appropriate numbers, since V0 is
   123 // the number of physical registers.
   124 // Returns -1 for hi word if opr is a single word operand.
   125 //
   126 // Note: the inverse operation (calculating an operand for register numbers)
   127 //       is done in calc_operand_for_interval()
   129 int LinearScan::reg_num(LIR_Opr opr) {
   130   assert(opr->is_register(), "should not call this otherwise");
   132   if (opr->is_virtual_register()) {
   133     assert(opr->vreg_number() >= nof_regs, "found a virtual register with a fixed-register number");
   134     return opr->vreg_number();
   135   } else if (opr->is_single_cpu()) {
   136     return opr->cpu_regnr();
   137   } else if (opr->is_double_cpu()) {
   138     return opr->cpu_regnrLo();
   139 #ifdef X86
   140   } else if (opr->is_single_xmm()) {
   141     return opr->fpu_regnr() + pd_first_xmm_reg;
   142   } else if (opr->is_double_xmm()) {
   143     return opr->fpu_regnrLo() + pd_first_xmm_reg;
   144 #endif
   145   } else if (opr->is_single_fpu()) {
   146     return opr->fpu_regnr() + pd_first_fpu_reg;
   147   } else if (opr->is_double_fpu()) {
   148     return opr->fpu_regnrLo() + pd_first_fpu_reg;
   149   } else {
   150     ShouldNotReachHere();
   151     return -1;
   152   }
   153 }
   155 int LinearScan::reg_numHi(LIR_Opr opr) {
   156   assert(opr->is_register(), "should not call this otherwise");
   158   if (opr->is_virtual_register()) {
   159     return -1;
   160   } else if (opr->is_single_cpu()) {
   161     return -1;
   162   } else if (opr->is_double_cpu()) {
   163     return opr->cpu_regnrHi();
   164 #ifdef X86
   165   } else if (opr->is_single_xmm()) {
   166     return -1;
   167   } else if (opr->is_double_xmm()) {
   168     return -1;
   169 #endif
   170   } else if (opr->is_single_fpu()) {
   171     return -1;
   172   } else if (opr->is_double_fpu()) {
   173     return opr->fpu_regnrHi() + pd_first_fpu_reg;
   174   } else {
   175     ShouldNotReachHere();
   176     return -1;
   177   }
   178 }
   181 // ********** functions for classification of intervals
   183 bool LinearScan::is_precolored_interval(const Interval* i) {
   184   return i->reg_num() < LinearScan::nof_regs;
   185 }
   187 bool LinearScan::is_virtual_interval(const Interval* i) {
   188   return i->reg_num() >= LIR_OprDesc::vreg_base;
   189 }
   191 bool LinearScan::is_precolored_cpu_interval(const Interval* i) {
   192   return i->reg_num() < LinearScan::nof_cpu_regs;
   193 }
   195 bool LinearScan::is_virtual_cpu_interval(const Interval* i) {
   196 #if defined(__SOFTFP__) || defined(E500V2)
   197   return i->reg_num() >= LIR_OprDesc::vreg_base;
   198 #else
   199   return i->reg_num() >= LIR_OprDesc::vreg_base && (i->type() != T_FLOAT && i->type() != T_DOUBLE);
   200 #endif // __SOFTFP__ or E500V2
   201 }
   203 bool LinearScan::is_precolored_fpu_interval(const Interval* i) {
   204   return i->reg_num() >= LinearScan::nof_cpu_regs && i->reg_num() < LinearScan::nof_regs;
   205 }
   207 bool LinearScan::is_virtual_fpu_interval(const Interval* i) {
   208 #if defined(__SOFTFP__) || defined(E500V2)
   209   return false;
   210 #else
   211   return i->reg_num() >= LIR_OprDesc::vreg_base && (i->type() == T_FLOAT || i->type() == T_DOUBLE);
   212 #endif // __SOFTFP__ or E500V2
   213 }
   215 bool LinearScan::is_in_fpu_register(const Interval* i) {
   216   // fixed intervals not needed for FPU stack allocation
   217   return i->reg_num() >= nof_regs && pd_first_fpu_reg <= i->assigned_reg() && i->assigned_reg() <= pd_last_fpu_reg;
   218 }
   220 bool LinearScan::is_oop_interval(const Interval* i) {
   221   // fixed intervals never contain oops
   222   return i->reg_num() >= nof_regs && i->type() == T_OBJECT;
   223 }
   226 // ********** General helper functions
   228 // compute next unused stack index that can be used for spilling
   229 int LinearScan::allocate_spill_slot(bool double_word) {
   230   int spill_slot;
   231   if (double_word) {
   232     if ((_max_spills & 1) == 1) {
   233       // alignment of double-word values
   234       // the hole because of the alignment is filled with the next single-word value
   235       assert(_unused_spill_slot == -1, "wasting a spill slot");
   236       _unused_spill_slot = _max_spills;
   237       _max_spills++;
   238     }
   239     spill_slot = _max_spills;
   240     _max_spills += 2;
   242   } else if (_unused_spill_slot != -1) {
   243     // re-use hole that was the result of a previous double-word alignment
   244     spill_slot = _unused_spill_slot;
   245     _unused_spill_slot = -1;
   247   } else {
   248     spill_slot = _max_spills;
   249     _max_spills++;
   250   }
   252   int result = spill_slot + LinearScan::nof_regs + frame_map()->argcount();
   254   // the class OopMapValue uses only 11 bits for storing the name of the
   255   // oop location. So a stack slot bigger than 2^11 leads to an overflow
   256   // that is not reported in product builds. Prevent this by checking the
   257   // spill slot here (altough this value and the later used location name
   258   // are slightly different)
   259   if (result > 2000) {
   260     bailout("too many stack slots used");
   261   }
   263   return result;
   264 }
   266 void LinearScan::assign_spill_slot(Interval* it) {
   267   // assign the canonical spill slot of the parent (if a part of the interval
   268   // is already spilled) or allocate a new spill slot
   269   if (it->canonical_spill_slot() >= 0) {
   270     it->assign_reg(it->canonical_spill_slot());
   271   } else {
   272     int spill = allocate_spill_slot(type2spill_size[it->type()] == 2);
   273     it->set_canonical_spill_slot(spill);
   274     it->assign_reg(spill);
   275   }
   276 }
   278 void LinearScan::propagate_spill_slots() {
   279   if (!frame_map()->finalize_frame(max_spills())) {
   280     bailout("frame too large");
   281   }
   282 }
   284 // create a new interval with a predefined reg_num
   285 // (only used for parent intervals that are created during the building phase)
   286 Interval* LinearScan::create_interval(int reg_num) {
   287   assert(_intervals.at(reg_num) == NULL, "overwriting exisiting interval");
   289   Interval* interval = new Interval(reg_num);
   290   _intervals.at_put(reg_num, interval);
   292   // assign register number for precolored intervals
   293   if (reg_num < LIR_OprDesc::vreg_base) {
   294     interval->assign_reg(reg_num);
   295   }
   296   return interval;
   297 }
   299 // assign a new reg_num to the interval and append it to the list of intervals
   300 // (only used for child intervals that are created during register allocation)
   301 void LinearScan::append_interval(Interval* it) {
   302   it->set_reg_num(_intervals.length());
   303   _intervals.append(it);
   304   _new_intervals_from_allocation->append(it);
   305 }
   307 // copy the vreg-flags if an interval is split
   308 void LinearScan::copy_register_flags(Interval* from, Interval* to) {
   309   if (gen()->is_vreg_flag_set(from->reg_num(), LIRGenerator::byte_reg)) {
   310     gen()->set_vreg_flag(to->reg_num(), LIRGenerator::byte_reg);
   311   }
   312   if (gen()->is_vreg_flag_set(from->reg_num(), LIRGenerator::callee_saved)) {
   313     gen()->set_vreg_flag(to->reg_num(), LIRGenerator::callee_saved);
   314   }
   316   // Note: do not copy the must_start_in_memory flag because it is not necessary for child
   317   //       intervals (only the very beginning of the interval must be in memory)
   318 }
   321 // ********** spill move optimization
   322 // eliminate moves from register to stack if stack slot is known to be correct
   324 // called during building of intervals
   325 void LinearScan::change_spill_definition_pos(Interval* interval, int def_pos) {
   326   assert(interval->is_split_parent(), "can only be called for split parents");
   328   switch (interval->spill_state()) {
   329     case noDefinitionFound:
   330       assert(interval->spill_definition_pos() == -1, "must no be set before");
   331       interval->set_spill_definition_pos(def_pos);
   332       interval->set_spill_state(oneDefinitionFound);
   333       break;
   335     case oneDefinitionFound:
   336       assert(def_pos <= interval->spill_definition_pos(), "positions are processed in reverse order when intervals are created");
   337       if (def_pos < interval->spill_definition_pos() - 2) {
   338         // second definition found, so no spill optimization possible for this interval
   339         interval->set_spill_state(noOptimization);
   340       } else {
   341         // two consecutive definitions (because of two-operand LIR form)
   342         assert(block_of_op_with_id(def_pos) == block_of_op_with_id(interval->spill_definition_pos()), "block must be equal");
   343       }
   344       break;
   346     case noOptimization:
   347       // nothing to do
   348       break;
   350     default:
   351       assert(false, "other states not allowed at this time");
   352   }
   353 }
   355 // called during register allocation
   356 void LinearScan::change_spill_state(Interval* interval, int spill_pos) {
   357   switch (interval->spill_state()) {
   358     case oneDefinitionFound: {
   359       int def_loop_depth = block_of_op_with_id(interval->spill_definition_pos())->loop_depth();
   360       int spill_loop_depth = block_of_op_with_id(spill_pos)->loop_depth();
   362       if (def_loop_depth < spill_loop_depth) {
   363         // the loop depth of the spilling position is higher then the loop depth
   364         // at the definition of the interval -> move write to memory out of loop
   365         // by storing at definitin of the interval
   366         interval->set_spill_state(storeAtDefinition);
   367       } else {
   368         // the interval is currently spilled only once, so for now there is no
   369         // reason to store the interval at the definition
   370         interval->set_spill_state(oneMoveInserted);
   371       }
   372       break;
   373     }
   375     case oneMoveInserted: {
   376       // the interval is spilled more then once, so it is better to store it to
   377       // memory at the definition
   378       interval->set_spill_state(storeAtDefinition);
   379       break;
   380     }
   382     case storeAtDefinition:
   383     case startInMemory:
   384     case noOptimization:
   385     case noDefinitionFound:
   386       // nothing to do
   387       break;
   389     default:
   390       assert(false, "other states not allowed at this time");
   391   }
   392 }
   395 bool LinearScan::must_store_at_definition(const Interval* i) {
   396   return i->is_split_parent() && i->spill_state() == storeAtDefinition;
   397 }
   399 // called once before asignment of register numbers
   400 void LinearScan::eliminate_spill_moves() {
   401   TIME_LINEAR_SCAN(timer_eliminate_spill_moves);
   402   TRACE_LINEAR_SCAN(3, tty->print_cr("***** Eliminating unnecessary spill moves"));
   404   // collect all intervals that must be stored after their definion.
   405   // the list is sorted by Interval::spill_definition_pos
   406   Interval* interval;
   407   Interval* temp_list;
   408   create_unhandled_lists(&interval, &temp_list, must_store_at_definition, NULL);
   410 #ifdef ASSERT
   411   Interval* prev = NULL;
   412   Interval* temp = interval;
   413   while (temp != Interval::end()) {
   414     assert(temp->spill_definition_pos() > 0, "invalid spill definition pos");
   415     if (prev != NULL) {
   416       assert(temp->from() >= prev->from(), "intervals not sorted");
   417       assert(temp->spill_definition_pos() >= prev->spill_definition_pos(), "when intervals are sorted by from, then they must also be sorted by spill_definition_pos");
   418     }
   420     assert(temp->canonical_spill_slot() >= LinearScan::nof_regs, "interval has no spill slot assigned");
   421     assert(temp->spill_definition_pos() >= temp->from(), "invalid order");
   422     assert(temp->spill_definition_pos() <= temp->from() + 2, "only intervals defined once at their start-pos can be optimized");
   424     TRACE_LINEAR_SCAN(4, tty->print_cr("interval %d (from %d to %d) must be stored at %d", temp->reg_num(), temp->from(), temp->to(), temp->spill_definition_pos()));
   426     temp = temp->next();
   427   }
   428 #endif
   430   LIR_InsertionBuffer insertion_buffer;
   431   int num_blocks = block_count();
   432   for (int i = 0; i < num_blocks; i++) {
   433     BlockBegin* block = block_at(i);
   434     LIR_OpList* instructions = block->lir()->instructions_list();
   435     int         num_inst = instructions->length();
   436     bool        has_new = false;
   438     // iterate all instructions of the block. skip the first because it is always a label
   439     for (int j = 1; j < num_inst; j++) {
   440       LIR_Op* op = instructions->at(j);
   441       int op_id = op->id();
   443       if (op_id == -1) {
   444         // remove move from register to stack if the stack slot is guaranteed to be correct.
   445         // only moves that have been inserted by LinearScan can be removed.
   446         assert(op->code() == lir_move, "only moves can have a op_id of -1");
   447         assert(op->as_Op1() != NULL, "move must be LIR_Op1");
   448         assert(op->as_Op1()->result_opr()->is_virtual(), "LinearScan inserts only moves to virtual registers");
   450         LIR_Op1* op1 = (LIR_Op1*)op;
   451         Interval* interval = interval_at(op1->result_opr()->vreg_number());
   453         if (interval->assigned_reg() >= LinearScan::nof_regs && interval->always_in_memory()) {
   454           // move target is a stack slot that is always correct, so eliminate instruction
   455           TRACE_LINEAR_SCAN(4, tty->print_cr("eliminating move from interval %d to %d", op1->in_opr()->vreg_number(), op1->result_opr()->vreg_number()));
   456           instructions->at_put(j, NULL); // NULL-instructions are deleted by assign_reg_num
   457         }
   459       } else {
   460         // insert move from register to stack just after the beginning of the interval
   461         assert(interval == Interval::end() || interval->spill_definition_pos() >= op_id, "invalid order");
   462         assert(interval == Interval::end() || (interval->is_split_parent() && interval->spill_state() == storeAtDefinition), "invalid interval");
   464         while (interval != Interval::end() && interval->spill_definition_pos() == op_id) {
   465           if (!has_new) {
   466             // prepare insertion buffer (appended when all instructions of the block are processed)
   467             insertion_buffer.init(block->lir());
   468             has_new = true;
   469           }
   471           LIR_Opr from_opr = operand_for_interval(interval);
   472           LIR_Opr to_opr = canonical_spill_opr(interval);
   473           assert(from_opr->is_fixed_cpu() || from_opr->is_fixed_fpu(), "from operand must be a register");
   474           assert(to_opr->is_stack(), "to operand must be a stack slot");
   476           insertion_buffer.move(j, from_opr, to_opr);
   477           TRACE_LINEAR_SCAN(4, tty->print_cr("inserting move after definition of interval %d to stack slot %d at op_id %d", interval->reg_num(), interval->canonical_spill_slot() - LinearScan::nof_regs, op_id));
   479           interval = interval->next();
   480         }
   481       }
   482     } // end of instruction iteration
   484     if (has_new) {
   485       block->lir()->append(&insertion_buffer);
   486     }
   487   } // end of block iteration
   489   assert(interval == Interval::end(), "missed an interval");
   490 }
   493 // ********** Phase 1: number all instructions in all blocks
   494 // Compute depth-first and linear scan block orders, and number LIR_Op nodes for linear scan.
   496 void LinearScan::number_instructions() {
   497   {
   498     // dummy-timer to measure the cost of the timer itself
   499     // (this time is then subtracted from all other timers to get the real value)
   500     TIME_LINEAR_SCAN(timer_do_nothing);
   501   }
   502   TIME_LINEAR_SCAN(timer_number_instructions);
   504   // Assign IDs to LIR nodes and build a mapping, lir_ops, from ID to LIR_Op node.
   505   int num_blocks = block_count();
   506   int num_instructions = 0;
   507   int i;
   508   for (i = 0; i < num_blocks; i++) {
   509     num_instructions += block_at(i)->lir()->instructions_list()->length();
   510   }
   512   // initialize with correct length
   513   _lir_ops = LIR_OpArray(num_instructions);
   514   _block_of_op = BlockBeginArray(num_instructions);
   516   int op_id = 0;
   517   int idx = 0;
   519   for (i = 0; i < num_blocks; i++) {
   520     BlockBegin* block = block_at(i);
   521     block->set_first_lir_instruction_id(op_id);
   522     LIR_OpList* instructions = block->lir()->instructions_list();
   524     int num_inst = instructions->length();
   525     for (int j = 0; j < num_inst; j++) {
   526       LIR_Op* op = instructions->at(j);
   527       op->set_id(op_id);
   529       _lir_ops.at_put(idx, op);
   530       _block_of_op.at_put(idx, block);
   531       assert(lir_op_with_id(op_id) == op, "must match");
   533       idx++;
   534       op_id += 2; // numbering of lir_ops by two
   535     }
   536     block->set_last_lir_instruction_id(op_id - 2);
   537   }
   538   assert(idx == num_instructions, "must match");
   539   assert(idx * 2 == op_id, "must match");
   541   _has_call = BitMap(num_instructions); _has_call.clear();
   542   _has_info = BitMap(num_instructions); _has_info.clear();
   543 }
   546 // ********** Phase 2: compute local live sets separately for each block
   547 // (sets live_gen and live_kill for each block)
   549 void LinearScan::set_live_gen_kill(Value value, LIR_Op* op, BitMap& live_gen, BitMap& live_kill) {
   550   LIR_Opr opr = value->operand();
   551   Constant* con = value->as_Constant();
   553   // check some asumptions about debug information
   554   assert(!value->type()->is_illegal(), "if this local is used by the interpreter it shouldn't be of indeterminate type");
   555   assert(con == NULL || opr->is_virtual() || opr->is_constant() || opr->is_illegal(), "asumption: Constant instructions have only constant operands");
   556   assert(con != NULL || opr->is_virtual(), "asumption: non-Constant instructions have only virtual operands");
   558   if ((con == NULL || con->is_pinned()) && opr->is_register()) {
   559     assert(reg_num(opr) == opr->vreg_number() && !is_valid_reg_num(reg_numHi(opr)), "invalid optimization below");
   560     int reg = opr->vreg_number();
   561     if (!live_kill.at(reg)) {
   562       live_gen.set_bit(reg);
   563       TRACE_LINEAR_SCAN(4, tty->print_cr("  Setting live_gen for value %c%d, LIR op_id %d, register number %d", value->type()->tchar(), value->id(), op->id(), reg));
   564     }
   565   }
   566 }
   569 void LinearScan::compute_local_live_sets() {
   570   TIME_LINEAR_SCAN(timer_compute_local_live_sets);
   572   int  num_blocks = block_count();
   573   int  live_size = live_set_size();
   574   bool local_has_fpu_registers = false;
   575   int  local_num_calls = 0;
   576   LIR_OpVisitState visitor;
   578   BitMap2D local_interval_in_loop = BitMap2D(_num_virtual_regs, num_loops());
   579   local_interval_in_loop.clear();
   581   // iterate all blocks
   582   for (int i = 0; i < num_blocks; i++) {
   583     BlockBegin* block = block_at(i);
   585     BitMap live_gen(live_size);  live_gen.clear();
   586     BitMap live_kill(live_size); live_kill.clear();
   588     if (block->is_set(BlockBegin::exception_entry_flag)) {
   589       // Phi functions at the begin of an exception handler are
   590       // implicitly defined (= killed) at the beginning of the block.
   591       for_each_phi_fun(block, phi,
   592         live_kill.set_bit(phi->operand()->vreg_number())
   593       );
   594     }
   596     LIR_OpList* instructions = block->lir()->instructions_list();
   597     int num_inst = instructions->length();
   599     // iterate all instructions of the block. skip the first because it is always a label
   600     assert(visitor.no_operands(instructions->at(0)), "first operation must always be a label");
   601     for (int j = 1; j < num_inst; j++) {
   602       LIR_Op* op = instructions->at(j);
   604       // visit operation to collect all operands
   605       visitor.visit(op);
   607       if (visitor.has_call()) {
   608         _has_call.set_bit(op->id() >> 1);
   609         local_num_calls++;
   610       }
   611       if (visitor.info_count() > 0) {
   612         _has_info.set_bit(op->id() >> 1);
   613       }
   615       // iterate input operands of instruction
   616       int k, n, reg;
   617       n = visitor.opr_count(LIR_OpVisitState::inputMode);
   618       for (k = 0; k < n; k++) {
   619         LIR_Opr opr = visitor.opr_at(LIR_OpVisitState::inputMode, k);
   620         assert(opr->is_register(), "visitor should only return register operands");
   622         if (opr->is_virtual_register()) {
   623           assert(reg_num(opr) == opr->vreg_number() && !is_valid_reg_num(reg_numHi(opr)), "invalid optimization below");
   624           reg = opr->vreg_number();
   625           if (!live_kill.at(reg)) {
   626             live_gen.set_bit(reg);
   627             TRACE_LINEAR_SCAN(4, tty->print_cr("  Setting live_gen for register %d at instruction %d", reg, op->id()));
   628           }
   629           if (block->loop_index() >= 0) {
   630             local_interval_in_loop.set_bit(reg, block->loop_index());
   631           }
   632           local_has_fpu_registers = local_has_fpu_registers || opr->is_virtual_fpu();
   633         }
   635 #ifdef ASSERT
   636         // fixed intervals are never live at block boundaries, so
   637         // they need not be processed in live sets.
   638         // this is checked by these assertions to be sure about it.
   639         // the entry block may have incoming values in registers, which is ok.
   640         if (!opr->is_virtual_register() && block != ir()->start()) {
   641           reg = reg_num(opr);
   642           if (is_processed_reg_num(reg)) {
   643             assert(live_kill.at(reg), "using fixed register that is not defined in this block");
   644           }
   645           reg = reg_numHi(opr);
   646           if (is_valid_reg_num(reg) && is_processed_reg_num(reg)) {
   647             assert(live_kill.at(reg), "using fixed register that is not defined in this block");
   648           }
   649         }
   650 #endif
   651       }
   653       // Add uses of live locals from interpreter's point of view for proper debug information generation
   654       n = visitor.info_count();
   655       for (k = 0; k < n; k++) {
   656         CodeEmitInfo* info = visitor.info_at(k);
   657         ValueStack* stack = info->stack();
   658         for_each_state_value(stack, value,
   659           set_live_gen_kill(value, op, live_gen, live_kill)
   660         );
   661       }
   663       // iterate temp operands of instruction
   664       n = visitor.opr_count(LIR_OpVisitState::tempMode);
   665       for (k = 0; k < n; k++) {
   666         LIR_Opr opr = visitor.opr_at(LIR_OpVisitState::tempMode, k);
   667         assert(opr->is_register(), "visitor should only return register operands");
   669         if (opr->is_virtual_register()) {
   670           assert(reg_num(opr) == opr->vreg_number() && !is_valid_reg_num(reg_numHi(opr)), "invalid optimization below");
   671           reg = opr->vreg_number();
   672           live_kill.set_bit(reg);
   673           if (block->loop_index() >= 0) {
   674             local_interval_in_loop.set_bit(reg, block->loop_index());
   675           }
   676           local_has_fpu_registers = local_has_fpu_registers || opr->is_virtual_fpu();
   677         }
   679 #ifdef ASSERT
   680         // fixed intervals are never live at block boundaries, so
   681         // they need not be processed in live sets
   682         // process them only in debug mode so that this can be checked
   683         if (!opr->is_virtual_register()) {
   684           reg = reg_num(opr);
   685           if (is_processed_reg_num(reg)) {
   686             live_kill.set_bit(reg_num(opr));
   687           }
   688           reg = reg_numHi(opr);
   689           if (is_valid_reg_num(reg) && is_processed_reg_num(reg)) {
   690             live_kill.set_bit(reg);
   691           }
   692         }
   693 #endif
   694       }
   696       // iterate output operands of instruction
   697       n = visitor.opr_count(LIR_OpVisitState::outputMode);
   698       for (k = 0; k < n; k++) {
   699         LIR_Opr opr = visitor.opr_at(LIR_OpVisitState::outputMode, k);
   700         assert(opr->is_register(), "visitor should only return register operands");
   702         if (opr->is_virtual_register()) {
   703           assert(reg_num(opr) == opr->vreg_number() && !is_valid_reg_num(reg_numHi(opr)), "invalid optimization below");
   704           reg = opr->vreg_number();
   705           live_kill.set_bit(reg);
   706           if (block->loop_index() >= 0) {
   707             local_interval_in_loop.set_bit(reg, block->loop_index());
   708           }
   709           local_has_fpu_registers = local_has_fpu_registers || opr->is_virtual_fpu();
   710         }
   712 #ifdef ASSERT
   713         // fixed intervals are never live at block boundaries, so
   714         // they need not be processed in live sets
   715         // process them only in debug mode so that this can be checked
   716         if (!opr->is_virtual_register()) {
   717           reg = reg_num(opr);
   718           if (is_processed_reg_num(reg)) {
   719             live_kill.set_bit(reg_num(opr));
   720           }
   721           reg = reg_numHi(opr);
   722           if (is_valid_reg_num(reg) && is_processed_reg_num(reg)) {
   723             live_kill.set_bit(reg);
   724           }
   725         }
   726 #endif
   727       }
   728     } // end of instruction iteration
   730     block->set_live_gen (live_gen);
   731     block->set_live_kill(live_kill);
   732     block->set_live_in  (BitMap(live_size)); block->live_in().clear();
   733     block->set_live_out (BitMap(live_size)); block->live_out().clear();
   735     TRACE_LINEAR_SCAN(4, tty->print("live_gen  B%d ", block->block_id()); print_bitmap(block->live_gen()));
   736     TRACE_LINEAR_SCAN(4, tty->print("live_kill B%d ", block->block_id()); print_bitmap(block->live_kill()));
   737   } // end of block iteration
   739   // propagate local calculated information into LinearScan object
   740   _has_fpu_registers = local_has_fpu_registers;
   741   compilation()->set_has_fpu_code(local_has_fpu_registers);
   743   _num_calls = local_num_calls;
   744   _interval_in_loop = local_interval_in_loop;
   745 }
   748 // ********** Phase 3: perform a backward dataflow analysis to compute global live sets
   749 // (sets live_in and live_out for each block)
   751 void LinearScan::compute_global_live_sets() {
   752   TIME_LINEAR_SCAN(timer_compute_global_live_sets);
   754   int  num_blocks = block_count();
   755   bool change_occurred;
   756   bool change_occurred_in_block;
   757   int  iteration_count = 0;
   758   BitMap live_out(live_set_size()); live_out.clear(); // scratch set for calculations
   760   // Perform a backward dataflow analysis to compute live_out and live_in for each block.
   761   // The loop is executed until a fixpoint is reached (no changes in an iteration)
   762   // Exception handlers must be processed because not all live values are
   763   // present in the state array, e.g. because of global value numbering
   764   do {
   765     change_occurred = false;
   767     // iterate all blocks in reverse order
   768     for (int i = num_blocks - 1; i >= 0; i--) {
   769       BlockBegin* block = block_at(i);
   771       change_occurred_in_block = false;
   773       // live_out(block) is the union of live_in(sux), for successors sux of block
   774       int n = block->number_of_sux();
   775       int e = block->number_of_exception_handlers();
   776       if (n + e > 0) {
   777         // block has successors
   778         if (n > 0) {
   779           live_out.set_from(block->sux_at(0)->live_in());
   780           for (int j = 1; j < n; j++) {
   781             live_out.set_union(block->sux_at(j)->live_in());
   782           }
   783         } else {
   784           live_out.clear();
   785         }
   786         for (int j = 0; j < e; j++) {
   787           live_out.set_union(block->exception_handler_at(j)->live_in());
   788         }
   790         if (!block->live_out().is_same(live_out)) {
   791           // A change occurred.  Swap the old and new live out sets to avoid copying.
   792           BitMap temp = block->live_out();
   793           block->set_live_out(live_out);
   794           live_out = temp;
   796           change_occurred = true;
   797           change_occurred_in_block = true;
   798         }
   799       }
   801       if (iteration_count == 0 || change_occurred_in_block) {
   802         // live_in(block) is the union of live_gen(block) with (live_out(block) & !live_kill(block))
   803         // note: live_in has to be computed only in first iteration or if live_out has changed!
   804         BitMap live_in = block->live_in();
   805         live_in.set_from(block->live_out());
   806         live_in.set_difference(block->live_kill());
   807         live_in.set_union(block->live_gen());
   808       }
   810 #ifndef PRODUCT
   811       if (TraceLinearScanLevel >= 4) {
   812         char c = ' ';
   813         if (iteration_count == 0 || change_occurred_in_block) {
   814           c = '*';
   815         }
   816         tty->print("(%d) live_in%c  B%d ", iteration_count, c, block->block_id()); print_bitmap(block->live_in());
   817         tty->print("(%d) live_out%c B%d ", iteration_count, c, block->block_id()); print_bitmap(block->live_out());
   818       }
   819 #endif
   820     }
   821     iteration_count++;
   823     if (change_occurred && iteration_count > 50) {
   824       BAILOUT("too many iterations in compute_global_live_sets");
   825     }
   826   } while (change_occurred);
   829 #ifdef ASSERT
   830   // check that fixed intervals are not live at block boundaries
   831   // (live set must be empty at fixed intervals)
   832   for (int i = 0; i < num_blocks; i++) {
   833     BlockBegin* block = block_at(i);
   834     for (int j = 0; j < LIR_OprDesc::vreg_base; j++) {
   835       assert(block->live_in().at(j)  == false, "live_in  set of fixed register must be empty");
   836       assert(block->live_out().at(j) == false, "live_out set of fixed register must be empty");
   837       assert(block->live_gen().at(j) == false, "live_gen set of fixed register must be empty");
   838     }
   839   }
   840 #endif
   842   // check that the live_in set of the first block is empty
   843   BitMap live_in_args(ir()->start()->live_in().size());
   844   live_in_args.clear();
   845   if (!ir()->start()->live_in().is_same(live_in_args)) {
   846 #ifdef ASSERT
   847     tty->print_cr("Error: live_in set of first block must be empty (when this fails, virtual registers are used before they are defined)");
   848     tty->print_cr("affected registers:");
   849     print_bitmap(ir()->start()->live_in());
   851     // print some additional information to simplify debugging
   852     for (unsigned int i = 0; i < ir()->start()->live_in().size(); i++) {
   853       if (ir()->start()->live_in().at(i)) {
   854         Instruction* instr = gen()->instruction_for_vreg(i);
   855         tty->print_cr("* vreg %d (HIR instruction %c%d)", i, instr == NULL ? ' ' : instr->type()->tchar(), instr == NULL ? 0 : instr->id());
   857         for (int j = 0; j < num_blocks; j++) {
   858           BlockBegin* block = block_at(j);
   859           if (block->live_gen().at(i)) {
   860             tty->print_cr("  used in block B%d", block->block_id());
   861           }
   862           if (block->live_kill().at(i)) {
   863             tty->print_cr("  defined in block B%d", block->block_id());
   864           }
   865         }
   866       }
   867     }
   869 #endif
   870     // when this fails, virtual registers are used before they are defined.
   871     assert(false, "live_in set of first block must be empty");
   872     // bailout of if this occurs in product mode.
   873     bailout("live_in set of first block not empty");
   874   }
   875 }
   878 // ********** Phase 4: build intervals
   879 // (fills the list _intervals)
   881 void LinearScan::add_use(Value value, int from, int to, IntervalUseKind use_kind) {
   882   assert(!value->type()->is_illegal(), "if this value is used by the interpreter it shouldn't be of indeterminate type");
   883   LIR_Opr opr = value->operand();
   884   Constant* con = value->as_Constant();
   886   if ((con == NULL || con->is_pinned()) && opr->is_register()) {
   887     assert(reg_num(opr) == opr->vreg_number() && !is_valid_reg_num(reg_numHi(opr)), "invalid optimization below");
   888     add_use(opr, from, to, use_kind);
   889   }
   890 }
   893 void LinearScan::add_def(LIR_Opr opr, int def_pos, IntervalUseKind use_kind) {
   894   TRACE_LINEAR_SCAN(2, tty->print(" def "); opr->print(tty); tty->print_cr(" def_pos %d (%d)", def_pos, use_kind));
   895   assert(opr->is_register(), "should not be called otherwise");
   897   if (opr->is_virtual_register()) {
   898     assert(reg_num(opr) == opr->vreg_number() && !is_valid_reg_num(reg_numHi(opr)), "invalid optimization below");
   899     add_def(opr->vreg_number(), def_pos, use_kind, opr->type_register());
   901   } else {
   902     int reg = reg_num(opr);
   903     if (is_processed_reg_num(reg)) {
   904       add_def(reg, def_pos, use_kind, opr->type_register());
   905     }
   906     reg = reg_numHi(opr);
   907     if (is_valid_reg_num(reg) && is_processed_reg_num(reg)) {
   908       add_def(reg, def_pos, use_kind, opr->type_register());
   909     }
   910   }
   911 }
   913 void LinearScan::add_use(LIR_Opr opr, int from, int to, IntervalUseKind use_kind) {
   914   TRACE_LINEAR_SCAN(2, tty->print(" use "); opr->print(tty); tty->print_cr(" from %d to %d (%d)", from, to, use_kind));
   915   assert(opr->is_register(), "should not be called otherwise");
   917   if (opr->is_virtual_register()) {
   918     assert(reg_num(opr) == opr->vreg_number() && !is_valid_reg_num(reg_numHi(opr)), "invalid optimization below");
   919     add_use(opr->vreg_number(), from, to, use_kind, opr->type_register());
   921   } else {
   922     int reg = reg_num(opr);
   923     if (is_processed_reg_num(reg)) {
   924       add_use(reg, from, to, use_kind, opr->type_register());
   925     }
   926     reg = reg_numHi(opr);
   927     if (is_valid_reg_num(reg) && is_processed_reg_num(reg)) {
   928       add_use(reg, from, to, use_kind, opr->type_register());
   929     }
   930   }
   931 }
   933 void LinearScan::add_temp(LIR_Opr opr, int temp_pos, IntervalUseKind use_kind) {
   934   TRACE_LINEAR_SCAN(2, tty->print(" temp "); opr->print(tty); tty->print_cr(" temp_pos %d (%d)", temp_pos, use_kind));
   935   assert(opr->is_register(), "should not be called otherwise");
   937   if (opr->is_virtual_register()) {
   938     assert(reg_num(opr) == opr->vreg_number() && !is_valid_reg_num(reg_numHi(opr)), "invalid optimization below");
   939     add_temp(opr->vreg_number(), temp_pos, use_kind, opr->type_register());
   941   } else {
   942     int reg = reg_num(opr);
   943     if (is_processed_reg_num(reg)) {
   944       add_temp(reg, temp_pos, use_kind, opr->type_register());
   945     }
   946     reg = reg_numHi(opr);
   947     if (is_valid_reg_num(reg) && is_processed_reg_num(reg)) {
   948       add_temp(reg, temp_pos, use_kind, opr->type_register());
   949     }
   950   }
   951 }
   954 void LinearScan::add_def(int reg_num, int def_pos, IntervalUseKind use_kind, BasicType type) {
   955   Interval* interval = interval_at(reg_num);
   956   if (interval != NULL) {
   957     assert(interval->reg_num() == reg_num, "wrong interval");
   959     if (type != T_ILLEGAL) {
   960       interval->set_type(type);
   961     }
   963     Range* r = interval->first();
   964     if (r->from() <= def_pos) {
   965       // Update the starting point (when a range is first created for a use, its
   966       // start is the beginning of the current block until a def is encountered.)
   967       r->set_from(def_pos);
   968       interval->add_use_pos(def_pos, use_kind);
   970     } else {
   971       // Dead value - make vacuous interval
   972       // also add use_kind for dead intervals
   973       interval->add_range(def_pos, def_pos + 1);
   974       interval->add_use_pos(def_pos, use_kind);
   975       TRACE_LINEAR_SCAN(2, tty->print_cr("Warning: def of reg %d at %d occurs without use", reg_num, def_pos));
   976     }
   978   } else {
   979     // Dead value - make vacuous interval
   980     // also add use_kind for dead intervals
   981     interval = create_interval(reg_num);
   982     if (type != T_ILLEGAL) {
   983       interval->set_type(type);
   984     }
   986     interval->add_range(def_pos, def_pos + 1);
   987     interval->add_use_pos(def_pos, use_kind);
   988     TRACE_LINEAR_SCAN(2, tty->print_cr("Warning: dead value %d at %d in live intervals", reg_num, def_pos));
   989   }
   991   change_spill_definition_pos(interval, def_pos);
   992   if (use_kind == noUse && interval->spill_state() <= startInMemory) {
   993         // detection of method-parameters and roundfp-results
   994         // TODO: move this directly to position where use-kind is computed
   995     interval->set_spill_state(startInMemory);
   996   }
   997 }
   999 void LinearScan::add_use(int reg_num, int from, int to, IntervalUseKind use_kind, BasicType type) {
  1000   Interval* interval = interval_at(reg_num);
  1001   if (interval == NULL) {
  1002     interval = create_interval(reg_num);
  1004   assert(interval->reg_num() == reg_num, "wrong interval");
  1006   if (type != T_ILLEGAL) {
  1007     interval->set_type(type);
  1010   interval->add_range(from, to);
  1011   interval->add_use_pos(to, use_kind);
  1014 void LinearScan::add_temp(int reg_num, int temp_pos, IntervalUseKind use_kind, BasicType type) {
  1015   Interval* interval = interval_at(reg_num);
  1016   if (interval == NULL) {
  1017     interval = create_interval(reg_num);
  1019   assert(interval->reg_num() == reg_num, "wrong interval");
  1021   if (type != T_ILLEGAL) {
  1022     interval->set_type(type);
  1025   interval->add_range(temp_pos, temp_pos + 1);
  1026   interval->add_use_pos(temp_pos, use_kind);
  1030 // the results of this functions are used for optimizing spilling and reloading
  1031 // if the functions return shouldHaveRegister and the interval is spilled,
  1032 // it is not reloaded to a register.
  1033 IntervalUseKind LinearScan::use_kind_of_output_operand(LIR_Op* op, LIR_Opr opr) {
  1034   if (op->code() == lir_move) {
  1035     assert(op->as_Op1() != NULL, "lir_move must be LIR_Op1");
  1036     LIR_Op1* move = (LIR_Op1*)op;
  1037     LIR_Opr res = move->result_opr();
  1038     bool result_in_memory = res->is_virtual() && gen()->is_vreg_flag_set(res->vreg_number(), LIRGenerator::must_start_in_memory);
  1040     if (result_in_memory) {
  1041       // Begin of an interval with must_start_in_memory set.
  1042       // This interval will always get a stack slot first, so return noUse.
  1043       return noUse;
  1045     } else if (move->in_opr()->is_stack()) {
  1046       // method argument (condition must be equal to handle_method_arguments)
  1047       return noUse;
  1049     } else if (move->in_opr()->is_register() && move->result_opr()->is_register()) {
  1050       // Move from register to register
  1051       if (block_of_op_with_id(op->id())->is_set(BlockBegin::osr_entry_flag)) {
  1052         // special handling of phi-function moves inside osr-entry blocks
  1053         // input operand must have a register instead of output operand (leads to better register allocation)
  1054         return shouldHaveRegister;
  1059   if (opr->is_virtual() &&
  1060       gen()->is_vreg_flag_set(opr->vreg_number(), LIRGenerator::must_start_in_memory)) {
  1061     // result is a stack-slot, so prevent immediate reloading
  1062     return noUse;
  1065   // all other operands require a register
  1066   return mustHaveRegister;
  1069 IntervalUseKind LinearScan::use_kind_of_input_operand(LIR_Op* op, LIR_Opr opr) {
  1070   if (op->code() == lir_move) {
  1071     assert(op->as_Op1() != NULL, "lir_move must be LIR_Op1");
  1072     LIR_Op1* move = (LIR_Op1*)op;
  1073     LIR_Opr res = move->result_opr();
  1074     bool result_in_memory = res->is_virtual() && gen()->is_vreg_flag_set(res->vreg_number(), LIRGenerator::must_start_in_memory);
  1076     if (result_in_memory) {
  1077       // Move to an interval with must_start_in_memory set.
  1078       // To avoid moves from stack to stack (not allowed) force the input operand to a register
  1079       return mustHaveRegister;
  1081     } else if (move->in_opr()->is_register() && move->result_opr()->is_register()) {
  1082       // Move from register to register
  1083       if (block_of_op_with_id(op->id())->is_set(BlockBegin::osr_entry_flag)) {
  1084         // special handling of phi-function moves inside osr-entry blocks
  1085         // input operand must have a register instead of output operand (leads to better register allocation)
  1086         return mustHaveRegister;
  1089       // The input operand is not forced to a register (moves from stack to register are allowed),
  1090       // but it is faster if the input operand is in a register
  1091       return shouldHaveRegister;
  1096 #ifdef X86
  1097   if (op->code() == lir_cmove) {
  1098     // conditional moves can handle stack operands
  1099     assert(op->result_opr()->is_register(), "result must always be in a register");
  1100     return shouldHaveRegister;
  1103   // optimizations for second input operand of arithmehtic operations on Intel
  1104   // this operand is allowed to be on the stack in some cases
  1105   BasicType opr_type = opr->type_register();
  1106   if (opr_type == T_FLOAT || opr_type == T_DOUBLE) {
  1107     if ((UseSSE == 1 && opr_type == T_FLOAT) || UseSSE >= 2) {
  1108       // SSE float instruction (T_DOUBLE only supported with SSE2)
  1109       switch (op->code()) {
  1110         case lir_cmp:
  1111         case lir_add:
  1112         case lir_sub:
  1113         case lir_mul:
  1114         case lir_div:
  1116           assert(op->as_Op2() != NULL, "must be LIR_Op2");
  1117           LIR_Op2* op2 = (LIR_Op2*)op;
  1118           if (op2->in_opr1() != op2->in_opr2() && op2->in_opr2() == opr) {
  1119             assert((op2->result_opr()->is_register() || op->code() == lir_cmp) && op2->in_opr1()->is_register(), "cannot mark second operand as stack if others are not in register");
  1120             return shouldHaveRegister;
  1124     } else {
  1125       // FPU stack float instruction
  1126       switch (op->code()) {
  1127         case lir_add:
  1128         case lir_sub:
  1129         case lir_mul:
  1130         case lir_div:
  1132           assert(op->as_Op2() != NULL, "must be LIR_Op2");
  1133           LIR_Op2* op2 = (LIR_Op2*)op;
  1134           if (op2->in_opr1() != op2->in_opr2() && op2->in_opr2() == opr) {
  1135             assert((op2->result_opr()->is_register() || op->code() == lir_cmp) && op2->in_opr1()->is_register(), "cannot mark second operand as stack if others are not in register");
  1136             return shouldHaveRegister;
  1142   } else if (opr_type != T_LONG) {
  1143     // integer instruction (note: long operands must always be in register)
  1144     switch (op->code()) {
  1145       case lir_cmp:
  1146       case lir_add:
  1147       case lir_sub:
  1148       case lir_logic_and:
  1149       case lir_logic_or:
  1150       case lir_logic_xor:
  1152         assert(op->as_Op2() != NULL, "must be LIR_Op2");
  1153         LIR_Op2* op2 = (LIR_Op2*)op;
  1154         if (op2->in_opr1() != op2->in_opr2() && op2->in_opr2() == opr) {
  1155           assert((op2->result_opr()->is_register() || op->code() == lir_cmp) && op2->in_opr1()->is_register(), "cannot mark second operand as stack if others are not in register");
  1156           return shouldHaveRegister;
  1161 #endif // X86
  1163   // all other operands require a register
  1164   return mustHaveRegister;
  1168 void LinearScan::handle_method_arguments(LIR_Op* op) {
  1169   // special handling for method arguments (moves from stack to virtual register):
  1170   // the interval gets no register assigned, but the stack slot.
  1171   // it is split before the first use by the register allocator.
  1173   if (op->code() == lir_move) {
  1174     assert(op->as_Op1() != NULL, "must be LIR_Op1");
  1175     LIR_Op1* move = (LIR_Op1*)op;
  1177     if (move->in_opr()->is_stack()) {
  1178 #ifdef ASSERT
  1179       int arg_size = compilation()->method()->arg_size();
  1180       LIR_Opr o = move->in_opr();
  1181       if (o->is_single_stack()) {
  1182         assert(o->single_stack_ix() >= 0 && o->single_stack_ix() < arg_size, "out of range");
  1183       } else if (o->is_double_stack()) {
  1184         assert(o->double_stack_ix() >= 0 && o->double_stack_ix() < arg_size, "out of range");
  1185       } else {
  1186         ShouldNotReachHere();
  1189       assert(move->id() > 0, "invalid id");
  1190       assert(block_of_op_with_id(move->id())->number_of_preds() == 0, "move from stack must be in first block");
  1191       assert(move->result_opr()->is_virtual(), "result of move must be a virtual register");
  1193       TRACE_LINEAR_SCAN(4, tty->print_cr("found move from stack slot %d to vreg %d", o->is_single_stack() ? o->single_stack_ix() : o->double_stack_ix(), reg_num(move->result_opr())));
  1194 #endif
  1196       Interval* interval = interval_at(reg_num(move->result_opr()));
  1198       int stack_slot = LinearScan::nof_regs + (move->in_opr()->is_single_stack() ? move->in_opr()->single_stack_ix() : move->in_opr()->double_stack_ix());
  1199       interval->set_canonical_spill_slot(stack_slot);
  1200       interval->assign_reg(stack_slot);
  1205 void LinearScan::handle_doubleword_moves(LIR_Op* op) {
  1206   // special handling for doubleword move from memory to register:
  1207   // in this case the registers of the input address and the result
  1208   // registers must not overlap -> add a temp range for the input registers
  1209   if (op->code() == lir_move) {
  1210     assert(op->as_Op1() != NULL, "must be LIR_Op1");
  1211     LIR_Op1* move = (LIR_Op1*)op;
  1213     if (move->result_opr()->is_double_cpu() && move->in_opr()->is_pointer()) {
  1214       LIR_Address* address = move->in_opr()->as_address_ptr();
  1215       if (address != NULL) {
  1216         if (address->base()->is_valid()) {
  1217           add_temp(address->base(), op->id(), noUse);
  1219         if (address->index()->is_valid()) {
  1220           add_temp(address->index(), op->id(), noUse);
  1227 void LinearScan::add_register_hints(LIR_Op* op) {
  1228   switch (op->code()) {
  1229     case lir_move:      // fall through
  1230     case lir_convert: {
  1231       assert(op->as_Op1() != NULL, "lir_move, lir_convert must be LIR_Op1");
  1232       LIR_Op1* move = (LIR_Op1*)op;
  1234       LIR_Opr move_from = move->in_opr();
  1235       LIR_Opr move_to = move->result_opr();
  1237       if (move_to->is_register() && move_from->is_register()) {
  1238         Interval* from = interval_at(reg_num(move_from));
  1239         Interval* to = interval_at(reg_num(move_to));
  1240         if (from != NULL && to != NULL) {
  1241           to->set_register_hint(from);
  1242           TRACE_LINEAR_SCAN(4, tty->print_cr("operation at op_id %d: added hint from interval %d to %d", move->id(), from->reg_num(), to->reg_num()));
  1245       break;
  1247     case lir_cmove: {
  1248       assert(op->as_Op2() != NULL, "lir_cmove must be LIR_Op2");
  1249       LIR_Op2* cmove = (LIR_Op2*)op;
  1251       LIR_Opr move_from = cmove->in_opr1();
  1252       LIR_Opr move_to = cmove->result_opr();
  1254       if (move_to->is_register() && move_from->is_register()) {
  1255         Interval* from = interval_at(reg_num(move_from));
  1256         Interval* to = interval_at(reg_num(move_to));
  1257         if (from != NULL && to != NULL) {
  1258           to->set_register_hint(from);
  1259           TRACE_LINEAR_SCAN(4, tty->print_cr("operation at op_id %d: added hint from interval %d to %d", cmove->id(), from->reg_num(), to->reg_num()));
  1262       break;
  1268 void LinearScan::build_intervals() {
  1269   TIME_LINEAR_SCAN(timer_build_intervals);
  1271   // initialize interval list with expected number of intervals
  1272   // (32 is added to have some space for split children without having to resize the list)
  1273   _intervals = IntervalList(num_virtual_regs() + 32);
  1274   // initialize all slots that are used by build_intervals
  1275   _intervals.at_put_grow(num_virtual_regs() - 1, NULL, NULL);
  1277   // create a list with all caller-save registers (cpu, fpu, xmm)
  1278   // when an instruction is a call, a temp range is created for all these registers
  1279   int num_caller_save_registers = 0;
  1280   int caller_save_registers[LinearScan::nof_regs];
  1282   int i;
  1283   for (i = 0; i < FrameMap::nof_caller_save_cpu_regs(); i++) {
  1284     LIR_Opr opr = FrameMap::caller_save_cpu_reg_at(i);
  1285     assert(opr->is_valid() && opr->is_register(), "FrameMap should not return invalid operands");
  1286     assert(reg_numHi(opr) == -1, "missing addition of range for hi-register");
  1287     caller_save_registers[num_caller_save_registers++] = reg_num(opr);
  1290   // temp ranges for fpu registers are only created when the method has
  1291   // virtual fpu operands. Otherwise no allocation for fpu registers is
  1292   // perfomed and so the temp ranges would be useless
  1293   if (has_fpu_registers()) {
  1294 #ifdef X86
  1295     if (UseSSE < 2) {
  1296 #endif
  1297       for (i = 0; i < FrameMap::nof_caller_save_fpu_regs; i++) {
  1298         LIR_Opr opr = FrameMap::caller_save_fpu_reg_at(i);
  1299         assert(opr->is_valid() && opr->is_register(), "FrameMap should not return invalid operands");
  1300         assert(reg_numHi(opr) == -1, "missing addition of range for hi-register");
  1301         caller_save_registers[num_caller_save_registers++] = reg_num(opr);
  1303 #ifdef X86
  1305     if (UseSSE > 0) {
  1306       for (i = 0; i < FrameMap::nof_caller_save_xmm_regs; i++) {
  1307         LIR_Opr opr = FrameMap::caller_save_xmm_reg_at(i);
  1308         assert(opr->is_valid() && opr->is_register(), "FrameMap should not return invalid operands");
  1309         assert(reg_numHi(opr) == -1, "missing addition of range for hi-register");
  1310         caller_save_registers[num_caller_save_registers++] = reg_num(opr);
  1313 #endif
  1315   assert(num_caller_save_registers <= LinearScan::nof_regs, "out of bounds");
  1318   LIR_OpVisitState visitor;
  1320   // iterate all blocks in reverse order
  1321   for (i = block_count() - 1; i >= 0; i--) {
  1322     BlockBegin* block = block_at(i);
  1323     LIR_OpList* instructions = block->lir()->instructions_list();
  1324     int         block_from =   block->first_lir_instruction_id();
  1325     int         block_to =     block->last_lir_instruction_id();
  1327     assert(block_from == instructions->at(0)->id(), "must be");
  1328     assert(block_to   == instructions->at(instructions->length() - 1)->id(), "must be");
  1330     // Update intervals for registers live at the end of this block;
  1331     BitMap live = block->live_out();
  1332     int size = (int)live.size();
  1333     for (int number = (int)live.get_next_one_offset(0, size); number < size; number = (int)live.get_next_one_offset(number + 1, size)) {
  1334       assert(live.at(number), "should not stop here otherwise");
  1335       assert(number >= LIR_OprDesc::vreg_base, "fixed intervals must not be live on block bounds");
  1336       TRACE_LINEAR_SCAN(2, tty->print_cr("live in %d to %d", number, block_to + 2));
  1338       add_use(number, block_from, block_to + 2, noUse, T_ILLEGAL);
  1340       // add special use positions for loop-end blocks when the
  1341       // interval is used anywhere inside this loop.  It's possible
  1342       // that the block was part of a non-natural loop, so it might
  1343       // have an invalid loop index.
  1344       if (block->is_set(BlockBegin::linear_scan_loop_end_flag) &&
  1345           block->loop_index() != -1 &&
  1346           is_interval_in_loop(number, block->loop_index())) {
  1347         interval_at(number)->add_use_pos(block_to + 1, loopEndMarker);
  1351     // iterate all instructions of the block in reverse order.
  1352     // skip the first instruction because it is always a label
  1353     // definitions of intervals are processed before uses
  1354     assert(visitor.no_operands(instructions->at(0)), "first operation must always be a label");
  1355     for (int j = instructions->length() - 1; j >= 1; j--) {
  1356       LIR_Op* op = instructions->at(j);
  1357       int op_id = op->id();
  1359       // visit operation to collect all operands
  1360       visitor.visit(op);
  1362       // add a temp range for each register if operation destroys caller-save registers
  1363       if (visitor.has_call()) {
  1364         for (int k = 0; k < num_caller_save_registers; k++) {
  1365           add_temp(caller_save_registers[k], op_id, noUse, T_ILLEGAL);
  1367         TRACE_LINEAR_SCAN(4, tty->print_cr("operation destroys all caller-save registers"));
  1370       // Add any platform dependent temps
  1371       pd_add_temps(op);
  1373       // visit definitions (output and temp operands)
  1374       int k, n;
  1375       n = visitor.opr_count(LIR_OpVisitState::outputMode);
  1376       for (k = 0; k < n; k++) {
  1377         LIR_Opr opr = visitor.opr_at(LIR_OpVisitState::outputMode, k);
  1378         assert(opr->is_register(), "visitor should only return register operands");
  1379         add_def(opr, op_id, use_kind_of_output_operand(op, opr));
  1382       n = visitor.opr_count(LIR_OpVisitState::tempMode);
  1383       for (k = 0; k < n; k++) {
  1384         LIR_Opr opr = visitor.opr_at(LIR_OpVisitState::tempMode, k);
  1385         assert(opr->is_register(), "visitor should only return register operands");
  1386         add_temp(opr, op_id, mustHaveRegister);
  1389       // visit uses (input operands)
  1390       n = visitor.opr_count(LIR_OpVisitState::inputMode);
  1391       for (k = 0; k < n; k++) {
  1392         LIR_Opr opr = visitor.opr_at(LIR_OpVisitState::inputMode, k);
  1393         assert(opr->is_register(), "visitor should only return register operands");
  1394         add_use(opr, block_from, op_id, use_kind_of_input_operand(op, opr));
  1397       // Add uses of live locals from interpreter's point of view for proper
  1398       // debug information generation
  1399       // Treat these operands as temp values (if the life range is extended
  1400       // to a call site, the value would be in a register at the call otherwise)
  1401       n = visitor.info_count();
  1402       for (k = 0; k < n; k++) {
  1403         CodeEmitInfo* info = visitor.info_at(k);
  1404         ValueStack* stack = info->stack();
  1405         for_each_state_value(stack, value,
  1406           add_use(value, block_from, op_id + 1, noUse);
  1407         );
  1410       // special steps for some instructions (especially moves)
  1411       handle_method_arguments(op);
  1412       handle_doubleword_moves(op);
  1413       add_register_hints(op);
  1415     } // end of instruction iteration
  1416   } // end of block iteration
  1419   // add the range [0, 1[ to all fixed intervals
  1420   // -> the register allocator need not handle unhandled fixed intervals
  1421   for (int n = 0; n < LinearScan::nof_regs; n++) {
  1422     Interval* interval = interval_at(n);
  1423     if (interval != NULL) {
  1424       interval->add_range(0, 1);
  1430 // ********** Phase 5: actual register allocation
  1432 int LinearScan::interval_cmp(Interval** a, Interval** b) {
  1433   if (*a != NULL) {
  1434     if (*b != NULL) {
  1435       return (*a)->from() - (*b)->from();
  1436     } else {
  1437       return -1;
  1439   } else {
  1440     if (*b != NULL) {
  1441       return 1;
  1442     } else {
  1443       return 0;
  1448 #ifndef PRODUCT
  1449 bool LinearScan::is_sorted(IntervalArray* intervals) {
  1450   int from = -1;
  1451   int i, j;
  1452   for (i = 0; i < intervals->length(); i ++) {
  1453     Interval* it = intervals->at(i);
  1454     if (it != NULL) {
  1455       if (from > it->from()) {
  1456         assert(false, "");
  1457         return false;
  1459       from = it->from();
  1463   // check in both directions if sorted list and unsorted list contain same intervals
  1464   for (i = 0; i < interval_count(); i++) {
  1465     if (interval_at(i) != NULL) {
  1466       int num_found = 0;
  1467       for (j = 0; j < intervals->length(); j++) {
  1468         if (interval_at(i) == intervals->at(j)) {
  1469           num_found++;
  1472       assert(num_found == 1, "lists do not contain same intervals");
  1475   for (j = 0; j < intervals->length(); j++) {
  1476     int num_found = 0;
  1477     for (i = 0; i < interval_count(); i++) {
  1478       if (interval_at(i) == intervals->at(j)) {
  1479         num_found++;
  1482     assert(num_found == 1, "lists do not contain same intervals");
  1485   return true;
  1487 #endif
  1489 void LinearScan::add_to_list(Interval** first, Interval** prev, Interval* interval) {
  1490   if (*prev != NULL) {
  1491     (*prev)->set_next(interval);
  1492   } else {
  1493     *first = interval;
  1495   *prev = interval;
  1498 void LinearScan::create_unhandled_lists(Interval** list1, Interval** list2, bool (is_list1)(const Interval* i), bool (is_list2)(const Interval* i)) {
  1499   assert(is_sorted(_sorted_intervals), "interval list is not sorted");
  1501   *list1 = *list2 = Interval::end();
  1503   Interval* list1_prev = NULL;
  1504   Interval* list2_prev = NULL;
  1505   Interval* v;
  1507   const int n = _sorted_intervals->length();
  1508   for (int i = 0; i < n; i++) {
  1509     v = _sorted_intervals->at(i);
  1510     if (v == NULL) continue;
  1512     if (is_list1(v)) {
  1513       add_to_list(list1, &list1_prev, v);
  1514     } else if (is_list2 == NULL || is_list2(v)) {
  1515       add_to_list(list2, &list2_prev, v);
  1519   if (list1_prev != NULL) list1_prev->set_next(Interval::end());
  1520   if (list2_prev != NULL) list2_prev->set_next(Interval::end());
  1522   assert(list1_prev == NULL || list1_prev->next() == Interval::end(), "linear list ends not with sentinel");
  1523   assert(list2_prev == NULL || list2_prev->next() == Interval::end(), "linear list ends not with sentinel");
  1527 void LinearScan::sort_intervals_before_allocation() {
  1528   TIME_LINEAR_SCAN(timer_sort_intervals_before);
  1530   if (_needs_full_resort) {
  1531     // There is no known reason why this should occur but just in case...
  1532     assert(false, "should never occur");
  1533     // Re-sort existing interval list because an Interval::from() has changed
  1534     _sorted_intervals->sort(interval_cmp);
  1535     _needs_full_resort = false;
  1538   IntervalList* unsorted_list = &_intervals;
  1539   int unsorted_len = unsorted_list->length();
  1540   int sorted_len = 0;
  1541   int unsorted_idx;
  1542   int sorted_idx = 0;
  1543   int sorted_from_max = -1;
  1545   // calc number of items for sorted list (sorted list must not contain NULL values)
  1546   for (unsorted_idx = 0; unsorted_idx < unsorted_len; unsorted_idx++) {
  1547     if (unsorted_list->at(unsorted_idx) != NULL) {
  1548       sorted_len++;
  1551   IntervalArray* sorted_list = new IntervalArray(sorted_len);
  1553   // special sorting algorithm: the original interval-list is almost sorted,
  1554   // only some intervals are swapped. So this is much faster than a complete QuickSort
  1555   for (unsorted_idx = 0; unsorted_idx < unsorted_len; unsorted_idx++) {
  1556     Interval* cur_interval = unsorted_list->at(unsorted_idx);
  1558     if (cur_interval != NULL) {
  1559       int cur_from = cur_interval->from();
  1561       if (sorted_from_max <= cur_from) {
  1562         sorted_list->at_put(sorted_idx++, cur_interval);
  1563         sorted_from_max = cur_interval->from();
  1564       } else {
  1565         // the asumption that the intervals are already sorted failed,
  1566         // so this interval must be sorted in manually
  1567         int j;
  1568         for (j = sorted_idx - 1; j >= 0 && cur_from < sorted_list->at(j)->from(); j--) {
  1569           sorted_list->at_put(j + 1, sorted_list->at(j));
  1571         sorted_list->at_put(j + 1, cur_interval);
  1572         sorted_idx++;
  1576   _sorted_intervals = sorted_list;
  1577   assert(is_sorted(_sorted_intervals), "intervals unsorted");
  1580 void LinearScan::sort_intervals_after_allocation() {
  1581   TIME_LINEAR_SCAN(timer_sort_intervals_after);
  1583   if (_needs_full_resort) {
  1584     // Re-sort existing interval list because an Interval::from() has changed
  1585     _sorted_intervals->sort(interval_cmp);
  1586     _needs_full_resort = false;
  1589   IntervalArray* old_list      = _sorted_intervals;
  1590   IntervalList*  new_list      = _new_intervals_from_allocation;
  1591   int old_len = old_list->length();
  1592   int new_len = new_list->length();
  1594   if (new_len == 0) {
  1595     // no intervals have been added during allocation, so sorted list is already up to date
  1596     assert(is_sorted(_sorted_intervals), "intervals unsorted");
  1597     return;
  1600   // conventional sort-algorithm for new intervals
  1601   new_list->sort(interval_cmp);
  1603   // merge old and new list (both already sorted) into one combined list
  1604   IntervalArray* combined_list = new IntervalArray(old_len + new_len);
  1605   int old_idx = 0;
  1606   int new_idx = 0;
  1608   while (old_idx + new_idx < old_len + new_len) {
  1609     if (new_idx >= new_len || (old_idx < old_len && old_list->at(old_idx)->from() <= new_list->at(new_idx)->from())) {
  1610       combined_list->at_put(old_idx + new_idx, old_list->at(old_idx));
  1611       old_idx++;
  1612     } else {
  1613       combined_list->at_put(old_idx + new_idx, new_list->at(new_idx));
  1614       new_idx++;
  1618   _sorted_intervals = combined_list;
  1619   assert(is_sorted(_sorted_intervals), "intervals unsorted");
  1623 void LinearScan::allocate_registers() {
  1624   TIME_LINEAR_SCAN(timer_allocate_registers);
  1626   Interval* precolored_cpu_intervals, *not_precolored_cpu_intervals;
  1627   Interval* precolored_fpu_intervals, *not_precolored_fpu_intervals;
  1629   create_unhandled_lists(&precolored_cpu_intervals, &not_precolored_cpu_intervals, is_precolored_cpu_interval, is_virtual_cpu_interval);
  1630   if (has_fpu_registers()) {
  1631     create_unhandled_lists(&precolored_fpu_intervals, &not_precolored_fpu_intervals, is_precolored_fpu_interval, is_virtual_fpu_interval);
  1632 #ifdef ASSERT
  1633   } else {
  1634     // fpu register allocation is omitted because no virtual fpu registers are present
  1635     // just check this again...
  1636     create_unhandled_lists(&precolored_fpu_intervals, &not_precolored_fpu_intervals, is_precolored_fpu_interval, is_virtual_fpu_interval);
  1637     assert(not_precolored_fpu_intervals == Interval::end(), "missed an uncolored fpu interval");
  1638 #endif
  1641   // allocate cpu registers
  1642   LinearScanWalker cpu_lsw(this, precolored_cpu_intervals, not_precolored_cpu_intervals);
  1643   cpu_lsw.walk();
  1644   cpu_lsw.finish_allocation();
  1646   if (has_fpu_registers()) {
  1647     // allocate fpu registers
  1648     LinearScanWalker fpu_lsw(this, precolored_fpu_intervals, not_precolored_fpu_intervals);
  1649     fpu_lsw.walk();
  1650     fpu_lsw.finish_allocation();
  1655 // ********** Phase 6: resolve data flow
  1656 // (insert moves at edges between blocks if intervals have been split)
  1658 // wrapper for Interval::split_child_at_op_id that performs a bailout in product mode
  1659 // instead of returning NULL
  1660 Interval* LinearScan::split_child_at_op_id(Interval* interval, int op_id, LIR_OpVisitState::OprMode mode) {
  1661   Interval* result = interval->split_child_at_op_id(op_id, mode);
  1662   if (result != NULL) {
  1663     return result;
  1666   assert(false, "must find an interval, but do a clean bailout in product mode");
  1667   result = new Interval(LIR_OprDesc::vreg_base);
  1668   result->assign_reg(0);
  1669   result->set_type(T_INT);
  1670   BAILOUT_("LinearScan: interval is NULL", result);
  1674 Interval* LinearScan::interval_at_block_begin(BlockBegin* block, int reg_num) {
  1675   assert(LinearScan::nof_regs <= reg_num && reg_num < num_virtual_regs(), "register number out of bounds");
  1676   assert(interval_at(reg_num) != NULL, "no interval found");
  1678   return split_child_at_op_id(interval_at(reg_num), block->first_lir_instruction_id(), LIR_OpVisitState::outputMode);
  1681 Interval* LinearScan::interval_at_block_end(BlockBegin* block, int reg_num) {
  1682   assert(LinearScan::nof_regs <= reg_num && reg_num < num_virtual_regs(), "register number out of bounds");
  1683   assert(interval_at(reg_num) != NULL, "no interval found");
  1685   return split_child_at_op_id(interval_at(reg_num), block->last_lir_instruction_id() + 1, LIR_OpVisitState::outputMode);
  1688 Interval* LinearScan::interval_at_op_id(int reg_num, int op_id) {
  1689   assert(LinearScan::nof_regs <= reg_num && reg_num < num_virtual_regs(), "register number out of bounds");
  1690   assert(interval_at(reg_num) != NULL, "no interval found");
  1692   return split_child_at_op_id(interval_at(reg_num), op_id, LIR_OpVisitState::inputMode);
  1696 void LinearScan::resolve_collect_mappings(BlockBegin* from_block, BlockBegin* to_block, MoveResolver &move_resolver) {
  1697   DEBUG_ONLY(move_resolver.check_empty());
  1699   const int num_regs = num_virtual_regs();
  1700   const int size = live_set_size();
  1701   const BitMap live_at_edge = to_block->live_in();
  1703   // visit all registers where the live_at_edge bit is set
  1704   for (int r = (int)live_at_edge.get_next_one_offset(0, size); r < size; r = (int)live_at_edge.get_next_one_offset(r + 1, size)) {
  1705     assert(r < num_regs, "live information set for not exisiting interval");
  1706     assert(from_block->live_out().at(r) && to_block->live_in().at(r), "interval not live at this edge");
  1708     Interval* from_interval = interval_at_block_end(from_block, r);
  1709     Interval* to_interval = interval_at_block_begin(to_block, r);
  1711     if (from_interval != to_interval && (from_interval->assigned_reg() != to_interval->assigned_reg() || from_interval->assigned_regHi() != to_interval->assigned_regHi())) {
  1712       // need to insert move instruction
  1713       move_resolver.add_mapping(from_interval, to_interval);
  1719 void LinearScan::resolve_find_insert_pos(BlockBegin* from_block, BlockBegin* to_block, MoveResolver &move_resolver) {
  1720   if (from_block->number_of_sux() <= 1) {
  1721     TRACE_LINEAR_SCAN(4, tty->print_cr("inserting moves at end of from_block B%d", from_block->block_id()));
  1723     LIR_OpList* instructions = from_block->lir()->instructions_list();
  1724     LIR_OpBranch* branch = instructions->last()->as_OpBranch();
  1725     if (branch != NULL) {
  1726       // insert moves before branch
  1727       assert(branch->cond() == lir_cond_always, "block does not end with an unconditional jump");
  1728       move_resolver.set_insert_position(from_block->lir(), instructions->length() - 2);
  1729     } else {
  1730       move_resolver.set_insert_position(from_block->lir(), instructions->length() - 1);
  1733   } else {
  1734     TRACE_LINEAR_SCAN(4, tty->print_cr("inserting moves at beginning of to_block B%d", to_block->block_id()));
  1735 #ifdef ASSERT
  1736     assert(from_block->lir()->instructions_list()->at(0)->as_OpLabel() != NULL, "block does not start with a label");
  1738     // because the number of predecessor edges matches the number of
  1739     // successor edges, blocks which are reached by switch statements
  1740     // may have be more than one predecessor but it will be guaranteed
  1741     // that all predecessors will be the same.
  1742     for (int i = 0; i < to_block->number_of_preds(); i++) {
  1743       assert(from_block == to_block->pred_at(i), "all critical edges must be broken");
  1745 #endif
  1747     move_resolver.set_insert_position(to_block->lir(), 0);
  1752 // insert necessary moves (spilling or reloading) at edges between blocks if interval has been split
  1753 void LinearScan::resolve_data_flow() {
  1754   TIME_LINEAR_SCAN(timer_resolve_data_flow);
  1756   int num_blocks = block_count();
  1757   MoveResolver move_resolver(this);
  1758   BitMap block_completed(num_blocks);  block_completed.clear();
  1759   BitMap already_resolved(num_blocks); already_resolved.clear();
  1761   int i;
  1762   for (i = 0; i < num_blocks; i++) {
  1763     BlockBegin* block = block_at(i);
  1765     // check if block has only one predecessor and only one successor
  1766     if (block->number_of_preds() == 1 && block->number_of_sux() == 1 && block->number_of_exception_handlers() == 0) {
  1767       LIR_OpList* instructions = block->lir()->instructions_list();
  1768       assert(instructions->at(0)->code() == lir_label, "block must start with label");
  1769       assert(instructions->last()->code() == lir_branch, "block with successors must end with branch");
  1770       assert(instructions->last()->as_OpBranch()->cond() == lir_cond_always, "block with successor must end with unconditional branch");
  1772       // check if block is empty (only label and branch)
  1773       if (instructions->length() == 2) {
  1774         BlockBegin* pred = block->pred_at(0);
  1775         BlockBegin* sux = block->sux_at(0);
  1777         // prevent optimization of two consecutive blocks
  1778         if (!block_completed.at(pred->linear_scan_number()) && !block_completed.at(sux->linear_scan_number())) {
  1779           TRACE_LINEAR_SCAN(3, tty->print_cr("**** optimizing empty block B%d (pred: B%d, sux: B%d)", block->block_id(), pred->block_id(), sux->block_id()));
  1780           block_completed.set_bit(block->linear_scan_number());
  1782           // directly resolve between pred and sux (without looking at the empty block between)
  1783           resolve_collect_mappings(pred, sux, move_resolver);
  1784           if (move_resolver.has_mappings()) {
  1785             move_resolver.set_insert_position(block->lir(), 0);
  1786             move_resolver.resolve_and_append_moves();
  1794   for (i = 0; i < num_blocks; i++) {
  1795     if (!block_completed.at(i)) {
  1796       BlockBegin* from_block = block_at(i);
  1797       already_resolved.set_from(block_completed);
  1799       int num_sux = from_block->number_of_sux();
  1800       for (int s = 0; s < num_sux; s++) {
  1801         BlockBegin* to_block = from_block->sux_at(s);
  1803         // check for duplicate edges between the same blocks (can happen with switch blocks)
  1804         if (!already_resolved.at(to_block->linear_scan_number())) {
  1805           TRACE_LINEAR_SCAN(3, tty->print_cr("**** processing edge between B%d and B%d", from_block->block_id(), to_block->block_id()));
  1806           already_resolved.set_bit(to_block->linear_scan_number());
  1808           // collect all intervals that have been split between from_block and to_block
  1809           resolve_collect_mappings(from_block, to_block, move_resolver);
  1810           if (move_resolver.has_mappings()) {
  1811             resolve_find_insert_pos(from_block, to_block, move_resolver);
  1812             move_resolver.resolve_and_append_moves();
  1821 void LinearScan::resolve_exception_entry(BlockBegin* block, int reg_num, MoveResolver &move_resolver) {
  1822   if (interval_at(reg_num) == NULL) {
  1823     // if a phi function is never used, no interval is created -> ignore this
  1824     return;
  1827   Interval* interval = interval_at_block_begin(block, reg_num);
  1828   int reg = interval->assigned_reg();
  1829   int regHi = interval->assigned_regHi();
  1831   if ((reg < nof_regs && interval->always_in_memory()) ||
  1832       (use_fpu_stack_allocation() && reg >= pd_first_fpu_reg && reg <= pd_last_fpu_reg)) {
  1833     // the interval is split to get a short range that is located on the stack
  1834     // in the following two cases:
  1835     // * the interval started in memory (e.g. method parameter), but is currently in a register
  1836     //   this is an optimization for exception handling that reduces the number of moves that
  1837     //   are necessary for resolving the states when an exception uses this exception handler
  1838     // * the interval would be on the fpu stack at the begin of the exception handler
  1839     //   this is not allowed because of the complicated fpu stack handling on Intel
  1841     // range that will be spilled to memory
  1842     int from_op_id = block->first_lir_instruction_id();
  1843     int to_op_id = from_op_id + 1;  // short live range of length 1
  1844     assert(interval->from() <= from_op_id && interval->to() >= to_op_id,
  1845            "no split allowed between exception entry and first instruction");
  1847     if (interval->from() != from_op_id) {
  1848       // the part before from_op_id is unchanged
  1849       interval = interval->split(from_op_id);
  1850       interval->assign_reg(reg, regHi);
  1851       append_interval(interval);
  1852     } else {
  1853       _needs_full_resort = true;
  1855     assert(interval->from() == from_op_id, "must be true now");
  1857     Interval* spilled_part = interval;
  1858     if (interval->to() != to_op_id) {
  1859       // the part after to_op_id is unchanged
  1860       spilled_part = interval->split_from_start(to_op_id);
  1861       append_interval(spilled_part);
  1862       move_resolver.add_mapping(spilled_part, interval);
  1864     assign_spill_slot(spilled_part);
  1866     assert(spilled_part->from() == from_op_id && spilled_part->to() == to_op_id, "just checking");
  1870 void LinearScan::resolve_exception_entry(BlockBegin* block, MoveResolver &move_resolver) {
  1871   assert(block->is_set(BlockBegin::exception_entry_flag), "should not call otherwise");
  1872   DEBUG_ONLY(move_resolver.check_empty());
  1874   // visit all registers where the live_in bit is set
  1875   int size = live_set_size();
  1876   for (int r = (int)block->live_in().get_next_one_offset(0, size); r < size; r = (int)block->live_in().get_next_one_offset(r + 1, size)) {
  1877     resolve_exception_entry(block, r, move_resolver);
  1880   // the live_in bits are not set for phi functions of the xhandler entry, so iterate them separately
  1881   for_each_phi_fun(block, phi,
  1882     resolve_exception_entry(block, phi->operand()->vreg_number(), move_resolver)
  1883   );
  1885   if (move_resolver.has_mappings()) {
  1886     // insert moves after first instruction
  1887     move_resolver.set_insert_position(block->lir(), 1);
  1888     move_resolver.resolve_and_append_moves();
  1893 void LinearScan::resolve_exception_edge(XHandler* handler, int throwing_op_id, int reg_num, Phi* phi, MoveResolver &move_resolver) {
  1894   if (interval_at(reg_num) == NULL) {
  1895     // if a phi function is never used, no interval is created -> ignore this
  1896     return;
  1899   // the computation of to_interval is equal to resolve_collect_mappings,
  1900   // but from_interval is more complicated because of phi functions
  1901   BlockBegin* to_block = handler->entry_block();
  1902   Interval* to_interval = interval_at_block_begin(to_block, reg_num);
  1904   if (phi != NULL) {
  1905     // phi function of the exception entry block
  1906     // no moves are created for this phi function in the LIR_Generator, so the
  1907     // interval at the throwing instruction must be searched using the operands
  1908     // of the phi function
  1909     Value from_value = phi->operand_at(handler->phi_operand());
  1911     // with phi functions it can happen that the same from_value is used in
  1912     // multiple mappings, so notify move-resolver that this is allowed
  1913     move_resolver.set_multiple_reads_allowed();
  1915     Constant* con = from_value->as_Constant();
  1916     if (con != NULL && !con->is_pinned()) {
  1917       // unpinned constants may have no register, so add mapping from constant to interval
  1918       move_resolver.add_mapping(LIR_OprFact::value_type(con->type()), to_interval);
  1919     } else {
  1920       // search split child at the throwing op_id
  1921       Interval* from_interval = interval_at_op_id(from_value->operand()->vreg_number(), throwing_op_id);
  1922       move_resolver.add_mapping(from_interval, to_interval);
  1925   } else {
  1926     // no phi function, so use reg_num also for from_interval
  1927     // search split child at the throwing op_id
  1928     Interval* from_interval = interval_at_op_id(reg_num, throwing_op_id);
  1929     if (from_interval != to_interval) {
  1930       // optimization to reduce number of moves: when to_interval is on stack and
  1931       // the stack slot is known to be always correct, then no move is necessary
  1932       if (!from_interval->always_in_memory() || from_interval->canonical_spill_slot() != to_interval->assigned_reg()) {
  1933         move_resolver.add_mapping(from_interval, to_interval);
  1939 void LinearScan::resolve_exception_edge(XHandler* handler, int throwing_op_id, MoveResolver &move_resolver) {
  1940   TRACE_LINEAR_SCAN(4, tty->print_cr("resolving exception handler B%d: throwing_op_id=%d", handler->entry_block()->block_id(), throwing_op_id));
  1942   DEBUG_ONLY(move_resolver.check_empty());
  1943   assert(handler->lir_op_id() == -1, "already processed this xhandler");
  1944   DEBUG_ONLY(handler->set_lir_op_id(throwing_op_id));
  1945   assert(handler->entry_code() == NULL, "code already present");
  1947   // visit all registers where the live_in bit is set
  1948   BlockBegin* block = handler->entry_block();
  1949   int size = live_set_size();
  1950   for (int r = (int)block->live_in().get_next_one_offset(0, size); r < size; r = (int)block->live_in().get_next_one_offset(r + 1, size)) {
  1951     resolve_exception_edge(handler, throwing_op_id, r, NULL, move_resolver);
  1954   // the live_in bits are not set for phi functions of the xhandler entry, so iterate them separately
  1955   for_each_phi_fun(block, phi,
  1956     resolve_exception_edge(handler, throwing_op_id, phi->operand()->vreg_number(), phi, move_resolver)
  1957   );
  1959   if (move_resolver.has_mappings()) {
  1960     LIR_List* entry_code = new LIR_List(compilation());
  1961     move_resolver.set_insert_position(entry_code, 0);
  1962     move_resolver.resolve_and_append_moves();
  1964     entry_code->jump(handler->entry_block());
  1965     handler->set_entry_code(entry_code);
  1970 void LinearScan::resolve_exception_handlers() {
  1971   MoveResolver move_resolver(this);
  1972   LIR_OpVisitState visitor;
  1973   int num_blocks = block_count();
  1975   int i;
  1976   for (i = 0; i < num_blocks; i++) {
  1977     BlockBegin* block = block_at(i);
  1978     if (block->is_set(BlockBegin::exception_entry_flag)) {
  1979       resolve_exception_entry(block, move_resolver);
  1983   for (i = 0; i < num_blocks; i++) {
  1984     BlockBegin* block = block_at(i);
  1985     LIR_List* ops = block->lir();
  1986     int num_ops = ops->length();
  1988     // iterate all instructions of the block. skip the first because it is always a label
  1989     assert(visitor.no_operands(ops->at(0)), "first operation must always be a label");
  1990     for (int j = 1; j < num_ops; j++) {
  1991       LIR_Op* op = ops->at(j);
  1992       int op_id = op->id();
  1994       if (op_id != -1 && has_info(op_id)) {
  1995         // visit operation to collect all operands
  1996         visitor.visit(op);
  1997         assert(visitor.info_count() > 0, "should not visit otherwise");
  1999         XHandlers* xhandlers = visitor.all_xhandler();
  2000         int n = xhandlers->length();
  2001         for (int k = 0; k < n; k++) {
  2002           resolve_exception_edge(xhandlers->handler_at(k), op_id, move_resolver);
  2005 #ifdef ASSERT
  2006       } else {
  2007         visitor.visit(op);
  2008         assert(visitor.all_xhandler()->length() == 0, "missed exception handler");
  2009 #endif
  2016 // ********** Phase 7: assign register numbers back to LIR
  2017 // (includes computation of debug information and oop maps)
  2019 VMReg LinearScan::vm_reg_for_interval(Interval* interval) {
  2020   VMReg reg = interval->cached_vm_reg();
  2021   if (!reg->is_valid() ) {
  2022     reg = vm_reg_for_operand(operand_for_interval(interval));
  2023     interval->set_cached_vm_reg(reg);
  2025   assert(reg == vm_reg_for_operand(operand_for_interval(interval)), "wrong cached value");
  2026   return reg;
  2029 VMReg LinearScan::vm_reg_for_operand(LIR_Opr opr) {
  2030   assert(opr->is_oop(), "currently only implemented for oop operands");
  2031   return frame_map()->regname(opr);
  2035 LIR_Opr LinearScan::operand_for_interval(Interval* interval) {
  2036   LIR_Opr opr = interval->cached_opr();
  2037   if (opr->is_illegal()) {
  2038     opr = calc_operand_for_interval(interval);
  2039     interval->set_cached_opr(opr);
  2042   assert(opr == calc_operand_for_interval(interval), "wrong cached value");
  2043   return opr;
  2046 LIR_Opr LinearScan::calc_operand_for_interval(const Interval* interval) {
  2047   int assigned_reg = interval->assigned_reg();
  2048   BasicType type = interval->type();
  2050   if (assigned_reg >= nof_regs) {
  2051     // stack slot
  2052     assert(interval->assigned_regHi() == any_reg, "must not have hi register");
  2053     return LIR_OprFact::stack(assigned_reg - nof_regs, type);
  2055   } else {
  2056     // register
  2057     switch (type) {
  2058       case T_OBJECT: {
  2059         assert(assigned_reg >= pd_first_cpu_reg && assigned_reg <= pd_last_cpu_reg, "no cpu register");
  2060         assert(interval->assigned_regHi() == any_reg, "must not have hi register");
  2061         return LIR_OprFact::single_cpu_oop(assigned_reg);
  2064       case T_ADDRESS: {
  2065         assert(assigned_reg >= pd_first_cpu_reg && assigned_reg <= pd_last_cpu_reg, "no cpu register");
  2066         assert(interval->assigned_regHi() == any_reg, "must not have hi register");
  2067         return LIR_OprFact::single_cpu_address(assigned_reg);
  2070 #ifdef __SOFTFP__
  2071       case T_FLOAT:  // fall through
  2072 #endif // __SOFTFP__
  2073       case T_INT: {
  2074         assert(assigned_reg >= pd_first_cpu_reg && assigned_reg <= pd_last_cpu_reg, "no cpu register");
  2075         assert(interval->assigned_regHi() == any_reg, "must not have hi register");
  2076         return LIR_OprFact::single_cpu(assigned_reg);
  2079 #ifdef __SOFTFP__
  2080       case T_DOUBLE:  // fall through
  2081 #endif // __SOFTFP__
  2082       case T_LONG: {
  2083         int assigned_regHi = interval->assigned_regHi();
  2084         assert(assigned_reg >= pd_first_cpu_reg && assigned_reg <= pd_last_cpu_reg, "no cpu register");
  2085         assert(num_physical_regs(T_LONG) == 1 ||
  2086                (assigned_regHi >= pd_first_cpu_reg && assigned_regHi <= pd_last_cpu_reg), "no cpu register");
  2088         assert(assigned_reg != assigned_regHi, "invalid allocation");
  2089         assert(num_physical_regs(T_LONG) == 1 || assigned_reg < assigned_regHi,
  2090                "register numbers must be sorted (ensure that e.g. a move from eax,ebx to ebx,eax can not occur)");
  2091         assert((assigned_regHi != any_reg) ^ (num_physical_regs(T_LONG) == 1), "must be match");
  2092         if (requires_adjacent_regs(T_LONG)) {
  2093           assert(assigned_reg % 2 == 0 && assigned_reg + 1 == assigned_regHi, "must be sequential and even");
  2096 #ifdef _LP64
  2097         return LIR_OprFact::double_cpu(assigned_reg, assigned_reg);
  2098 #else
  2099 #if defined(SPARC) || defined(PPC)
  2100         return LIR_OprFact::double_cpu(assigned_regHi, assigned_reg);
  2101 #else
  2102         return LIR_OprFact::double_cpu(assigned_reg, assigned_regHi);
  2103 #endif // SPARC
  2104 #endif // LP64
  2107 #ifndef __SOFTFP__
  2108       case T_FLOAT: {
  2109 #ifdef X86
  2110         if (UseSSE >= 1) {
  2111           assert(assigned_reg >= pd_first_xmm_reg && assigned_reg <= pd_last_xmm_reg, "no xmm register");
  2112           assert(interval->assigned_regHi() == any_reg, "must not have hi register");
  2113           return LIR_OprFact::single_xmm(assigned_reg - pd_first_xmm_reg);
  2115 #endif
  2117         assert(assigned_reg >= pd_first_fpu_reg && assigned_reg <= pd_last_fpu_reg, "no fpu register");
  2118         assert(interval->assigned_regHi() == any_reg, "must not have hi register");
  2119         return LIR_OprFact::single_fpu(assigned_reg - pd_first_fpu_reg);
  2122       case T_DOUBLE: {
  2123 #ifdef X86
  2124         if (UseSSE >= 2) {
  2125           assert(assigned_reg >= pd_first_xmm_reg && assigned_reg <= pd_last_xmm_reg, "no xmm register");
  2126           assert(interval->assigned_regHi() == any_reg, "must not have hi register (double xmm values are stored in one register)");
  2127           return LIR_OprFact::double_xmm(assigned_reg - pd_first_xmm_reg);
  2129 #endif
  2131 #ifdef SPARC
  2132         assert(assigned_reg >= pd_first_fpu_reg && assigned_reg <= pd_last_fpu_reg, "no fpu register");
  2133         assert(interval->assigned_regHi() >= pd_first_fpu_reg && interval->assigned_regHi() <= pd_last_fpu_reg, "no fpu register");
  2134         assert(assigned_reg % 2 == 0 && assigned_reg + 1 == interval->assigned_regHi(), "must be sequential and even");
  2135         LIR_Opr result = LIR_OprFact::double_fpu(interval->assigned_regHi() - pd_first_fpu_reg, assigned_reg - pd_first_fpu_reg);
  2136 #elif defined(ARM)
  2137         assert(assigned_reg >= pd_first_fpu_reg && assigned_reg <= pd_last_fpu_reg, "no fpu register");
  2138         assert(interval->assigned_regHi() >= pd_first_fpu_reg && interval->assigned_regHi() <= pd_last_fpu_reg, "no fpu register");
  2139         assert(assigned_reg % 2 == 0 && assigned_reg + 1 == interval->assigned_regHi(), "must be sequential and even");
  2140         LIR_Opr result = LIR_OprFact::double_fpu(assigned_reg - pd_first_fpu_reg, interval->assigned_regHi() - pd_first_fpu_reg);
  2141 #else
  2142         assert(assigned_reg >= pd_first_fpu_reg && assigned_reg <= pd_last_fpu_reg, "no fpu register");
  2143         assert(interval->assigned_regHi() == any_reg, "must not have hi register (double fpu values are stored in one register on Intel)");
  2144         LIR_Opr result = LIR_OprFact::double_fpu(assigned_reg - pd_first_fpu_reg);
  2145 #endif
  2146         return result;
  2148 #endif // __SOFTFP__
  2150       default: {
  2151         ShouldNotReachHere();
  2152         return LIR_OprFact::illegalOpr;
  2158 LIR_Opr LinearScan::canonical_spill_opr(Interval* interval) {
  2159   assert(interval->canonical_spill_slot() >= nof_regs, "canonical spill slot not set");
  2160   return LIR_OprFact::stack(interval->canonical_spill_slot() - nof_regs, interval->type());
  2163 LIR_Opr LinearScan::color_lir_opr(LIR_Opr opr, int op_id, LIR_OpVisitState::OprMode mode) {
  2164   assert(opr->is_virtual(), "should not call this otherwise");
  2166   Interval* interval = interval_at(opr->vreg_number());
  2167   assert(interval != NULL, "interval must exist");
  2169   if (op_id != -1) {
  2170 #ifdef ASSERT
  2171     BlockBegin* block = block_of_op_with_id(op_id);
  2172     if (block->number_of_sux() <= 1 && op_id == block->last_lir_instruction_id()) {
  2173       // check if spill moves could have been appended at the end of this block, but
  2174       // before the branch instruction. So the split child information for this branch would
  2175       // be incorrect.
  2176       LIR_OpBranch* branch = block->lir()->instructions_list()->last()->as_OpBranch();
  2177       if (branch != NULL) {
  2178         if (block->live_out().at(opr->vreg_number())) {
  2179           assert(branch->cond() == lir_cond_always, "block does not end with an unconditional jump");
  2180           assert(false, "can't get split child for the last branch of a block because the information would be incorrect (moves are inserted before the branch in resolve_data_flow)");
  2184 #endif
  2186     // operands are not changed when an interval is split during allocation,
  2187     // so search the right interval here
  2188     interval = split_child_at_op_id(interval, op_id, mode);
  2191   LIR_Opr res = operand_for_interval(interval);
  2193 #ifdef X86
  2194   // new semantic for is_last_use: not only set on definite end of interval,
  2195   // but also before hole
  2196   // This may still miss some cases (e.g. for dead values), but it is not necessary that the
  2197   // last use information is completely correct
  2198   // information is only needed for fpu stack allocation
  2199   if (res->is_fpu_register()) {
  2200     if (opr->is_last_use() || op_id == interval->to() || (op_id != -1 && interval->has_hole_between(op_id, op_id + 1))) {
  2201       assert(op_id == -1 || !is_block_begin(op_id), "holes at begin of block may also result from control flow");
  2202       res = res->make_last_use();
  2205 #endif
  2207   assert(!gen()->is_vreg_flag_set(opr->vreg_number(), LIRGenerator::callee_saved) || !FrameMap::is_caller_save_register(res), "bad allocation");
  2209   return res;
  2213 #ifdef ASSERT
  2214 // some methods used to check correctness of debug information
  2216 void assert_no_register_values(GrowableArray<ScopeValue*>* values) {
  2217   if (values == NULL) {
  2218     return;
  2221   for (int i = 0; i < values->length(); i++) {
  2222     ScopeValue* value = values->at(i);
  2224     if (value->is_location()) {
  2225       Location location = ((LocationValue*)value)->location();
  2226       assert(location.where() == Location::on_stack, "value is in register");
  2231 void assert_no_register_values(GrowableArray<MonitorValue*>* values) {
  2232   if (values == NULL) {
  2233     return;
  2236   for (int i = 0; i < values->length(); i++) {
  2237     MonitorValue* value = values->at(i);
  2239     if (value->owner()->is_location()) {
  2240       Location location = ((LocationValue*)value->owner())->location();
  2241       assert(location.where() == Location::on_stack, "owner is in register");
  2243     assert(value->basic_lock().where() == Location::on_stack, "basic_lock is in register");
  2247 void assert_equal(Location l1, Location l2) {
  2248   assert(l1.where() == l2.where() && l1.type() == l2.type() && l1.offset() == l2.offset(), "");
  2251 void assert_equal(ScopeValue* v1, ScopeValue* v2) {
  2252   if (v1->is_location()) {
  2253     assert(v2->is_location(), "");
  2254     assert_equal(((LocationValue*)v1)->location(), ((LocationValue*)v2)->location());
  2255   } else if (v1->is_constant_int()) {
  2256     assert(v2->is_constant_int(), "");
  2257     assert(((ConstantIntValue*)v1)->value() == ((ConstantIntValue*)v2)->value(), "");
  2258   } else if (v1->is_constant_double()) {
  2259     assert(v2->is_constant_double(), "");
  2260     assert(((ConstantDoubleValue*)v1)->value() == ((ConstantDoubleValue*)v2)->value(), "");
  2261   } else if (v1->is_constant_long()) {
  2262     assert(v2->is_constant_long(), "");
  2263     assert(((ConstantLongValue*)v1)->value() == ((ConstantLongValue*)v2)->value(), "");
  2264   } else if (v1->is_constant_oop()) {
  2265     assert(v2->is_constant_oop(), "");
  2266     assert(((ConstantOopWriteValue*)v1)->value() == ((ConstantOopWriteValue*)v2)->value(), "");
  2267   } else {
  2268     ShouldNotReachHere();
  2272 void assert_equal(MonitorValue* m1, MonitorValue* m2) {
  2273   assert_equal(m1->owner(), m2->owner());
  2274   assert_equal(m1->basic_lock(), m2->basic_lock());
  2277 void assert_equal(IRScopeDebugInfo* d1, IRScopeDebugInfo* d2) {
  2278   assert(d1->scope() == d2->scope(), "not equal");
  2279   assert(d1->bci() == d2->bci(), "not equal");
  2281   if (d1->locals() != NULL) {
  2282     assert(d1->locals() != NULL && d2->locals() != NULL, "not equal");
  2283     assert(d1->locals()->length() == d2->locals()->length(), "not equal");
  2284     for (int i = 0; i < d1->locals()->length(); i++) {
  2285       assert_equal(d1->locals()->at(i), d2->locals()->at(i));
  2287   } else {
  2288     assert(d1->locals() == NULL && d2->locals() == NULL, "not equal");
  2291   if (d1->expressions() != NULL) {
  2292     assert(d1->expressions() != NULL && d2->expressions() != NULL, "not equal");
  2293     assert(d1->expressions()->length() == d2->expressions()->length(), "not equal");
  2294     for (int i = 0; i < d1->expressions()->length(); i++) {
  2295       assert_equal(d1->expressions()->at(i), d2->expressions()->at(i));
  2297   } else {
  2298     assert(d1->expressions() == NULL && d2->expressions() == NULL, "not equal");
  2301   if (d1->monitors() != NULL) {
  2302     assert(d1->monitors() != NULL && d2->monitors() != NULL, "not equal");
  2303     assert(d1->monitors()->length() == d2->monitors()->length(), "not equal");
  2304     for (int i = 0; i < d1->monitors()->length(); i++) {
  2305       assert_equal(d1->monitors()->at(i), d2->monitors()->at(i));
  2307   } else {
  2308     assert(d1->monitors() == NULL && d2->monitors() == NULL, "not equal");
  2311   if (d1->caller() != NULL) {
  2312     assert(d1->caller() != NULL && d2->caller() != NULL, "not equal");
  2313     assert_equal(d1->caller(), d2->caller());
  2314   } else {
  2315     assert(d1->caller() == NULL && d2->caller() == NULL, "not equal");
  2319 void check_stack_depth(CodeEmitInfo* info, int stack_end) {
  2320   if (info->stack()->bci() != SynchronizationEntryBCI && !info->scope()->method()->is_native()) {
  2321     Bytecodes::Code code = info->scope()->method()->java_code_at_bci(info->stack()->bci());
  2322     switch (code) {
  2323       case Bytecodes::_ifnull    : // fall through
  2324       case Bytecodes::_ifnonnull : // fall through
  2325       case Bytecodes::_ifeq      : // fall through
  2326       case Bytecodes::_ifne      : // fall through
  2327       case Bytecodes::_iflt      : // fall through
  2328       case Bytecodes::_ifge      : // fall through
  2329       case Bytecodes::_ifgt      : // fall through
  2330       case Bytecodes::_ifle      : // fall through
  2331       case Bytecodes::_if_icmpeq : // fall through
  2332       case Bytecodes::_if_icmpne : // fall through
  2333       case Bytecodes::_if_icmplt : // fall through
  2334       case Bytecodes::_if_icmpge : // fall through
  2335       case Bytecodes::_if_icmpgt : // fall through
  2336       case Bytecodes::_if_icmple : // fall through
  2337       case Bytecodes::_if_acmpeq : // fall through
  2338       case Bytecodes::_if_acmpne :
  2339         assert(stack_end >= -Bytecodes::depth(code), "must have non-empty expression stack at if bytecode");
  2340         break;
  2345 #endif // ASSERT
  2348 IntervalWalker* LinearScan::init_compute_oop_maps() {
  2349   // setup lists of potential oops for walking
  2350   Interval* oop_intervals;
  2351   Interval* non_oop_intervals;
  2353   create_unhandled_lists(&oop_intervals, &non_oop_intervals, is_oop_interval, NULL);
  2355   // intervals that have no oops inside need not to be processed
  2356   // to ensure a walking until the last instruction id, add a dummy interval
  2357   // with a high operation id
  2358   non_oop_intervals = new Interval(any_reg);
  2359   non_oop_intervals->add_range(max_jint - 2, max_jint - 1);
  2361   return new IntervalWalker(this, oop_intervals, non_oop_intervals);
  2365 OopMap* LinearScan::compute_oop_map(IntervalWalker* iw, LIR_Op* op, CodeEmitInfo* info, bool is_call_site) {
  2366   TRACE_LINEAR_SCAN(3, tty->print_cr("creating oop map at op_id %d", op->id()));
  2368   // walk before the current operation -> intervals that start at
  2369   // the operation (= output operands of the operation) are not
  2370   // included in the oop map
  2371   iw->walk_before(op->id());
  2373   int frame_size = frame_map()->framesize();
  2374   int arg_count = frame_map()->oop_map_arg_count();
  2375   OopMap* map = new OopMap(frame_size, arg_count);
  2377   // Check if this is a patch site.
  2378   bool is_patch_info = false;
  2379   if (op->code() == lir_move) {
  2380     assert(!is_call_site, "move must not be a call site");
  2381     assert(op->as_Op1() != NULL, "move must be LIR_Op1");
  2382     LIR_Op1* move = (LIR_Op1*)op;
  2384     is_patch_info = move->patch_code() != lir_patch_none;
  2387   // Iterate through active intervals
  2388   for (Interval* interval = iw->active_first(fixedKind); interval != Interval::end(); interval = interval->next()) {
  2389     int assigned_reg = interval->assigned_reg();
  2391     assert(interval->current_from() <= op->id() && op->id() <= interval->current_to(), "interval should not be active otherwise");
  2392     assert(interval->assigned_regHi() == any_reg, "oop must be single word");
  2393     assert(interval->reg_num() >= LIR_OprDesc::vreg_base, "fixed interval found");
  2395     // Check if this range covers the instruction. Intervals that
  2396     // start or end at the current operation are not included in the
  2397     // oop map, except in the case of patching moves.  For patching
  2398     // moves, any intervals which end at this instruction are included
  2399     // in the oop map since we may safepoint while doing the patch
  2400     // before we've consumed the inputs.
  2401     if (is_patch_info || op->id() < interval->current_to()) {
  2403       // caller-save registers must not be included into oop-maps at calls
  2404       assert(!is_call_site || assigned_reg >= nof_regs || !is_caller_save(assigned_reg), "interval is in a caller-save register at a call -> register will be overwritten");
  2406       VMReg name = vm_reg_for_interval(interval);
  2407       map->set_oop(name);
  2409       // Spill optimization: when the stack value is guaranteed to be always correct,
  2410       // then it must be added to the oop map even if the interval is currently in a register
  2411       if (interval->always_in_memory() &&
  2412           op->id() > interval->spill_definition_pos() &&
  2413           interval->assigned_reg() != interval->canonical_spill_slot()) {
  2414         assert(interval->spill_definition_pos() > 0, "position not set correctly");
  2415         assert(interval->canonical_spill_slot() >= LinearScan::nof_regs, "no spill slot assigned");
  2416         assert(interval->assigned_reg() < LinearScan::nof_regs, "interval is on stack, so stack slot is registered twice");
  2418         map->set_oop(frame_map()->slot_regname(interval->canonical_spill_slot() - LinearScan::nof_regs));
  2423   // add oops from lock stack
  2424   assert(info->stack() != NULL, "CodeEmitInfo must always have a stack");
  2425   int locks_count = info->stack()->total_locks_size();
  2426   for (int i = 0; i < locks_count; i++) {
  2427     map->set_oop(frame_map()->monitor_object_regname(i));
  2430   return map;
  2434 void LinearScan::compute_oop_map(IntervalWalker* iw, const LIR_OpVisitState &visitor, LIR_Op* op) {
  2435   assert(visitor.info_count() > 0, "no oop map needed");
  2437   // compute oop_map only for first CodeEmitInfo
  2438   // because it is (in most cases) equal for all other infos of the same operation
  2439   CodeEmitInfo* first_info = visitor.info_at(0);
  2440   OopMap* first_oop_map = compute_oop_map(iw, op, first_info, visitor.has_call());
  2442   for (int i = 0; i < visitor.info_count(); i++) {
  2443     CodeEmitInfo* info = visitor.info_at(i);
  2444     OopMap* oop_map = first_oop_map;
  2446     if (info->stack()->locks_size() != first_info->stack()->locks_size()) {
  2447       // this info has a different number of locks then the precomputed oop map
  2448       // (possible for lock and unlock instructions) -> compute oop map with
  2449       // correct lock information
  2450       oop_map = compute_oop_map(iw, op, info, visitor.has_call());
  2453     if (info->_oop_map == NULL) {
  2454       info->_oop_map = oop_map;
  2455     } else {
  2456       // a CodeEmitInfo can not be shared between different LIR-instructions
  2457       // because interval splitting can occur anywhere between two instructions
  2458       // and so the oop maps must be different
  2459       // -> check if the already set oop_map is exactly the one calculated for this operation
  2460       assert(info->_oop_map == oop_map, "same CodeEmitInfo used for multiple LIR instructions");
  2466 // frequently used constants
  2467 ConstantOopWriteValue LinearScan::_oop_null_scope_value = ConstantOopWriteValue(NULL);
  2468 ConstantIntValue      LinearScan::_int_m1_scope_value = ConstantIntValue(-1);
  2469 ConstantIntValue      LinearScan::_int_0_scope_value =  ConstantIntValue(0);
  2470 ConstantIntValue      LinearScan::_int_1_scope_value =  ConstantIntValue(1);
  2471 ConstantIntValue      LinearScan::_int_2_scope_value =  ConstantIntValue(2);
  2472 LocationValue         _illegal_value = LocationValue(Location());
  2474 void LinearScan::init_compute_debug_info() {
  2475   // cache for frequently used scope values
  2476   // (cpu registers and stack slots)
  2477   _scope_value_cache = ScopeValueArray((LinearScan::nof_cpu_regs + frame_map()->argcount() + max_spills()) * 2, NULL);
  2480 MonitorValue* LinearScan::location_for_monitor_index(int monitor_index) {
  2481   Location loc;
  2482   if (!frame_map()->location_for_monitor_object(monitor_index, &loc)) {
  2483     bailout("too large frame");
  2485   ScopeValue* object_scope_value = new LocationValue(loc);
  2487   if (!frame_map()->location_for_monitor_lock(monitor_index, &loc)) {
  2488     bailout("too large frame");
  2490   return new MonitorValue(object_scope_value, loc);
  2493 LocationValue* LinearScan::location_for_name(int name, Location::Type loc_type) {
  2494   Location loc;
  2495   if (!frame_map()->locations_for_slot(name, loc_type, &loc)) {
  2496     bailout("too large frame");
  2498   return new LocationValue(loc);
  2502 int LinearScan::append_scope_value_for_constant(LIR_Opr opr, GrowableArray<ScopeValue*>* scope_values) {
  2503   assert(opr->is_constant(), "should not be called otherwise");
  2505   LIR_Const* c = opr->as_constant_ptr();
  2506   BasicType t = c->type();
  2507   switch (t) {
  2508     case T_OBJECT: {
  2509       jobject value = c->as_jobject();
  2510       if (value == NULL) {
  2511         scope_values->append(&_oop_null_scope_value);
  2512       } else {
  2513         scope_values->append(new ConstantOopWriteValue(c->as_jobject()));
  2515       return 1;
  2518     case T_INT: // fall through
  2519     case T_FLOAT: {
  2520       int value = c->as_jint_bits();
  2521       switch (value) {
  2522         case -1: scope_values->append(&_int_m1_scope_value); break;
  2523         case 0:  scope_values->append(&_int_0_scope_value); break;
  2524         case 1:  scope_values->append(&_int_1_scope_value); break;
  2525         case 2:  scope_values->append(&_int_2_scope_value); break;
  2526         default: scope_values->append(new ConstantIntValue(c->as_jint_bits())); break;
  2528       return 1;
  2531     case T_LONG: // fall through
  2532     case T_DOUBLE: {
  2533 #ifdef _LP64
  2534       scope_values->append(&_int_0_scope_value);
  2535       scope_values->append(new ConstantLongValue(c->as_jlong_bits()));
  2536 #else
  2537       if (hi_word_offset_in_bytes > lo_word_offset_in_bytes) {
  2538         scope_values->append(new ConstantIntValue(c->as_jint_hi_bits()));
  2539         scope_values->append(new ConstantIntValue(c->as_jint_lo_bits()));
  2540       } else {
  2541         scope_values->append(new ConstantIntValue(c->as_jint_lo_bits()));
  2542         scope_values->append(new ConstantIntValue(c->as_jint_hi_bits()));
  2544 #endif
  2545       return 2;
  2548     case T_ADDRESS: {
  2549 #ifdef _LP64
  2550       scope_values->append(new ConstantLongValue(c->as_jint()));
  2551 #else
  2552       scope_values->append(new ConstantIntValue(c->as_jint()));
  2553 #endif
  2554       return 1;
  2557     default:
  2558       ShouldNotReachHere();
  2559       return -1;
  2563 int LinearScan::append_scope_value_for_operand(LIR_Opr opr, GrowableArray<ScopeValue*>* scope_values) {
  2564   if (opr->is_single_stack()) {
  2565     int stack_idx = opr->single_stack_ix();
  2566     bool is_oop = opr->is_oop_register();
  2567     int cache_idx = (stack_idx + LinearScan::nof_cpu_regs) * 2 + (is_oop ? 1 : 0);
  2569     ScopeValue* sv = _scope_value_cache.at(cache_idx);
  2570     if (sv == NULL) {
  2571       Location::Type loc_type = is_oop ? Location::oop : Location::normal;
  2572       sv = location_for_name(stack_idx, loc_type);
  2573       _scope_value_cache.at_put(cache_idx, sv);
  2576     // check if cached value is correct
  2577     DEBUG_ONLY(assert_equal(sv, location_for_name(stack_idx, is_oop ? Location::oop : Location::normal)));
  2579     scope_values->append(sv);
  2580     return 1;
  2582   } else if (opr->is_single_cpu()) {
  2583     bool is_oop = opr->is_oop_register();
  2584     int cache_idx = opr->cpu_regnr() * 2 + (is_oop ? 1 : 0);
  2585     Location::Type int_loc_type = NOT_LP64(Location::normal) LP64_ONLY(Location::int_in_long);
  2587     ScopeValue* sv = _scope_value_cache.at(cache_idx);
  2588     if (sv == NULL) {
  2589       Location::Type loc_type = is_oop ? Location::oop : int_loc_type;
  2590       VMReg rname = frame_map()->regname(opr);
  2591       sv = new LocationValue(Location::new_reg_loc(loc_type, rname));
  2592       _scope_value_cache.at_put(cache_idx, sv);
  2595     // check if cached value is correct
  2596     DEBUG_ONLY(assert_equal(sv, new LocationValue(Location::new_reg_loc(is_oop ? Location::oop : int_loc_type, frame_map()->regname(opr)))));
  2598     scope_values->append(sv);
  2599     return 1;
  2601 #ifdef X86
  2602   } else if (opr->is_single_xmm()) {
  2603     VMReg rname = opr->as_xmm_float_reg()->as_VMReg();
  2604     LocationValue* sv = new LocationValue(Location::new_reg_loc(Location::normal, rname));
  2606     scope_values->append(sv);
  2607     return 1;
  2608 #endif
  2610   } else if (opr->is_single_fpu()) {
  2611 #ifdef X86
  2612     // the exact location of fpu stack values is only known
  2613     // during fpu stack allocation, so the stack allocator object
  2614     // must be present
  2615     assert(use_fpu_stack_allocation(), "should not have float stack values without fpu stack allocation (all floats must be SSE2)");
  2616     assert(_fpu_stack_allocator != NULL, "must be present");
  2617     opr = _fpu_stack_allocator->to_fpu_stack(opr);
  2618 #endif
  2620     Location::Type loc_type = float_saved_as_double ? Location::float_in_dbl : Location::normal;
  2621     VMReg rname = frame_map()->fpu_regname(opr->fpu_regnr());
  2622     LocationValue* sv = new LocationValue(Location::new_reg_loc(loc_type, rname));
  2624     scope_values->append(sv);
  2625     return 1;
  2627   } else {
  2628     // double-size operands
  2630     ScopeValue* first;
  2631     ScopeValue* second;
  2633     if (opr->is_double_stack()) {
  2634 #ifdef _LP64
  2635       Location loc1;
  2636       Location::Type loc_type = opr->type() == T_LONG ? Location::lng : Location::dbl;
  2637       if (!frame_map()->locations_for_slot(opr->double_stack_ix(), loc_type, &loc1, NULL)) {
  2638         bailout("too large frame");
  2640       // Does this reverse on x86 vs. sparc?
  2641       first =  new LocationValue(loc1);
  2642       second = &_int_0_scope_value;
  2643 #else
  2644       Location loc1, loc2;
  2645       if (!frame_map()->locations_for_slot(opr->double_stack_ix(), Location::normal, &loc1, &loc2)) {
  2646         bailout("too large frame");
  2648       first =  new LocationValue(loc1);
  2649       second = new LocationValue(loc2);
  2650 #endif // _LP64
  2652     } else if (opr->is_double_cpu()) {
  2653 #ifdef _LP64
  2654       VMReg rname_first = opr->as_register_lo()->as_VMReg();
  2655       first = new LocationValue(Location::new_reg_loc(Location::lng, rname_first));
  2656       second = &_int_0_scope_value;
  2657 #else
  2658       VMReg rname_first = opr->as_register_lo()->as_VMReg();
  2659       VMReg rname_second = opr->as_register_hi()->as_VMReg();
  2661       if (hi_word_offset_in_bytes < lo_word_offset_in_bytes) {
  2662         // lo/hi and swapped relative to first and second, so swap them
  2663         VMReg tmp = rname_first;
  2664         rname_first = rname_second;
  2665         rname_second = tmp;
  2668       first = new LocationValue(Location::new_reg_loc(Location::normal, rname_first));
  2669       second = new LocationValue(Location::new_reg_loc(Location::normal, rname_second));
  2670 #endif //_LP64
  2673 #ifdef X86
  2674     } else if (opr->is_double_xmm()) {
  2675       assert(opr->fpu_regnrLo() == opr->fpu_regnrHi(), "assumed in calculation");
  2676       VMReg rname_first  = opr->as_xmm_double_reg()->as_VMReg();
  2677 #  ifdef _LP64
  2678       first = new LocationValue(Location::new_reg_loc(Location::dbl, rname_first));
  2679       second = &_int_0_scope_value;
  2680 #  else
  2681       first = new LocationValue(Location::new_reg_loc(Location::normal, rname_first));
  2682       // %%% This is probably a waste but we'll keep things as they were for now
  2683       if (true) {
  2684         VMReg rname_second = rname_first->next();
  2685         second = new LocationValue(Location::new_reg_loc(Location::normal, rname_second));
  2687 #  endif
  2688 #endif
  2690     } else if (opr->is_double_fpu()) {
  2691       // On SPARC, fpu_regnrLo/fpu_regnrHi represents the two halves of
  2692       // the double as float registers in the native ordering. On X86,
  2693       // fpu_regnrLo is a FPU stack slot whose VMReg represents
  2694       // the low-order word of the double and fpu_regnrLo + 1 is the
  2695       // name for the other half.  *first and *second must represent the
  2696       // least and most significant words, respectively.
  2698 #ifdef X86
  2699       // the exact location of fpu stack values is only known
  2700       // during fpu stack allocation, so the stack allocator object
  2701       // must be present
  2702       assert(use_fpu_stack_allocation(), "should not have float stack values without fpu stack allocation (all floats must be SSE2)");
  2703       assert(_fpu_stack_allocator != NULL, "must be present");
  2704       opr = _fpu_stack_allocator->to_fpu_stack(opr);
  2706       assert(opr->fpu_regnrLo() == opr->fpu_regnrHi(), "assumed in calculation (only fpu_regnrLo is used)");
  2707 #endif
  2708 #ifdef SPARC
  2709       assert(opr->fpu_regnrLo() == opr->fpu_regnrHi() + 1, "assumed in calculation (only fpu_regnrHi is used)");
  2710 #endif
  2711 #ifdef ARM
  2712       assert(opr->fpu_regnrHi() == opr->fpu_regnrLo() + 1, "assumed in calculation (only fpu_regnrLo is used)");
  2713 #endif
  2714 #ifdef PPC
  2715       assert(opr->fpu_regnrLo() == opr->fpu_regnrHi(), "assumed in calculation (only fpu_regnrHi is used)");
  2716 #endif
  2718 #ifdef VM_LITTLE_ENDIAN
  2719       VMReg rname_first = frame_map()->fpu_regname(opr->fpu_regnrLo());
  2720 #else
  2721       VMReg rname_first = frame_map()->fpu_regname(opr->fpu_regnrHi());
  2722 #endif
  2724 #ifdef _LP64
  2725       first = new LocationValue(Location::new_reg_loc(Location::dbl, rname_first));
  2726       second = &_int_0_scope_value;
  2727 #else
  2728       first = new LocationValue(Location::new_reg_loc(Location::normal, rname_first));
  2729       // %%% This is probably a waste but we'll keep things as they were for now
  2730       if (true) {
  2731         VMReg rname_second = rname_first->next();
  2732         second = new LocationValue(Location::new_reg_loc(Location::normal, rname_second));
  2734 #endif
  2736     } else {
  2737       ShouldNotReachHere();
  2738       first = NULL;
  2739       second = NULL;
  2742     assert(first != NULL && second != NULL, "must be set");
  2743     // The convention the interpreter uses is that the second local
  2744     // holds the first raw word of the native double representation.
  2745     // This is actually reasonable, since locals and stack arrays
  2746     // grow downwards in all implementations.
  2747     // (If, on some machine, the interpreter's Java locals or stack
  2748     // were to grow upwards, the embedded doubles would be word-swapped.)
  2749     scope_values->append(second);
  2750     scope_values->append(first);
  2751     return 2;
  2756 int LinearScan::append_scope_value(int op_id, Value value, GrowableArray<ScopeValue*>* scope_values) {
  2757   if (value != NULL) {
  2758     LIR_Opr opr = value->operand();
  2759     Constant* con = value->as_Constant();
  2761     assert(con == NULL || opr->is_virtual() || opr->is_constant() || opr->is_illegal(), "asumption: Constant instructions have only constant operands (or illegal if constant is optimized away)");
  2762     assert(con != NULL || opr->is_virtual(), "asumption: non-Constant instructions have only virtual operands");
  2764     if (con != NULL && !con->is_pinned() && !opr->is_constant()) {
  2765       // Unpinned constants may have a virtual operand for a part of the lifetime
  2766       // or may be illegal when it was optimized away,
  2767       // so always use a constant operand
  2768       opr = LIR_OprFact::value_type(con->type());
  2770     assert(opr->is_virtual() || opr->is_constant(), "other cases not allowed here");
  2772     if (opr->is_virtual()) {
  2773       LIR_OpVisitState::OprMode mode = LIR_OpVisitState::inputMode;
  2775       BlockBegin* block = block_of_op_with_id(op_id);
  2776       if (block->number_of_sux() == 1 && op_id == block->last_lir_instruction_id()) {
  2777         // generating debug information for the last instruction of a block.
  2778         // if this instruction is a branch, spill moves are inserted before this branch
  2779         // and so the wrong operand would be returned (spill moves at block boundaries are not
  2780         // considered in the live ranges of intervals)
  2781         // Solution: use the first op_id of the branch target block instead.
  2782         if (block->lir()->instructions_list()->last()->as_OpBranch() != NULL) {
  2783           if (block->live_out().at(opr->vreg_number())) {
  2784             op_id = block->sux_at(0)->first_lir_instruction_id();
  2785             mode = LIR_OpVisitState::outputMode;
  2790       // Get current location of operand
  2791       // The operand must be live because debug information is considered when building the intervals
  2792       // if the interval is not live, color_lir_opr will cause an assertion failure
  2793       opr = color_lir_opr(opr, op_id, mode);
  2794       assert(!has_call(op_id) || opr->is_stack() || !is_caller_save(reg_num(opr)), "can not have caller-save register operands at calls");
  2796       // Append to ScopeValue array
  2797       return append_scope_value_for_operand(opr, scope_values);
  2799     } else {
  2800       assert(value->as_Constant() != NULL, "all other instructions have only virtual operands");
  2801       assert(opr->is_constant(), "operand must be constant");
  2803       return append_scope_value_for_constant(opr, scope_values);
  2805   } else {
  2806     // append a dummy value because real value not needed
  2807     scope_values->append(&_illegal_value);
  2808     return 1;
  2813 IRScopeDebugInfo* LinearScan::compute_debug_info_for_scope(int op_id, IRScope* cur_scope, ValueStack* cur_state, ValueStack* innermost_state) {
  2814   IRScopeDebugInfo* caller_debug_info = NULL;
  2816   ValueStack* caller_state = cur_state->caller_state();
  2817   if (caller_state != NULL) {
  2818     // process recursively to compute outermost scope first
  2819     caller_debug_info = compute_debug_info_for_scope(op_id, cur_scope->caller(), caller_state, innermost_state);
  2822   // initialize these to null.
  2823   // If we don't need deopt info or there are no locals, expressions or monitors,
  2824   // then these get recorded as no information and avoids the allocation of 0 length arrays.
  2825   GrowableArray<ScopeValue*>*   locals      = NULL;
  2826   GrowableArray<ScopeValue*>*   expressions = NULL;
  2827   GrowableArray<MonitorValue*>* monitors    = NULL;
  2829   // describe local variable values
  2830   int nof_locals = cur_state->locals_size();
  2831   if (nof_locals > 0) {
  2832     locals = new GrowableArray<ScopeValue*>(nof_locals);
  2834     int pos = 0;
  2835     while (pos < nof_locals) {
  2836       assert(pos < cur_state->locals_size(), "why not?");
  2838       Value local = cur_state->local_at(pos);
  2839       pos += append_scope_value(op_id, local, locals);
  2841       assert(locals->length() == pos, "must match");
  2843     assert(locals->length() == cur_scope->method()->max_locals(), "wrong number of locals");
  2844     assert(locals->length() == cur_state->locals_size(), "wrong number of locals");
  2845   } else if (cur_scope->method()->max_locals() > 0) {
  2846     assert(cur_state->kind() == ValueStack::EmptyExceptionState, "should be");
  2847     nof_locals = cur_scope->method()->max_locals();
  2848     locals = new GrowableArray<ScopeValue*>(nof_locals);
  2849     for(int i = 0; i < nof_locals; i++) {
  2850       locals->append(&_illegal_value);
  2854   // describe expression stack
  2855   int nof_stack = cur_state->stack_size();
  2856   if (nof_stack > 0) {
  2857     expressions = new GrowableArray<ScopeValue*>(nof_stack);
  2859     int pos = 0;
  2860     while (pos < nof_stack) {
  2861       Value expression = cur_state->stack_at_inc(pos);
  2862       append_scope_value(op_id, expression, expressions);
  2864       assert(expressions->length() == pos, "must match");
  2866     assert(expressions->length() == cur_state->stack_size(), "wrong number of stack entries");
  2869   // describe monitors
  2870   int nof_locks = cur_state->locks_size();
  2871   if (nof_locks > 0) {
  2872     int lock_offset = cur_state->caller_state() != NULL ? cur_state->caller_state()->total_locks_size() : 0;
  2873     monitors = new GrowableArray<MonitorValue*>(nof_locks);
  2874     for (int i = 0; i < nof_locks; i++) {
  2875       monitors->append(location_for_monitor_index(lock_offset + i));
  2879   return new IRScopeDebugInfo(cur_scope, cur_state->bci(), locals, expressions, monitors, caller_debug_info);
  2883 void LinearScan::compute_debug_info(CodeEmitInfo* info, int op_id) {
  2884   TRACE_LINEAR_SCAN(3, tty->print_cr("creating debug information at op_id %d", op_id));
  2886   IRScope* innermost_scope = info->scope();
  2887   ValueStack* innermost_state = info->stack();
  2889   assert(innermost_scope != NULL && innermost_state != NULL, "why is it missing?");
  2891   DEBUG_ONLY(check_stack_depth(info, innermost_state->stack_size()));
  2893   if (info->_scope_debug_info == NULL) {
  2894     // compute debug information
  2895     info->_scope_debug_info = compute_debug_info_for_scope(op_id, innermost_scope, innermost_state, innermost_state);
  2896   } else {
  2897     // debug information already set. Check that it is correct from the current point of view
  2898     DEBUG_ONLY(assert_equal(info->_scope_debug_info, compute_debug_info_for_scope(op_id, innermost_scope, innermost_state, innermost_state)));
  2903 void LinearScan::assign_reg_num(LIR_OpList* instructions, IntervalWalker* iw) {
  2904   LIR_OpVisitState visitor;
  2905   int num_inst = instructions->length();
  2906   bool has_dead = false;
  2908   for (int j = 0; j < num_inst; j++) {
  2909     LIR_Op* op = instructions->at(j);
  2910     if (op == NULL) {  // this can happen when spill-moves are removed in eliminate_spill_moves
  2911       has_dead = true;
  2912       continue;
  2914     int op_id = op->id();
  2916     // visit instruction to get list of operands
  2917     visitor.visit(op);
  2919     // iterate all modes of the visitor and process all virtual operands
  2920     for_each_visitor_mode(mode) {
  2921       int n = visitor.opr_count(mode);
  2922       for (int k = 0; k < n; k++) {
  2923         LIR_Opr opr = visitor.opr_at(mode, k);
  2924         if (opr->is_virtual_register()) {
  2925           visitor.set_opr_at(mode, k, color_lir_opr(opr, op_id, mode));
  2930     if (visitor.info_count() > 0) {
  2931       // exception handling
  2932       if (compilation()->has_exception_handlers()) {
  2933         XHandlers* xhandlers = visitor.all_xhandler();
  2934         int n = xhandlers->length();
  2935         for (int k = 0; k < n; k++) {
  2936           XHandler* handler = xhandlers->handler_at(k);
  2937           if (handler->entry_code() != NULL) {
  2938             assign_reg_num(handler->entry_code()->instructions_list(), NULL);
  2941       } else {
  2942         assert(visitor.all_xhandler()->length() == 0, "missed exception handler");
  2945       // compute oop map
  2946       assert(iw != NULL, "needed for compute_oop_map");
  2947       compute_oop_map(iw, visitor, op);
  2949       // compute debug information
  2950       if (!use_fpu_stack_allocation()) {
  2951         // compute debug information if fpu stack allocation is not needed.
  2952         // when fpu stack allocation is needed, the debug information can not
  2953         // be computed here because the exact location of fpu operands is not known
  2954         // -> debug information is created inside the fpu stack allocator
  2955         int n = visitor.info_count();
  2956         for (int k = 0; k < n; k++) {
  2957           compute_debug_info(visitor.info_at(k), op_id);
  2962 #ifdef ASSERT
  2963     // make sure we haven't made the op invalid.
  2964     op->verify();
  2965 #endif
  2967     // remove useless moves
  2968     if (op->code() == lir_move) {
  2969       assert(op->as_Op1() != NULL, "move must be LIR_Op1");
  2970       LIR_Op1* move = (LIR_Op1*)op;
  2971       LIR_Opr src = move->in_opr();
  2972       LIR_Opr dst = move->result_opr();
  2973       if (dst == src ||
  2974           !dst->is_pointer() && !src->is_pointer() &&
  2975           src->is_same_register(dst)) {
  2976         instructions->at_put(j, NULL);
  2977         has_dead = true;
  2982   if (has_dead) {
  2983     // iterate all instructions of the block and remove all null-values.
  2984     int insert_point = 0;
  2985     for (int j = 0; j < num_inst; j++) {
  2986       LIR_Op* op = instructions->at(j);
  2987       if (op != NULL) {
  2988         if (insert_point != j) {
  2989           instructions->at_put(insert_point, op);
  2991         insert_point++;
  2994     instructions->truncate(insert_point);
  2998 void LinearScan::assign_reg_num() {
  2999   TIME_LINEAR_SCAN(timer_assign_reg_num);
  3001   init_compute_debug_info();
  3002   IntervalWalker* iw = init_compute_oop_maps();
  3004   int num_blocks = block_count();
  3005   for (int i = 0; i < num_blocks; i++) {
  3006     BlockBegin* block = block_at(i);
  3007     assign_reg_num(block->lir()->instructions_list(), iw);
  3012 void LinearScan::do_linear_scan() {
  3013   NOT_PRODUCT(_total_timer.begin_method());
  3015   number_instructions();
  3017   NOT_PRODUCT(print_lir(1, "Before Register Allocation"));
  3019   compute_local_live_sets();
  3020   compute_global_live_sets();
  3021   CHECK_BAILOUT();
  3023   build_intervals();
  3024   CHECK_BAILOUT();
  3025   sort_intervals_before_allocation();
  3027   NOT_PRODUCT(print_intervals("Before Register Allocation"));
  3028   NOT_PRODUCT(LinearScanStatistic::compute(this, _stat_before_alloc));
  3030   allocate_registers();
  3031   CHECK_BAILOUT();
  3033   resolve_data_flow();
  3034   if (compilation()->has_exception_handlers()) {
  3035     resolve_exception_handlers();
  3037   // fill in number of spill slots into frame_map
  3038   propagate_spill_slots();
  3039   CHECK_BAILOUT();
  3041   NOT_PRODUCT(print_intervals("After Register Allocation"));
  3042   NOT_PRODUCT(print_lir(2, "LIR after register allocation:"));
  3044   sort_intervals_after_allocation();
  3046   DEBUG_ONLY(verify());
  3048   eliminate_spill_moves();
  3049   assign_reg_num();
  3050   CHECK_BAILOUT();
  3052   NOT_PRODUCT(print_lir(2, "LIR after assignment of register numbers:"));
  3053   NOT_PRODUCT(LinearScanStatistic::compute(this, _stat_after_asign));
  3055   { TIME_LINEAR_SCAN(timer_allocate_fpu_stack);
  3057     if (use_fpu_stack_allocation()) {
  3058       allocate_fpu_stack(); // Only has effect on Intel
  3059       NOT_PRODUCT(print_lir(2, "LIR after FPU stack allocation:"));
  3063   { TIME_LINEAR_SCAN(timer_optimize_lir);
  3065     EdgeMoveOptimizer::optimize(ir()->code());
  3066     ControlFlowOptimizer::optimize(ir()->code());
  3067     // check that cfg is still correct after optimizations
  3068     ir()->verify();
  3071   NOT_PRODUCT(print_lir(1, "Before Code Generation", false));
  3072   NOT_PRODUCT(LinearScanStatistic::compute(this, _stat_final));
  3073   NOT_PRODUCT(_total_timer.end_method(this));
  3077 // ********** Printing functions
  3079 #ifndef PRODUCT
  3081 void LinearScan::print_timers(double total) {
  3082   _total_timer.print(total);
  3085 void LinearScan::print_statistics() {
  3086   _stat_before_alloc.print("before allocation");
  3087   _stat_after_asign.print("after assignment of register");
  3088   _stat_final.print("after optimization");
  3091 void LinearScan::print_bitmap(BitMap& b) {
  3092   for (unsigned int i = 0; i < b.size(); i++) {
  3093     if (b.at(i)) tty->print("%d ", i);
  3095   tty->cr();
  3098 void LinearScan::print_intervals(const char* label) {
  3099   if (TraceLinearScanLevel >= 1) {
  3100     int i;
  3101     tty->cr();
  3102     tty->print_cr("%s", label);
  3104     for (i = 0; i < interval_count(); i++) {
  3105       Interval* interval = interval_at(i);
  3106       if (interval != NULL) {
  3107         interval->print();
  3111     tty->cr();
  3112     tty->print_cr("--- Basic Blocks ---");
  3113     for (i = 0; i < block_count(); i++) {
  3114       BlockBegin* block = block_at(i);
  3115       tty->print("B%d [%d, %d, %d, %d] ", block->block_id(), block->first_lir_instruction_id(), block->last_lir_instruction_id(), block->loop_index(), block->loop_depth());
  3117     tty->cr();
  3118     tty->cr();
  3121   if (PrintCFGToFile) {
  3122     CFGPrinter::print_intervals(&_intervals, label);
  3126 void LinearScan::print_lir(int level, const char* label, bool hir_valid) {
  3127   if (TraceLinearScanLevel >= level) {
  3128     tty->cr();
  3129     tty->print_cr("%s", label);
  3130     print_LIR(ir()->linear_scan_order());
  3131     tty->cr();
  3134   if (level == 1 && PrintCFGToFile) {
  3135     CFGPrinter::print_cfg(ir()->linear_scan_order(), label, hir_valid, true);
  3139 #endif //PRODUCT
  3142 // ********** verification functions for allocation
  3143 // (check that all intervals have a correct register and that no registers are overwritten)
  3144 #ifdef ASSERT
  3146 void LinearScan::verify() {
  3147   TRACE_LINEAR_SCAN(2, tty->print_cr("********* verifying intervals ******************************************"));
  3148   verify_intervals();
  3150   TRACE_LINEAR_SCAN(2, tty->print_cr("********* verifying that no oops are in fixed intervals ****************"));
  3151   verify_no_oops_in_fixed_intervals();
  3153   TRACE_LINEAR_SCAN(2, tty->print_cr("********* verifying that unpinned constants are not alive across block boundaries"));
  3154   verify_constants();
  3156   TRACE_LINEAR_SCAN(2, tty->print_cr("********* verifying register allocation ********************************"));
  3157   verify_registers();
  3159   TRACE_LINEAR_SCAN(2, tty->print_cr("********* no errors found **********************************************"));
  3162 void LinearScan::verify_intervals() {
  3163   int len = interval_count();
  3164   bool has_error = false;
  3166   for (int i = 0; i < len; i++) {
  3167     Interval* i1 = interval_at(i);
  3168     if (i1 == NULL) continue;
  3170     i1->check_split_children();
  3172     if (i1->reg_num() != i) {
  3173       tty->print_cr("Interval %d is on position %d in list", i1->reg_num(), i); i1->print(); tty->cr();
  3174       has_error = true;
  3177     if (i1->reg_num() >= LIR_OprDesc::vreg_base && i1->type() == T_ILLEGAL) {
  3178       tty->print_cr("Interval %d has no type assigned", i1->reg_num()); i1->print(); tty->cr();
  3179       has_error = true;
  3182     if (i1->assigned_reg() == any_reg) {
  3183       tty->print_cr("Interval %d has no register assigned", i1->reg_num()); i1->print(); tty->cr();
  3184       has_error = true;
  3187     if (i1->assigned_reg() == i1->assigned_regHi()) {
  3188       tty->print_cr("Interval %d: low and high register equal", i1->reg_num()); i1->print(); tty->cr();
  3189       has_error = true;
  3192     if (!is_processed_reg_num(i1->assigned_reg())) {
  3193       tty->print_cr("Can not have an Interval for an ignored register"); i1->print(); tty->cr();
  3194       has_error = true;
  3197     if (i1->first() == Range::end()) {
  3198       tty->print_cr("Interval %d has no Range", i1->reg_num()); i1->print(); tty->cr();
  3199       has_error = true;
  3202     for (Range* r = i1->first(); r != Range::end(); r = r->next()) {
  3203       if (r->from() >= r->to()) {
  3204         tty->print_cr("Interval %d has zero length range", i1->reg_num()); i1->print(); tty->cr();
  3205         has_error = true;
  3209     for (int j = i + 1; j < len; j++) {
  3210       Interval* i2 = interval_at(j);
  3211       if (i2 == NULL) continue;
  3213       // special intervals that are created in MoveResolver
  3214       // -> ignore them because the range information has no meaning there
  3215       if (i1->from() == 1 && i1->to() == 2) continue;
  3216       if (i2->from() == 1 && i2->to() == 2) continue;
  3218       int r1 = i1->assigned_reg();
  3219       int r1Hi = i1->assigned_regHi();
  3220       int r2 = i2->assigned_reg();
  3221       int r2Hi = i2->assigned_regHi();
  3222       if (i1->intersects(i2) && (r1 == r2 || r1 == r2Hi || (r1Hi != any_reg && (r1Hi == r2 || r1Hi == r2Hi)))) {
  3223         tty->print_cr("Intervals %d and %d overlap and have the same register assigned", i1->reg_num(), i2->reg_num());
  3224         i1->print(); tty->cr();
  3225         i2->print(); tty->cr();
  3226         has_error = true;
  3231   assert(has_error == false, "register allocation invalid");
  3235 void LinearScan::verify_no_oops_in_fixed_intervals() {
  3236   Interval* fixed_intervals;
  3237   Interval* other_intervals;
  3238   create_unhandled_lists(&fixed_intervals, &other_intervals, is_precolored_cpu_interval, NULL);
  3240   // to ensure a walking until the last instruction id, add a dummy interval
  3241   // with a high operation id
  3242   other_intervals = new Interval(any_reg);
  3243   other_intervals->add_range(max_jint - 2, max_jint - 1);
  3244   IntervalWalker* iw = new IntervalWalker(this, fixed_intervals, other_intervals);
  3246   LIR_OpVisitState visitor;
  3247   for (int i = 0; i < block_count(); i++) {
  3248     BlockBegin* block = block_at(i);
  3250     LIR_OpList* instructions = block->lir()->instructions_list();
  3252     for (int j = 0; j < instructions->length(); j++) {
  3253       LIR_Op* op = instructions->at(j);
  3254       int op_id = op->id();
  3256       visitor.visit(op);
  3258       if (visitor.info_count() > 0) {
  3259         iw->walk_before(op->id());
  3260         bool check_live = true;
  3261         if (op->code() == lir_move) {
  3262           LIR_Op1* move = (LIR_Op1*)op;
  3263           check_live = (move->patch_code() == lir_patch_none);
  3265         LIR_OpBranch* branch = op->as_OpBranch();
  3266         if (branch != NULL && branch->stub() != NULL && branch->stub()->is_exception_throw_stub()) {
  3267           // Don't bother checking the stub in this case since the
  3268           // exception stub will never return to normal control flow.
  3269           check_live = false;
  3272         // Make sure none of the fixed registers is live across an
  3273         // oopmap since we can't handle that correctly.
  3274         if (check_live) {
  3275           for (Interval* interval = iw->active_first(fixedKind);
  3276                interval != Interval::end();
  3277                interval = interval->next()) {
  3278             if (interval->current_to() > op->id() + 1) {
  3279               // This interval is live out of this op so make sure
  3280               // that this interval represents some value that's
  3281               // referenced by this op either as an input or output.
  3282               bool ok = false;
  3283               for_each_visitor_mode(mode) {
  3284                 int n = visitor.opr_count(mode);
  3285                 for (int k = 0; k < n; k++) {
  3286                   LIR_Opr opr = visitor.opr_at(mode, k);
  3287                   if (opr->is_fixed_cpu()) {
  3288                     if (interval_at(reg_num(opr)) == interval) {
  3289                       ok = true;
  3290                       break;
  3292                     int hi = reg_numHi(opr);
  3293                     if (hi != -1 && interval_at(hi) == interval) {
  3294                       ok = true;
  3295                       break;
  3300               assert(ok, "fixed intervals should never be live across an oopmap point");
  3306       // oop-maps at calls do not contain registers, so check is not needed
  3307       if (!visitor.has_call()) {
  3309         for_each_visitor_mode(mode) {
  3310           int n = visitor.opr_count(mode);
  3311           for (int k = 0; k < n; k++) {
  3312             LIR_Opr opr = visitor.opr_at(mode, k);
  3314             if (opr->is_fixed_cpu() && opr->is_oop()) {
  3315               // operand is a non-virtual cpu register and contains an oop
  3316               TRACE_LINEAR_SCAN(4, op->print_on(tty); tty->print("checking operand "); opr->print(); tty->cr());
  3318               Interval* interval = interval_at(reg_num(opr));
  3319               assert(interval != NULL, "no interval");
  3321               if (mode == LIR_OpVisitState::inputMode) {
  3322                 if (interval->to() >= op_id + 1) {
  3323                   assert(interval->to() < op_id + 2 ||
  3324                          interval->has_hole_between(op_id, op_id + 2),
  3325                          "oop input operand live after instruction");
  3327               } else if (mode == LIR_OpVisitState::outputMode) {
  3328                 if (interval->from() <= op_id - 1) {
  3329                   assert(interval->has_hole_between(op_id - 1, op_id),
  3330                          "oop input operand live after instruction");
  3342 void LinearScan::verify_constants() {
  3343   int num_regs = num_virtual_regs();
  3344   int size = live_set_size();
  3345   int num_blocks = block_count();
  3347   for (int i = 0; i < num_blocks; i++) {
  3348     BlockBegin* block = block_at(i);
  3349     BitMap live_at_edge = block->live_in();
  3351     // visit all registers where the live_at_edge bit is set
  3352     for (int r = (int)live_at_edge.get_next_one_offset(0, size); r < size; r = (int)live_at_edge.get_next_one_offset(r + 1, size)) {
  3353       TRACE_LINEAR_SCAN(4, tty->print("checking interval %d of block B%d", r, block->block_id()));
  3355       Value value = gen()->instruction_for_vreg(r);
  3357       assert(value != NULL, "all intervals live across block boundaries must have Value");
  3358       assert(value->operand()->is_register() && value->operand()->is_virtual(), "value must have virtual operand");
  3359       assert(value->operand()->vreg_number() == r, "register number must match");
  3360       // TKR assert(value->as_Constant() == NULL || value->is_pinned(), "only pinned constants can be alive accross block boundaries");
  3366 class RegisterVerifier: public StackObj {
  3367  private:
  3368   LinearScan*   _allocator;
  3369   BlockList     _work_list;      // all blocks that must be processed
  3370   IntervalsList _saved_states;   // saved information of previous check
  3372   // simplified access to methods of LinearScan
  3373   Compilation*  compilation() const              { return _allocator->compilation(); }
  3374   Interval*     interval_at(int reg_num) const   { return _allocator->interval_at(reg_num); }
  3375   int           reg_num(LIR_Opr opr) const       { return _allocator->reg_num(opr); }
  3377   // currently, only registers are processed
  3378   int           state_size()                     { return LinearScan::nof_regs; }
  3380   // accessors
  3381   IntervalList* state_for_block(BlockBegin* block) { return _saved_states.at(block->block_id()); }
  3382   void          set_state_for_block(BlockBegin* block, IntervalList* saved_state) { _saved_states.at_put(block->block_id(), saved_state); }
  3383   void          add_to_work_list(BlockBegin* block) { if (!_work_list.contains(block)) _work_list.append(block); }
  3385   // helper functions
  3386   IntervalList* copy(IntervalList* input_state);
  3387   void          state_put(IntervalList* input_state, int reg, Interval* interval);
  3388   bool          check_state(IntervalList* input_state, int reg, Interval* interval);
  3390   void process_block(BlockBegin* block);
  3391   void process_xhandler(XHandler* xhandler, IntervalList* input_state);
  3392   void process_successor(BlockBegin* block, IntervalList* input_state);
  3393   void process_operations(LIR_List* ops, IntervalList* input_state);
  3395  public:
  3396   RegisterVerifier(LinearScan* allocator)
  3397     : _allocator(allocator)
  3398     , _work_list(16)
  3399     , _saved_states(BlockBegin::number_of_blocks(), NULL)
  3400   { }
  3402   void verify(BlockBegin* start);
  3403 };
  3406 // entry function from LinearScan that starts the verification
  3407 void LinearScan::verify_registers() {
  3408   RegisterVerifier verifier(this);
  3409   verifier.verify(block_at(0));
  3413 void RegisterVerifier::verify(BlockBegin* start) {
  3414   // setup input registers (method arguments) for first block
  3415   IntervalList* input_state = new IntervalList(state_size(), NULL);
  3416   CallingConvention* args = compilation()->frame_map()->incoming_arguments();
  3417   for (int n = 0; n < args->length(); n++) {
  3418     LIR_Opr opr = args->at(n);
  3419     if (opr->is_register()) {
  3420       Interval* interval = interval_at(reg_num(opr));
  3422       if (interval->assigned_reg() < state_size()) {
  3423         input_state->at_put(interval->assigned_reg(), interval);
  3425       if (interval->assigned_regHi() != LinearScan::any_reg && interval->assigned_regHi() < state_size()) {
  3426         input_state->at_put(interval->assigned_regHi(), interval);
  3431   set_state_for_block(start, input_state);
  3432   add_to_work_list(start);
  3434   // main loop for verification
  3435   do {
  3436     BlockBegin* block = _work_list.at(0);
  3437     _work_list.remove_at(0);
  3439     process_block(block);
  3440   } while (!_work_list.is_empty());
  3443 void RegisterVerifier::process_block(BlockBegin* block) {
  3444   TRACE_LINEAR_SCAN(2, tty->cr(); tty->print_cr("process_block B%d", block->block_id()));
  3446   // must copy state because it is modified
  3447   IntervalList* input_state = copy(state_for_block(block));
  3449   if (TraceLinearScanLevel >= 4) {
  3450     tty->print_cr("Input-State of intervals:");
  3451     tty->print("    ");
  3452     for (int i = 0; i < state_size(); i++) {
  3453       if (input_state->at(i) != NULL) {
  3454         tty->print(" %4d", input_state->at(i)->reg_num());
  3455       } else {
  3456         tty->print("   __");
  3459     tty->cr();
  3460     tty->cr();
  3463   // process all operations of the block
  3464   process_operations(block->lir(), input_state);
  3466   // iterate all successors
  3467   for (int i = 0; i < block->number_of_sux(); i++) {
  3468     process_successor(block->sux_at(i), input_state);
  3472 void RegisterVerifier::process_xhandler(XHandler* xhandler, IntervalList* input_state) {
  3473   TRACE_LINEAR_SCAN(2, tty->print_cr("process_xhandler B%d", xhandler->entry_block()->block_id()));
  3475   // must copy state because it is modified
  3476   input_state = copy(input_state);
  3478   if (xhandler->entry_code() != NULL) {
  3479     process_operations(xhandler->entry_code(), input_state);
  3481   process_successor(xhandler->entry_block(), input_state);
  3484 void RegisterVerifier::process_successor(BlockBegin* block, IntervalList* input_state) {
  3485   IntervalList* saved_state = state_for_block(block);
  3487   if (saved_state != NULL) {
  3488     // this block was already processed before.
  3489     // check if new input_state is consistent with saved_state
  3491     bool saved_state_correct = true;
  3492     for (int i = 0; i < state_size(); i++) {
  3493       if (input_state->at(i) != saved_state->at(i)) {
  3494         // current input_state and previous saved_state assume a different
  3495         // interval in this register -> assume that this register is invalid
  3496         if (saved_state->at(i) != NULL) {
  3497           // invalidate old calculation only if it assumed that
  3498           // register was valid. when the register was already invalid,
  3499           // then the old calculation was correct.
  3500           saved_state_correct = false;
  3501           saved_state->at_put(i, NULL);
  3503           TRACE_LINEAR_SCAN(4, tty->print_cr("process_successor B%d: invalidating slot %d", block->block_id(), i));
  3508     if (saved_state_correct) {
  3509       // already processed block with correct input_state
  3510       TRACE_LINEAR_SCAN(2, tty->print_cr("process_successor B%d: previous visit already correct", block->block_id()));
  3511     } else {
  3512       // must re-visit this block
  3513       TRACE_LINEAR_SCAN(2, tty->print_cr("process_successor B%d: must re-visit because input state changed", block->block_id()));
  3514       add_to_work_list(block);
  3517   } else {
  3518     // block was not processed before, so set initial input_state
  3519     TRACE_LINEAR_SCAN(2, tty->print_cr("process_successor B%d: initial visit", block->block_id()));
  3521     set_state_for_block(block, copy(input_state));
  3522     add_to_work_list(block);
  3527 IntervalList* RegisterVerifier::copy(IntervalList* input_state) {
  3528   IntervalList* copy_state = new IntervalList(input_state->length());
  3529   copy_state->push_all(input_state);
  3530   return copy_state;
  3533 void RegisterVerifier::state_put(IntervalList* input_state, int reg, Interval* interval) {
  3534   if (reg != LinearScan::any_reg && reg < state_size()) {
  3535     if (interval != NULL) {
  3536       TRACE_LINEAR_SCAN(4, tty->print_cr("        reg[%d] = %d", reg, interval->reg_num()));
  3537     } else if (input_state->at(reg) != NULL) {
  3538       TRACE_LINEAR_SCAN(4, tty->print_cr("        reg[%d] = NULL", reg));
  3541     input_state->at_put(reg, interval);
  3545 bool RegisterVerifier::check_state(IntervalList* input_state, int reg, Interval* interval) {
  3546   if (reg != LinearScan::any_reg && reg < state_size()) {
  3547     if (input_state->at(reg) != interval) {
  3548       tty->print_cr("!! Error in register allocation: register %d does not contain interval %d", reg, interval->reg_num());
  3549       return true;
  3552   return false;
  3555 void RegisterVerifier::process_operations(LIR_List* ops, IntervalList* input_state) {
  3556   // visit all instructions of the block
  3557   LIR_OpVisitState visitor;
  3558   bool has_error = false;
  3560   for (int i = 0; i < ops->length(); i++) {
  3561     LIR_Op* op = ops->at(i);
  3562     visitor.visit(op);
  3564     TRACE_LINEAR_SCAN(4, op->print_on(tty));
  3566     // check if input operands are correct
  3567     int j;
  3568     int n = visitor.opr_count(LIR_OpVisitState::inputMode);
  3569     for (j = 0; j < n; j++) {
  3570       LIR_Opr opr = visitor.opr_at(LIR_OpVisitState::inputMode, j);
  3571       if (opr->is_register() && LinearScan::is_processed_reg_num(reg_num(opr))) {
  3572         Interval* interval = interval_at(reg_num(opr));
  3573         if (op->id() != -1) {
  3574           interval = interval->split_child_at_op_id(op->id(), LIR_OpVisitState::inputMode);
  3577         has_error |= check_state(input_state, interval->assigned_reg(),   interval->split_parent());
  3578         has_error |= check_state(input_state, interval->assigned_regHi(), interval->split_parent());
  3580         // When an operand is marked with is_last_use, then the fpu stack allocator
  3581         // removes the register from the fpu stack -> the register contains no value
  3582         if (opr->is_last_use()) {
  3583           state_put(input_state, interval->assigned_reg(),   NULL);
  3584           state_put(input_state, interval->assigned_regHi(), NULL);
  3589     // invalidate all caller save registers at calls
  3590     if (visitor.has_call()) {
  3591       for (j = 0; j < FrameMap::nof_caller_save_cpu_regs(); j++) {
  3592         state_put(input_state, reg_num(FrameMap::caller_save_cpu_reg_at(j)), NULL);
  3594       for (j = 0; j < FrameMap::nof_caller_save_fpu_regs; j++) {
  3595         state_put(input_state, reg_num(FrameMap::caller_save_fpu_reg_at(j)), NULL);
  3598 #ifdef X86
  3599       for (j = 0; j < FrameMap::nof_caller_save_xmm_regs; j++) {
  3600         state_put(input_state, reg_num(FrameMap::caller_save_xmm_reg_at(j)), NULL);
  3602 #endif
  3605     // process xhandler before output and temp operands
  3606     XHandlers* xhandlers = visitor.all_xhandler();
  3607     n = xhandlers->length();
  3608     for (int k = 0; k < n; k++) {
  3609       process_xhandler(xhandlers->handler_at(k), input_state);
  3612     // set temp operands (some operations use temp operands also as output operands, so can't set them NULL)
  3613     n = visitor.opr_count(LIR_OpVisitState::tempMode);
  3614     for (j = 0; j < n; j++) {
  3615       LIR_Opr opr = visitor.opr_at(LIR_OpVisitState::tempMode, j);
  3616       if (opr->is_register() && LinearScan::is_processed_reg_num(reg_num(opr))) {
  3617         Interval* interval = interval_at(reg_num(opr));
  3618         if (op->id() != -1) {
  3619           interval = interval->split_child_at_op_id(op->id(), LIR_OpVisitState::tempMode);
  3622         state_put(input_state, interval->assigned_reg(),   interval->split_parent());
  3623         state_put(input_state, interval->assigned_regHi(), interval->split_parent());
  3627     // set output operands
  3628     n = visitor.opr_count(LIR_OpVisitState::outputMode);
  3629     for (j = 0; j < n; j++) {
  3630       LIR_Opr opr = visitor.opr_at(LIR_OpVisitState::outputMode, j);
  3631       if (opr->is_register() && LinearScan::is_processed_reg_num(reg_num(opr))) {
  3632         Interval* interval = interval_at(reg_num(opr));
  3633         if (op->id() != -1) {
  3634           interval = interval->split_child_at_op_id(op->id(), LIR_OpVisitState::outputMode);
  3637         state_put(input_state, interval->assigned_reg(),   interval->split_parent());
  3638         state_put(input_state, interval->assigned_regHi(), interval->split_parent());
  3642   assert(has_error == false, "Error in register allocation");
  3645 #endif // ASSERT
  3649 // **** Implementation of MoveResolver ******************************
  3651 MoveResolver::MoveResolver(LinearScan* allocator) :
  3652   _allocator(allocator),
  3653   _multiple_reads_allowed(false),
  3654   _mapping_from(8),
  3655   _mapping_from_opr(8),
  3656   _mapping_to(8),
  3657   _insert_list(NULL),
  3658   _insert_idx(-1),
  3659   _insertion_buffer()
  3661   for (int i = 0; i < LinearScan::nof_regs; i++) {
  3662     _register_blocked[i] = 0;
  3664   DEBUG_ONLY(check_empty());
  3668 #ifdef ASSERT
  3670 void MoveResolver::check_empty() {
  3671   assert(_mapping_from.length() == 0 && _mapping_from_opr.length() == 0 && _mapping_to.length() == 0, "list must be empty before and after processing");
  3672   for (int i = 0; i < LinearScan::nof_regs; i++) {
  3673     assert(register_blocked(i) == 0, "register map must be empty before and after processing");
  3675   assert(_multiple_reads_allowed == false, "must have default value");
  3678 void MoveResolver::verify_before_resolve() {
  3679   assert(_mapping_from.length() == _mapping_from_opr.length(), "length must be equal");
  3680   assert(_mapping_from.length() == _mapping_to.length(), "length must be equal");
  3681   assert(_insert_list != NULL && _insert_idx != -1, "insert position not set");
  3683   int i, j;
  3684   if (!_multiple_reads_allowed) {
  3685     for (i = 0; i < _mapping_from.length(); i++) {
  3686       for (j = i + 1; j < _mapping_from.length(); j++) {
  3687         assert(_mapping_from.at(i) == NULL || _mapping_from.at(i) != _mapping_from.at(j), "cannot read from same interval twice");
  3692   for (i = 0; i < _mapping_to.length(); i++) {
  3693     for (j = i + 1; j < _mapping_to.length(); j++) {
  3694       assert(_mapping_to.at(i) != _mapping_to.at(j), "cannot write to same interval twice");
  3699   BitMap used_regs(LinearScan::nof_regs + allocator()->frame_map()->argcount() + allocator()->max_spills());
  3700   used_regs.clear();
  3701   if (!_multiple_reads_allowed) {
  3702     for (i = 0; i < _mapping_from.length(); i++) {
  3703       Interval* it = _mapping_from.at(i);
  3704       if (it != NULL) {
  3705         assert(!used_regs.at(it->assigned_reg()), "cannot read from same register twice");
  3706         used_regs.set_bit(it->assigned_reg());
  3708         if (it->assigned_regHi() != LinearScan::any_reg) {
  3709           assert(!used_regs.at(it->assigned_regHi()), "cannot read from same register twice");
  3710           used_regs.set_bit(it->assigned_regHi());
  3716   used_regs.clear();
  3717   for (i = 0; i < _mapping_to.length(); i++) {
  3718     Interval* it = _mapping_to.at(i);
  3719     assert(!used_regs.at(it->assigned_reg()), "cannot write to same register twice");
  3720     used_regs.set_bit(it->assigned_reg());
  3722     if (it->assigned_regHi() != LinearScan::any_reg) {
  3723       assert(!used_regs.at(it->assigned_regHi()), "cannot write to same register twice");
  3724       used_regs.set_bit(it->assigned_regHi());
  3728   used_regs.clear();
  3729   for (i = 0; i < _mapping_from.length(); i++) {
  3730     Interval* it = _mapping_from.at(i);
  3731     if (it != NULL && it->assigned_reg() >= LinearScan::nof_regs) {
  3732       used_regs.set_bit(it->assigned_reg());
  3735   for (i = 0; i < _mapping_to.length(); i++) {
  3736     Interval* it = _mapping_to.at(i);
  3737     assert(!used_regs.at(it->assigned_reg()) || it->assigned_reg() == _mapping_from.at(i)->assigned_reg(), "stack slots used in _mapping_from must be disjoint to _mapping_to");
  3741 #endif // ASSERT
  3744 // mark assigned_reg and assigned_regHi of the interval as blocked
  3745 void MoveResolver::block_registers(Interval* it) {
  3746   int reg = it->assigned_reg();
  3747   if (reg < LinearScan::nof_regs) {
  3748     assert(_multiple_reads_allowed || register_blocked(reg) == 0, "register already marked as used");
  3749     set_register_blocked(reg, 1);
  3751   reg = it->assigned_regHi();
  3752   if (reg != LinearScan::any_reg && reg < LinearScan::nof_regs) {
  3753     assert(_multiple_reads_allowed || register_blocked(reg) == 0, "register already marked as used");
  3754     set_register_blocked(reg, 1);
  3758 // mark assigned_reg and assigned_regHi of the interval as unblocked
  3759 void MoveResolver::unblock_registers(Interval* it) {
  3760   int reg = it->assigned_reg();
  3761   if (reg < LinearScan::nof_regs) {
  3762     assert(register_blocked(reg) > 0, "register already marked as unused");
  3763     set_register_blocked(reg, -1);
  3765   reg = it->assigned_regHi();
  3766   if (reg != LinearScan::any_reg && reg < LinearScan::nof_regs) {
  3767     assert(register_blocked(reg) > 0, "register already marked as unused");
  3768     set_register_blocked(reg, -1);
  3772 // check if assigned_reg and assigned_regHi of the to-interval are not blocked (or only blocked by from)
  3773 bool MoveResolver::save_to_process_move(Interval* from, Interval* to) {
  3774   int from_reg = -1;
  3775   int from_regHi = -1;
  3776   if (from != NULL) {
  3777     from_reg = from->assigned_reg();
  3778     from_regHi = from->assigned_regHi();
  3781   int reg = to->assigned_reg();
  3782   if (reg < LinearScan::nof_regs) {
  3783     if (register_blocked(reg) > 1 || (register_blocked(reg) == 1 && reg != from_reg && reg != from_regHi)) {
  3784       return false;
  3787   reg = to->assigned_regHi();
  3788   if (reg != LinearScan::any_reg && reg < LinearScan::nof_regs) {
  3789     if (register_blocked(reg) > 1 || (register_blocked(reg) == 1 && reg != from_reg && reg != from_regHi)) {
  3790       return false;
  3794   return true;
  3798 void MoveResolver::create_insertion_buffer(LIR_List* list) {
  3799   assert(!_insertion_buffer.initialized(), "overwriting existing buffer");
  3800   _insertion_buffer.init(list);
  3803 void MoveResolver::append_insertion_buffer() {
  3804   if (_insertion_buffer.initialized()) {
  3805     _insertion_buffer.lir_list()->append(&_insertion_buffer);
  3807   assert(!_insertion_buffer.initialized(), "must be uninitialized now");
  3809   _insert_list = NULL;
  3810   _insert_idx = -1;
  3813 void MoveResolver::insert_move(Interval* from_interval, Interval* to_interval) {
  3814   assert(from_interval->reg_num() != to_interval->reg_num(), "from and to interval equal");
  3815   assert(from_interval->type() == to_interval->type(), "move between different types");
  3816   assert(_insert_list != NULL && _insert_idx != -1, "must setup insert position first");
  3817   assert(_insertion_buffer.lir_list() == _insert_list, "wrong insertion buffer");
  3819   LIR_Opr from_opr = LIR_OprFact::virtual_register(from_interval->reg_num(), from_interval->type());
  3820   LIR_Opr to_opr = LIR_OprFact::virtual_register(to_interval->reg_num(), to_interval->type());
  3822   if (!_multiple_reads_allowed) {
  3823     // the last_use flag is an optimization for FPU stack allocation. When the same
  3824     // input interval is used in more than one move, then it is too difficult to determine
  3825     // if this move is really the last use.
  3826     from_opr = from_opr->make_last_use();
  3828   _insertion_buffer.move(_insert_idx, from_opr, to_opr);
  3830   TRACE_LINEAR_SCAN(4, tty->print_cr("MoveResolver: inserted move from register %d (%d, %d) to %d (%d, %d)", from_interval->reg_num(), from_interval->assigned_reg(), from_interval->assigned_regHi(), to_interval->reg_num(), to_interval->assigned_reg(), to_interval->assigned_regHi()));
  3833 void MoveResolver::insert_move(LIR_Opr from_opr, Interval* to_interval) {
  3834   assert(from_opr->type() == to_interval->type(), "move between different types");
  3835   assert(_insert_list != NULL && _insert_idx != -1, "must setup insert position first");
  3836   assert(_insertion_buffer.lir_list() == _insert_list, "wrong insertion buffer");
  3838   LIR_Opr to_opr = LIR_OprFact::virtual_register(to_interval->reg_num(), to_interval->type());
  3839   _insertion_buffer.move(_insert_idx, from_opr, to_opr);
  3841   TRACE_LINEAR_SCAN(4, tty->print("MoveResolver: inserted move from constant "); from_opr->print(); tty->print_cr("  to %d (%d, %d)", to_interval->reg_num(), to_interval->assigned_reg(), to_interval->assigned_regHi()));
  3845 void MoveResolver::resolve_mappings() {
  3846   TRACE_LINEAR_SCAN(4, tty->print_cr("MoveResolver: resolving mappings for Block B%d, index %d", _insert_list->block() != NULL ? _insert_list->block()->block_id() : -1, _insert_idx));
  3847   DEBUG_ONLY(verify_before_resolve());
  3849   // Block all registers that are used as input operands of a move.
  3850   // When a register is blocked, no move to this register is emitted.
  3851   // This is necessary for detecting cycles in moves.
  3852   int i;
  3853   for (i = _mapping_from.length() - 1; i >= 0; i--) {
  3854     Interval* from_interval = _mapping_from.at(i);
  3855     if (from_interval != NULL) {
  3856       block_registers(from_interval);
  3860   int spill_candidate = -1;
  3861   while (_mapping_from.length() > 0) {
  3862     bool processed_interval = false;
  3864     for (i = _mapping_from.length() - 1; i >= 0; i--) {
  3865       Interval* from_interval = _mapping_from.at(i);
  3866       Interval* to_interval = _mapping_to.at(i);
  3868       if (save_to_process_move(from_interval, to_interval)) {
  3869         // this inverval can be processed because target is free
  3870         if (from_interval != NULL) {
  3871           insert_move(from_interval, to_interval);
  3872           unblock_registers(from_interval);
  3873         } else {
  3874           insert_move(_mapping_from_opr.at(i), to_interval);
  3876         _mapping_from.remove_at(i);
  3877         _mapping_from_opr.remove_at(i);
  3878         _mapping_to.remove_at(i);
  3880         processed_interval = true;
  3881       } else if (from_interval != NULL && from_interval->assigned_reg() < LinearScan::nof_regs) {
  3882         // this interval cannot be processed now because target is not free
  3883         // it starts in a register, so it is a possible candidate for spilling
  3884         spill_candidate = i;
  3888     if (!processed_interval) {
  3889       // no move could be processed because there is a cycle in the move list
  3890       // (e.g. r1 -> r2, r2 -> r1), so one interval must be spilled to memory
  3891       assert(spill_candidate != -1, "no interval in register for spilling found");
  3893       // create a new spill interval and assign a stack slot to it
  3894       Interval* from_interval = _mapping_from.at(spill_candidate);
  3895       Interval* spill_interval = new Interval(-1);
  3896       spill_interval->set_type(from_interval->type());
  3898       // add a dummy range because real position is difficult to calculate
  3899       // Note: this range is a special case when the integrity of the allocation is checked
  3900       spill_interval->add_range(1, 2);
  3902       //       do not allocate a new spill slot for temporary interval, but
  3903       //       use spill slot assigned to from_interval. Otherwise moves from
  3904       //       one stack slot to another can happen (not allowed by LIR_Assembler
  3905       int spill_slot = from_interval->canonical_spill_slot();
  3906       if (spill_slot < 0) {
  3907         spill_slot = allocator()->allocate_spill_slot(type2spill_size[spill_interval->type()] == 2);
  3908         from_interval->set_canonical_spill_slot(spill_slot);
  3910       spill_interval->assign_reg(spill_slot);
  3911       allocator()->append_interval(spill_interval);
  3913       TRACE_LINEAR_SCAN(4, tty->print_cr("created new Interval %d for spilling", spill_interval->reg_num()));
  3915       // insert a move from register to stack and update the mapping
  3916       insert_move(from_interval, spill_interval);
  3917       _mapping_from.at_put(spill_candidate, spill_interval);
  3918       unblock_registers(from_interval);
  3922   // reset to default value
  3923   _multiple_reads_allowed = false;
  3925   // check that all intervals have been processed
  3926   DEBUG_ONLY(check_empty());
  3930 void MoveResolver::set_insert_position(LIR_List* insert_list, int insert_idx) {
  3931   TRACE_LINEAR_SCAN(4, tty->print_cr("MoveResolver: setting insert position to Block B%d, index %d", insert_list->block() != NULL ? insert_list->block()->block_id() : -1, insert_idx));
  3932   assert(_insert_list == NULL && _insert_idx == -1, "use move_insert_position instead of set_insert_position when data already set");
  3934   create_insertion_buffer(insert_list);
  3935   _insert_list = insert_list;
  3936   _insert_idx = insert_idx;
  3939 void MoveResolver::move_insert_position(LIR_List* insert_list, int insert_idx) {
  3940   TRACE_LINEAR_SCAN(4, tty->print_cr("MoveResolver: moving insert position to Block B%d, index %d", insert_list->block() != NULL ? insert_list->block()->block_id() : -1, insert_idx));
  3942   if (_insert_list != NULL && (insert_list != _insert_list || insert_idx != _insert_idx)) {
  3943     // insert position changed -> resolve current mappings
  3944     resolve_mappings();
  3947   if (insert_list != _insert_list) {
  3948     // block changed -> append insertion_buffer because it is
  3949     // bound to a specific block and create a new insertion_buffer
  3950     append_insertion_buffer();
  3951     create_insertion_buffer(insert_list);
  3954   _insert_list = insert_list;
  3955   _insert_idx = insert_idx;
  3958 void MoveResolver::add_mapping(Interval* from_interval, Interval* to_interval) {
  3959   TRACE_LINEAR_SCAN(4, tty->print_cr("MoveResolver: adding mapping from %d (%d, %d) to %d (%d, %d)", from_interval->reg_num(), from_interval->assigned_reg(), from_interval->assigned_regHi(), to_interval->reg_num(), to_interval->assigned_reg(), to_interval->assigned_regHi()));
  3961   _mapping_from.append(from_interval);
  3962   _mapping_from_opr.append(LIR_OprFact::illegalOpr);
  3963   _mapping_to.append(to_interval);
  3967 void MoveResolver::add_mapping(LIR_Opr from_opr, Interval* to_interval) {
  3968   TRACE_LINEAR_SCAN(4, tty->print("MoveResolver: adding mapping from "); from_opr->print(); tty->print_cr(" to %d (%d, %d)", to_interval->reg_num(), to_interval->assigned_reg(), to_interval->assigned_regHi()));
  3969   assert(from_opr->is_constant(), "only for constants");
  3971   _mapping_from.append(NULL);
  3972   _mapping_from_opr.append(from_opr);
  3973   _mapping_to.append(to_interval);
  3976 void MoveResolver::resolve_and_append_moves() {
  3977   if (has_mappings()) {
  3978     resolve_mappings();
  3980   append_insertion_buffer();
  3985 // **** Implementation of Range *************************************
  3987 Range::Range(int from, int to, Range* next) :
  3988   _from(from),
  3989   _to(to),
  3990   _next(next)
  3994 // initialize sentinel
  3995 Range* Range::_end = NULL;
  3996 void Range::initialize(Arena* arena) {
  3997   _end = new (arena) Range(max_jint, max_jint, NULL);
  4000 int Range::intersects_at(Range* r2) const {
  4001   const Range* r1 = this;
  4003   assert(r1 != NULL && r2 != NULL, "null ranges not allowed");
  4004   assert(r1 != _end && r2 != _end, "empty ranges not allowed");
  4006   do {
  4007     if (r1->from() < r2->from()) {
  4008       if (r1->to() <= r2->from()) {
  4009         r1 = r1->next(); if (r1 == _end) return -1;
  4010       } else {
  4011         return r2->from();
  4013     } else if (r2->from() < r1->from()) {
  4014       if (r2->to() <= r1->from()) {
  4015         r2 = r2->next(); if (r2 == _end) return -1;
  4016       } else {
  4017         return r1->from();
  4019     } else { // r1->from() == r2->from()
  4020       if (r1->from() == r1->to()) {
  4021         r1 = r1->next(); if (r1 == _end) return -1;
  4022       } else if (r2->from() == r2->to()) {
  4023         r2 = r2->next(); if (r2 == _end) return -1;
  4024       } else {
  4025         return r1->from();
  4028   } while (true);
  4031 #ifndef PRODUCT
  4032 void Range::print(outputStream* out) const {
  4033   out->print("[%d, %d[ ", _from, _to);
  4035 #endif
  4039 // **** Implementation of Interval **********************************
  4041 // initialize sentinel
  4042 Interval* Interval::_end = NULL;
  4043 void Interval::initialize(Arena* arena) {
  4044   Range::initialize(arena);
  4045   _end = new (arena) Interval(-1);
  4048 Interval::Interval(int reg_num) :
  4049   _reg_num(reg_num),
  4050   _type(T_ILLEGAL),
  4051   _first(Range::end()),
  4052   _use_pos_and_kinds(12),
  4053   _current(Range::end()),
  4054   _next(_end),
  4055   _state(invalidState),
  4056   _assigned_reg(LinearScan::any_reg),
  4057   _assigned_regHi(LinearScan::any_reg),
  4058   _cached_to(-1),
  4059   _cached_opr(LIR_OprFact::illegalOpr),
  4060   _cached_vm_reg(VMRegImpl::Bad()),
  4061   _split_children(0),
  4062   _canonical_spill_slot(-1),
  4063   _insert_move_when_activated(false),
  4064   _register_hint(NULL),
  4065   _spill_state(noDefinitionFound),
  4066   _spill_definition_pos(-1)
  4068   _split_parent = this;
  4069   _current_split_child = this;
  4072 int Interval::calc_to() {
  4073   assert(_first != Range::end(), "interval has no range");
  4075   Range* r = _first;
  4076   while (r->next() != Range::end()) {
  4077     r = r->next();
  4079   return r->to();
  4083 #ifdef ASSERT
  4084 // consistency check of split-children
  4085 void Interval::check_split_children() {
  4086   if (_split_children.length() > 0) {
  4087     assert(is_split_parent(), "only split parents can have children");
  4089     for (int i = 0; i < _split_children.length(); i++) {
  4090       Interval* i1 = _split_children.at(i);
  4092       assert(i1->split_parent() == this, "not a split child of this interval");
  4093       assert(i1->type() == type(), "must be equal for all split children");
  4094       assert(i1->canonical_spill_slot() == canonical_spill_slot(), "must be equal for all split children");
  4096       for (int j = i + 1; j < _split_children.length(); j++) {
  4097         Interval* i2 = _split_children.at(j);
  4099         assert(i1->reg_num() != i2->reg_num(), "same register number");
  4101         if (i1->from() < i2->from()) {
  4102           assert(i1->to() <= i2->from() && i1->to() < i2->to(), "intervals overlapping");
  4103         } else {
  4104           assert(i2->from() < i1->from(), "intervals start at same op_id");
  4105           assert(i2->to() <= i1->from() && i2->to() < i1->to(), "intervals overlapping");
  4111 #endif // ASSERT
  4113 Interval* Interval::register_hint(bool search_split_child) const {
  4114   if (!search_split_child) {
  4115     return _register_hint;
  4118   if (_register_hint != NULL) {
  4119     assert(_register_hint->is_split_parent(), "ony split parents are valid hint registers");
  4121     if (_register_hint->assigned_reg() >= 0 && _register_hint->assigned_reg() < LinearScan::nof_regs) {
  4122       return _register_hint;
  4124     } else if (_register_hint->_split_children.length() > 0) {
  4125       // search the first split child that has a register assigned
  4126       int len = _register_hint->_split_children.length();
  4127       for (int i = 0; i < len; i++) {
  4128         Interval* cur = _register_hint->_split_children.at(i);
  4130         if (cur->assigned_reg() >= 0 && cur->assigned_reg() < LinearScan::nof_regs) {
  4131           return cur;
  4137   // no hint interval found that has a register assigned
  4138   return NULL;
  4142 Interval* Interval::split_child_at_op_id(int op_id, LIR_OpVisitState::OprMode mode) {
  4143   assert(is_split_parent(), "can only be called for split parents");
  4144   assert(op_id >= 0, "invalid op_id (method can not be called for spill moves)");
  4146   Interval* result;
  4147   if (_split_children.length() == 0) {
  4148     result = this;
  4149   } else {
  4150     result = NULL;
  4151     int len = _split_children.length();
  4153     // in outputMode, the end of the interval (op_id == cur->to()) is not valid
  4154     int to_offset = (mode == LIR_OpVisitState::outputMode ? 0 : 1);
  4156     int i;
  4157     for (i = 0; i < len; i++) {
  4158       Interval* cur = _split_children.at(i);
  4159       if (cur->from() <= op_id && op_id < cur->to() + to_offset) {
  4160         if (i > 0) {
  4161           // exchange current split child to start of list (faster access for next call)
  4162           _split_children.at_put(i, _split_children.at(0));
  4163           _split_children.at_put(0, cur);
  4166         // interval found
  4167         result = cur;
  4168         break;
  4172 #ifdef ASSERT
  4173     for (i = 0; i < len; i++) {
  4174       Interval* tmp = _split_children.at(i);
  4175       if (tmp != result && tmp->from() <= op_id && op_id < tmp->to() + to_offset) {
  4176         tty->print_cr("two valid result intervals found for op_id %d: %d and %d", op_id, result->reg_num(), tmp->reg_num());
  4177         result->print();
  4178         tmp->print();
  4179         assert(false, "two valid result intervals found");
  4182 #endif
  4185   assert(result != NULL, "no matching interval found");
  4186   assert(result->covers(op_id, mode), "op_id not covered by interval");
  4188   return result;
  4192 // returns the last split child that ends before the given op_id
  4193 Interval* Interval::split_child_before_op_id(int op_id) {
  4194   assert(op_id >= 0, "invalid op_id");
  4196   Interval* parent = split_parent();
  4197   Interval* result = NULL;
  4199   int len = parent->_split_children.length();
  4200   assert(len > 0, "no split children available");
  4202   for (int i = len - 1; i >= 0; i--) {
  4203     Interval* cur = parent->_split_children.at(i);
  4204     if (cur->to() <= op_id && (result == NULL || result->to() < cur->to())) {
  4205       result = cur;
  4209   assert(result != NULL, "no split child found");
  4210   return result;
  4214 // checks if op_id is covered by any split child
  4215 bool Interval::split_child_covers(int op_id, LIR_OpVisitState::OprMode mode) {
  4216   assert(is_split_parent(), "can only be called for split parents");
  4217   assert(op_id >= 0, "invalid op_id (method can not be called for spill moves)");
  4219   if (_split_children.length() == 0) {
  4220     // simple case if interval was not split
  4221     return covers(op_id, mode);
  4223   } else {
  4224     // extended case: check all split children
  4225     int len = _split_children.length();
  4226     for (int i = 0; i < len; i++) {
  4227       Interval* cur = _split_children.at(i);
  4228       if (cur->covers(op_id, mode)) {
  4229         return true;
  4232     return false;
  4237 // Note: use positions are sorted descending -> first use has highest index
  4238 int Interval::first_usage(IntervalUseKind min_use_kind) const {
  4239   assert(LinearScan::is_virtual_interval(this), "cannot access use positions for fixed intervals");
  4241   for (int i = _use_pos_and_kinds.length() - 2; i >= 0; i -= 2) {
  4242     if (_use_pos_and_kinds.at(i + 1) >= min_use_kind) {
  4243       return _use_pos_and_kinds.at(i);
  4246   return max_jint;
  4249 int Interval::next_usage(IntervalUseKind min_use_kind, int from) const {
  4250   assert(LinearScan::is_virtual_interval(this), "cannot access use positions for fixed intervals");
  4252   for (int i = _use_pos_and_kinds.length() - 2; i >= 0; i -= 2) {
  4253     if (_use_pos_and_kinds.at(i) >= from && _use_pos_and_kinds.at(i + 1) >= min_use_kind) {
  4254       return _use_pos_and_kinds.at(i);
  4257   return max_jint;
  4260 int Interval::next_usage_exact(IntervalUseKind exact_use_kind, int from) const {
  4261   assert(LinearScan::is_virtual_interval(this), "cannot access use positions for fixed intervals");
  4263   for (int i = _use_pos_and_kinds.length() - 2; i >= 0; i -= 2) {
  4264     if (_use_pos_and_kinds.at(i) >= from && _use_pos_and_kinds.at(i + 1) == exact_use_kind) {
  4265       return _use_pos_and_kinds.at(i);
  4268   return max_jint;
  4271 int Interval::previous_usage(IntervalUseKind min_use_kind, int from) const {
  4272   assert(LinearScan::is_virtual_interval(this), "cannot access use positions for fixed intervals");
  4274   int prev = 0;
  4275   for (int i = _use_pos_and_kinds.length() - 2; i >= 0; i -= 2) {
  4276     if (_use_pos_and_kinds.at(i) > from) {
  4277       return prev;
  4279     if (_use_pos_and_kinds.at(i + 1) >= min_use_kind) {
  4280       prev = _use_pos_and_kinds.at(i);
  4283   return prev;
  4286 void Interval::add_use_pos(int pos, IntervalUseKind use_kind) {
  4287   assert(covers(pos, LIR_OpVisitState::inputMode), "use position not covered by live range");
  4289   // do not add use positions for precolored intervals because
  4290   // they are never used
  4291   if (use_kind != noUse && reg_num() >= LIR_OprDesc::vreg_base) {
  4292 #ifdef ASSERT
  4293     assert(_use_pos_and_kinds.length() % 2 == 0, "must be");
  4294     for (int i = 0; i < _use_pos_and_kinds.length(); i += 2) {
  4295       assert(pos <= _use_pos_and_kinds.at(i), "already added a use-position with lower position");
  4296       assert(_use_pos_and_kinds.at(i + 1) >= firstValidKind && _use_pos_and_kinds.at(i + 1) <= lastValidKind, "invalid use kind");
  4297       if (i > 0) {
  4298         assert(_use_pos_and_kinds.at(i) < _use_pos_and_kinds.at(i - 2), "not sorted descending");
  4301 #endif
  4303     // Note: add_use is called in descending order, so list gets sorted
  4304     //       automatically by just appending new use positions
  4305     int len = _use_pos_and_kinds.length();
  4306     if (len == 0 || _use_pos_and_kinds.at(len - 2) > pos) {
  4307       _use_pos_and_kinds.append(pos);
  4308       _use_pos_and_kinds.append(use_kind);
  4309     } else if (_use_pos_and_kinds.at(len - 1) < use_kind) {
  4310       assert(_use_pos_and_kinds.at(len - 2) == pos, "list not sorted correctly");
  4311       _use_pos_and_kinds.at_put(len - 1, use_kind);
  4316 void Interval::add_range(int from, int to) {
  4317   assert(from < to, "invalid range");
  4318   assert(first() == Range::end() || to < first()->next()->from(), "not inserting at begin of interval");
  4319   assert(from <= first()->to(), "not inserting at begin of interval");
  4321   if (first()->from() <= to) {
  4322     // join intersecting ranges
  4323     first()->set_from(MIN2(from, first()->from()));
  4324     first()->set_to  (MAX2(to,   first()->to()));
  4325   } else {
  4326     // insert new range
  4327     _first = new Range(from, to, first());
  4331 Interval* Interval::new_split_child() {
  4332   // allocate new interval
  4333   Interval* result = new Interval(-1);
  4334   result->set_type(type());
  4336   Interval* parent = split_parent();
  4337   result->_split_parent = parent;
  4338   result->set_register_hint(parent);
  4340   // insert new interval in children-list of parent
  4341   if (parent->_split_children.length() == 0) {
  4342     assert(is_split_parent(), "list must be initialized at first split");
  4344     parent->_split_children = IntervalList(4);
  4345     parent->_split_children.append(this);
  4347   parent->_split_children.append(result);
  4349   return result;
  4352 // split this interval at the specified position and return
  4353 // the remainder as a new interval.
  4354 //
  4355 // when an interval is split, a bi-directional link is established between the original interval
  4356 // (the split parent) and the intervals that are split off this interval (the split children)
  4357 // When a split child is split again, the new created interval is also a direct child
  4358 // of the original parent (there is no tree of split children stored, but a flat list)
  4359 // All split children are spilled to the same stack slot (stored in _canonical_spill_slot)
  4360 //
  4361 // Note: The new interval has no valid reg_num
  4362 Interval* Interval::split(int split_pos) {
  4363   assert(LinearScan::is_virtual_interval(this), "cannot split fixed intervals");
  4365   // allocate new interval
  4366   Interval* result = new_split_child();
  4368   // split the ranges
  4369   Range* prev = NULL;
  4370   Range* cur = _first;
  4371   while (cur != Range::end() && cur->to() <= split_pos) {
  4372     prev = cur;
  4373     cur = cur->next();
  4375   assert(cur != Range::end(), "split interval after end of last range");
  4377   if (cur->from() < split_pos) {
  4378     result->_first = new Range(split_pos, cur->to(), cur->next());
  4379     cur->set_to(split_pos);
  4380     cur->set_next(Range::end());
  4382   } else {
  4383     assert(prev != NULL, "split before start of first range");
  4384     result->_first = cur;
  4385     prev->set_next(Range::end());
  4387   result->_current = result->_first;
  4388   _cached_to = -1; // clear cached value
  4390   // split list of use positions
  4391   int total_len = _use_pos_and_kinds.length();
  4392   int start_idx = total_len - 2;
  4393   while (start_idx >= 0 && _use_pos_and_kinds.at(start_idx) < split_pos) {
  4394     start_idx -= 2;
  4397   intStack new_use_pos_and_kinds(total_len - start_idx);
  4398   int i;
  4399   for (i = start_idx + 2; i < total_len; i++) {
  4400     new_use_pos_and_kinds.append(_use_pos_and_kinds.at(i));
  4403   _use_pos_and_kinds.truncate(start_idx + 2);
  4404   result->_use_pos_and_kinds = _use_pos_and_kinds;
  4405   _use_pos_and_kinds = new_use_pos_and_kinds;
  4407 #ifdef ASSERT
  4408   assert(_use_pos_and_kinds.length() % 2 == 0, "must have use kind for each use pos");
  4409   assert(result->_use_pos_and_kinds.length() % 2 == 0, "must have use kind for each use pos");
  4410   assert(_use_pos_and_kinds.length() + result->_use_pos_and_kinds.length() == total_len, "missed some entries");
  4412   for (i = 0; i < _use_pos_and_kinds.length(); i += 2) {
  4413     assert(_use_pos_and_kinds.at(i) < split_pos, "must be");
  4414     assert(_use_pos_and_kinds.at(i + 1) >= firstValidKind && _use_pos_and_kinds.at(i + 1) <= lastValidKind, "invalid use kind");
  4416   for (i = 0; i < result->_use_pos_and_kinds.length(); i += 2) {
  4417     assert(result->_use_pos_and_kinds.at(i) >= split_pos, "must be");
  4418     assert(result->_use_pos_and_kinds.at(i + 1) >= firstValidKind && result->_use_pos_and_kinds.at(i + 1) <= lastValidKind, "invalid use kind");
  4420 #endif
  4422   return result;
  4425 // split this interval at the specified position and return
  4426 // the head as a new interval (the original interval is the tail)
  4427 //
  4428 // Currently, only the first range can be split, and the new interval
  4429 // must not have split positions
  4430 Interval* Interval::split_from_start(int split_pos) {
  4431   assert(LinearScan::is_virtual_interval(this), "cannot split fixed intervals");
  4432   assert(split_pos > from() && split_pos < to(), "can only split inside interval");
  4433   assert(split_pos > _first->from() && split_pos <= _first->to(), "can only split inside first range");
  4434   assert(first_usage(noUse) > split_pos, "can not split when use positions are present");
  4436   // allocate new interval
  4437   Interval* result = new_split_child();
  4439   // the new created interval has only one range (checked by assertion above),
  4440   // so the splitting of the ranges is very simple
  4441   result->add_range(_first->from(), split_pos);
  4443   if (split_pos == _first->to()) {
  4444     assert(_first->next() != Range::end(), "must not be at end");
  4445     _first = _first->next();
  4446   } else {
  4447     _first->set_from(split_pos);
  4450   return result;
  4454 // returns true if the op_id is inside the interval
  4455 bool Interval::covers(int op_id, LIR_OpVisitState::OprMode mode) const {
  4456   Range* cur  = _first;
  4458   while (cur != Range::end() && cur->to() < op_id) {
  4459     cur = cur->next();
  4461   if (cur != Range::end()) {
  4462     assert(cur->to() != cur->next()->from(), "ranges not separated");
  4464     if (mode == LIR_OpVisitState::outputMode) {
  4465       return cur->from() <= op_id && op_id < cur->to();
  4466     } else {
  4467       return cur->from() <= op_id && op_id <= cur->to();
  4470   return false;
  4473 // returns true if the interval has any hole between hole_from and hole_to
  4474 // (even if the hole has only the length 1)
  4475 bool Interval::has_hole_between(int hole_from, int hole_to) {
  4476   assert(hole_from < hole_to, "check");
  4477   assert(from() <= hole_from && hole_to <= to(), "index out of interval");
  4479   Range* cur  = _first;
  4480   while (cur != Range::end()) {
  4481     assert(cur->to() < cur->next()->from(), "no space between ranges");
  4483     // hole-range starts before this range -> hole
  4484     if (hole_from < cur->from()) {
  4485       return true;
  4487     // hole-range completely inside this range -> no hole
  4488     } else if (hole_to <= cur->to()) {
  4489       return false;
  4491     // overlapping of hole-range with this range -> hole
  4492     } else if (hole_from <= cur->to()) {
  4493       return true;
  4496     cur = cur->next();
  4499   return false;
  4503 #ifndef PRODUCT
  4504 void Interval::print(outputStream* out) const {
  4505   const char* SpillState2Name[] = { "no definition", "no spill store", "one spill store", "store at definition", "start in memory", "no optimization" };
  4506   const char* UseKind2Name[] = { "N", "L", "S", "M" };
  4508   const char* type_name;
  4509   LIR_Opr opr = LIR_OprFact::illegal();
  4510   if (reg_num() < LIR_OprDesc::vreg_base) {
  4511     type_name = "fixed";
  4512     // need a temporary operand for fixed intervals because type() cannot be called
  4513     if (assigned_reg() >= pd_first_cpu_reg && assigned_reg() <= pd_last_cpu_reg) {
  4514       opr = LIR_OprFact::single_cpu(assigned_reg());
  4515     } else if (assigned_reg() >= pd_first_fpu_reg && assigned_reg() <= pd_last_fpu_reg) {
  4516       opr = LIR_OprFact::single_fpu(assigned_reg() - pd_first_fpu_reg);
  4517 #ifdef X86
  4518     } else if (assigned_reg() >= pd_first_xmm_reg && assigned_reg() <= pd_last_xmm_reg) {
  4519       opr = LIR_OprFact::single_xmm(assigned_reg() - pd_first_xmm_reg);
  4520 #endif
  4521     } else {
  4522       ShouldNotReachHere();
  4524   } else {
  4525     type_name = type2name(type());
  4526     if (assigned_reg() != -1 &&
  4527         (LinearScan::num_physical_regs(type()) == 1 || assigned_regHi() != -1)) {
  4528       opr = LinearScan::calc_operand_for_interval(this);
  4532   out->print("%d %s ", reg_num(), type_name);
  4533   if (opr->is_valid()) {
  4534     out->print("\"");
  4535     opr->print(out);
  4536     out->print("\" ");
  4538   out->print("%d %d ", split_parent()->reg_num(), (register_hint(false) != NULL ? register_hint(false)->reg_num() : -1));
  4540   // print ranges
  4541   Range* cur = _first;
  4542   while (cur != Range::end()) {
  4543     cur->print(out);
  4544     cur = cur->next();
  4545     assert(cur != NULL, "range list not closed with range sentinel");
  4548   // print use positions
  4549   int prev = 0;
  4550   assert(_use_pos_and_kinds.length() % 2 == 0, "must be");
  4551   for (int i =_use_pos_and_kinds.length() - 2; i >= 0; i -= 2) {
  4552     assert(_use_pos_and_kinds.at(i + 1) >= firstValidKind && _use_pos_and_kinds.at(i + 1) <= lastValidKind, "invalid use kind");
  4553     assert(prev < _use_pos_and_kinds.at(i), "use positions not sorted");
  4555     out->print("%d %s ", _use_pos_and_kinds.at(i), UseKind2Name[_use_pos_and_kinds.at(i + 1)]);
  4556     prev = _use_pos_and_kinds.at(i);
  4559   out->print(" \"%s\"", SpillState2Name[spill_state()]);
  4560   out->cr();
  4562 #endif
  4566 // **** Implementation of IntervalWalker ****************************
  4568 IntervalWalker::IntervalWalker(LinearScan* allocator, Interval* unhandled_fixed_first, Interval* unhandled_any_first)
  4569  : _compilation(allocator->compilation())
  4570  , _allocator(allocator)
  4572   _unhandled_first[fixedKind] = unhandled_fixed_first;
  4573   _unhandled_first[anyKind]   = unhandled_any_first;
  4574   _active_first[fixedKind]    = Interval::end();
  4575   _inactive_first[fixedKind]  = Interval::end();
  4576   _active_first[anyKind]      = Interval::end();
  4577   _inactive_first[anyKind]    = Interval::end();
  4578   _current_position = -1;
  4579   _current = NULL;
  4580   next_interval();
  4584 // append interval at top of list
  4585 void IntervalWalker::append_unsorted(Interval** list, Interval* interval) {
  4586   interval->set_next(*list); *list = interval;
  4590 // append interval in order of current range from()
  4591 void IntervalWalker::append_sorted(Interval** list, Interval* interval) {
  4592   Interval* prev = NULL;
  4593   Interval* cur  = *list;
  4594   while (cur->current_from() < interval->current_from()) {
  4595     prev = cur; cur = cur->next();
  4597   if (prev == NULL) {
  4598     *list = interval;
  4599   } else {
  4600     prev->set_next(interval);
  4602   interval->set_next(cur);
  4605 void IntervalWalker::append_to_unhandled(Interval** list, Interval* interval) {
  4606   assert(interval->from() >= current()->current_from(), "cannot append new interval before current walk position");
  4608   Interval* prev = NULL;
  4609   Interval* cur  = *list;
  4610   while (cur->from() < interval->from() || (cur->from() == interval->from() && cur->first_usage(noUse) < interval->first_usage(noUse))) {
  4611     prev = cur; cur = cur->next();
  4613   if (prev == NULL) {
  4614     *list = interval;
  4615   } else {
  4616     prev->set_next(interval);
  4618   interval->set_next(cur);
  4622 inline bool IntervalWalker::remove_from_list(Interval** list, Interval* i) {
  4623   while (*list != Interval::end() && *list != i) {
  4624     list = (*list)->next_addr();
  4626   if (*list != Interval::end()) {
  4627     assert(*list == i, "check");
  4628     *list = (*list)->next();
  4629     return true;
  4630   } else {
  4631     return false;
  4635 void IntervalWalker::remove_from_list(Interval* i) {
  4636   bool deleted;
  4638   if (i->state() == activeState) {
  4639     deleted = remove_from_list(active_first_addr(anyKind), i);
  4640   } else {
  4641     assert(i->state() == inactiveState, "invalid state");
  4642     deleted = remove_from_list(inactive_first_addr(anyKind), i);
  4645   assert(deleted, "interval has not been found in list");
  4649 void IntervalWalker::walk_to(IntervalState state, int from) {
  4650   assert (state == activeState || state == inactiveState, "wrong state");
  4651   for_each_interval_kind(kind) {
  4652     Interval** prev = state == activeState ? active_first_addr(kind) : inactive_first_addr(kind);
  4653     Interval* next   = *prev;
  4654     while (next->current_from() <= from) {
  4655       Interval* cur = next;
  4656       next = cur->next();
  4658       bool range_has_changed = false;
  4659       while (cur->current_to() <= from) {
  4660         cur->next_range();
  4661         range_has_changed = true;
  4664       // also handle move from inactive list to active list
  4665       range_has_changed = range_has_changed || (state == inactiveState && cur->current_from() <= from);
  4667       if (range_has_changed) {
  4668         // remove cur from list
  4669         *prev = next;
  4670         if (cur->current_at_end()) {
  4671           // move to handled state (not maintained as a list)
  4672           cur->set_state(handledState);
  4673           interval_moved(cur, kind, state, handledState);
  4674         } else if (cur->current_from() <= from){
  4675           // sort into active list
  4676           append_sorted(active_first_addr(kind), cur);
  4677           cur->set_state(activeState);
  4678           if (*prev == cur) {
  4679             assert(state == activeState, "check");
  4680             prev = cur->next_addr();
  4682           interval_moved(cur, kind, state, activeState);
  4683         } else {
  4684           // sort into inactive list
  4685           append_sorted(inactive_first_addr(kind), cur);
  4686           cur->set_state(inactiveState);
  4687           if (*prev == cur) {
  4688             assert(state == inactiveState, "check");
  4689             prev = cur->next_addr();
  4691           interval_moved(cur, kind, state, inactiveState);
  4693       } else {
  4694         prev = cur->next_addr();
  4695         continue;
  4702 void IntervalWalker::next_interval() {
  4703   IntervalKind kind;
  4704   Interval* any   = _unhandled_first[anyKind];
  4705   Interval* fixed = _unhandled_first[fixedKind];
  4707   if (any != Interval::end()) {
  4708     // intervals may start at same position -> prefer fixed interval
  4709     kind = fixed != Interval::end() && fixed->from() <= any->from() ? fixedKind : anyKind;
  4711     assert (kind == fixedKind && fixed->from() <= any->from() ||
  4712             kind == anyKind   && any->from() <= fixed->from(), "wrong interval!!!");
  4713     assert(any == Interval::end() || fixed == Interval::end() || any->from() != fixed->from() || kind == fixedKind, "if fixed and any-Interval start at same position, fixed must be processed first");
  4715   } else if (fixed != Interval::end()) {
  4716     kind = fixedKind;
  4717   } else {
  4718     _current = NULL; return;
  4720   _current_kind = kind;
  4721   _current = _unhandled_first[kind];
  4722   _unhandled_first[kind] = _current->next();
  4723   _current->set_next(Interval::end());
  4724   _current->rewind_range();
  4728 void IntervalWalker::walk_to(int lir_op_id) {
  4729   assert(_current_position <= lir_op_id, "can not walk backwards");
  4730   while (current() != NULL) {
  4731     bool is_active = current()->from() <= lir_op_id;
  4732     int id = is_active ? current()->from() : lir_op_id;
  4734     TRACE_LINEAR_SCAN(2, if (_current_position < id) { tty->cr(); tty->print_cr("walk_to(%d) **************************************************************", id); })
  4736     // set _current_position prior to call of walk_to
  4737     _current_position = id;
  4739     // call walk_to even if _current_position == id
  4740     walk_to(activeState, id);
  4741     walk_to(inactiveState, id);
  4743     if (is_active) {
  4744       current()->set_state(activeState);
  4745       if (activate_current()) {
  4746         append_sorted(active_first_addr(current_kind()), current());
  4747         interval_moved(current(), current_kind(), unhandledState, activeState);
  4750       next_interval();
  4751     } else {
  4752       return;
  4757 void IntervalWalker::interval_moved(Interval* interval, IntervalKind kind, IntervalState from, IntervalState to) {
  4758 #ifndef PRODUCT
  4759   if (TraceLinearScanLevel >= 4) {
  4760     #define print_state(state) \
  4761     switch(state) {\
  4762       case unhandledState: tty->print("unhandled"); break;\
  4763       case activeState: tty->print("active"); break;\
  4764       case inactiveState: tty->print("inactive"); break;\
  4765       case handledState: tty->print("handled"); break;\
  4766       default: ShouldNotReachHere(); \
  4769     print_state(from); tty->print(" to "); print_state(to);
  4770     tty->fill_to(23);
  4771     interval->print();
  4773     #undef print_state
  4775 #endif
  4780 // **** Implementation of LinearScanWalker **************************
  4782 LinearScanWalker::LinearScanWalker(LinearScan* allocator, Interval* unhandled_fixed_first, Interval* unhandled_any_first)
  4783   : IntervalWalker(allocator, unhandled_fixed_first, unhandled_any_first)
  4784   , _move_resolver(allocator)
  4786   for (int i = 0; i < LinearScan::nof_regs; i++) {
  4787     _spill_intervals[i] = new IntervalList(2);
  4792 inline void LinearScanWalker::init_use_lists(bool only_process_use_pos) {
  4793   for (int i = _first_reg; i <= _last_reg; i++) {
  4794     _use_pos[i] = max_jint;
  4796     if (!only_process_use_pos) {
  4797       _block_pos[i] = max_jint;
  4798       _spill_intervals[i]->clear();
  4803 inline void LinearScanWalker::exclude_from_use(int reg) {
  4804   assert(reg < LinearScan::nof_regs, "interval must have a register assigned (stack slots not allowed)");
  4805   if (reg >= _first_reg && reg <= _last_reg) {
  4806     _use_pos[reg] = 0;
  4809 inline void LinearScanWalker::exclude_from_use(Interval* i) {
  4810   assert(i->assigned_reg() != any_reg, "interval has no register assigned");
  4812   exclude_from_use(i->assigned_reg());
  4813   exclude_from_use(i->assigned_regHi());
  4816 inline void LinearScanWalker::set_use_pos(int reg, Interval* i, int use_pos, bool only_process_use_pos) {
  4817   assert(use_pos != 0, "must use exclude_from_use to set use_pos to 0");
  4819   if (reg >= _first_reg && reg <= _last_reg) {
  4820     if (_use_pos[reg] > use_pos) {
  4821       _use_pos[reg] = use_pos;
  4823     if (!only_process_use_pos) {
  4824       _spill_intervals[reg]->append(i);
  4828 inline void LinearScanWalker::set_use_pos(Interval* i, int use_pos, bool only_process_use_pos) {
  4829   assert(i->assigned_reg() != any_reg, "interval has no register assigned");
  4830   if (use_pos != -1) {
  4831     set_use_pos(i->assigned_reg(), i, use_pos, only_process_use_pos);
  4832     set_use_pos(i->assigned_regHi(), i, use_pos, only_process_use_pos);
  4836 inline void LinearScanWalker::set_block_pos(int reg, Interval* i, int block_pos) {
  4837   if (reg >= _first_reg && reg <= _last_reg) {
  4838     if (_block_pos[reg] > block_pos) {
  4839       _block_pos[reg] = block_pos;
  4841     if (_use_pos[reg] > block_pos) {
  4842       _use_pos[reg] = block_pos;
  4846 inline void LinearScanWalker::set_block_pos(Interval* i, int block_pos) {
  4847   assert(i->assigned_reg() != any_reg, "interval has no register assigned");
  4848   if (block_pos != -1) {
  4849     set_block_pos(i->assigned_reg(), i, block_pos);
  4850     set_block_pos(i->assigned_regHi(), i, block_pos);
  4855 void LinearScanWalker::free_exclude_active_fixed() {
  4856   Interval* list = active_first(fixedKind);
  4857   while (list != Interval::end()) {
  4858     assert(list->assigned_reg() < LinearScan::nof_regs, "active interval must have a register assigned");
  4859     exclude_from_use(list);
  4860     list = list->next();
  4864 void LinearScanWalker::free_exclude_active_any() {
  4865   Interval* list = active_first(anyKind);
  4866   while (list != Interval::end()) {
  4867     exclude_from_use(list);
  4868     list = list->next();
  4872 void LinearScanWalker::free_collect_inactive_fixed(Interval* cur) {
  4873   Interval* list = inactive_first(fixedKind);
  4874   while (list != Interval::end()) {
  4875     if (cur->to() <= list->current_from()) {
  4876       assert(list->current_intersects_at(cur) == -1, "must not intersect");
  4877       set_use_pos(list, list->current_from(), true);
  4878     } else {
  4879       set_use_pos(list, list->current_intersects_at(cur), true);
  4881     list = list->next();
  4885 void LinearScanWalker::free_collect_inactive_any(Interval* cur) {
  4886   Interval* list = inactive_first(anyKind);
  4887   while (list != Interval::end()) {
  4888     set_use_pos(list, list->current_intersects_at(cur), true);
  4889     list = list->next();
  4893 void LinearScanWalker::free_collect_unhandled(IntervalKind kind, Interval* cur) {
  4894   Interval* list = unhandled_first(kind);
  4895   while (list != Interval::end()) {
  4896     set_use_pos(list, list->intersects_at(cur), true);
  4897     if (kind == fixedKind && cur->to() <= list->from()) {
  4898       set_use_pos(list, list->from(), true);
  4900     list = list->next();
  4904 void LinearScanWalker::spill_exclude_active_fixed() {
  4905   Interval* list = active_first(fixedKind);
  4906   while (list != Interval::end()) {
  4907     exclude_from_use(list);
  4908     list = list->next();
  4912 void LinearScanWalker::spill_block_unhandled_fixed(Interval* cur) {
  4913   Interval* list = unhandled_first(fixedKind);
  4914   while (list != Interval::end()) {
  4915     set_block_pos(list, list->intersects_at(cur));
  4916     list = list->next();
  4920 void LinearScanWalker::spill_block_inactive_fixed(Interval* cur) {
  4921   Interval* list = inactive_first(fixedKind);
  4922   while (list != Interval::end()) {
  4923     if (cur->to() > list->current_from()) {
  4924       set_block_pos(list, list->current_intersects_at(cur));
  4925     } else {
  4926       assert(list->current_intersects_at(cur) == -1, "invalid optimization: intervals intersect");
  4929     list = list->next();
  4933 void LinearScanWalker::spill_collect_active_any() {
  4934   Interval* list = active_first(anyKind);
  4935   while (list != Interval::end()) {
  4936     set_use_pos(list, MIN2(list->next_usage(loopEndMarker, _current_position), list->to()), false);
  4937     list = list->next();
  4941 void LinearScanWalker::spill_collect_inactive_any(Interval* cur) {
  4942   Interval* list = inactive_first(anyKind);
  4943   while (list != Interval::end()) {
  4944     if (list->current_intersects(cur)) {
  4945       set_use_pos(list, MIN2(list->next_usage(loopEndMarker, _current_position), list->to()), false);
  4947     list = list->next();
  4952 void LinearScanWalker::insert_move(int op_id, Interval* src_it, Interval* dst_it) {
  4953   // output all moves here. When source and target are equal, the move is
  4954   // optimized away later in assign_reg_nums
  4956   op_id = (op_id + 1) & ~1;
  4957   BlockBegin* op_block = allocator()->block_of_op_with_id(op_id);
  4958   assert(op_id > 0 && allocator()->block_of_op_with_id(op_id - 2) == op_block, "cannot insert move at block boundary");
  4960   // calculate index of instruction inside instruction list of current block
  4961   // the minimal index (for a block with no spill moves) can be calculated because the
  4962   // numbering of instructions is known.
  4963   // When the block already contains spill moves, the index must be increased until the
  4964   // correct index is reached.
  4965   LIR_OpList* list = op_block->lir()->instructions_list();
  4966   int index = (op_id - list->at(0)->id()) / 2;
  4967   assert(list->at(index)->id() <= op_id, "error in calculation");
  4969   while (list->at(index)->id() != op_id) {
  4970     index++;
  4971     assert(0 <= index && index < list->length(), "index out of bounds");
  4973   assert(1 <= index && index < list->length(), "index out of bounds");
  4974   assert(list->at(index)->id() == op_id, "error in calculation");
  4976   // insert new instruction before instruction at position index
  4977   _move_resolver.move_insert_position(op_block->lir(), index - 1);
  4978   _move_resolver.add_mapping(src_it, dst_it);
  4982 int LinearScanWalker::find_optimal_split_pos(BlockBegin* min_block, BlockBegin* max_block, int max_split_pos) {
  4983   int from_block_nr = min_block->linear_scan_number();
  4984   int to_block_nr = max_block->linear_scan_number();
  4986   assert(0 <= from_block_nr && from_block_nr < block_count(), "out of range");
  4987   assert(0 <= to_block_nr && to_block_nr < block_count(), "out of range");
  4988   assert(from_block_nr < to_block_nr, "must cross block boundary");
  4990   // Try to split at end of max_block. If this would be after
  4991   // max_split_pos, then use the begin of max_block
  4992   int optimal_split_pos = max_block->last_lir_instruction_id() + 2;
  4993   if (optimal_split_pos > max_split_pos) {
  4994     optimal_split_pos = max_block->first_lir_instruction_id();
  4997   int min_loop_depth = max_block->loop_depth();
  4998   for (int i = to_block_nr - 1; i >= from_block_nr; i--) {
  4999     BlockBegin* cur = block_at(i);
  5001     if (cur->loop_depth() < min_loop_depth) {
  5002       // block with lower loop-depth found -> split at the end of this block
  5003       min_loop_depth = cur->loop_depth();
  5004       optimal_split_pos = cur->last_lir_instruction_id() + 2;
  5007   assert(optimal_split_pos > allocator()->max_lir_op_id() || allocator()->is_block_begin(optimal_split_pos), "algorithm must move split pos to block boundary");
  5009   return optimal_split_pos;
  5013 int LinearScanWalker::find_optimal_split_pos(Interval* it, int min_split_pos, int max_split_pos, bool do_loop_optimization) {
  5014   int optimal_split_pos = -1;
  5015   if (min_split_pos == max_split_pos) {
  5016     // trivial case, no optimization of split position possible
  5017     TRACE_LINEAR_SCAN(4, tty->print_cr("      min-pos and max-pos are equal, no optimization possible"));
  5018     optimal_split_pos = min_split_pos;
  5020   } else {
  5021     assert(min_split_pos < max_split_pos, "must be true then");
  5022     assert(min_split_pos > 0, "cannot access min_split_pos - 1 otherwise");
  5024     // reason for using min_split_pos - 1: when the minimal split pos is exactly at the
  5025     // beginning of a block, then min_split_pos is also a possible split position.
  5026     // Use the block before as min_block, because then min_block->last_lir_instruction_id() + 2 == min_split_pos
  5027     BlockBegin* min_block = allocator()->block_of_op_with_id(min_split_pos - 1);
  5029     // reason for using max_split_pos - 1: otherwise there would be an assertion failure
  5030     // when an interval ends at the end of the last block of the method
  5031     // (in this case, max_split_pos == allocator()->max_lir_op_id() + 2, and there is no
  5032     // block at this op_id)
  5033     BlockBegin* max_block = allocator()->block_of_op_with_id(max_split_pos - 1);
  5035     assert(min_block->linear_scan_number() <= max_block->linear_scan_number(), "invalid order");
  5036     if (min_block == max_block) {
  5037       // split position cannot be moved to block boundary, so split as late as possible
  5038       TRACE_LINEAR_SCAN(4, tty->print_cr("      cannot move split pos to block boundary because min_pos and max_pos are in same block"));
  5039       optimal_split_pos = max_split_pos;
  5041     } else if (it->has_hole_between(max_split_pos - 1, max_split_pos) && !allocator()->is_block_begin(max_split_pos)) {
  5042       // Do not move split position if the interval has a hole before max_split_pos.
  5043       // Intervals resulting from Phi-Functions have more than one definition (marked
  5044       // as mustHaveRegister) with a hole before each definition. When the register is needed
  5045       // for the second definition, an earlier reloading is unnecessary.
  5046       TRACE_LINEAR_SCAN(4, tty->print_cr("      interval has hole just before max_split_pos, so splitting at max_split_pos"));
  5047       optimal_split_pos = max_split_pos;
  5049     } else {
  5050       // seach optimal block boundary between min_split_pos and max_split_pos
  5051       TRACE_LINEAR_SCAN(4, tty->print_cr("      moving split pos to optimal block boundary between block B%d and B%d", min_block->block_id(), max_block->block_id()));
  5053       if (do_loop_optimization) {
  5054         // Loop optimization: if a loop-end marker is found between min- and max-position,
  5055         // then split before this loop
  5056         int loop_end_pos = it->next_usage_exact(loopEndMarker, min_block->last_lir_instruction_id() + 2);
  5057         TRACE_LINEAR_SCAN(4, tty->print_cr("      loop optimization: loop end found at pos %d", loop_end_pos));
  5059         assert(loop_end_pos > min_split_pos, "invalid order");
  5060         if (loop_end_pos < max_split_pos) {
  5061           // loop-end marker found between min- and max-position
  5062           // if it is not the end marker for the same loop as the min-position, then move
  5063           // the max-position to this loop block.
  5064           // Desired result: uses tagged as shouldHaveRegister inside a loop cause a reloading
  5065           // of the interval (normally, only mustHaveRegister causes a reloading)
  5066           BlockBegin* loop_block = allocator()->block_of_op_with_id(loop_end_pos);
  5068           TRACE_LINEAR_SCAN(4, tty->print_cr("      interval is used in loop that ends in block B%d, so trying to move max_block back from B%d to B%d", loop_block->block_id(), max_block->block_id(), loop_block->block_id()));
  5069           assert(loop_block != min_block, "loop_block and min_block must be different because block boundary is needed between");
  5071           optimal_split_pos = find_optimal_split_pos(min_block, loop_block, loop_block->last_lir_instruction_id() + 2);
  5072           if (optimal_split_pos == loop_block->last_lir_instruction_id() + 2) {
  5073             optimal_split_pos = -1;
  5074             TRACE_LINEAR_SCAN(4, tty->print_cr("      loop optimization not necessary"));
  5075           } else {
  5076             TRACE_LINEAR_SCAN(4, tty->print_cr("      loop optimization successful"));
  5081       if (optimal_split_pos == -1) {
  5082         // not calculated by loop optimization
  5083         optimal_split_pos = find_optimal_split_pos(min_block, max_block, max_split_pos);
  5087   TRACE_LINEAR_SCAN(4, tty->print_cr("      optimal split position: %d", optimal_split_pos));
  5089   return optimal_split_pos;
  5093 /*
  5094   split an interval at the optimal position between min_split_pos and
  5095   max_split_pos in two parts:
  5096   1) the left part has already a location assigned
  5097   2) the right part is sorted into to the unhandled-list
  5098 */
  5099 void LinearScanWalker::split_before_usage(Interval* it, int min_split_pos, int max_split_pos) {
  5100   TRACE_LINEAR_SCAN(2, tty->print   ("----- splitting interval: "); it->print());
  5101   TRACE_LINEAR_SCAN(2, tty->print_cr("      between %d and %d", min_split_pos, max_split_pos));
  5103   assert(it->from() < min_split_pos,         "cannot split at start of interval");
  5104   assert(current_position() < min_split_pos, "cannot split before current position");
  5105   assert(min_split_pos <= max_split_pos,     "invalid order");
  5106   assert(max_split_pos <= it->to(),          "cannot split after end of interval");
  5108   int optimal_split_pos = find_optimal_split_pos(it, min_split_pos, max_split_pos, true);
  5110   assert(min_split_pos <= optimal_split_pos && optimal_split_pos <= max_split_pos, "out of range");
  5111   assert(optimal_split_pos <= it->to(),  "cannot split after end of interval");
  5112   assert(optimal_split_pos > it->from(), "cannot split at start of interval");
  5114   if (optimal_split_pos == it->to() && it->next_usage(mustHaveRegister, min_split_pos) == max_jint) {
  5115     // the split position would be just before the end of the interval
  5116     // -> no split at all necessary
  5117     TRACE_LINEAR_SCAN(4, tty->print_cr("      no split necessary because optimal split position is at end of interval"));
  5118     return;
  5121   // must calculate this before the actual split is performed and before split position is moved to odd op_id
  5122   bool move_necessary = !allocator()->is_block_begin(optimal_split_pos) && !it->has_hole_between(optimal_split_pos - 1, optimal_split_pos);
  5124   if (!allocator()->is_block_begin(optimal_split_pos)) {
  5125     // move position before actual instruction (odd op_id)
  5126     optimal_split_pos = (optimal_split_pos - 1) | 1;
  5129   TRACE_LINEAR_SCAN(4, tty->print_cr("      splitting at position %d", optimal_split_pos));
  5130   assert(allocator()->is_block_begin(optimal_split_pos) || (optimal_split_pos % 2 == 1), "split pos must be odd when not on block boundary");
  5131   assert(!allocator()->is_block_begin(optimal_split_pos) || (optimal_split_pos % 2 == 0), "split pos must be even on block boundary");
  5133   Interval* split_part = it->split(optimal_split_pos);
  5135   allocator()->append_interval(split_part);
  5136   allocator()->copy_register_flags(it, split_part);
  5137   split_part->set_insert_move_when_activated(move_necessary);
  5138   append_to_unhandled(unhandled_first_addr(anyKind), split_part);
  5140   TRACE_LINEAR_SCAN(2, tty->print_cr("      split interval in two parts (insert_move_when_activated: %d)", move_necessary));
  5141   TRACE_LINEAR_SCAN(2, tty->print   ("      "); it->print());
  5142   TRACE_LINEAR_SCAN(2, tty->print   ("      "); split_part->print());
  5145 /*
  5146   split an interval at the optimal position between min_split_pos and
  5147   max_split_pos in two parts:
  5148   1) the left part has already a location assigned
  5149   2) the right part is always on the stack and therefore ignored in further processing
  5150 */
  5151 void LinearScanWalker::split_for_spilling(Interval* it) {
  5152   // calculate allowed range of splitting position
  5153   int max_split_pos = current_position();
  5154   int min_split_pos = MAX2(it->previous_usage(shouldHaveRegister, max_split_pos) + 1, it->from());
  5156   TRACE_LINEAR_SCAN(2, tty->print   ("----- splitting and spilling interval: "); it->print());
  5157   TRACE_LINEAR_SCAN(2, tty->print_cr("      between %d and %d", min_split_pos, max_split_pos));
  5159   assert(it->state() == activeState,     "why spill interval that is not active?");
  5160   assert(it->from() <= min_split_pos,    "cannot split before start of interval");
  5161   assert(min_split_pos <= max_split_pos, "invalid order");
  5162   assert(max_split_pos < it->to(),       "cannot split at end end of interval");
  5163   assert(current_position() < it->to(),  "interval must not end before current position");
  5165   if (min_split_pos == it->from()) {
  5166     // the whole interval is never used, so spill it entirely to memory
  5167     TRACE_LINEAR_SCAN(2, tty->print_cr("      spilling entire interval because split pos is at beginning of interval"));
  5168     assert(it->first_usage(shouldHaveRegister) > current_position(), "interval must not have use position before current_position");
  5170     allocator()->assign_spill_slot(it);
  5171     allocator()->change_spill_state(it, min_split_pos);
  5173     // Also kick parent intervals out of register to memory when they have no use
  5174     // position. This avoids short interval in register surrounded by intervals in
  5175     // memory -> avoid useless moves from memory to register and back
  5176     Interval* parent = it;
  5177     while (parent != NULL && parent->is_split_child()) {
  5178       parent = parent->split_child_before_op_id(parent->from());
  5180       if (parent->assigned_reg() < LinearScan::nof_regs) {
  5181         if (parent->first_usage(shouldHaveRegister) == max_jint) {
  5182           // parent is never used, so kick it out of its assigned register
  5183           TRACE_LINEAR_SCAN(4, tty->print_cr("      kicking out interval %d out of its register because it is never used", parent->reg_num()));
  5184           allocator()->assign_spill_slot(parent);
  5185         } else {
  5186           // do not go further back because the register is actually used by the interval
  5187           parent = NULL;
  5192   } else {
  5193     // search optimal split pos, split interval and spill only the right hand part
  5194     int optimal_split_pos = find_optimal_split_pos(it, min_split_pos, max_split_pos, false);
  5196     assert(min_split_pos <= optimal_split_pos && optimal_split_pos <= max_split_pos, "out of range");
  5197     assert(optimal_split_pos < it->to(), "cannot split at end of interval");
  5198     assert(optimal_split_pos >= it->from(), "cannot split before start of interval");
  5200     if (!allocator()->is_block_begin(optimal_split_pos)) {
  5201       // move position before actual instruction (odd op_id)
  5202       optimal_split_pos = (optimal_split_pos - 1) | 1;
  5205     TRACE_LINEAR_SCAN(4, tty->print_cr("      splitting at position %d", optimal_split_pos));
  5206     assert(allocator()->is_block_begin(optimal_split_pos)  || (optimal_split_pos % 2 == 1), "split pos must be odd when not on block boundary");
  5207     assert(!allocator()->is_block_begin(optimal_split_pos) || (optimal_split_pos % 2 == 0), "split pos must be even on block boundary");
  5209     Interval* spilled_part = it->split(optimal_split_pos);
  5210     allocator()->append_interval(spilled_part);
  5211     allocator()->assign_spill_slot(spilled_part);
  5212     allocator()->change_spill_state(spilled_part, optimal_split_pos);
  5214     if (!allocator()->is_block_begin(optimal_split_pos)) {
  5215       TRACE_LINEAR_SCAN(4, tty->print_cr("      inserting move from interval %d to %d", it->reg_num(), spilled_part->reg_num()));
  5216       insert_move(optimal_split_pos, it, spilled_part);
  5219     // the current_split_child is needed later when moves are inserted for reloading
  5220     assert(spilled_part->current_split_child() == it, "overwriting wrong current_split_child");
  5221     spilled_part->make_current_split_child();
  5223     TRACE_LINEAR_SCAN(2, tty->print_cr("      split interval in two parts"));
  5224     TRACE_LINEAR_SCAN(2, tty->print   ("      "); it->print());
  5225     TRACE_LINEAR_SCAN(2, tty->print   ("      "); spilled_part->print());
  5230 void LinearScanWalker::split_stack_interval(Interval* it) {
  5231   int min_split_pos = current_position() + 1;
  5232   int max_split_pos = MIN2(it->first_usage(shouldHaveRegister), it->to());
  5234   split_before_usage(it, min_split_pos, max_split_pos);
  5237 void LinearScanWalker::split_when_partial_register_available(Interval* it, int register_available_until) {
  5238   int min_split_pos = MAX2(it->previous_usage(shouldHaveRegister, register_available_until), it->from() + 1);
  5239   int max_split_pos = register_available_until;
  5241   split_before_usage(it, min_split_pos, max_split_pos);
  5244 void LinearScanWalker::split_and_spill_interval(Interval* it) {
  5245   assert(it->state() == activeState || it->state() == inactiveState, "other states not allowed");
  5247   int current_pos = current_position();
  5248   if (it->state() == inactiveState) {
  5249     // the interval is currently inactive, so no spill slot is needed for now.
  5250     // when the split part is activated, the interval has a new chance to get a register,
  5251     // so in the best case no stack slot is necessary
  5252     assert(it->has_hole_between(current_pos - 1, current_pos + 1), "interval can not be inactive otherwise");
  5253     split_before_usage(it, current_pos + 1, current_pos + 1);
  5255   } else {
  5256     // search the position where the interval must have a register and split
  5257     // at the optimal position before.
  5258     // The new created part is added to the unhandled list and will get a register
  5259     // when it is activated
  5260     int min_split_pos = current_pos + 1;
  5261     int max_split_pos = MIN2(it->next_usage(mustHaveRegister, min_split_pos), it->to());
  5263     split_before_usage(it, min_split_pos, max_split_pos);
  5265     assert(it->next_usage(mustHaveRegister, current_pos) == max_jint, "the remaining part is spilled to stack and therefore has no register");
  5266     split_for_spilling(it);
  5271 int LinearScanWalker::find_free_reg(int reg_needed_until, int interval_to, int hint_reg, int ignore_reg, bool* need_split) {
  5272   int min_full_reg = any_reg;
  5273   int max_partial_reg = any_reg;
  5275   for (int i = _first_reg; i <= _last_reg; i++) {
  5276     if (i == ignore_reg) {
  5277       // this register must be ignored
  5279     } else if (_use_pos[i] >= interval_to) {
  5280       // this register is free for the full interval
  5281       if (min_full_reg == any_reg || i == hint_reg || (_use_pos[i] < _use_pos[min_full_reg] && min_full_reg != hint_reg)) {
  5282         min_full_reg = i;
  5284     } else if (_use_pos[i] > reg_needed_until) {
  5285       // this register is at least free until reg_needed_until
  5286       if (max_partial_reg == any_reg || i == hint_reg || (_use_pos[i] > _use_pos[max_partial_reg] && max_partial_reg != hint_reg)) {
  5287         max_partial_reg = i;
  5292   if (min_full_reg != any_reg) {
  5293     return min_full_reg;
  5294   } else if (max_partial_reg != any_reg) {
  5295     *need_split = true;
  5296     return max_partial_reg;
  5297   } else {
  5298     return any_reg;
  5302 int LinearScanWalker::find_free_double_reg(int reg_needed_until, int interval_to, int hint_reg, bool* need_split) {
  5303   assert((_last_reg - _first_reg + 1) % 2 == 0, "adjust algorithm");
  5305   int min_full_reg = any_reg;
  5306   int max_partial_reg = any_reg;
  5308   for (int i = _first_reg; i < _last_reg; i+=2) {
  5309     if (_use_pos[i] >= interval_to && _use_pos[i + 1] >= interval_to) {
  5310       // this register is free for the full interval
  5311       if (min_full_reg == any_reg || i == hint_reg || (_use_pos[i] < _use_pos[min_full_reg] && min_full_reg != hint_reg)) {
  5312         min_full_reg = i;
  5314     } else if (_use_pos[i] > reg_needed_until && _use_pos[i + 1] > reg_needed_until) {
  5315       // this register is at least free until reg_needed_until
  5316       if (max_partial_reg == any_reg || i == hint_reg || (_use_pos[i] > _use_pos[max_partial_reg] && max_partial_reg != hint_reg)) {
  5317         max_partial_reg = i;
  5322   if (min_full_reg != any_reg) {
  5323     return min_full_reg;
  5324   } else if (max_partial_reg != any_reg) {
  5325     *need_split = true;
  5326     return max_partial_reg;
  5327   } else {
  5328     return any_reg;
  5333 bool LinearScanWalker::alloc_free_reg(Interval* cur) {
  5334   TRACE_LINEAR_SCAN(2, tty->print("trying to find free register for "); cur->print());
  5336   init_use_lists(true);
  5337   free_exclude_active_fixed();
  5338   free_exclude_active_any();
  5339   free_collect_inactive_fixed(cur);
  5340   free_collect_inactive_any(cur);
  5341 //  free_collect_unhandled(fixedKind, cur);
  5342   assert(unhandled_first(fixedKind) == Interval::end(), "must not have unhandled fixed intervals because all fixed intervals have a use at position 0");
  5344   // _use_pos contains the start of the next interval that has this register assigned
  5345   // (either as a fixed register or a normal allocated register in the past)
  5346   // only intervals overlapping with cur are processed, non-overlapping invervals can be ignored safely
  5347   TRACE_LINEAR_SCAN(4, tty->print_cr("      state of registers:"));
  5348   TRACE_LINEAR_SCAN(4, for (int i = _first_reg; i <= _last_reg; i++) tty->print_cr("      reg %d: use_pos: %d", i, _use_pos[i]));
  5350   int hint_reg, hint_regHi;
  5351   Interval* register_hint = cur->register_hint();
  5352   if (register_hint != NULL) {
  5353     hint_reg = register_hint->assigned_reg();
  5354     hint_regHi = register_hint->assigned_regHi();
  5356     if (allocator()->is_precolored_cpu_interval(register_hint)) {
  5357       assert(hint_reg != any_reg && hint_regHi == any_reg, "must be for fixed intervals");
  5358       hint_regHi = hint_reg + 1;  // connect e.g. eax-edx
  5360     TRACE_LINEAR_SCAN(4, tty->print("      hint registers %d, %d from interval ", hint_reg, hint_regHi); register_hint->print());
  5362   } else {
  5363     hint_reg = any_reg;
  5364     hint_regHi = any_reg;
  5366   assert(hint_reg == any_reg || hint_reg != hint_regHi, "hint reg and regHi equal");
  5367   assert(cur->assigned_reg() == any_reg && cur->assigned_regHi() == any_reg, "register already assigned to interval");
  5369   // the register must be free at least until this position
  5370   int reg_needed_until = cur->from() + 1;
  5371   int interval_to = cur->to();
  5373   bool need_split = false;
  5374   int split_pos = -1;
  5375   int reg = any_reg;
  5376   int regHi = any_reg;
  5378   if (_adjacent_regs) {
  5379     reg = find_free_double_reg(reg_needed_until, interval_to, hint_reg, &need_split);
  5380     regHi = reg + 1;
  5381     if (reg == any_reg) {
  5382       return false;
  5384     split_pos = MIN2(_use_pos[reg], _use_pos[regHi]);
  5386   } else {
  5387     reg = find_free_reg(reg_needed_until, interval_to, hint_reg, any_reg, &need_split);
  5388     if (reg == any_reg) {
  5389       return false;
  5391     split_pos = _use_pos[reg];
  5393     if (_num_phys_regs == 2) {
  5394       regHi = find_free_reg(reg_needed_until, interval_to, hint_regHi, reg, &need_split);
  5396       if (_use_pos[reg] < interval_to && regHi == any_reg) {
  5397         // do not split interval if only one register can be assigned until the split pos
  5398         // (when one register is found for the whole interval, split&spill is only
  5399         // performed for the hi register)
  5400         return false;
  5402       } else if (regHi != any_reg) {
  5403         split_pos = MIN2(split_pos, _use_pos[regHi]);
  5405         // sort register numbers to prevent e.g. a move from eax,ebx to ebx,eax
  5406         if (reg > regHi) {
  5407           int temp = reg;
  5408           reg = regHi;
  5409           regHi = temp;
  5415   cur->assign_reg(reg, regHi);
  5416   TRACE_LINEAR_SCAN(2, tty->print_cr("selected register %d, %d", reg, regHi));
  5418   assert(split_pos > 0, "invalid split_pos");
  5419   if (need_split) {
  5420     // register not available for full interval, so split it
  5421     split_when_partial_register_available(cur, split_pos);
  5424   // only return true if interval is completely assigned
  5425   return _num_phys_regs == 1 || regHi != any_reg;
  5429 int LinearScanWalker::find_locked_reg(int reg_needed_until, int interval_to, int hint_reg, int ignore_reg, bool* need_split) {
  5430   int max_reg = any_reg;
  5432   for (int i = _first_reg; i <= _last_reg; i++) {
  5433     if (i == ignore_reg) {
  5434       // this register must be ignored
  5436     } else if (_use_pos[i] > reg_needed_until) {
  5437       if (max_reg == any_reg || i == hint_reg || (_use_pos[i] > _use_pos[max_reg] && max_reg != hint_reg)) {
  5438         max_reg = i;
  5443   if (max_reg != any_reg && _block_pos[max_reg] <= interval_to) {
  5444     *need_split = true;
  5447   return max_reg;
  5450 int LinearScanWalker::find_locked_double_reg(int reg_needed_until, int interval_to, int hint_reg, bool* need_split) {
  5451   assert((_last_reg - _first_reg + 1) % 2 == 0, "adjust algorithm");
  5453   int max_reg = any_reg;
  5455   for (int i = _first_reg; i < _last_reg; i+=2) {
  5456     if (_use_pos[i] > reg_needed_until && _use_pos[i + 1] > reg_needed_until) {
  5457       if (max_reg == any_reg || _use_pos[i] > _use_pos[max_reg]) {
  5458         max_reg = i;
  5463   if (_block_pos[max_reg] <= interval_to || _block_pos[max_reg + 1] <= interval_to) {
  5464     *need_split = true;
  5467   return max_reg;
  5470 void LinearScanWalker::split_and_spill_intersecting_intervals(int reg, int regHi) {
  5471   assert(reg != any_reg, "no register assigned");
  5473   for (int i = 0; i < _spill_intervals[reg]->length(); i++) {
  5474     Interval* it = _spill_intervals[reg]->at(i);
  5475     remove_from_list(it);
  5476     split_and_spill_interval(it);
  5479   if (regHi != any_reg) {
  5480     IntervalList* processed = _spill_intervals[reg];
  5481     for (int i = 0; i < _spill_intervals[regHi]->length(); i++) {
  5482       Interval* it = _spill_intervals[regHi]->at(i);
  5483       if (processed->index_of(it) == -1) {
  5484         remove_from_list(it);
  5485         split_and_spill_interval(it);
  5492 // Split an Interval and spill it to memory so that cur can be placed in a register
  5493 void LinearScanWalker::alloc_locked_reg(Interval* cur) {
  5494   TRACE_LINEAR_SCAN(2, tty->print("need to split and spill to get register for "); cur->print());
  5496   // collect current usage of registers
  5497   init_use_lists(false);
  5498   spill_exclude_active_fixed();
  5499 //  spill_block_unhandled_fixed(cur);
  5500   assert(unhandled_first(fixedKind) == Interval::end(), "must not have unhandled fixed intervals because all fixed intervals have a use at position 0");
  5501   spill_block_inactive_fixed(cur);
  5502   spill_collect_active_any();
  5503   spill_collect_inactive_any(cur);
  5505 #ifndef PRODUCT
  5506   if (TraceLinearScanLevel >= 4) {
  5507     tty->print_cr("      state of registers:");
  5508     for (int i = _first_reg; i <= _last_reg; i++) {
  5509       tty->print("      reg %d: use_pos: %d, block_pos: %d, intervals: ", i, _use_pos[i], _block_pos[i]);
  5510       for (int j = 0; j < _spill_intervals[i]->length(); j++) {
  5511         tty->print("%d ", _spill_intervals[i]->at(j)->reg_num());
  5513       tty->cr();
  5516 #endif
  5518   // the register must be free at least until this position
  5519   int reg_needed_until = MIN2(cur->first_usage(mustHaveRegister), cur->from() + 1);
  5520   int interval_to = cur->to();
  5521   assert (reg_needed_until > 0 && reg_needed_until < max_jint, "interval has no use");
  5523   int split_pos = 0;
  5524   int use_pos = 0;
  5525   bool need_split = false;
  5526   int reg, regHi;
  5528   if (_adjacent_regs) {
  5529     reg = find_locked_double_reg(reg_needed_until, interval_to, any_reg, &need_split);
  5530     regHi = reg + 1;
  5532     if (reg != any_reg) {
  5533       use_pos = MIN2(_use_pos[reg], _use_pos[regHi]);
  5534       split_pos = MIN2(_block_pos[reg], _block_pos[regHi]);
  5536   } else {
  5537     reg = find_locked_reg(reg_needed_until, interval_to, any_reg, cur->assigned_reg(), &need_split);
  5538     regHi = any_reg;
  5540     if (reg != any_reg) {
  5541       use_pos = _use_pos[reg];
  5542       split_pos = _block_pos[reg];
  5544       if (_num_phys_regs == 2) {
  5545         if (cur->assigned_reg() != any_reg) {
  5546           regHi = reg;
  5547           reg = cur->assigned_reg();
  5548         } else {
  5549           regHi = find_locked_reg(reg_needed_until, interval_to, any_reg, reg, &need_split);
  5550           if (regHi != any_reg) {
  5551             use_pos = MIN2(use_pos, _use_pos[regHi]);
  5552             split_pos = MIN2(split_pos, _block_pos[regHi]);
  5556         if (regHi != any_reg && reg > regHi) {
  5557           // sort register numbers to prevent e.g. a move from eax,ebx to ebx,eax
  5558           int temp = reg;
  5559           reg = regHi;
  5560           regHi = temp;
  5566   if (reg == any_reg || (_num_phys_regs == 2 && regHi == any_reg) || use_pos <= cur->first_usage(mustHaveRegister)) {
  5567     // the first use of cur is later than the spilling position -> spill cur
  5568     TRACE_LINEAR_SCAN(4, tty->print_cr("able to spill current interval. first_usage(register): %d, use_pos: %d", cur->first_usage(mustHaveRegister), use_pos));
  5570     if (cur->first_usage(mustHaveRegister) <= cur->from() + 1) {
  5571       assert(false, "cannot spill interval that is used in first instruction (possible reason: no register found)");
  5572       // assign a reasonable register and do a bailout in product mode to avoid errors
  5573       allocator()->assign_spill_slot(cur);
  5574       BAILOUT("LinearScan: no register found");
  5577     split_and_spill_interval(cur);
  5578   } else {
  5579     TRACE_LINEAR_SCAN(4, tty->print_cr("decided to use register %d, %d", reg, regHi));
  5580     assert(reg != any_reg && (_num_phys_regs == 1 || regHi != any_reg), "no register found");
  5581     assert(split_pos > 0, "invalid split_pos");
  5582     assert(need_split == false || split_pos > cur->from(), "splitting interval at from");
  5584     cur->assign_reg(reg, regHi);
  5585     if (need_split) {
  5586       // register not available for full interval, so split it
  5587       split_when_partial_register_available(cur, split_pos);
  5590     // perform splitting and spilling for all affected intervalls
  5591     split_and_spill_intersecting_intervals(reg, regHi);
  5595 bool LinearScanWalker::no_allocation_possible(Interval* cur) {
  5596 #ifdef X86
  5597   // fast calculation of intervals that can never get a register because the
  5598   // the next instruction is a call that blocks all registers
  5599   // Note: this does not work if callee-saved registers are available (e.g. on Sparc)
  5601   // check if this interval is the result of a split operation
  5602   // (an interval got a register until this position)
  5603   int pos = cur->from();
  5604   if ((pos & 1) == 1) {
  5605     // the current instruction is a call that blocks all registers
  5606     if (pos < allocator()->max_lir_op_id() && allocator()->has_call(pos + 1)) {
  5607       TRACE_LINEAR_SCAN(4, tty->print_cr("      free register cannot be available because all registers blocked by following call"));
  5609       // safety check that there is really no register available
  5610       assert(alloc_free_reg(cur) == false, "found a register for this interval");
  5611       return true;
  5615 #endif
  5616   return false;
  5619 void LinearScanWalker::init_vars_for_alloc(Interval* cur) {
  5620   BasicType type = cur->type();
  5621   _num_phys_regs = LinearScan::num_physical_regs(type);
  5622   _adjacent_regs = LinearScan::requires_adjacent_regs(type);
  5624   if (pd_init_regs_for_alloc(cur)) {
  5625     // the appropriate register range was selected.
  5626   } else if (type == T_FLOAT || type == T_DOUBLE) {
  5627     _first_reg = pd_first_fpu_reg;
  5628     _last_reg = pd_last_fpu_reg;
  5629   } else {
  5630     _first_reg = pd_first_cpu_reg;
  5631     _last_reg = FrameMap::last_cpu_reg();
  5634   assert(0 <= _first_reg && _first_reg < LinearScan::nof_regs, "out of range");
  5635   assert(0 <= _last_reg && _last_reg < LinearScan::nof_regs, "out of range");
  5639 bool LinearScanWalker::is_move(LIR_Op* op, Interval* from, Interval* to) {
  5640   if (op->code() != lir_move) {
  5641     return false;
  5643   assert(op->as_Op1() != NULL, "move must be LIR_Op1");
  5645   LIR_Opr in = ((LIR_Op1*)op)->in_opr();
  5646   LIR_Opr res = ((LIR_Op1*)op)->result_opr();
  5647   return in->is_virtual() && res->is_virtual() && in->vreg_number() == from->reg_num() && res->vreg_number() == to->reg_num();
  5650 // optimization (especially for phi functions of nested loops):
  5651 // assign same spill slot to non-intersecting intervals
  5652 void LinearScanWalker::combine_spilled_intervals(Interval* cur) {
  5653   if (cur->is_split_child()) {
  5654     // optimization is only suitable for split parents
  5655     return;
  5658   Interval* register_hint = cur->register_hint(false);
  5659   if (register_hint == NULL) {
  5660     // cur is not the target of a move, otherwise register_hint would be set
  5661     return;
  5663   assert(register_hint->is_split_parent(), "register hint must be split parent");
  5665   if (cur->spill_state() != noOptimization || register_hint->spill_state() != noOptimization) {
  5666     // combining the stack slots for intervals where spill move optimization is applied
  5667     // is not benefitial and would cause problems
  5668     return;
  5671   int begin_pos = cur->from();
  5672   int end_pos = cur->to();
  5673   if (end_pos > allocator()->max_lir_op_id() || (begin_pos & 1) != 0 || (end_pos & 1) != 0) {
  5674     // safety check that lir_op_with_id is allowed
  5675     return;
  5678   if (!is_move(allocator()->lir_op_with_id(begin_pos), register_hint, cur) || !is_move(allocator()->lir_op_with_id(end_pos), cur, register_hint)) {
  5679     // cur and register_hint are not connected with two moves
  5680     return;
  5683   Interval* begin_hint = register_hint->split_child_at_op_id(begin_pos, LIR_OpVisitState::inputMode);
  5684   Interval* end_hint = register_hint->split_child_at_op_id(end_pos, LIR_OpVisitState::outputMode);
  5685   if (begin_hint == end_hint || begin_hint->to() != begin_pos || end_hint->from() != end_pos) {
  5686     // register_hint must be split, otherwise the re-writing of use positions does not work
  5687     return;
  5690   assert(begin_hint->assigned_reg() != any_reg, "must have register assigned");
  5691   assert(end_hint->assigned_reg() == any_reg, "must not have register assigned");
  5692   assert(cur->first_usage(mustHaveRegister) == begin_pos, "must have use position at begin of interval because of move");
  5693   assert(end_hint->first_usage(mustHaveRegister) == end_pos, "must have use position at begin of interval because of move");
  5695   if (begin_hint->assigned_reg() < LinearScan::nof_regs) {
  5696     // register_hint is not spilled at begin_pos, so it would not be benefitial to immediately spill cur
  5697     return;
  5699   assert(register_hint->canonical_spill_slot() != -1, "must be set when part of interval was spilled");
  5701   // modify intervals such that cur gets the same stack slot as register_hint
  5702   // delete use positions to prevent the intervals to get a register at beginning
  5703   cur->set_canonical_spill_slot(register_hint->canonical_spill_slot());
  5704   cur->remove_first_use_pos();
  5705   end_hint->remove_first_use_pos();
  5709 // allocate a physical register or memory location to an interval
  5710 bool LinearScanWalker::activate_current() {
  5711   Interval* cur = current();
  5712   bool result = true;
  5714   TRACE_LINEAR_SCAN(2, tty->print   ("+++++ activating interval "); cur->print());
  5715   TRACE_LINEAR_SCAN(4, tty->print_cr("      split_parent: %d, insert_move_when_activated: %d", cur->split_parent()->reg_num(), cur->insert_move_when_activated()));
  5717   if (cur->assigned_reg() >= LinearScan::nof_regs) {
  5718     // activating an interval that has a stack slot assigned -> split it at first use position
  5719     // used for method parameters
  5720     TRACE_LINEAR_SCAN(4, tty->print_cr("      interval has spill slot assigned (method parameter) -> split it before first use"));
  5722     split_stack_interval(cur);
  5723     result = false;
  5725   } else if (allocator()->gen()->is_vreg_flag_set(cur->reg_num(), LIRGenerator::must_start_in_memory)) {
  5726     // activating an interval that must start in a stack slot, but may get a register later
  5727     // used for lir_roundfp: rounding is done by store to stack and reload later
  5728     TRACE_LINEAR_SCAN(4, tty->print_cr("      interval must start in stack slot -> split it before first use"));
  5729     assert(cur->assigned_reg() == any_reg && cur->assigned_regHi() == any_reg, "register already assigned");
  5731     allocator()->assign_spill_slot(cur);
  5732     split_stack_interval(cur);
  5733     result = false;
  5735   } else if (cur->assigned_reg() == any_reg) {
  5736     // interval has not assigned register -> normal allocation
  5737     // (this is the normal case for most intervals)
  5738     TRACE_LINEAR_SCAN(4, tty->print_cr("      normal allocation of register"));
  5740     // assign same spill slot to non-intersecting intervals
  5741     combine_spilled_intervals(cur);
  5743     init_vars_for_alloc(cur);
  5744     if (no_allocation_possible(cur) || !alloc_free_reg(cur)) {
  5745       // no empty register available.
  5746       // split and spill another interval so that this interval gets a register
  5747       alloc_locked_reg(cur);
  5750     // spilled intervals need not be move to active-list
  5751     if (cur->assigned_reg() >= LinearScan::nof_regs) {
  5752       result = false;
  5756   // load spilled values that become active from stack slot to register
  5757   if (cur->insert_move_when_activated()) {
  5758     assert(cur->is_split_child(), "must be");
  5759     assert(cur->current_split_child() != NULL, "must be");
  5760     assert(cur->current_split_child()->reg_num() != cur->reg_num(), "cannot insert move between same interval");
  5761     TRACE_LINEAR_SCAN(4, tty->print_cr("Inserting move from interval %d to %d because insert_move_when_activated is set", cur->current_split_child()->reg_num(), cur->reg_num()));
  5763     insert_move(cur->from(), cur->current_split_child(), cur);
  5765   cur->make_current_split_child();
  5767   return result; // true = interval is moved to active list
  5771 // Implementation of EdgeMoveOptimizer
  5773 EdgeMoveOptimizer::EdgeMoveOptimizer() :
  5774   _edge_instructions(4),
  5775   _edge_instructions_idx(4)
  5779 void EdgeMoveOptimizer::optimize(BlockList* code) {
  5780   EdgeMoveOptimizer optimizer = EdgeMoveOptimizer();
  5782   // ignore the first block in the list (index 0 is not processed)
  5783   for (int i = code->length() - 1; i >= 1; i--) {
  5784     BlockBegin* block = code->at(i);
  5786     if (block->number_of_preds() > 1 && !block->is_set(BlockBegin::exception_entry_flag)) {
  5787       optimizer.optimize_moves_at_block_end(block);
  5789     if (block->number_of_sux() == 2) {
  5790       optimizer.optimize_moves_at_block_begin(block);
  5796 // clear all internal data structures
  5797 void EdgeMoveOptimizer::init_instructions() {
  5798   _edge_instructions.clear();
  5799   _edge_instructions_idx.clear();
  5802 // append a lir-instruction-list and the index of the current operation in to the list
  5803 void EdgeMoveOptimizer::append_instructions(LIR_OpList* instructions, int instructions_idx) {
  5804   _edge_instructions.append(instructions);
  5805   _edge_instructions_idx.append(instructions_idx);
  5808 // return the current operation of the given edge (predecessor or successor)
  5809 LIR_Op* EdgeMoveOptimizer::instruction_at(int edge) {
  5810   LIR_OpList* instructions = _edge_instructions.at(edge);
  5811   int idx = _edge_instructions_idx.at(edge);
  5813   if (idx < instructions->length()) {
  5814     return instructions->at(idx);
  5815   } else {
  5816     return NULL;
  5820 // removes the current operation of the given edge (predecessor or successor)
  5821 void EdgeMoveOptimizer::remove_cur_instruction(int edge, bool decrement_index) {
  5822   LIR_OpList* instructions = _edge_instructions.at(edge);
  5823   int idx = _edge_instructions_idx.at(edge);
  5824   instructions->remove_at(idx);
  5826   if (decrement_index) {
  5827     _edge_instructions_idx.at_put(edge, idx - 1);
  5832 bool EdgeMoveOptimizer::operations_different(LIR_Op* op1, LIR_Op* op2) {
  5833   if (op1 == NULL || op2 == NULL) {
  5834     // at least one block is already empty -> no optimization possible
  5835     return true;
  5838   if (op1->code() == lir_move && op2->code() == lir_move) {
  5839     assert(op1->as_Op1() != NULL, "move must be LIR_Op1");
  5840     assert(op2->as_Op1() != NULL, "move must be LIR_Op1");
  5841     LIR_Op1* move1 = (LIR_Op1*)op1;
  5842     LIR_Op1* move2 = (LIR_Op1*)op2;
  5843     if (move1->info() == move2->info() && move1->in_opr() == move2->in_opr() && move1->result_opr() == move2->result_opr()) {
  5844       // these moves are exactly equal and can be optimized
  5845       return false;
  5848   } else if (op1->code() == lir_fxch && op2->code() == lir_fxch) {
  5849     assert(op1->as_Op1() != NULL, "fxch must be LIR_Op1");
  5850     assert(op2->as_Op1() != NULL, "fxch must be LIR_Op1");
  5851     LIR_Op1* fxch1 = (LIR_Op1*)op1;
  5852     LIR_Op1* fxch2 = (LIR_Op1*)op2;
  5853     if (fxch1->in_opr()->as_jint() == fxch2->in_opr()->as_jint()) {
  5854       // equal FPU stack operations can be optimized
  5855       return false;
  5858   } else if (op1->code() == lir_fpop_raw && op2->code() == lir_fpop_raw) {
  5859     // equal FPU stack operations can be optimized
  5860     return false;
  5863   // no optimization possible
  5864   return true;
  5867 void EdgeMoveOptimizer::optimize_moves_at_block_end(BlockBegin* block) {
  5868   TRACE_LINEAR_SCAN(4, tty->print_cr("optimizing moves at end of block B%d", block->block_id()));
  5870   if (block->is_predecessor(block)) {
  5871     // currently we can't handle this correctly.
  5872     return;
  5875   init_instructions();
  5876   int num_preds = block->number_of_preds();
  5877   assert(num_preds > 1, "do not call otherwise");
  5878   assert(!block->is_set(BlockBegin::exception_entry_flag), "exception handlers not allowed");
  5880   // setup a list with the lir-instructions of all predecessors
  5881   int i;
  5882   for (i = 0; i < num_preds; i++) {
  5883     BlockBegin* pred = block->pred_at(i);
  5884     LIR_OpList* pred_instructions = pred->lir()->instructions_list();
  5886     if (pred->number_of_sux() != 1) {
  5887       // this can happen with switch-statements where multiple edges are between
  5888       // the same blocks.
  5889       return;
  5892     assert(pred->number_of_sux() == 1, "can handle only one successor");
  5893     assert(pred->sux_at(0) == block, "invalid control flow");
  5894     assert(pred_instructions->last()->code() == lir_branch, "block with successor must end with branch");
  5895     assert(pred_instructions->last()->as_OpBranch() != NULL, "branch must be LIR_OpBranch");
  5896     assert(pred_instructions->last()->as_OpBranch()->cond() == lir_cond_always, "block must end with unconditional branch");
  5898     if (pred_instructions->last()->info() != NULL) {
  5899       // can not optimize instructions when debug info is needed
  5900       return;
  5903     // ignore the unconditional branch at the end of the block
  5904     append_instructions(pred_instructions, pred_instructions->length() - 2);
  5908   // process lir-instructions while all predecessors end with the same instruction
  5909   while (true) {
  5910     LIR_Op* op = instruction_at(0);
  5911     for (i = 1; i < num_preds; i++) {
  5912       if (operations_different(op, instruction_at(i))) {
  5913         // these instructions are different and cannot be optimized ->
  5914         // no further optimization possible
  5915         return;
  5919     TRACE_LINEAR_SCAN(4, tty->print("found instruction that is equal in all %d predecessors: ", num_preds); op->print());
  5921     // insert the instruction at the beginning of the current block
  5922     block->lir()->insert_before(1, op);
  5924     // delete the instruction at the end of all predecessors
  5925     for (i = 0; i < num_preds; i++) {
  5926       remove_cur_instruction(i, true);
  5932 void EdgeMoveOptimizer::optimize_moves_at_block_begin(BlockBegin* block) {
  5933   TRACE_LINEAR_SCAN(4, tty->print_cr("optimization moves at begin of block B%d", block->block_id()));
  5935   init_instructions();
  5936   int num_sux = block->number_of_sux();
  5938   LIR_OpList* cur_instructions = block->lir()->instructions_list();
  5940   assert(num_sux == 2, "method should not be called otherwise");
  5941   assert(cur_instructions->last()->code() == lir_branch, "block with successor must end with branch");
  5942   assert(cur_instructions->last()->as_OpBranch() != NULL, "branch must be LIR_OpBranch");
  5943   assert(cur_instructions->last()->as_OpBranch()->cond() == lir_cond_always, "block must end with unconditional branch");
  5945   if (cur_instructions->last()->info() != NULL) {
  5946     // can no optimize instructions when debug info is needed
  5947     return;
  5950   LIR_Op* branch = cur_instructions->at(cur_instructions->length() - 2);
  5951   if (branch->info() != NULL || (branch->code() != lir_branch && branch->code() != lir_cond_float_branch)) {
  5952     // not a valid case for optimization
  5953     // currently, only blocks that end with two branches (conditional branch followed
  5954     // by unconditional branch) are optimized
  5955     return;
  5958   // now it is guaranteed that the block ends with two branch instructions.
  5959   // the instructions are inserted at the end of the block before these two branches
  5960   int insert_idx = cur_instructions->length() - 2;
  5962   int i;
  5963 #ifdef ASSERT
  5964   for (i = insert_idx - 1; i >= 0; i--) {
  5965     LIR_Op* op = cur_instructions->at(i);
  5966     if ((op->code() == lir_branch || op->code() == lir_cond_float_branch) && ((LIR_OpBranch*)op)->block() != NULL) {
  5967       assert(false, "block with two successors can have only two branch instructions");
  5970 #endif
  5972   // setup a list with the lir-instructions of all successors
  5973   for (i = 0; i < num_sux; i++) {
  5974     BlockBegin* sux = block->sux_at(i);
  5975     LIR_OpList* sux_instructions = sux->lir()->instructions_list();
  5977     assert(sux_instructions->at(0)->code() == lir_label, "block must start with label");
  5979     if (sux->number_of_preds() != 1) {
  5980       // this can happen with switch-statements where multiple edges are between
  5981       // the same blocks.
  5982       return;
  5984     assert(sux->pred_at(0) == block, "invalid control flow");
  5985     assert(!sux->is_set(BlockBegin::exception_entry_flag), "exception handlers not allowed");
  5987     // ignore the label at the beginning of the block
  5988     append_instructions(sux_instructions, 1);
  5991   // process lir-instructions while all successors begin with the same instruction
  5992   while (true) {
  5993     LIR_Op* op = instruction_at(0);
  5994     for (i = 1; i < num_sux; i++) {
  5995       if (operations_different(op, instruction_at(i))) {
  5996         // these instructions are different and cannot be optimized ->
  5997         // no further optimization possible
  5998         return;
  6002     TRACE_LINEAR_SCAN(4, tty->print("----- found instruction that is equal in all %d successors: ", num_sux); op->print());
  6004     // insert instruction at end of current block
  6005     block->lir()->insert_before(insert_idx, op);
  6006     insert_idx++;
  6008     // delete the instructions at the beginning of all successors
  6009     for (i = 0; i < num_sux; i++) {
  6010       remove_cur_instruction(i, false);
  6016 // Implementation of ControlFlowOptimizer
  6018 ControlFlowOptimizer::ControlFlowOptimizer() :
  6019   _original_preds(4)
  6023 void ControlFlowOptimizer::optimize(BlockList* code) {
  6024   ControlFlowOptimizer optimizer = ControlFlowOptimizer();
  6026   // push the OSR entry block to the end so that we're not jumping over it.
  6027   BlockBegin* osr_entry = code->at(0)->end()->as_Base()->osr_entry();
  6028   if (osr_entry) {
  6029     int index = osr_entry->linear_scan_number();
  6030     assert(code->at(index) == osr_entry, "wrong index");
  6031     code->remove_at(index);
  6032     code->append(osr_entry);
  6035   optimizer.reorder_short_loops(code);
  6036   optimizer.delete_empty_blocks(code);
  6037   optimizer.delete_unnecessary_jumps(code);
  6038   optimizer.delete_jumps_to_return(code);
  6041 void ControlFlowOptimizer::reorder_short_loop(BlockList* code, BlockBegin* header_block, int header_idx) {
  6042   int i = header_idx + 1;
  6043   int max_end = MIN2(header_idx + ShortLoopSize, code->length());
  6044   while (i < max_end && code->at(i)->loop_depth() >= header_block->loop_depth()) {
  6045     i++;
  6048   if (i == code->length() || code->at(i)->loop_depth() < header_block->loop_depth()) {
  6049     int end_idx = i - 1;
  6050     BlockBegin* end_block = code->at(end_idx);
  6052     if (end_block->number_of_sux() == 1 && end_block->sux_at(0) == header_block) {
  6053       // short loop from header_idx to end_idx found -> reorder blocks such that
  6054       // the header_block is the last block instead of the first block of the loop
  6055       TRACE_LINEAR_SCAN(1, tty->print_cr("Reordering short loop: length %d, header B%d, end B%d",
  6056                                          end_idx - header_idx + 1,
  6057                                          header_block->block_id(), end_block->block_id()));
  6059       for (int j = header_idx; j < end_idx; j++) {
  6060         code->at_put(j, code->at(j + 1));
  6062       code->at_put(end_idx, header_block);
  6064       // correct the flags so that any loop alignment occurs in the right place.
  6065       assert(code->at(end_idx)->is_set(BlockBegin::backward_branch_target_flag), "must be backward branch target");
  6066       code->at(end_idx)->clear(BlockBegin::backward_branch_target_flag);
  6067       code->at(header_idx)->set(BlockBegin::backward_branch_target_flag);
  6072 void ControlFlowOptimizer::reorder_short_loops(BlockList* code) {
  6073   for (int i = code->length() - 1; i >= 0; i--) {
  6074     BlockBegin* block = code->at(i);
  6076     if (block->is_set(BlockBegin::linear_scan_loop_header_flag)) {
  6077       reorder_short_loop(code, block, i);
  6081   DEBUG_ONLY(verify(code));
  6084 // only blocks with exactly one successor can be deleted. Such blocks
  6085 // must always end with an unconditional branch to this successor
  6086 bool ControlFlowOptimizer::can_delete_block(BlockBegin* block) {
  6087   if (block->number_of_sux() != 1 || block->number_of_exception_handlers() != 0 || block->is_entry_block()) {
  6088     return false;
  6091   LIR_OpList* instructions = block->lir()->instructions_list();
  6093   assert(instructions->length() >= 2, "block must have label and branch");
  6094   assert(instructions->at(0)->code() == lir_label, "first instruction must always be a label");
  6095   assert(instructions->last()->as_OpBranch() != NULL, "last instrcution must always be a branch");
  6096   assert(instructions->last()->as_OpBranch()->cond() == lir_cond_always, "branch must be unconditional");
  6097   assert(instructions->last()->as_OpBranch()->block() == block->sux_at(0), "branch target must be the successor");
  6099   // block must have exactly one successor
  6101   if (instructions->length() == 2 && instructions->last()->info() == NULL) {
  6102     return true;
  6104   return false;
  6107 // substitute branch targets in all branch-instructions of this blocks
  6108 void ControlFlowOptimizer::substitute_branch_target(BlockBegin* block, BlockBegin* target_from, BlockBegin* target_to) {
  6109   TRACE_LINEAR_SCAN(3, tty->print_cr("Deleting empty block: substituting from B%d to B%d inside B%d", target_from->block_id(), target_to->block_id(), block->block_id()));
  6111   LIR_OpList* instructions = block->lir()->instructions_list();
  6113   assert(instructions->at(0)->code() == lir_label, "first instruction must always be a label");
  6114   for (int i = instructions->length() - 1; i >= 1; i--) {
  6115     LIR_Op* op = instructions->at(i);
  6117     if (op->code() == lir_branch || op->code() == lir_cond_float_branch) {
  6118       assert(op->as_OpBranch() != NULL, "branch must be of type LIR_OpBranch");
  6119       LIR_OpBranch* branch = (LIR_OpBranch*)op;
  6121       if (branch->block() == target_from) {
  6122         branch->change_block(target_to);
  6124       if (branch->ublock() == target_from) {
  6125         branch->change_ublock(target_to);
  6131 void ControlFlowOptimizer::delete_empty_blocks(BlockList* code) {
  6132   int old_pos = 0;
  6133   int new_pos = 0;
  6134   int num_blocks = code->length();
  6136   while (old_pos < num_blocks) {
  6137     BlockBegin* block = code->at(old_pos);
  6139     if (can_delete_block(block)) {
  6140       BlockBegin* new_target = block->sux_at(0);
  6142       // propagate backward branch target flag for correct code alignment
  6143       if (block->is_set(BlockBegin::backward_branch_target_flag)) {
  6144         new_target->set(BlockBegin::backward_branch_target_flag);
  6147       // collect a list with all predecessors that contains each predecessor only once
  6148       // the predecessors of cur are changed during the substitution, so a copy of the
  6149       // predecessor list is necessary
  6150       int j;
  6151       _original_preds.clear();
  6152       for (j = block->number_of_preds() - 1; j >= 0; j--) {
  6153         BlockBegin* pred = block->pred_at(j);
  6154         if (_original_preds.index_of(pred) == -1) {
  6155           _original_preds.append(pred);
  6159       for (j = _original_preds.length() - 1; j >= 0; j--) {
  6160         BlockBegin* pred = _original_preds.at(j);
  6161         substitute_branch_target(pred, block, new_target);
  6162         pred->substitute_sux(block, new_target);
  6164     } else {
  6165       // adjust position of this block in the block list if blocks before
  6166       // have been deleted
  6167       if (new_pos != old_pos) {
  6168         code->at_put(new_pos, code->at(old_pos));
  6170       new_pos++;
  6172     old_pos++;
  6174   code->truncate(new_pos);
  6176   DEBUG_ONLY(verify(code));
  6179 void ControlFlowOptimizer::delete_unnecessary_jumps(BlockList* code) {
  6180   // skip the last block because there a branch is always necessary
  6181   for (int i = code->length() - 2; i >= 0; i--) {
  6182     BlockBegin* block = code->at(i);
  6183     LIR_OpList* instructions = block->lir()->instructions_list();
  6185     LIR_Op* last_op = instructions->last();
  6186     if (last_op->code() == lir_branch) {
  6187       assert(last_op->as_OpBranch() != NULL, "branch must be of type LIR_OpBranch");
  6188       LIR_OpBranch* last_branch = (LIR_OpBranch*)last_op;
  6190       assert(last_branch->block() != NULL, "last branch must always have a block as target");
  6191       assert(last_branch->label() == last_branch->block()->label(), "must be equal");
  6193       if (last_branch->info() == NULL) {
  6194         if (last_branch->block() == code->at(i + 1)) {
  6196           TRACE_LINEAR_SCAN(3, tty->print_cr("Deleting unconditional branch at end of block B%d", block->block_id()));
  6198           // delete last branch instruction
  6199           instructions->truncate(instructions->length() - 1);
  6201         } else {
  6202           LIR_Op* prev_op = instructions->at(instructions->length() - 2);
  6203           if (prev_op->code() == lir_branch || prev_op->code() == lir_cond_float_branch) {
  6204             assert(prev_op->as_OpBranch() != NULL, "branch must be of type LIR_OpBranch");
  6205             LIR_OpBranch* prev_branch = (LIR_OpBranch*)prev_op;
  6207             LIR_Op2* prev_cmp = NULL;
  6209             for(int j = instructions->length() - 3; j >= 0 && prev_cmp == NULL; j--) {
  6210               prev_op = instructions->at(j);
  6211               if(prev_op->code() == lir_cmp) {
  6212                 assert(prev_op->as_Op2() != NULL, "branch must be of type LIR_Op2");
  6213                 prev_cmp = (LIR_Op2*)prev_op;
  6214                 assert(prev_branch->cond() == prev_cmp->condition(), "should be the same");
  6217             assert(prev_cmp != NULL, "should have found comp instruction for branch");
  6218             if (prev_branch->block() == code->at(i + 1) && prev_branch->info() == NULL) {
  6220               TRACE_LINEAR_SCAN(3, tty->print_cr("Negating conditional branch and deleting unconditional branch at end of block B%d", block->block_id()));
  6222               // eliminate a conditional branch to the immediate successor
  6223               prev_branch->change_block(last_branch->block());
  6224               prev_branch->negate_cond();
  6225               prev_cmp->set_condition(prev_branch->cond());
  6226               instructions->truncate(instructions->length() - 1);
  6234   DEBUG_ONLY(verify(code));
  6237 void ControlFlowOptimizer::delete_jumps_to_return(BlockList* code) {
  6238 #ifdef ASSERT
  6239   BitMap return_converted(BlockBegin::number_of_blocks());
  6240   return_converted.clear();
  6241 #endif
  6243   for (int i = code->length() - 1; i >= 0; i--) {
  6244     BlockBegin* block = code->at(i);
  6245     LIR_OpList* cur_instructions = block->lir()->instructions_list();
  6246     LIR_Op*     cur_last_op = cur_instructions->last();
  6248     assert(cur_instructions->at(0)->code() == lir_label, "first instruction must always be a label");
  6249     if (cur_instructions->length() == 2 && cur_last_op->code() == lir_return) {
  6250       // the block contains only a label and a return
  6251       // if a predecessor ends with an unconditional jump to this block, then the jump
  6252       // can be replaced with a return instruction
  6253       //
  6254       // Note: the original block with only a return statement cannot be deleted completely
  6255       //       because the predecessors might have other (conditional) jumps to this block
  6256       //       -> this may lead to unnecesary return instructions in the final code
  6258       assert(cur_last_op->info() == NULL, "return instructions do not have debug information");
  6259       assert(block->number_of_sux() == 0 ||
  6260              (return_converted.at(block->block_id()) && block->number_of_sux() == 1),
  6261              "blocks that end with return must not have successors");
  6263       assert(cur_last_op->as_Op1() != NULL, "return must be LIR_Op1");
  6264       LIR_Opr return_opr = ((LIR_Op1*)cur_last_op)->in_opr();
  6266       for (int j = block->number_of_preds() - 1; j >= 0; j--) {
  6267         BlockBegin* pred = block->pred_at(j);
  6268         LIR_OpList* pred_instructions = pred->lir()->instructions_list();
  6269         LIR_Op*     pred_last_op = pred_instructions->last();
  6271         if (pred_last_op->code() == lir_branch) {
  6272           assert(pred_last_op->as_OpBranch() != NULL, "branch must be LIR_OpBranch");
  6273           LIR_OpBranch* pred_last_branch = (LIR_OpBranch*)pred_last_op;
  6275           if (pred_last_branch->block() == block && pred_last_branch->cond() == lir_cond_always && pred_last_branch->info() == NULL) {
  6276             // replace the jump to a return with a direct return
  6277             // Note: currently the edge between the blocks is not deleted
  6278             pred_instructions->at_put(pred_instructions->length() - 1, new LIR_Op1(lir_return, return_opr));
  6279 #ifdef ASSERT
  6280             return_converted.set_bit(pred->block_id());
  6281 #endif
  6290 #ifdef ASSERT
  6291 void ControlFlowOptimizer::verify(BlockList* code) {
  6292   for (int i = 0; i < code->length(); i++) {
  6293     BlockBegin* block = code->at(i);
  6294     LIR_OpList* instructions = block->lir()->instructions_list();
  6296     int j;
  6297     for (j = 0; j < instructions->length(); j++) {
  6298       LIR_OpBranch* op_branch = instructions->at(j)->as_OpBranch();
  6300       if (op_branch != NULL) {
  6301         assert(op_branch->block() == NULL || code->index_of(op_branch->block()) != -1, "branch target not valid");
  6302         assert(op_branch->ublock() == NULL || code->index_of(op_branch->ublock()) != -1, "branch target not valid");
  6306     for (j = 0; j < block->number_of_sux() - 1; j++) {
  6307       BlockBegin* sux = block->sux_at(j);
  6308       assert(code->index_of(sux) != -1, "successor not valid");
  6311     for (j = 0; j < block->number_of_preds() - 1; j++) {
  6312       BlockBegin* pred = block->pred_at(j);
  6313       assert(code->index_of(pred) != -1, "successor not valid");
  6317 #endif
  6320 #ifndef PRODUCT
  6322 // Implementation of LinearStatistic
  6324 const char* LinearScanStatistic::counter_name(int counter_idx) {
  6325   switch (counter_idx) {
  6326     case counter_method:          return "compiled methods";
  6327     case counter_fpu_method:      return "methods using fpu";
  6328     case counter_loop_method:     return "methods with loops";
  6329     case counter_exception_method:return "methods with xhandler";
  6331     case counter_loop:            return "loops";
  6332     case counter_block:           return "blocks";
  6333     case counter_loop_block:      return "blocks inside loop";
  6334     case counter_exception_block: return "exception handler entries";
  6335     case counter_interval:        return "intervals";
  6336     case counter_fixed_interval:  return "fixed intervals";
  6337     case counter_range:           return "ranges";
  6338     case counter_fixed_range:     return "fixed ranges";
  6339     case counter_use_pos:         return "use positions";
  6340     case counter_fixed_use_pos:   return "fixed use positions";
  6341     case counter_spill_slots:     return "spill slots";
  6343     // counter for classes of lir instructions
  6344     case counter_instruction:     return "total instructions";
  6345     case counter_label:           return "labels";
  6346     case counter_entry:           return "method entries";
  6347     case counter_return:          return "method returns";
  6348     case counter_call:            return "method calls";
  6349     case counter_move:            return "moves";
  6350     case counter_cmp:             return "compare";
  6351     case counter_cond_branch:     return "conditional branches";
  6352     case counter_uncond_branch:   return "unconditional branches";
  6353     case counter_stub_branch:     return "branches to stub";
  6354     case counter_alu:             return "artithmetic + logic";
  6355     case counter_alloc:           return "allocations";
  6356     case counter_sync:            return "synchronisation";
  6357     case counter_throw:           return "throw";
  6358     case counter_unwind:          return "unwind";
  6359     case counter_typecheck:       return "type+null-checks";
  6360     case counter_fpu_stack:       return "fpu-stack";
  6361     case counter_misc_inst:       return "other instructions";
  6362     case counter_other_inst:      return "misc. instructions";
  6364     // counter for different types of moves
  6365     case counter_move_total:      return "total moves";
  6366     case counter_move_reg_reg:    return "register->register";
  6367     case counter_move_reg_stack:  return "register->stack";
  6368     case counter_move_stack_reg:  return "stack->register";
  6369     case counter_move_stack_stack:return "stack->stack";
  6370     case counter_move_reg_mem:    return "register->memory";
  6371     case counter_move_mem_reg:    return "memory->register";
  6372     case counter_move_const_any:  return "constant->any";
  6374     case blank_line_1:            return "";
  6375     case blank_line_2:            return "";
  6377     default: ShouldNotReachHere(); return "";
  6381 LinearScanStatistic::Counter LinearScanStatistic::base_counter(int counter_idx) {
  6382   if (counter_idx == counter_fpu_method || counter_idx == counter_loop_method || counter_idx == counter_exception_method) {
  6383     return counter_method;
  6384   } else if (counter_idx == counter_loop_block || counter_idx == counter_exception_block) {
  6385     return counter_block;
  6386   } else if (counter_idx >= counter_instruction && counter_idx <= counter_other_inst) {
  6387     return counter_instruction;
  6388   } else if (counter_idx >= counter_move_total && counter_idx <= counter_move_const_any) {
  6389     return counter_move_total;
  6391   return invalid_counter;
  6394 LinearScanStatistic::LinearScanStatistic() {
  6395   for (int i = 0; i < number_of_counters; i++) {
  6396     _counters_sum[i] = 0;
  6397     _counters_max[i] = -1;
  6402 // add the method-local numbers to the total sum
  6403 void LinearScanStatistic::sum_up(LinearScanStatistic &method_statistic) {
  6404   for (int i = 0; i < number_of_counters; i++) {
  6405     _counters_sum[i] += method_statistic._counters_sum[i];
  6406     _counters_max[i] = MAX2(_counters_max[i], method_statistic._counters_sum[i]);
  6410 void LinearScanStatistic::print(const char* title) {
  6411   if (CountLinearScan || TraceLinearScanLevel > 0) {
  6412     tty->cr();
  6413     tty->print_cr("***** LinearScan statistic - %s *****", title);
  6415     for (int i = 0; i < number_of_counters; i++) {
  6416       if (_counters_sum[i] > 0 || _counters_max[i] >= 0) {
  6417         tty->print("%25s: %8d", counter_name(i), _counters_sum[i]);
  6419         if (base_counter(i) != invalid_counter) {
  6420           tty->print("  (%5.1f%%) ", _counters_sum[i] * 100.0 / _counters_sum[base_counter(i)]);
  6421         } else {
  6422           tty->print("           ");
  6425         if (_counters_max[i] >= 0) {
  6426           tty->print("%8d", _counters_max[i]);
  6429       tty->cr();
  6434 void LinearScanStatistic::collect(LinearScan* allocator) {
  6435   inc_counter(counter_method);
  6436   if (allocator->has_fpu_registers()) {
  6437     inc_counter(counter_fpu_method);
  6439   if (allocator->num_loops() > 0) {
  6440     inc_counter(counter_loop_method);
  6442   inc_counter(counter_loop, allocator->num_loops());
  6443   inc_counter(counter_spill_slots, allocator->max_spills());
  6445   int i;
  6446   for (i = 0; i < allocator->interval_count(); i++) {
  6447     Interval* cur = allocator->interval_at(i);
  6449     if (cur != NULL) {
  6450       inc_counter(counter_interval);
  6451       inc_counter(counter_use_pos, cur->num_use_positions());
  6452       if (LinearScan::is_precolored_interval(cur)) {
  6453         inc_counter(counter_fixed_interval);
  6454         inc_counter(counter_fixed_use_pos, cur->num_use_positions());
  6457       Range* range = cur->first();
  6458       while (range != Range::end()) {
  6459         inc_counter(counter_range);
  6460         if (LinearScan::is_precolored_interval(cur)) {
  6461           inc_counter(counter_fixed_range);
  6463         range = range->next();
  6468   bool has_xhandlers = false;
  6469   // Note: only count blocks that are in code-emit order
  6470   for (i = 0; i < allocator->ir()->code()->length(); i++) {
  6471     BlockBegin* cur = allocator->ir()->code()->at(i);
  6473     inc_counter(counter_block);
  6474     if (cur->loop_depth() > 0) {
  6475       inc_counter(counter_loop_block);
  6477     if (cur->is_set(BlockBegin::exception_entry_flag)) {
  6478       inc_counter(counter_exception_block);
  6479       has_xhandlers = true;
  6482     LIR_OpList* instructions = cur->lir()->instructions_list();
  6483     for (int j = 0; j < instructions->length(); j++) {
  6484       LIR_Op* op = instructions->at(j);
  6486       inc_counter(counter_instruction);
  6488       switch (op->code()) {
  6489         case lir_label:           inc_counter(counter_label); break;
  6490         case lir_std_entry:
  6491         case lir_osr_entry:       inc_counter(counter_entry); break;
  6492         case lir_return:          inc_counter(counter_return); break;
  6494         case lir_rtcall:
  6495         case lir_static_call:
  6496         case lir_optvirtual_call:
  6497         case lir_virtual_call:    inc_counter(counter_call); break;
  6499         case lir_move: {
  6500           inc_counter(counter_move);
  6501           inc_counter(counter_move_total);
  6503           LIR_Opr in = op->as_Op1()->in_opr();
  6504           LIR_Opr res = op->as_Op1()->result_opr();
  6505           if (in->is_register()) {
  6506             if (res->is_register()) {
  6507               inc_counter(counter_move_reg_reg);
  6508             } else if (res->is_stack()) {
  6509               inc_counter(counter_move_reg_stack);
  6510             } else if (res->is_address()) {
  6511               inc_counter(counter_move_reg_mem);
  6512             } else {
  6513               ShouldNotReachHere();
  6515           } else if (in->is_stack()) {
  6516             if (res->is_register()) {
  6517               inc_counter(counter_move_stack_reg);
  6518             } else {
  6519               inc_counter(counter_move_stack_stack);
  6521           } else if (in->is_address()) {
  6522             assert(res->is_register(), "must be");
  6523             inc_counter(counter_move_mem_reg);
  6524           } else if (in->is_constant()) {
  6525             inc_counter(counter_move_const_any);
  6526           } else {
  6527             ShouldNotReachHere();
  6529           break;
  6532         case lir_cmp:             inc_counter(counter_cmp); break;
  6534         case lir_branch:
  6535         case lir_cond_float_branch: {
  6536           LIR_OpBranch* branch = op->as_OpBranch();
  6537           if (branch->block() == NULL) {
  6538             inc_counter(counter_stub_branch);
  6539           } else if (branch->cond() == lir_cond_always) {
  6540             inc_counter(counter_uncond_branch);
  6541           } else {
  6542             inc_counter(counter_cond_branch);
  6544           break;
  6547         case lir_neg:
  6548         case lir_add:
  6549         case lir_sub:
  6550         case lir_mul:
  6551         case lir_mul_strictfp:
  6552         case lir_div:
  6553         case lir_div_strictfp:
  6554         case lir_rem:
  6555         case lir_sqrt:
  6556         case lir_sin:
  6557         case lir_cos:
  6558         case lir_abs:
  6559         case lir_log10:
  6560         case lir_log:
  6561         case lir_logic_and:
  6562         case lir_logic_or:
  6563         case lir_logic_xor:
  6564         case lir_shl:
  6565         case lir_shr:
  6566         case lir_ushr:            inc_counter(counter_alu); break;
  6568         case lir_alloc_object:
  6569         case lir_alloc_array:     inc_counter(counter_alloc); break;
  6571         case lir_monaddr:
  6572         case lir_lock:
  6573         case lir_unlock:          inc_counter(counter_sync); break;
  6575         case lir_throw:           inc_counter(counter_throw); break;
  6577         case lir_unwind:          inc_counter(counter_unwind); break;
  6579         case lir_null_check:
  6580         case lir_leal:
  6581         case lir_instanceof:
  6582         case lir_checkcast:
  6583         case lir_store_check:     inc_counter(counter_typecheck); break;
  6585         case lir_fpop_raw:
  6586         case lir_fxch:
  6587         case lir_fld:             inc_counter(counter_fpu_stack); break;
  6589         case lir_nop:
  6590         case lir_push:
  6591         case lir_pop:
  6592         case lir_convert:
  6593         case lir_roundfp:
  6594         case lir_cmove:           inc_counter(counter_misc_inst); break;
  6596         default:                  inc_counter(counter_other_inst); break;
  6601   if (has_xhandlers) {
  6602     inc_counter(counter_exception_method);
  6606 void LinearScanStatistic::compute(LinearScan* allocator, LinearScanStatistic &global_statistic) {
  6607   if (CountLinearScan || TraceLinearScanLevel > 0) {
  6609     LinearScanStatistic local_statistic = LinearScanStatistic();
  6611     local_statistic.collect(allocator);
  6612     global_statistic.sum_up(local_statistic);
  6614     if (TraceLinearScanLevel > 2) {
  6615       local_statistic.print("current local statistic");
  6621 // Implementation of LinearTimers
  6623 LinearScanTimers::LinearScanTimers() {
  6624   for (int i = 0; i < number_of_timers; i++) {
  6625     timer(i)->reset();
  6629 const char* LinearScanTimers::timer_name(int idx) {
  6630   switch (idx) {
  6631     case timer_do_nothing:               return "Nothing (Time Check)";
  6632     case timer_number_instructions:      return "Number Instructions";
  6633     case timer_compute_local_live_sets:  return "Local Live Sets";
  6634     case timer_compute_global_live_sets: return "Global Live Sets";
  6635     case timer_build_intervals:          return "Build Intervals";
  6636     case timer_sort_intervals_before:    return "Sort Intervals Before";
  6637     case timer_allocate_registers:       return "Allocate Registers";
  6638     case timer_resolve_data_flow:        return "Resolve Data Flow";
  6639     case timer_sort_intervals_after:     return "Sort Intervals After";
  6640     case timer_eliminate_spill_moves:    return "Spill optimization";
  6641     case timer_assign_reg_num:           return "Assign Reg Num";
  6642     case timer_allocate_fpu_stack:       return "Allocate FPU Stack";
  6643     case timer_optimize_lir:             return "Optimize LIR";
  6644     default: ShouldNotReachHere();       return "";
  6648 void LinearScanTimers::begin_method() {
  6649   if (TimeEachLinearScan) {
  6650     // reset all timers to measure only current method
  6651     for (int i = 0; i < number_of_timers; i++) {
  6652       timer(i)->reset();
  6657 void LinearScanTimers::end_method(LinearScan* allocator) {
  6658   if (TimeEachLinearScan) {
  6660     double c = timer(timer_do_nothing)->seconds();
  6661     double total = 0;
  6662     for (int i = 1; i < number_of_timers; i++) {
  6663       total += timer(i)->seconds() - c;
  6666     if (total >= 0.0005) {
  6667       // print all information in one line for automatic processing
  6668       tty->print("@"); allocator->compilation()->method()->print_name();
  6670       tty->print("@ %d ", allocator->compilation()->method()->code_size());
  6671       tty->print("@ %d ", allocator->block_at(allocator->block_count() - 1)->last_lir_instruction_id() / 2);
  6672       tty->print("@ %d ", allocator->block_count());
  6673       tty->print("@ %d ", allocator->num_virtual_regs());
  6674       tty->print("@ %d ", allocator->interval_count());
  6675       tty->print("@ %d ", allocator->_num_calls);
  6676       tty->print("@ %d ", allocator->num_loops());
  6678       tty->print("@ %6.6f ", total);
  6679       for (int i = 1; i < number_of_timers; i++) {
  6680         tty->print("@ %4.1f ", ((timer(i)->seconds() - c) / total) * 100);
  6682       tty->cr();
  6687 void LinearScanTimers::print(double total_time) {
  6688   if (TimeLinearScan) {
  6689     // correction value: sum of dummy-timer that only measures the time that
  6690     // is necesary to start and stop itself
  6691     double c = timer(timer_do_nothing)->seconds();
  6693     for (int i = 0; i < number_of_timers; i++) {
  6694       double t = timer(i)->seconds();
  6695       tty->print_cr("    %25s: %6.3f s (%4.1f%%)  corrected: %6.3f s (%4.1f%%)", timer_name(i), t, (t / total_time) * 100.0, t - c, (t - c) / (total_time - 2 * number_of_timers * c) * 100);
  6700 #endif // #ifndef PRODUCT

mercurial