Fri, 26 Jun 2009 13:03:29 -0700
6818666: G1: Type lost in g1 pre-barrier
Reviewed-by: kvn
1 /*
2 * Copyright 1997-2008 Sun Microsystems, Inc. All Rights Reserved.
3 * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
4 *
5 * This code is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 only, as
7 * published by the Free Software Foundation.
8 *
9 * This code is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * version 2 for more details (a copy is included in the LICENSE file that
13 * accompanied this code).
14 *
15 * You should have received a copy of the GNU General Public License version
16 * 2 along with this work; if not, write to the Free Software Foundation,
17 * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
18 *
19 * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
20 * CA 95054 USA or visit www.sun.com if you need additional information or
21 * have any questions.
22 *
23 */
25 #include "incls/_precompiled.incl"
26 #include "incls/_machnode.cpp.incl"
28 //=============================================================================
29 // Return the value requested
30 // result register lookup, corresponding to int_format
31 int MachOper::reg(PhaseRegAlloc *ra_, const Node *node) const {
32 return (int)ra_->get_encode(node);
33 }
34 // input register lookup, corresponding to ext_format
35 int MachOper::reg(PhaseRegAlloc *ra_, const Node *node, int idx) const {
36 return (int)(ra_->get_encode(node->in(idx)));
37 }
38 intptr_t MachOper::constant() const { return 0x00; }
39 bool MachOper::constant_is_oop() const { return false; }
40 jdouble MachOper::constantD() const { ShouldNotReachHere(); return 0.0; }
41 jfloat MachOper::constantF() const { ShouldNotReachHere(); return 0.0; }
42 jlong MachOper::constantL() const { ShouldNotReachHere(); return CONST64(0) ; }
43 TypeOopPtr *MachOper::oop() const { return NULL; }
44 int MachOper::ccode() const { return 0x00; }
45 // A zero, default, indicates this value is not needed.
46 // May need to lookup the base register, as done in int_ and ext_format
47 int MachOper::base (PhaseRegAlloc *ra_, const Node *node, int idx) const { return 0x00; }
48 int MachOper::index(PhaseRegAlloc *ra_, const Node *node, int idx) const { return 0x00; }
49 int MachOper::scale() const { return 0x00; }
50 int MachOper::disp (PhaseRegAlloc *ra_, const Node *node, int idx) const { return 0x00; }
51 int MachOper::constant_disp() const { return 0; }
52 int MachOper::base_position() const { return -1; } // no base input
53 int MachOper::index_position() const { return -1; } // no index input
54 // Check for PC-Relative displacement
55 bool MachOper::disp_is_oop() const { return false; }
56 // Return the label
57 Label* MachOper::label() const { ShouldNotReachHere(); return 0; }
58 intptr_t MachOper::method() const { ShouldNotReachHere(); return 0; }
61 //------------------------------negate-----------------------------------------
62 // Negate conditional branches. Error for non-branch operands
63 void MachOper::negate() {
64 ShouldNotCallThis();
65 }
67 //-----------------------------type--------------------------------------------
68 const Type *MachOper::type() const {
69 return Type::BOTTOM;
70 }
72 //------------------------------in_RegMask-------------------------------------
73 const RegMask *MachOper::in_RegMask(int index) const {
74 ShouldNotReachHere();
75 return NULL;
76 }
78 //------------------------------dump_spec--------------------------------------
79 // Print any per-operand special info
80 #ifndef PRODUCT
81 void MachOper::dump_spec(outputStream *st) const { }
82 #endif
84 //------------------------------hash-------------------------------------------
85 // Print any per-operand special info
86 uint MachOper::hash() const {
87 ShouldNotCallThis();
88 return 5;
89 }
91 //------------------------------cmp--------------------------------------------
92 // Print any per-operand special info
93 uint MachOper::cmp( const MachOper &oper ) const {
94 ShouldNotCallThis();
95 return opcode() == oper.opcode();
96 }
98 //------------------------------hash-------------------------------------------
99 // Print any per-operand special info
100 uint labelOper::hash() const {
101 return _block_num;
102 }
104 //------------------------------cmp--------------------------------------------
105 // Print any per-operand special info
106 uint labelOper::cmp( const MachOper &oper ) const {
107 return (opcode() == oper.opcode()) && (_label == oper.label());
108 }
110 //------------------------------hash-------------------------------------------
111 // Print any per-operand special info
112 uint methodOper::hash() const {
113 return (uint)_method;
114 }
116 //------------------------------cmp--------------------------------------------
117 // Print any per-operand special info
118 uint methodOper::cmp( const MachOper &oper ) const {
119 return (opcode() == oper.opcode()) && (_method == oper.method());
120 }
123 //=============================================================================
124 //------------------------------MachNode---------------------------------------
126 //------------------------------emit-------------------------------------------
127 void MachNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
128 #ifdef ASSERT
129 tty->print("missing MachNode emit function: ");
130 dump();
131 #endif
132 ShouldNotCallThis();
133 }
135 //------------------------------size-------------------------------------------
136 // Size of instruction in bytes
137 uint MachNode::size(PhaseRegAlloc *ra_) const {
138 // If a virtual was not defined for this specific instruction,
139 // Call the helper which finds the size by emitting the bits.
140 return MachNode::emit_size(ra_);
141 }
143 //------------------------------size-------------------------------------------
144 // Helper function that computes size by emitting code
145 uint MachNode::emit_size(PhaseRegAlloc *ra_) const {
146 // Emit into a trash buffer and count bytes emitted.
147 assert(ra_ == ra_->C->regalloc(), "sanity");
148 return ra_->C->scratch_emit_size(this);
149 }
153 //------------------------------hash-------------------------------------------
154 uint MachNode::hash() const {
155 uint no = num_opnds();
156 uint sum = rule();
157 for( uint i=0; i<no; i++ )
158 sum += _opnds[i]->hash();
159 return sum+Node::hash();
160 }
162 //-----------------------------cmp---------------------------------------------
163 uint MachNode::cmp( const Node &node ) const {
164 MachNode& n = *((Node&)node).as_Mach();
165 uint no = num_opnds();
166 if( no != n.num_opnds() ) return 0;
167 if( rule() != n.rule() ) return 0;
168 for( uint i=0; i<no; i++ ) // All operands must match
169 if( !_opnds[i]->cmp( *n._opnds[i] ) )
170 return 0; // mis-matched operands
171 return 1; // match
172 }
174 // Return an equivalent instruction using memory for cisc_operand position
175 MachNode *MachNode::cisc_version(int offset, Compile* C) {
176 ShouldNotCallThis();
177 return NULL;
178 }
180 void MachNode::use_cisc_RegMask() {
181 ShouldNotReachHere();
182 }
185 //-----------------------------in_RegMask--------------------------------------
186 const RegMask &MachNode::in_RegMask( uint idx ) const {
187 uint numopnds = num_opnds(); // Virtual call for number of operands
188 uint skipped = oper_input_base(); // Sum of leaves skipped so far
189 if( idx < skipped ) {
190 assert( ideal_Opcode() == Op_AddP, "expected base ptr here" );
191 assert( idx == 1, "expected base ptr here" );
192 // debug info can be anywhere
193 return *Compile::current()->matcher()->idealreg2spillmask[Op_RegP];
194 }
195 uint opcnt = 1; // First operand
196 uint num_edges = _opnds[1]->num_edges(); // leaves for first operand
197 while( idx >= skipped+num_edges ) {
198 skipped += num_edges;
199 opcnt++; // Bump operand count
200 assert( opcnt < numopnds, "Accessing non-existent operand" );
201 num_edges = _opnds[opcnt]->num_edges(); // leaves for next operand
202 }
204 const RegMask *rm = cisc_RegMask();
205 if( rm == NULL || (int)opcnt != cisc_operand() ) {
206 rm = _opnds[opcnt]->in_RegMask(idx-skipped);
207 }
208 return *rm;
209 }
211 //-----------------------------memory_inputs--------------------------------
212 const MachOper* MachNode::memory_inputs(Node* &base, Node* &index) const {
213 const MachOper* oper = memory_operand();
215 if (oper == (MachOper*)-1) {
216 base = NodeSentinel;
217 index = NodeSentinel;
218 } else {
219 base = NULL;
220 index = NULL;
221 if (oper != NULL) {
222 // It has a unique memory operand. Find its index.
223 int oper_idx = num_opnds();
224 while (--oper_idx >= 0) {
225 if (_opnds[oper_idx] == oper) break;
226 }
227 int oper_pos = operand_index(oper_idx);
228 int base_pos = oper->base_position();
229 if (base_pos >= 0) {
230 base = _in[oper_pos+base_pos];
231 }
232 int index_pos = oper->index_position();
233 if (index_pos >= 0) {
234 index = _in[oper_pos+index_pos];
235 }
236 }
237 }
239 return oper;
240 }
242 //-----------------------------get_base_and_disp----------------------------
243 const Node* MachNode::get_base_and_disp(intptr_t &offset, const TypePtr* &adr_type) const {
245 // Find the memory inputs using our helper function
246 Node* base;
247 Node* index;
248 const MachOper* oper = memory_inputs(base, index);
250 if (oper == NULL) {
251 // Base has been set to NULL
252 offset = 0;
253 } else if (oper == (MachOper*)-1) {
254 // Base has been set to NodeSentinel
255 // There is not a unique memory use here. We will fall to AliasIdxBot.
256 offset = Type::OffsetBot;
257 } else {
258 // Base may be NULL, even if offset turns out to be != 0
260 intptr_t disp = oper->constant_disp();
261 int scale = oper->scale();
262 // Now we have collected every part of the ADLC MEMORY_INTER.
263 // See if it adds up to a base + offset.
264 if (index != NULL) {
265 const Type* t_index = index->bottom_type();
266 if (t_index->isa_narrowoop()) { // EncodeN, LoadN, LoadConN, LoadNKlass.
267 // Memory references through narrow oops have a
268 // funny base so grab the type from the index:
269 // [R12 + narrow_oop_reg<<3 + offset]
270 assert(base == NULL, "Memory references through narrow oops have no base");
271 offset = disp;
272 adr_type = t_index->make_ptr()->add_offset(offset);
273 return NULL;
274 } else if (!index->is_Con()) {
275 disp = Type::OffsetBot;
276 } else if (disp != Type::OffsetBot) {
277 const TypeX* ti = t_index->isa_intptr_t();
278 if (ti == NULL) {
279 disp = Type::OffsetBot; // a random constant??
280 } else {
281 disp += ti->get_con() << scale;
282 }
283 }
284 }
285 offset = disp;
287 // In i486.ad, indOffset32X uses base==RegI and disp==RegP,
288 // this will prevent alias analysis without the following support:
289 // Lookup the TypePtr used by indOffset32X, a compile-time constant oop,
290 // Add the offset determined by the "base", or use Type::OffsetBot.
291 if( adr_type == TYPE_PTR_SENTINAL ) {
292 const TypePtr *t_disp = oper->disp_as_type(); // only !NULL for indOffset32X
293 if (t_disp != NULL) {
294 offset = Type::OffsetBot;
295 const Type* t_base = base->bottom_type();
296 if (t_base->isa_intptr_t()) {
297 const TypeX *t_offset = t_base->is_intptr_t();
298 if( t_offset->is_con() ) {
299 offset = t_offset->get_con();
300 }
301 }
302 adr_type = t_disp->add_offset(offset);
303 }
304 }
306 }
307 return base;
308 }
311 //---------------------------------adr_type---------------------------------
312 const class TypePtr *MachNode::adr_type() const {
313 intptr_t offset = 0;
314 const TypePtr *adr_type = TYPE_PTR_SENTINAL; // attempt computing adr_type
315 const Node *base = get_base_and_disp(offset, adr_type);
316 if( adr_type != TYPE_PTR_SENTINAL ) {
317 return adr_type; // get_base_and_disp has the answer
318 }
320 // Direct addressing modes have no base node, simply an indirect
321 // offset, which is always to raw memory.
322 // %%%%% Someday we'd like to allow constant oop offsets which
323 // would let Intel load from static globals in 1 instruction.
324 // Currently Intel requires 2 instructions and a register temp.
325 if (base == NULL) {
326 // NULL base, zero offset means no memory at all (a null pointer!)
327 if (offset == 0) {
328 return NULL;
329 }
330 // NULL base, any offset means any pointer whatever
331 if (offset == Type::OffsetBot) {
332 return TypePtr::BOTTOM;
333 }
334 // %%% make offset be intptr_t
335 assert(!Universe::heap()->is_in_reserved((oop)offset), "must be a raw ptr");
336 return TypeRawPtr::BOTTOM;
337 }
339 // base of -1 with no particular offset means all of memory
340 if (base == NodeSentinel) return TypePtr::BOTTOM;
342 const Type* t = base->bottom_type();
343 if (UseCompressedOops && Universe::narrow_oop_shift() == 0) {
344 // 32-bit unscaled narrow oop can be the base of any address expression
345 t = t->make_ptr();
346 }
347 if (t->isa_intptr_t() && offset != 0 && offset != Type::OffsetBot) {
348 // We cannot assert that the offset does not look oop-ish here.
349 // Depending on the heap layout the cardmark base could land
350 // inside some oopish region. It definitely does for Win2K.
351 // The sum of cardmark-base plus shift-by-9-oop lands outside
352 // the oop-ish area but we can't assert for that statically.
353 return TypeRawPtr::BOTTOM;
354 }
356 const TypePtr *tp = t->isa_ptr();
358 // be conservative if we do not recognize the type
359 if (tp == NULL) {
360 assert(false, "this path may produce not optimal code");
361 return TypePtr::BOTTOM;
362 }
363 assert(tp->base() != Type::AnyPtr, "not a bare pointer");
365 return tp->add_offset(offset);
366 }
369 //-----------------------------operand_index---------------------------------
370 int MachNode::operand_index( uint operand ) const {
371 if( operand < 1 ) return -1;
372 assert(operand < num_opnds(), "oob");
373 if( _opnds[operand]->num_edges() == 0 ) return -1;
375 uint skipped = oper_input_base(); // Sum of leaves skipped so far
376 for (uint opcnt = 1; opcnt < operand; opcnt++) {
377 uint num_edges = _opnds[opcnt]->num_edges(); // leaves for operand
378 skipped += num_edges;
379 }
380 return skipped;
381 }
384 //------------------------------negate-----------------------------------------
385 // Negate conditional branches. Error for non-branch Nodes
386 void MachNode::negate() {
387 ShouldNotCallThis();
388 }
390 //------------------------------peephole---------------------------------------
391 // Apply peephole rule(s) to this instruction
392 MachNode *MachNode::peephole( Block *block, int block_index, PhaseRegAlloc *ra_, int &deleted, Compile* C ) {
393 return NULL;
394 }
396 //------------------------------add_case_label---------------------------------
397 // Adds the label for the case
398 void MachNode::add_case_label( int index_num, Label* blockLabel) {
399 ShouldNotCallThis();
400 }
402 //------------------------------label_set--------------------------------------
403 // Set the Label for a LabelOper, if an operand for this instruction
404 void MachNode::label_set( Label& label, uint block_num ) {
405 ShouldNotCallThis();
406 }
408 //------------------------------method_set-------------------------------------
409 // Set the absolute address of a method
410 void MachNode::method_set( intptr_t addr ) {
411 ShouldNotCallThis();
412 }
414 //------------------------------rematerialize----------------------------------
415 bool MachNode::rematerialize() const {
416 // Temps are always rematerializable
417 if (is_MachTemp()) return true;
419 uint r = rule(); // Match rule
420 if( r < Matcher::_begin_rematerialize ||
421 r >= Matcher::_end_rematerialize )
422 return false;
424 // For 2-address instructions, the input live range is also the output
425 // live range. Remateralizing does not make progress on the that live range.
426 if( two_adr() ) return false;
428 // Check for rematerializing float constants, or not
429 if( !Matcher::rematerialize_float_constants ) {
430 int op = ideal_Opcode();
431 if( op == Op_ConF || op == Op_ConD )
432 return false;
433 }
435 // Defining flags - can't spill these! Must remateralize.
436 if( ideal_reg() == Op_RegFlags )
437 return true;
439 // Stretching lots of inputs - don't do it.
440 if( req() > 2 )
441 return false;
443 // Don't remateralize somebody with bound inputs - it stretches a
444 // fixed register lifetime.
445 uint idx = oper_input_base();
446 if( req() > idx ) {
447 const RegMask &rm = in_RegMask(idx);
448 if( rm.is_bound1() || rm.is_bound2() )
449 return false;
450 }
452 return true;
453 }
455 #ifndef PRODUCT
456 //------------------------------dump_spec--------------------------------------
457 // Print any per-operand special info
458 void MachNode::dump_spec(outputStream *st) const {
459 uint cnt = num_opnds();
460 for( uint i=0; i<cnt; i++ )
461 _opnds[i]->dump_spec(st);
462 const TypePtr *t = adr_type();
463 if( t ) {
464 Compile* C = Compile::current();
465 if( C->alias_type(t)->is_volatile() )
466 st->print(" Volatile!");
467 }
468 }
470 //------------------------------dump_format------------------------------------
471 // access to virtual
472 void MachNode::dump_format(PhaseRegAlloc *ra, outputStream *st) const {
473 format(ra, st); // access to virtual
474 }
475 #endif
477 //=============================================================================
478 #ifndef PRODUCT
479 void MachTypeNode::dump_spec(outputStream *st) const {
480 _bottom_type->dump_on(st);
481 }
482 #endif
484 //=============================================================================
485 #ifndef PRODUCT
486 void MachNullCheckNode::format( PhaseRegAlloc *ra_, outputStream *st ) const {
487 int reg = ra_->get_reg_first(in(1)->in(_vidx));
488 tty->print("%s %s", Name(), Matcher::regName[reg]);
489 }
490 #endif
492 void MachNullCheckNode::emit(CodeBuffer &cbuf, PhaseRegAlloc *ra_) const {
493 // only emits entries in the null-pointer exception handler table
494 }
496 const RegMask &MachNullCheckNode::in_RegMask( uint idx ) const {
497 if( idx == 0 ) return RegMask::Empty;
498 else return in(1)->as_Mach()->out_RegMask();
499 }
501 //=============================================================================
502 const Type *MachProjNode::bottom_type() const {
503 if( _ideal_reg == fat_proj ) return Type::BOTTOM;
504 // Try the normal mechanism first
505 const Type *t = in(0)->bottom_type();
506 if( t->base() == Type::Tuple ) {
507 const TypeTuple *tt = t->is_tuple();
508 if (_con < tt->cnt())
509 return tt->field_at(_con);
510 }
511 // Else use generic type from ideal register set
512 assert((uint)_ideal_reg < (uint)_last_machine_leaf && Type::mreg2type[_ideal_reg], "in bounds");
513 return Type::mreg2type[_ideal_reg];
514 }
516 const TypePtr *MachProjNode::adr_type() const {
517 if (bottom_type() == Type::MEMORY) {
518 // in(0) might be a narrow MemBar; otherwise we will report TypePtr::BOTTOM
519 const TypePtr* adr_type = in(0)->adr_type();
520 #ifdef ASSERT
521 if (!is_error_reported() && !Node::in_dump())
522 assert(adr_type != NULL, "source must have adr_type");
523 #endif
524 return adr_type;
525 }
526 assert(bottom_type()->base() != Type::Memory, "no other memories?");
527 return NULL;
528 }
530 #ifndef PRODUCT
531 void MachProjNode::dump_spec(outputStream *st) const {
532 ProjNode::dump_spec(st);
533 switch (_ideal_reg) {
534 case unmatched_proj: st->print("/unmatched"); break;
535 case fat_proj: st->print("/fat"); if (WizardMode) _rout.dump(); break;
536 }
537 }
538 #endif
540 //=============================================================================
541 #ifndef PRODUCT
542 void MachIfNode::dump_spec(outputStream *st) const {
543 st->print("P=%f, C=%f",_prob, _fcnt);
544 }
545 #endif
547 //=============================================================================
548 uint MachReturnNode::size_of() const { return sizeof(*this); }
550 //------------------------------Registers--------------------------------------
551 const RegMask &MachReturnNode::in_RegMask( uint idx ) const {
552 return _in_rms[idx];
553 }
555 const TypePtr *MachReturnNode::adr_type() const {
556 // most returns and calls are assumed to consume & modify all of memory
557 // the matcher will copy non-wide adr_types from ideal originals
558 return _adr_type;
559 }
561 //=============================================================================
562 const Type *MachSafePointNode::bottom_type() const { return TypeTuple::MEMBAR; }
564 //------------------------------Registers--------------------------------------
565 const RegMask &MachSafePointNode::in_RegMask( uint idx ) const {
566 // Values in the domain use the users calling convention, embodied in the
567 // _in_rms array of RegMasks.
568 if( idx < TypeFunc::Parms ) return _in_rms[idx];
570 if (SafePointNode::needs_polling_address_input() &&
571 idx == TypeFunc::Parms &&
572 ideal_Opcode() == Op_SafePoint) {
573 return MachNode::in_RegMask(idx);
574 }
576 // Values outside the domain represent debug info
577 return *Compile::current()->matcher()->idealreg2spillmask[in(idx)->ideal_reg()];
578 }
581 //=============================================================================
583 uint MachCallNode::cmp( const Node &n ) const
584 { return _tf == ((MachCallNode&)n)._tf; }
585 const Type *MachCallNode::bottom_type() const { return tf()->range(); }
586 const Type *MachCallNode::Value(PhaseTransform *phase) const { return tf()->range(); }
588 #ifndef PRODUCT
589 void MachCallNode::dump_spec(outputStream *st) const {
590 st->print("# ");
591 tf()->dump_on(st);
592 if (_cnt != COUNT_UNKNOWN) st->print(" C=%f",_cnt);
593 if (jvms() != NULL) jvms()->dump_spec(st);
594 }
595 #endif
598 bool MachCallNode::return_value_is_used() const {
599 if (tf()->range()->cnt() == TypeFunc::Parms) {
600 // void return
601 return false;
602 }
604 // find the projection corresponding to the return value
605 for (DUIterator_Fast imax, i = fast_outs(imax); i < imax; i++) {
606 Node *use = fast_out(i);
607 if (!use->is_Proj()) continue;
608 if (use->as_Proj()->_con == TypeFunc::Parms) {
609 return true;
610 }
611 }
612 return false;
613 }
616 //------------------------------Registers--------------------------------------
617 const RegMask &MachCallNode::in_RegMask( uint idx ) const {
618 // Values in the domain use the users calling convention, embodied in the
619 // _in_rms array of RegMasks.
620 if (idx < tf()->domain()->cnt()) return _in_rms[idx];
621 // Values outside the domain represent debug info
622 return *Compile::current()->matcher()->idealreg2debugmask[in(idx)->ideal_reg()];
623 }
625 //=============================================================================
626 uint MachCallJavaNode::size_of() const { return sizeof(*this); }
627 uint MachCallJavaNode::cmp( const Node &n ) const {
628 MachCallJavaNode &call = (MachCallJavaNode&)n;
629 return MachCallNode::cmp(call) && _method->equals(call._method);
630 }
631 #ifndef PRODUCT
632 void MachCallJavaNode::dump_spec(outputStream *st) const {
633 if( _method ) {
634 _method->print_short_name(st);
635 st->print(" ");
636 }
637 MachCallNode::dump_spec(st);
638 }
639 #endif
641 //=============================================================================
642 uint MachCallStaticJavaNode::size_of() const { return sizeof(*this); }
643 uint MachCallStaticJavaNode::cmp( const Node &n ) const {
644 MachCallStaticJavaNode &call = (MachCallStaticJavaNode&)n;
645 return MachCallJavaNode::cmp(call) && _name == call._name;
646 }
648 //----------------------------uncommon_trap_request----------------------------
649 // If this is an uncommon trap, return the request code, else zero.
650 int MachCallStaticJavaNode::uncommon_trap_request() const {
651 if (_name != NULL && !strcmp(_name, "uncommon_trap")) {
652 return CallStaticJavaNode::extract_uncommon_trap_request(this);
653 }
654 return 0;
655 }
657 #ifndef PRODUCT
658 // Helper for summarizing uncommon_trap arguments.
659 void MachCallStaticJavaNode::dump_trap_args(outputStream *st) const {
660 int trap_req = uncommon_trap_request();
661 if (trap_req != 0) {
662 char buf[100];
663 st->print("(%s)",
664 Deoptimization::format_trap_request(buf, sizeof(buf),
665 trap_req));
666 }
667 }
669 void MachCallStaticJavaNode::dump_spec(outputStream *st) const {
670 st->print("Static ");
671 if (_name != NULL) {
672 st->print("wrapper for: %s", _name );
673 dump_trap_args(st);
674 st->print(" ");
675 }
676 MachCallJavaNode::dump_spec(st);
677 }
678 #endif
680 //=============================================================================
681 #ifndef PRODUCT
682 void MachCallDynamicJavaNode::dump_spec(outputStream *st) const {
683 st->print("Dynamic ");
684 MachCallJavaNode::dump_spec(st);
685 }
686 #endif
687 //=============================================================================
688 uint MachCallRuntimeNode::size_of() const { return sizeof(*this); }
689 uint MachCallRuntimeNode::cmp( const Node &n ) const {
690 MachCallRuntimeNode &call = (MachCallRuntimeNode&)n;
691 return MachCallNode::cmp(call) && !strcmp(_name,call._name);
692 }
693 #ifndef PRODUCT
694 void MachCallRuntimeNode::dump_spec(outputStream *st) const {
695 st->print("%s ",_name);
696 MachCallNode::dump_spec(st);
697 }
698 #endif
699 //=============================================================================
700 // A shared JVMState for all HaltNodes. Indicates the start of debug info
701 // is at TypeFunc::Parms. Only required for SOE register spill handling -
702 // to indicate where the stack-slot-only debug info inputs begin.
703 // There is no other JVM state needed here.
704 JVMState jvms_for_throw(0);
705 JVMState *MachHaltNode::jvms() const {
706 return &jvms_for_throw;
707 }
709 //=============================================================================
710 #ifndef PRODUCT
711 void labelOper::int_format(PhaseRegAlloc *ra, const MachNode *node, outputStream *st) const {
712 st->print("B%d", _block_num);
713 }
714 #endif // PRODUCT
716 //=============================================================================
717 #ifndef PRODUCT
718 void methodOper::int_format(PhaseRegAlloc *ra, const MachNode *node, outputStream *st) const {
719 st->print(INTPTR_FORMAT, _method);
720 }
721 #endif // PRODUCT