src/cpu/mips/vm/macroAssembler_mips.cpp

Wed, 12 Sep 2018 13:52:38 +0800

author
fujie
date
Wed, 12 Sep 2018 13:52:38 +0800
changeset 9242
133e3e9881b9
parent 9228
617b86d17edb
child 9245
aef0606c167c
permissions
-rw-r--r--

Follows 63d9fc39abaa, fix several gcc4.9.3 compilation warnings

     1 /*
     2  * Copyright (c) 1997, 2014, Oracle and/or its affiliates. All rights reserved.
     3  * Copyright (c) 2017, 2018, Loongson Technology. All rights reserved.
     4  * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
     5  *
     6  * This code is free software; you can redistribute it and/or modify it
     7  * under the terms of the GNU General Public License version 2 only, as
     8  * published by the Free Software Foundation.
     9  *
    10  * This code is distributed in the hope that it will be useful, but WITHOUT
    11  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
    12  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
    13  * version 2 for more details (a copy is included in the LICENSE file that
    14  * accompanied this code).
    15  *
    16  * You should have received a copy of the GNU General Public License version
    17  * 2 along with this work; if not, write to the Free Software Foundation,
    18  * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
    19  *
    20  * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA
    21  * or visit www.oracle.com if you need additional information or have any
    22  * questions.
    23  *
    24  */
    26 #include "precompiled.hpp"
    27 #include "asm/assembler.hpp"
    28 #include "asm/assembler.inline.hpp"
    29 #include "asm/macroAssembler.inline.hpp"
    30 #include "compiler/disassembler.hpp"
    31 #include "gc_interface/collectedHeap.inline.hpp"
    32 #include "interpreter/interpreter.hpp"
    33 #include "memory/cardTableModRefBS.hpp"
    34 #include "memory/resourceArea.hpp"
    35 #include "memory/universe.hpp"
    36 #include "prims/methodHandles.hpp"
    37 #include "runtime/biasedLocking.hpp"
    38 #include "runtime/interfaceSupport.hpp"
    39 #include "runtime/objectMonitor.hpp"
    40 #include "runtime/os.hpp"
    41 #include "runtime/sharedRuntime.hpp"
    42 #include "runtime/stubRoutines.hpp"
    43 #include "utilities/macros.hpp"
    44 #if INCLUDE_ALL_GCS
    45 #include "gc_implementation/g1/g1CollectedHeap.inline.hpp"
    46 #include "gc_implementation/g1/g1SATBCardTableModRefBS.hpp"
    47 #include "gc_implementation/g1/heapRegion.hpp"
    48 #endif // INCLUDE_ALL_GCS
    50 // Implementation of MacroAssembler
    52 intptr_t MacroAssembler::i[32] = {0};
    53 float MacroAssembler::f[32] = {0.0};
    55 void MacroAssembler::print(outputStream *s) {
    56   unsigned int k;
    57   for(k=0; k<sizeof(i)/sizeof(i[0]); k++) {
    58     s->print_cr("i%d = 0x%.16lx", k, i[k]);
    59   }
    60   s->cr();
    62   for(k=0; k<sizeof(f)/sizeof(f[0]); k++) {
    63     s->print_cr("f%d = %f", k, f[k]);
    64   }
    65   s->cr();
    66 }
    68 int MacroAssembler::i_offset(unsigned int k) { return (intptr_t)&((MacroAssembler*)0)->i[k]; }
    69 int MacroAssembler::f_offset(unsigned int k) { return (intptr_t)&((MacroAssembler*)0)->f[k]; }
    71 void MacroAssembler::save_registers(MacroAssembler *masm) {
    72 #define __ masm->
    73   for(int k=0; k<32; k++) {
    74     __ sw (as_Register(k), A0, i_offset(k));
    75   }
    77   for(int k=0; k<32; k++) {
    78     __ swc1 (as_FloatRegister(k), A0, f_offset(k));
    79   }
    80 #undef __
    81 }
    83 void MacroAssembler::restore_registers(MacroAssembler *masm) {
    84 #define __ masm->
    85   for(int k=0; k<32; k++) {
    86     __ lw (as_Register(k), A0, i_offset(k));
    87   }
    89   for(int k=0; k<32; k++) {
    90     __ lwc1 (as_FloatRegister(k), A0, f_offset(k));
    91   }
    92 #undef __
    93 }
    96 void MacroAssembler::pd_patch_instruction(address branch, address target) {
    97   jint& stub_inst = *(jint*) branch;
    98   jint *pc = (jint *)branch;
   100   if((opcode(stub_inst) == special_op) && (special(stub_inst) == dadd_op)) {
   101     //b_far:
   102     //  move(AT, RA); // dadd
   103     //  emit_long(insn_ORRI(regimm_op, 0, bgezal_op, 1));
   104     //  nop();
   105     //  lui(T9, 0); // to be patched
   106     //  ori(T9, 0);
   107     //  daddu(T9, T9, RA);
   108     //  move(RA, AT);
   109     //  jr(T9);
   111     assert(opcode(pc[3]) == lui_op
   112         && opcode(pc[4]) == ori_op
   113         && special(pc[5]) == daddu_op, "Not a branch label patch");
   114     if(!(opcode(pc[3]) == lui_op
   115           && opcode(pc[4]) == ori_op
   116           && special(pc[5]) == daddu_op)) { tty->print_cr("Not a branch label patch"); }
   118     int offset = target - branch;
   119     if (!is_simm16(offset)) {
   120       pc[3] = (pc[3] & 0xffff0000) | high16(offset - 12);
   121       pc[4] = (pc[4] & 0xffff0000) | low16(offset - 12);
   122     } else {
   123       /* revert to "beq + nop" */
   124       CodeBuffer cb(branch, 4 * 10);
   125       MacroAssembler masm(&cb);
   126 #define __ masm.
   127       __ b(target);
   128       __ delayed()->nop();
   129       __ nop();
   130       __ nop();
   131       __ nop();
   132       __ nop();
   133       __ nop();
   134       __ nop();
   135     }
   136     return;
   137   } else if (special(pc[4]) == jr_op
   138              && opcode(pc[4]) == special_op
   139              && (((opcode(pc[0]) == lui_op) || opcode(pc[0]) == daddiu_op) || (opcode(pc[0]) == ori_op))) {
   140     //jmp_far:
   141     //  patchable_set48(T9, target);
   142     //  jr(T9);
   143     //  nop();
   145     CodeBuffer cb(branch, 4 * 4);
   146     MacroAssembler masm(&cb);
   147     masm.patchable_set48(T9, (long)(target));
   148     return;
   149   }
   151 #ifndef PRODUCT
   152   if (!is_simm16((target - branch - 4) >> 2)) {
   153     tty->print_cr("Illegal patching: branch = 0x%lx, target = 0x%lx", branch, target);
   154     tty->print_cr("======= Start decoding at branch = 0x%lx =======", branch);
   155     Disassembler::decode(branch - 4 * 16, branch + 4 * 16, tty);
   156     tty->print_cr("======= End of decoding =======");
   157   }
   158 #endif
   160   stub_inst = patched_branch(target - branch, stub_inst, 0);
   161 }
   163 static inline address first_cache_address() {
   164   return CodeCache::low_bound() + sizeof(HeapBlock::Header);
   165 }
   167 static inline address last_cache_address() {
   168   return CodeCache::high_bound() - Assembler::InstructionSize;
   169 }
   171 int MacroAssembler::call_size(address target, bool far, bool patchable) {
   172   if (patchable) return 6 << Assembler::LogInstructionSize;
   173   if (!far) return 2 << Assembler::LogInstructionSize; // jal + nop
   174   return (insts_for_set64((jlong)target) + 2) << Assembler::LogInstructionSize;
   175 }
   177 // Can we reach target using jal/j from anywhere
   178 // in the code cache (because code can be relocated)?
   179 bool MacroAssembler::reachable_from_cache(address target) {
   180   address cl = first_cache_address();
   181   address ch = last_cache_address();
   183   return (cl <= target) && (target <= ch) && fit_in_jal(cl, ch);
   184 }
   186 void MacroAssembler::general_jump(address target) {
   187   if (reachable_from_cache(target)) {
   188     j(target);
   189     delayed()->nop();
   190   } else {
   191     set64(T9, (long)target);
   192     jr(T9);
   193     delayed()->nop();
   194   }
   195 }
   197 int MacroAssembler::insts_for_general_jump(address target) {
   198   if (reachable_from_cache(target)) {
   199     //j(target);
   200     //nop();
   201     return 2;
   202   } else {
   203     //set64(T9, (long)target);
   204     //jr(T9);
   205     //nop();
   206     return insts_for_set64((jlong)target) + 2;
   207   }
   208 }
   210 void MacroAssembler::patchable_jump(address target) {
   211   if (reachable_from_cache(target)) {
   212     nop();
   213     nop();
   214     nop();
   215     nop();
   216     j(target);
   217     delayed()->nop();
   218   } else {
   219     patchable_set48(T9, (long)target);
   220     jr(T9);
   221     delayed()->nop();
   222   }
   223 }
   225 int MacroAssembler::insts_for_patchable_jump(address target) {
   226   return 6;
   227 }
   229 void MacroAssembler::general_call(address target) {
   230   if (reachable_from_cache(target)) {
   231     jal(target);
   232     delayed()->nop();
   233   } else {
   234     set64(T9, (long)target);
   235     jalr(T9);
   236     delayed()->nop();
   237   }
   238 }
   240 int MacroAssembler::insts_for_general_call(address target) {
   241   if (reachable_from_cache(target)) {
   242     //jal(target);
   243     //nop();
   244     return 2;
   245   } else {
   246     //set64(T9, (long)target);
   247     //jalr(T9);
   248     //nop();
   249     return insts_for_set64((jlong)target) + 2;
   250   }
   251 }
   253 void MacroAssembler::patchable_call(address target) {
   254   if (reachable_from_cache(target)) {
   255     nop();
   256     nop();
   257     nop();
   258     nop();
   259     jal(target);
   260     delayed()->nop();
   261   } else {
   262     patchable_set48(T9, (long)target);
   263     jalr(T9);
   264     delayed()->nop();
   265   }
   266 }
   268 int MacroAssembler::insts_for_patchable_call(address target) {
   269   return 6;
   270 }
   272 void MacroAssembler::beq_far(Register rs, Register rt, address entry) {
   273   u_char * cur_pc = pc();
   275   // Near/Far jump
   276   if(is_simm16((entry - pc() - 4) / 4)) {
   277     Assembler::beq(rs, rt, offset(entry));
   278   } else {
   279     Label not_jump;
   280     bne(rs, rt, not_jump);
   281     delayed()->nop();
   283     b_far(entry);
   284     delayed()->nop();
   286     bind(not_jump);
   287     has_delay_slot();
   288   }
   289 }
   291 void MacroAssembler::beq_far(Register rs, Register rt, Label& L) {
   292   if (L.is_bound()) {
   293     beq_far(rs, rt, target(L));
   294   } else {
   295     u_char * cur_pc = pc();
   296     Label not_jump;
   297     bne(rs, rt, not_jump);
   298     delayed()->nop();
   300     b_far(L);
   301     delayed()->nop();
   303     bind(not_jump);
   304     has_delay_slot();
   305   }
   306 }
   308 void MacroAssembler::bne_far(Register rs, Register rt, address entry) {
   309   u_char * cur_pc = pc();
   311   //Near/Far jump
   312   if(is_simm16((entry - pc() - 4) / 4)) {
   313     Assembler::bne(rs, rt, offset(entry));
   314   } else {
   315     Label not_jump;
   316     beq(rs, rt, not_jump);
   317     delayed()->nop();
   319     b_far(entry);
   320     delayed()->nop();
   322     bind(not_jump);
   323     has_delay_slot();
   324   }
   325 }
   327 void MacroAssembler::bne_far(Register rs, Register rt, Label& L) {
   328   if (L.is_bound()) {
   329     bne_far(rs, rt, target(L));
   330   } else {
   331     u_char * cur_pc = pc();
   332     Label not_jump;
   333     beq(rs, rt, not_jump);
   334     delayed()->nop();
   336     b_far(L);
   337     delayed()->nop();
   339     bind(not_jump);
   340     has_delay_slot();
   341   }
   342 }
   344 void MacroAssembler::beq_long(Register rs, Register rt, Label& L) {
   345   Label not_taken;
   347   bne(rs, rt, not_taken);
   348   delayed()->nop();
   350   jmp_far(L);
   352   bind(not_taken);
   353 }
   355 void MacroAssembler::bne_long(Register rs, Register rt, Label& L) {
   356   Label not_taken;
   358   beq(rs, rt, not_taken);
   359   delayed()->nop();
   361   jmp_far(L);
   363   bind(not_taken);
   364 }
   366 void MacroAssembler::bc1t_long(Label& L) {
   367   Label not_taken;
   369   bc1f(not_taken);
   370   delayed()->nop();
   372   jmp_far(L);
   374   bind(not_taken);
   375 }
   377 void MacroAssembler::bc1f_long(Label& L) {
   378   Label not_taken;
   380   bc1t(not_taken);
   381   delayed()->nop();
   383   jmp_far(L);
   385   bind(not_taken);
   386 }
   388 void MacroAssembler::b_far(Label& L) {
   389   if (L.is_bound()) {
   390     b_far(target(L));
   391   } else {
   392     volatile address dest = target(L);
   393 /*
   394 MacroAssembler::pd_patch_instruction branch=55651ed514, target=55651ef6d8
   395    0x00000055651ed514: dadd at, ra, zero
   396    0x00000055651ed518: [4110001]bgezal zero, 0x00000055651ed520
   398    0x00000055651ed51c: sll zero, zero, 0
   399    0x00000055651ed520: lui t9, 0x0
   400    0x00000055651ed524: ori t9, t9, 0x21b8
   401    0x00000055651ed528: daddu t9, t9, ra
   402    0x00000055651ed52c: dadd ra, at, zero
   403    0x00000055651ed530: jr t9
   404    0x00000055651ed534: sll zero, zero, 0
   405 */
   406     move(AT, RA);
   407     emit_long(insn_ORRI(regimm_op, 0, bgezal_op, 1));
   408     nop();
   409     lui(T9, 0); // to be patched
   410     ori(T9, T9, 0);
   411     daddu(T9, T9, RA);
   412     move(RA, AT);
   413     jr(T9);
   414   }
   415 }
   417 void MacroAssembler::b_far(address entry) {
   418   u_char * cur_pc = pc();
   420   // Near/Far jump
   421   if(is_simm16((entry - pc() - 4) / 4)) {
   422     b(offset(entry));
   423   } else {
   424     // address must be bounded
   425     move(AT, RA);
   426     emit_long(insn_ORRI(regimm_op, 0, bgezal_op, 1));
   427     nop();
   428     li32(T9, entry - pc());
   429     daddu(T9, T9, RA);
   430     move(RA, AT);
   431     jr(T9);
   432   }
   433 }
   435 void MacroAssembler::ld_ptr(Register rt, Register offset, Register base) {
   436   addu_long(AT, base, offset);
   437   ld_ptr(rt, 0, AT);
   438 }
   440 void MacroAssembler::st_ptr(Register rt, Register offset, Register base) {
   441   addu_long(AT, base, offset);
   442   st_ptr(rt, 0, AT);
   443 }
   445 void MacroAssembler::ld_long(Register rt, Register offset, Register base) {
   446   addu_long(AT, base, offset);
   447   ld_long(rt, 0, AT);
   448 }
   450 void MacroAssembler::st_long(Register rt, Register offset, Register base) {
   451   addu_long(AT, base, offset);
   452   st_long(rt, 0, AT);
   453 }
   455 Address MacroAssembler::as_Address(AddressLiteral adr) {
   456   return Address(adr.target(), adr.rspec());
   457 }
   459 Address MacroAssembler::as_Address(ArrayAddress adr) {
   460   return Address::make_array(adr);
   461 }
   463 // tmp_reg1 and tmp_reg2 should be saved outside of atomic_inc32 (caller saved).
   464 void MacroAssembler::atomic_inc32(address counter_addr, int inc, Register tmp_reg1, Register tmp_reg2) {
   465   Label again;
   467   li(tmp_reg1, counter_addr);
   468   bind(again);
   469   if(UseSyncLevel >= 3000 || UseSyncLevel < 2000) sync();
   470   ll(tmp_reg2, tmp_reg1, 0);
   471   addi(tmp_reg2, tmp_reg2, inc);
   472   sc(tmp_reg2, tmp_reg1, 0);
   473   beq(tmp_reg2, R0, again);
   474   delayed()->nop();
   475 }
   477 int MacroAssembler::biased_locking_enter(Register lock_reg,
   478                                          Register obj_reg,
   479                                          Register swap_reg,
   480                                          Register tmp_reg,
   481                                          bool swap_reg_contains_mark,
   482                                          Label& done,
   483                                          Label* slow_case,
   484                                          BiasedLockingCounters* counters) {
   485   assert(UseBiasedLocking, "why call this otherwise?");
   486   bool need_tmp_reg = false;
   487   if (tmp_reg == noreg) {
   488     need_tmp_reg = true;
   489     tmp_reg = T9;
   490   }
   491   assert_different_registers(lock_reg, obj_reg, swap_reg, tmp_reg, AT);
   492   assert(markOopDesc::age_shift == markOopDesc::lock_bits + markOopDesc::biased_lock_bits, "biased locking makes assumptions about bit layout");
   493   Address mark_addr      (obj_reg, oopDesc::mark_offset_in_bytes());
   494   Address saved_mark_addr(lock_reg, 0);
   496   // Biased locking
   497   // See whether the lock is currently biased toward our thread and
   498   // whether the epoch is still valid
   499   // Note that the runtime guarantees sufficient alignment of JavaThread
   500   // pointers to allow age to be placed into low bits
   501   // First check to see whether biasing is even enabled for this object
   502   Label cas_label;
   503   int null_check_offset = -1;
   504   if (!swap_reg_contains_mark) {
   505     null_check_offset = offset();
   506     ld_ptr(swap_reg, mark_addr);
   507   }
   509   if (need_tmp_reg) {
   510     push(tmp_reg);
   511   }
   512   move(tmp_reg, swap_reg);
   513   andi(tmp_reg, tmp_reg, markOopDesc::biased_lock_mask_in_place);
   514 #ifdef _LP64
   515   daddi(AT, R0, markOopDesc::biased_lock_pattern);
   516   dsub(AT, AT, tmp_reg);
   517 #else
   518   addi(AT, R0, markOopDesc::biased_lock_pattern);
   519   sub(AT, AT, tmp_reg);
   520 #endif
   521   if (need_tmp_reg) {
   522     pop(tmp_reg);
   523   }
   525   bne(AT, R0, cas_label);
   526   delayed()->nop();
   529   // The bias pattern is present in the object's header. Need to check
   530   // whether the bias owner and the epoch are both still current.
   531   // Note that because there is no current thread register on MIPS we
   532   // need to store off the mark word we read out of the object to
   533   // avoid reloading it and needing to recheck invariants below. This
   534   // store is unfortunate but it makes the overall code shorter and
   535   // simpler.
   536   st_ptr(swap_reg, saved_mark_addr);
   537   if (need_tmp_reg) {
   538     push(tmp_reg);
   539   }
   540   if (swap_reg_contains_mark) {
   541     null_check_offset = offset();
   542   }
   543   load_prototype_header(tmp_reg, obj_reg);
   544   xorr(tmp_reg, tmp_reg, swap_reg);
   545   get_thread(swap_reg);
   546   xorr(swap_reg, swap_reg, tmp_reg);
   548   move(AT, ~((int) markOopDesc::age_mask_in_place));
   549   andr(swap_reg, swap_reg, AT);
   551   if (PrintBiasedLockingStatistics) {
   552     Label L;
   553     bne(swap_reg, R0, L);
   554     delayed()->nop();
   555     push(tmp_reg);
   556     push(A0);
   557     atomic_inc32((address)BiasedLocking::biased_lock_entry_count_addr(), 1, A0, tmp_reg);
   558     pop(A0);
   559     pop(tmp_reg);
   560     bind(L);
   561   }
   562   if (need_tmp_reg) {
   563     pop(tmp_reg);
   564   }
   565   beq(swap_reg, R0, done);
   566   delayed()->nop();
   567   Label try_revoke_bias;
   568   Label try_rebias;
   570   // At this point we know that the header has the bias pattern and
   571   // that we are not the bias owner in the current epoch. We need to
   572   // figure out more details about the state of the header in order to
   573   // know what operations can be legally performed on the object's
   574   // header.
   576   // If the low three bits in the xor result aren't clear, that means
   577   // the prototype header is no longer biased and we have to revoke
   578   // the bias on this object.
   580   move(AT, markOopDesc::biased_lock_mask_in_place);
   581   andr(AT, swap_reg, AT);
   582   bne(AT, R0, try_revoke_bias);
   583   delayed()->nop();
   584   // Biasing is still enabled for this data type. See whether the
   585   // epoch of the current bias is still valid, meaning that the epoch
   586   // bits of the mark word are equal to the epoch bits of the
   587   // prototype header. (Note that the prototype header's epoch bits
   588   // only change at a safepoint.) If not, attempt to rebias the object
   589   // toward the current thread. Note that we must be absolutely sure
   590   // that the current epoch is invalid in order to do this because
   591   // otherwise the manipulations it performs on the mark word are
   592   // illegal.
   594   move(AT, markOopDesc::epoch_mask_in_place);
   595   andr(AT,swap_reg, AT);
   596   bne(AT, R0, try_rebias);
   597   delayed()->nop();
   598   // The epoch of the current bias is still valid but we know nothing
   599   // about the owner; it might be set or it might be clear. Try to
   600   // acquire the bias of the object using an atomic operation. If this
   601   // fails we will go in to the runtime to revoke the object's bias.
   602   // Note that we first construct the presumed unbiased header so we
   603   // don't accidentally blow away another thread's valid bias.
   605   ld_ptr(swap_reg, saved_mark_addr);
   607   move(AT, markOopDesc::biased_lock_mask_in_place | markOopDesc::age_mask_in_place | markOopDesc::epoch_mask_in_place);
   608   andr(swap_reg, swap_reg, AT);
   610   if (need_tmp_reg) {
   611     push(tmp_reg);
   612   }
   613   get_thread(tmp_reg);
   614   orr(tmp_reg, tmp_reg, swap_reg);
   615   //if (os::is_MP()) {
   616   //  sync();
   617   //}
   618   cmpxchg(tmp_reg, Address(obj_reg, 0), swap_reg);
   619   if (need_tmp_reg) {
   620     pop(tmp_reg);
   621   }
   622   // If the biasing toward our thread failed, this means that
   623   // another thread succeeded in biasing it toward itself and we
   624   // need to revoke that bias. The revocation will occur in the
   625   // interpreter runtime in the slow case.
   626   if (PrintBiasedLockingStatistics) {
   627     Label L;
   628     bne(AT, R0, L);
   629     delayed()->nop();
   630     push(tmp_reg);
   631     push(A0);
   632     atomic_inc32((address)BiasedLocking::anonymously_biased_lock_entry_count_addr(), 1, A0, tmp_reg);
   633     pop(A0);
   634     pop(tmp_reg);
   635     bind(L);
   636   }
   637   if (slow_case != NULL) {
   638     beq_far(AT, R0, *slow_case);
   639     delayed()->nop();
   640   }
   641   b(done);
   642   delayed()->nop();
   644   bind(try_rebias);
   645   // At this point we know the epoch has expired, meaning that the
   646   // current "bias owner", if any, is actually invalid. Under these
   647   // circumstances _only_, we are allowed to use the current header's
   648   // value as the comparison value when doing the cas to acquire the
   649   // bias in the current epoch. In other words, we allow transfer of
   650   // the bias from one thread to another directly in this situation.
   651   //
   652   // FIXME: due to a lack of registers we currently blow away the age
   653   // bits in this situation. Should attempt to preserve them.
   654   if (need_tmp_reg) {
   655     push(tmp_reg);
   656   }
   657   load_prototype_header(tmp_reg, obj_reg);
   658   get_thread(swap_reg);
   659   orr(tmp_reg, tmp_reg, swap_reg);
   660   ld_ptr(swap_reg, saved_mark_addr);
   662   //if (os::is_MP()) {
   663   //  sync();
   664   //}
   665   cmpxchg(tmp_reg, Address(obj_reg, 0), swap_reg);
   666   if (need_tmp_reg) {
   667     pop(tmp_reg);
   668   }
   669   // If the biasing toward our thread failed, then another thread
   670   // succeeded in biasing it toward itself and we need to revoke that
   671   // bias. The revocation will occur in the runtime in the slow case.
   672   if (PrintBiasedLockingStatistics) {
   673     Label L;
   674     bne(AT, R0, L);
   675     delayed()->nop();
   676     push(AT);
   677     push(tmp_reg);
   678     atomic_inc32((address)BiasedLocking::rebiased_lock_entry_count_addr(), 1, AT, tmp_reg);
   679     pop(tmp_reg);
   680     pop(AT);
   681     bind(L);
   682   }
   683   if (slow_case != NULL) {
   684     beq_far(AT, R0, *slow_case);
   685     delayed()->nop();
   686   }
   688   b(done);
   689   delayed()->nop();
   690   bind(try_revoke_bias);
   691   // The prototype mark in the klass doesn't have the bias bit set any
   692   // more, indicating that objects of this data type are not supposed
   693   // to be biased any more. We are going to try to reset the mark of
   694   // this object to the prototype value and fall through to the
   695   // CAS-based locking scheme. Note that if our CAS fails, it means
   696   // that another thread raced us for the privilege of revoking the
   697   // bias of this particular object, so it's okay to continue in the
   698   // normal locking code.
   699   //
   700   // FIXME: due to a lack of registers we currently blow away the age
   701   // bits in this situation. Should attempt to preserve them.
   702   ld_ptr(swap_reg, saved_mark_addr);
   704   if (need_tmp_reg) {
   705     push(tmp_reg);
   706   }
   707   load_prototype_header(tmp_reg, obj_reg);
   708   //if (os::is_MP()) {
   709   // lock();
   710   //}
   711   cmpxchg(tmp_reg, Address(obj_reg, 0), swap_reg);
   712   if (need_tmp_reg) {
   713     pop(tmp_reg);
   714   }
   715   // Fall through to the normal CAS-based lock, because no matter what
   716   // the result of the above CAS, some thread must have succeeded in
   717   // removing the bias bit from the object's header.
   718   if (PrintBiasedLockingStatistics) {
   719     Label L;
   720     bne(AT, R0, L);
   721     delayed()->nop();
   722     push(AT);
   723     push(tmp_reg);
   724     atomic_inc32((address)BiasedLocking::revoked_lock_entry_count_addr(), 1, AT, tmp_reg);
   725     pop(tmp_reg);
   726     pop(AT);
   727     bind(L);
   728   }
   730   bind(cas_label);
   731   return null_check_offset;
   732 }
   734 void MacroAssembler::biased_locking_exit(Register obj_reg, Register temp_reg, Label& done) {
   735   assert(UseBiasedLocking, "why call this otherwise?");
   737   // Check for biased locking unlock case, which is a no-op
   738   // Note: we do not have to check the thread ID for two reasons.
   739   // First, the interpreter checks for IllegalMonitorStateException at
   740   // a higher level. Second, if the bias was revoked while we held the
   741   // lock, the object could not be rebiased toward another thread, so
   742   // the bias bit would be clear.
   743 #ifdef _LP64
   744   ld(temp_reg, Address(obj_reg, oopDesc::mark_offset_in_bytes()));
   745   andi(temp_reg, temp_reg, markOopDesc::biased_lock_mask_in_place);
   746   daddi(AT, R0, markOopDesc::biased_lock_pattern);
   747 #else
   748   lw(temp_reg, Address(obj_reg, oopDesc::mark_offset_in_bytes()));
   749   andi(temp_reg, temp_reg, markOopDesc::biased_lock_mask_in_place);
   750   addi(AT, R0, markOopDesc::biased_lock_pattern);
   751 #endif
   753   beq(AT, temp_reg, done);
   754   delayed()->nop();
   755 }
   757 // the stack pointer adjustment is needed. see InterpreterMacroAssembler::super_call_VM_leaf
   758 // this method will handle the stack problem, you need not to preserve the stack space for the argument now
   759 void MacroAssembler::call_VM_leaf_base(address entry_point, int number_of_arguments) {
   760   Label L, E;
   762   assert(number_of_arguments <= 4, "just check");
   764   andi(AT, SP, 0xf);
   765   beq(AT, R0, L);
   766   delayed()->nop();
   767   daddi(SP, SP, -8);
   768   call(entry_point, relocInfo::runtime_call_type);
   769   delayed()->nop();
   770   daddi(SP, SP, 8);
   771   b(E);
   772   delayed()->nop();
   774   bind(L);
   775   call(entry_point, relocInfo::runtime_call_type);
   776   delayed()->nop();
   777   bind(E);
   778 }
   781 void MacroAssembler::jmp(address entry) {
   782   patchable_set48(T9, (long)entry);
   783   jr(T9);
   784 }
   786 void MacroAssembler::jmp(address entry, relocInfo::relocType rtype) {
   787   switch (rtype) {
   788     case relocInfo::runtime_call_type:
   789     case relocInfo::none:
   790       jmp(entry);
   791       break;
   792     default:
   793       {
   794       InstructionMark im(this);
   795       relocate(rtype);
   796       patchable_set48(T9, (long)entry);
   797       jr(T9);
   798       }
   799       break;
   800   }
   801 }
   803 void MacroAssembler::jmp_far(Label& L) {
   804   if (L.is_bound()) {
   805     address entry = target(L);
   806     assert(entry != NULL, "jmp most probably wrong");
   807     InstructionMark im(this);
   809     relocate(relocInfo::internal_word_type);
   810     patchable_set48(T9, (long)entry);
   811   } else {
   812     InstructionMark im(this);
   813     L.add_patch_at(code(), locator());
   815     relocate(relocInfo::internal_word_type);
   816     patchable_set48(T9, (long)pc());
   817   }
   819   jr(T9);
   820   delayed()->nop();
   821 }
   822 void MacroAssembler::mov_metadata(Address dst, Metadata* obj) {
   823   int oop_index;
   824   if (obj) {
   825     oop_index = oop_recorder()->find_index(obj);
   826   } else {
   827     oop_index = oop_recorder()->allocate_metadata_index(obj);
   828   }
   829   relocate(metadata_Relocation::spec(oop_index));
   830   patchable_set48(AT, (long)obj);
   831   sd(AT, dst);
   832 }
   834 void MacroAssembler::mov_metadata(Register dst, Metadata* obj) {
   835   int oop_index;
   836   if (obj) {
   837     oop_index = oop_recorder()->find_index(obj);
   838   } else {
   839     oop_index = oop_recorder()->allocate_metadata_index(obj);
   840   }
   841   relocate(metadata_Relocation::spec(oop_index));
   842   patchable_set48(dst, (long)obj);
   843 }
   845 void MacroAssembler::call(address entry) {
   846 // c/c++ code assume T9 is entry point, so we just always move entry to t9
   847 // maybe there is some more graceful method to handle this. FIXME
   848 // For more info, see class NativeCall.
   849 #ifndef _LP64
   850   move(T9, (int)entry);
   851 #else
   852   patchable_set48(T9, (long)entry);
   853 #endif
   854   jalr(T9);
   855 }
   857 void MacroAssembler::call(address entry, relocInfo::relocType rtype) {
   858   switch (rtype) {
   859     case relocInfo::runtime_call_type:
   860     case relocInfo::none:
   861       call(entry);
   862       break;
   863     default:
   864       {
   865   InstructionMark im(this);
   866   relocate(rtype);
   867   call(entry);
   868       }
   869       break;
   870   }
   871 }
   873 void MacroAssembler::call(address entry, RelocationHolder& rh)
   874 {
   875   switch (rh.type()) {
   876     case relocInfo::runtime_call_type:
   877     case relocInfo::none:
   878       call(entry);
   879       break;
   880     default:
   881       {
   882   InstructionMark im(this);
   883   relocate(rh);
   884   call(entry);
   885       }
   886       break;
   887   }
   888 }
   890 void MacroAssembler::ic_call(address entry) {
   891   RelocationHolder rh = virtual_call_Relocation::spec(pc());
   892   patchable_set48(IC_Klass, (long)Universe::non_oop_word());
   893   assert(entry != NULL, "call most probably wrong");
   894   InstructionMark im(this);
   895   relocate(rh);
   896   patchable_call(entry);
   897 }
   899 void MacroAssembler::c2bool(Register r) {
   900   Label L;
   901   Assembler::beq(r, R0, L);
   902   delayed()->nop();
   903   move(r, 1);
   904   bind(L);
   905 }
   907 #ifndef PRODUCT
   908 extern "C" void findpc(intptr_t x);
   909 #endif
   911 void MacroAssembler::debug32(int rdi, int rsi, int rbp, int rsp, int rbx, int rdx, int rcx, int rax, int eip, char* msg) {
   912   // In order to get locks to work, we need to fake a in_VM state
   913   JavaThread* thread = JavaThread::current();
   914   JavaThreadState saved_state = thread->thread_state();
   915   thread->set_thread_state(_thread_in_vm);
   916   if (ShowMessageBoxOnError) {
   917     JavaThread* thread = JavaThread::current();
   918     JavaThreadState saved_state = thread->thread_state();
   919     thread->set_thread_state(_thread_in_vm);
   920     if (CountBytecodes || TraceBytecodes || StopInterpreterAt) {
   921       ttyLocker ttyl;
   922       BytecodeCounter::print();
   923     }
   924     // To see where a verify_oop failed, get $ebx+40/X for this frame.
   925     // This is the value of eip which points to where verify_oop will return.
   926     if (os::message_box(msg, "Execution stopped, print registers?")) {
   927       ttyLocker ttyl;
   928       tty->print_cr("eip = 0x%08x", eip);
   929 #ifndef PRODUCT
   930       tty->cr();
   931       findpc(eip);
   932       tty->cr();
   933 #endif
   934       tty->print_cr("rax, = 0x%08x", rax);
   935       tty->print_cr("rbx, = 0x%08x", rbx);
   936       tty->print_cr("rcx = 0x%08x", rcx);
   937       tty->print_cr("rdx = 0x%08x", rdx);
   938       tty->print_cr("rdi = 0x%08x", rdi);
   939       tty->print_cr("rsi = 0x%08x", rsi);
   940       tty->print_cr("rbp, = 0x%08x", rbp);
   941       tty->print_cr("rsp = 0x%08x", rsp);
   942       BREAKPOINT;
   943     }
   944   } else {
   945     ttyLocker ttyl;
   946     ::tty->print_cr("=============== DEBUG MESSAGE: %s ================\n", msg);
   947     assert(false, "DEBUG MESSAGE");
   948   }
   949   ThreadStateTransition::transition(thread, _thread_in_vm, saved_state);
   950 }
   952 void MacroAssembler::debug(char* msg/*, RegistersForDebugging* regs*/) {
   953   if ( ShowMessageBoxOnError ) {
   954     JavaThreadState saved_state = JavaThread::current()->thread_state();
   955     JavaThread::current()->set_thread_state(_thread_in_vm);
   956     {
   957       // In order to get locks work, we need to fake a in_VM state
   958       ttyLocker ttyl;
   959       ::tty->print_cr("EXECUTION STOPPED: %s\n", msg);
   960       if (CountBytecodes || TraceBytecodes || StopInterpreterAt) {
   961   BytecodeCounter::print();
   962       }
   964       //      if (os::message_box(msg, "Execution stopped, print registers?"))
   965       //        regs->print(::tty);
   966     }
   967     ThreadStateTransition::transition(JavaThread::current(), _thread_in_vm, saved_state);
   968   }
   969   else
   970     ::tty->print_cr("=============== DEBUG MESSAGE: %s ================\n", msg);
   971 }
   974 void MacroAssembler::stop(const char* msg) {
   975   li(A0, (long)msg);
   976 #ifndef _LP64
   977   //reserver space for argument.
   978   addiu(SP, SP, - 1 * wordSize);
   979 #endif
   980   call(CAST_FROM_FN_PTR(address, MacroAssembler::debug), relocInfo::runtime_call_type);
   981   delayed()->nop();
   982 #ifndef _LP64
   983   //restore space for argument
   984   addiu(SP, SP, 1 * wordSize);
   985 #endif
   986   brk(17);
   987 }
   989 void MacroAssembler::warn(const char* msg) {
   990 #ifdef _LP64
   991   pushad();
   992   li(A0, (long)msg);
   993   push(S2);
   994   move(AT, -(StackAlignmentInBytes));
   995   move(S2, SP);     // use S2 as a sender SP holder
   996   andr(SP, SP, AT); // align stack as required by ABI
   997   call(CAST_FROM_FN_PTR(address, MacroAssembler::debug), relocInfo::runtime_call_type);
   998   delayed()->nop();
   999   move(SP, S2);     // use S2 as a sender SP holder
  1000   pop(S2);
  1001   popad();
  1002 #else
  1003   pushad();
  1004   addi(SP, SP, -4);
  1005   sw(A0, SP, -1 * wordSize);
  1006   li(A0, (long)msg);
  1007   addi(SP, SP, -1 * wordSize);
  1008   call(CAST_FROM_FN_PTR(address, MacroAssembler::debug), relocInfo::runtime_call_type);
  1009   delayed()->nop();
  1010   addi(SP, SP, 1 * wordSize);
  1011   lw(A0, SP, -1 * wordSize);
  1012   addi(SP, SP, 4);
  1013   popad();
  1014 #endif
  1017 void MacroAssembler::print_reg(Register reg) {
  1018 /*
  1019 char *s = getenv("PRINT_REG");
  1020 if (s == NULL)
  1021   return;
  1022 if (strcmp(s, "1") != 0)
  1023   return;
  1024 */
  1025   void * cur_pc = pc();
  1026   pushad();
  1027   NOT_LP64(push(FP);)
  1029   li(A0, (long)reg->name());
  1030   if (reg == SP)
  1031     addiu(A1, SP, wordSize * 23); //23 registers saved in pushad()
  1032   else if (reg == A0)
  1033     ld(A1, SP, wordSize * 19); //A0 has been modified by li(A0, (long)reg->name()). Ugly Code!
  1034   else
  1035     move(A1, reg);
  1036   li(A2, (long)cur_pc);
  1037   push(S2);
  1038   move(AT, -(StackAlignmentInBytes));
  1039   move(S2, SP);     // use S2 as a sender SP holder
  1040   andr(SP, SP, AT); // align stack as required by ABI
  1041   call(CAST_FROM_FN_PTR(address, SharedRuntime::print_reg_with_pc),relocInfo::runtime_call_type);
  1042   delayed()->nop();
  1043   move(SP, S2);     // use S2 as a sender SP holder
  1044   pop(S2);
  1045   NOT_LP64(pop(FP);)
  1046   popad();
  1048 /*
  1049   pushad();
  1050 #ifdef _LP64
  1051   if (reg == SP)
  1052     addiu(A0, SP, wordSize * 23); //23 registers saved in pushad()
  1053   else
  1054     move(A0, reg);
  1055   call(CAST_FROM_FN_PTR(address, SharedRuntime::print_long),relocInfo::runtime_call_type);
  1056   delayed()->nop();
  1057 #else
  1058   push(FP);
  1059   move(A0, reg);
  1060   dsrl32(A1, reg, 0);
  1061   //call(CAST_FROM_FN_PTR(address, SharedRuntime::print_int),relocInfo::runtime_call_type);
  1062   call(CAST_FROM_FN_PTR(address, SharedRuntime::print_long),relocInfo::runtime_call_type);
  1063   delayed()->nop();
  1064   pop(FP);
  1065 #endif
  1066   popad();
  1067   pushad();
  1068   NOT_LP64(push(FP);)
  1069   char b[50];
  1070   sprintf((char *)b, " pc: %p\n",cur_pc);
  1071   li(A0, (long)(char *)b);
  1072   call(CAST_FROM_FN_PTR(address, SharedRuntime::print_str),relocInfo::runtime_call_type);
  1073   delayed()->nop();
  1074   NOT_LP64(pop(FP);)
  1075   popad();
  1076 */
  1079 void MacroAssembler::print_reg(FloatRegister reg) {
  1080   void * cur_pc = pc();
  1081   pushad();
  1082   NOT_LP64(push(FP);)
  1083   li(A0, (long)reg->name());
  1084   push(S2);
  1085   move(AT, -(StackAlignmentInBytes));
  1086   move(S2, SP);     // use S2 as a sender SP holder
  1087   andr(SP, SP, AT); // align stack as required by ABI
  1088   call(CAST_FROM_FN_PTR(address, SharedRuntime::print_str),relocInfo::runtime_call_type);
  1089   delayed()->nop();
  1090   move(SP, S2);     // use S2 as a sender SP holder
  1091   pop(S2);
  1092   NOT_LP64(pop(FP);)
  1093   popad();
  1095   pushad();
  1096   NOT_LP64(push(FP);)
  1097 #if 1
  1098   move(FP, SP);
  1099   move(AT, -(StackAlignmentInBytes));
  1100   andr(SP , SP , AT);
  1101   mov_d(F12, reg);
  1102   call(CAST_FROM_FN_PTR(address, SharedRuntime::print_double),relocInfo::runtime_call_type);
  1103   delayed()->nop();
  1104   move(SP, FP);
  1105 #else
  1106   mov_s(F12, reg);
  1107   //call(CAST_FROM_FN_PTR(address, SharedRuntime::print_float),relocInfo::runtime_call_type);
  1108   //delayed()->nop();
  1109 #endif
  1110   NOT_LP64(pop(FP);)
  1111   popad();
  1113 #if 0
  1114   pushad();
  1115   NOT_LP64(push(FP);)
  1116   char* b = new char[50];
  1117   sprintf(b, " pc: %p\n", cur_pc);
  1118   li(A0, (long)b);
  1119   call(CAST_FROM_FN_PTR(address, SharedRuntime::print_str),relocInfo::runtime_call_type);
  1120   delayed()->nop();
  1121   NOT_LP64(pop(FP);)
  1122   popad();
  1123 #endif
  1126 void MacroAssembler::increment(Register reg, int imm) {
  1127   if (!imm) return;
  1128   if (is_simm16(imm)) {
  1129 #ifdef _LP64
  1130     daddiu(reg, reg, imm);
  1131 #else
  1132     addiu(reg, reg, imm);
  1133 #endif
  1134   } else {
  1135     move(AT, imm);
  1136 #ifdef _LP64
  1137     daddu(reg, reg, AT);
  1138 #else
  1139     addu(reg, reg, AT);
  1140 #endif
  1144 void MacroAssembler::decrement(Register reg, int imm) {
  1145   increment(reg, -imm);
  1149 void MacroAssembler::call_VM(Register oop_result,
  1150                              address entry_point,
  1151                              bool check_exceptions) {
  1152   call_VM_helper(oop_result, entry_point, 0, check_exceptions);
  1155 void MacroAssembler::call_VM(Register oop_result,
  1156                              address entry_point,
  1157                              Register arg_1,
  1158                              bool check_exceptions) {
  1159   if (arg_1!=A1) move(A1, arg_1);
  1160   call_VM_helper(oop_result, entry_point, 1, check_exceptions);
  1163 void MacroAssembler::call_VM(Register oop_result,
  1164                              address entry_point,
  1165                              Register arg_1,
  1166                              Register arg_2,
  1167                              bool check_exceptions) {
  1168   if (arg_1!=A1) move(A1, arg_1);
  1169   if (arg_2!=A2) move(A2, arg_2);
  1170   assert(arg_2 != A1, "smashed argument");
  1171   call_VM_helper(oop_result, entry_point, 2, check_exceptions);
  1174 void MacroAssembler::call_VM(Register oop_result,
  1175                              address entry_point,
  1176                              Register arg_1,
  1177                              Register arg_2,
  1178                              Register arg_3,
  1179                              bool check_exceptions) {
  1180   if (arg_1!=A1) move(A1, arg_1);
  1181   if (arg_2!=A2) move(A2, arg_2); assert(arg_2 != A1, "smashed argument");
  1182   if (arg_3!=A3) move(A3, arg_3); assert(arg_3 != A1 && arg_3 != A2, "smashed argument");
  1183   call_VM_helper(oop_result, entry_point, 3, check_exceptions);
  1186 void MacroAssembler::call_VM(Register oop_result,
  1187                              Register last_java_sp,
  1188                              address entry_point,
  1189                              int number_of_arguments,
  1190                              bool check_exceptions) {
  1191   call_VM_base(oop_result, NOREG, last_java_sp, entry_point, number_of_arguments, check_exceptions);
  1194 void MacroAssembler::call_VM(Register oop_result,
  1195                              Register last_java_sp,
  1196                              address entry_point,
  1197                              Register arg_1,
  1198                              bool check_exceptions) {
  1199   if (arg_1 != A1) move(A1, arg_1);
  1200   call_VM(oop_result, last_java_sp, entry_point, 1, check_exceptions);
  1203 void MacroAssembler::call_VM(Register oop_result,
  1204                              Register last_java_sp,
  1205                              address entry_point,
  1206                              Register arg_1,
  1207                              Register arg_2,
  1208                              bool check_exceptions) {
  1209   if (arg_1 != A1) move(A1, arg_1);
  1210   if (arg_2 != A2) move(A2, arg_2); assert(arg_2 != A1, "smashed argument");
  1211   call_VM(oop_result, last_java_sp, entry_point, 2, check_exceptions);
  1214 void MacroAssembler::call_VM(Register oop_result,
  1215                              Register last_java_sp,
  1216                              address entry_point,
  1217                              Register arg_1,
  1218                              Register arg_2,
  1219                              Register arg_3,
  1220                              bool check_exceptions) {
  1221   if (arg_1 != A1) move(A1, arg_1);
  1222   if (arg_2 != A2) move(A2, arg_2); assert(arg_2 != A1, "smashed argument");
  1223   if (arg_3 != A3) move(A3, arg_3); assert(arg_3 != A1 && arg_3 != A2, "smashed argument");
  1224   call_VM(oop_result, last_java_sp, entry_point, 3, check_exceptions);
  1227 void MacroAssembler::call_VM_base(Register oop_result,
  1228                                   Register java_thread,
  1229                                   Register last_java_sp,
  1230                                   address  entry_point,
  1231                                   int      number_of_arguments,
  1232                                   bool     check_exceptions) {
  1234   address before_call_pc;
  1235   // determine java_thread register
  1236   if (!java_thread->is_valid()) {
  1237 #ifndef OPT_THREAD
  1238     java_thread = T2;
  1239     get_thread(java_thread);
  1240 #else
  1241     java_thread = TREG;
  1242 #endif
  1244   // determine last_java_sp register
  1245   if (!last_java_sp->is_valid()) {
  1246     last_java_sp = SP;
  1248   // debugging support
  1249   assert(number_of_arguments >= 0   , "cannot have negative number of arguments");
  1250   assert(number_of_arguments <= 4   , "cannot have negative number of arguments");
  1251   assert(java_thread != oop_result  , "cannot use the same register for java_thread & oop_result");
  1252   assert(java_thread != last_java_sp, "cannot use the same register for java_thread & last_java_sp");
  1254   assert(last_java_sp != FP, "this code doesn't work for last_java_sp == fp, which currently can't portably work anyway since C2 doesn't save ebp");
  1256   // set last Java frame before call
  1257   before_call_pc = (address)pc();
  1258   set_last_Java_frame(java_thread, last_java_sp, FP, before_call_pc);
  1260   // do the call
  1261   move(A0, java_thread);
  1262   call(entry_point, relocInfo::runtime_call_type);
  1263   delayed()->nop();
  1265   // restore the thread (cannot use the pushed argument since arguments
  1266   // may be overwritten by C code generated by an optimizing compiler);
  1267   // however can use the register value directly if it is callee saved.
  1268 #ifndef OPT_THREAD
  1269   get_thread(java_thread);
  1270 #else
  1271 #ifdef ASSERT
  1273     Label L;
  1274     get_thread(AT);
  1275     beq(java_thread, AT, L);
  1276     delayed()->nop();
  1277     stop("MacroAssembler::call_VM_base: TREG not callee saved?");
  1278     bind(L);
  1280 #endif
  1281 #endif
  1283   // discard thread and arguments
  1284   ld_ptr(SP, java_thread, in_bytes(JavaThread::last_Java_sp_offset()));
  1285   // reset last Java frame
  1286   reset_last_Java_frame(java_thread, false);
  1288   check_and_handle_popframe(java_thread);
  1289   check_and_handle_earlyret(java_thread);
  1290   if (check_exceptions) {
  1291     // check for pending exceptions (java_thread is set upon return)
  1292     Label L;
  1293 #ifdef _LP64
  1294     ld(AT, java_thread, in_bytes(Thread::pending_exception_offset()));
  1295 #else
  1296     lw(AT, java_thread, in_bytes(Thread::pending_exception_offset()));
  1297 #endif
  1298     beq(AT, R0, L);
  1299     delayed()->nop();
  1300     li(AT, before_call_pc);
  1301     push(AT);
  1302     jmp(StubRoutines::forward_exception_entry(), relocInfo::runtime_call_type);
  1303     delayed()->nop();
  1304     bind(L);
  1307   // get oop result if there is one and reset the value in the thread
  1308   if (oop_result->is_valid()) {
  1309 #ifdef _LP64
  1310     ld(oop_result, java_thread, in_bytes(JavaThread::vm_result_offset()));
  1311     sd(R0, java_thread, in_bytes(JavaThread::vm_result_offset()));
  1312 #else
  1313     lw(oop_result, java_thread, in_bytes(JavaThread::vm_result_offset()));
  1314     sw(R0, java_thread, in_bytes(JavaThread::vm_result_offset()));
  1315 #endif
  1316     verify_oop(oop_result);
  1320 void MacroAssembler::call_VM_helper(Register oop_result, address entry_point, int number_of_arguments, bool check_exceptions) {
  1322   move(V0, SP);
  1323   //we also reserve space for java_thread here
  1324 #ifndef _LP64
  1325   daddi(SP, SP, (1 + number_of_arguments) * (- wordSize));
  1326 #endif
  1327   move(AT, -(StackAlignmentInBytes));
  1328   andr(SP, SP, AT);
  1329   call_VM_base(oop_result, NOREG, V0, entry_point, number_of_arguments, check_exceptions);
  1333 void MacroAssembler::call_VM_leaf(address entry_point, int number_of_arguments) {
  1334   call_VM_leaf_base(entry_point, number_of_arguments);
  1337 void MacroAssembler::call_VM_leaf(address entry_point, Register arg_0) {
  1338   if (arg_0 != A0) move(A0, arg_0);
  1339   call_VM_leaf(entry_point, 1);
  1342 void MacroAssembler::call_VM_leaf(address entry_point, Register arg_0, Register arg_1) {
  1343   if (arg_0 != A0) move(A0, arg_0);
  1344   if (arg_1 != A1) move(A1, arg_1); assert(arg_1 != A0, "smashed argument");
  1345   call_VM_leaf(entry_point, 2);
  1348 void MacroAssembler::call_VM_leaf(address entry_point, Register arg_0, Register arg_1, Register arg_2) {
  1349   if (arg_0 != A0) move(A0, arg_0);
  1350   if (arg_1 != A1) move(A1, arg_1); assert(arg_1 != A0, "smashed argument");
  1351   if (arg_2 != A2) move(A2, arg_2); assert(arg_2 != A0 && arg_2 != A1, "smashed argument");
  1352   call_VM_leaf(entry_point, 3);
  1354 void MacroAssembler::super_call_VM_leaf(address entry_point) {
  1355   MacroAssembler::call_VM_leaf_base(entry_point, 0);
  1359 void MacroAssembler::super_call_VM_leaf(address entry_point,
  1360                                                    Register arg_1) {
  1361   if (arg_1 != A0) move(A0, arg_1);
  1362   MacroAssembler::call_VM_leaf_base(entry_point, 1);
  1366 void MacroAssembler::super_call_VM_leaf(address entry_point,
  1367                                                    Register arg_1,
  1368                                                    Register arg_2) {
  1369   if (arg_1 != A0) move(A0, arg_1);
  1370   if (arg_2 != A1) move(A1, arg_2); assert(arg_2 != A0, "smashed argument");
  1371   MacroAssembler::call_VM_leaf_base(entry_point, 2);
  1373 void MacroAssembler::super_call_VM_leaf(address entry_point,
  1374                                                    Register arg_1,
  1375                                                    Register arg_2,
  1376                                                    Register arg_3) {
  1377   if (arg_1 != A0) move(A0, arg_1);
  1378   if (arg_2 != A1) move(A1, arg_2); assert(arg_2 != A0, "smashed argument");
  1379   if (arg_3 != A2) move(A2, arg_3); assert(arg_3 != A0 && arg_3 != A1, "smashed argument");
  1380   MacroAssembler::call_VM_leaf_base(entry_point, 3);
  1383 void MacroAssembler::check_and_handle_earlyret(Register java_thread) {
  1386 void MacroAssembler::check_and_handle_popframe(Register java_thread) {
  1389 void MacroAssembler::null_check(Register reg, int offset) {
  1390   if (needs_explicit_null_check(offset)) {
  1391     // provoke OS NULL exception if reg = NULL by
  1392     // accessing M[reg] w/o changing any (non-CC) registers
  1393     // NOTE: cmpl is plenty here to provoke a segv
  1394     lw(AT, reg, 0);
  1395     // Note: should probably use testl(rax, Address(reg, 0));
  1396     //       may be shorter code (however, this version of
  1397     //       testl needs to be implemented first)
  1398   } else {
  1399     // nothing to do, (later) access of M[reg + offset]
  1400     // will provoke OS NULL exception if reg = NULL
  1404 void MacroAssembler::enter() {
  1405   push2(RA, FP);
  1406   move(FP, SP);
  1409 void MacroAssembler::leave() {
  1410 #ifndef _LP64
  1411   //move(SP, FP);
  1412   //pop2(FP, RA);
  1413   addi(SP, FP, 2 * wordSize);
  1414   lw(RA, SP, - 1 * wordSize);
  1415   lw(FP, SP, - 2 * wordSize);
  1416 #else
  1417   daddi(SP, FP, 2 * wordSize);
  1418   ld(RA, SP, - 1 * wordSize);
  1419   ld(FP, SP, - 2 * wordSize);
  1420 #endif
  1422 /*
  1423 void MacroAssembler::os_breakpoint() {
  1424   // instead of directly emitting a breakpoint, call os:breakpoint for better debugability
  1425   // (e.g., MSVC can't call ps() otherwise)
  1426   call(RuntimeAddress(CAST_FROM_FN_PTR(address, os::breakpoint)));
  1428 */
  1429 void MacroAssembler::reset_last_Java_frame(Register java_thread, bool clear_fp) {
  1430   // determine java_thread register
  1431   if (!java_thread->is_valid()) {
  1432 #ifndef OPT_THREAD
  1433     java_thread = T1;
  1434     get_thread(java_thread);
  1435 #else
  1436     java_thread = TREG;
  1437 #endif
  1439   // we must set sp to zero to clear frame
  1440   st_ptr(R0, java_thread, in_bytes(JavaThread::last_Java_sp_offset()));
  1441   // must clear fp, so that compiled frames are not confused; it is possible
  1442   // that we need it only for debugging
  1443   if(clear_fp) {
  1444     st_ptr(R0, java_thread, in_bytes(JavaThread::last_Java_fp_offset()));
  1447   // Always clear the pc because it could have been set by make_walkable()
  1448   st_ptr(R0, java_thread, in_bytes(JavaThread::last_Java_pc_offset()));
  1451 void MacroAssembler::reset_last_Java_frame(bool clear_fp) {
  1452   Register thread = TREG;
  1453 #ifndef OPT_THREAD
  1454   get_thread(thread);
  1455 #endif
  1456   // we must set sp to zero to clear frame
  1457   sd(R0, Address(thread, JavaThread::last_Java_sp_offset()));
  1458   // must clear fp, so that compiled frames are not confused; it is
  1459   // possible that we need it only for debugging
  1460   if (clear_fp) {
  1461     sd(R0, Address(thread, JavaThread::last_Java_fp_offset()));
  1464   // Always clear the pc because it could have been set by make_walkable()
  1465   sd(R0, Address(thread, JavaThread::last_Java_pc_offset()));
  1468 // Write serialization page so VM thread can do a pseudo remote membar.
  1469 // We use the current thread pointer to calculate a thread specific
  1470 // offset to write to within the page. This minimizes bus traffic
  1471 // due to cache line collision.
  1472 void MacroAssembler::serialize_memory(Register thread, Register tmp) {
  1473   move(tmp, thread);
  1474   srl(tmp, tmp,os::get_serialize_page_shift_count());
  1475   move(AT, (os::vm_page_size() - sizeof(int)));
  1476   andr(tmp, tmp,AT);
  1477   sw(tmp,Address(tmp, (intptr_t)os::get_memory_serialize_page()));
  1480 // Calls to C land
  1481 //
  1482 // When entering C land, the rbp, & rsp of the last Java frame have to be recorded
  1483 // in the (thread-local) JavaThread object. When leaving C land, the last Java fp
  1484 // has to be reset to 0. This is required to allow proper stack traversal.
  1485 void MacroAssembler::set_last_Java_frame(Register java_thread,
  1486                                          Register last_java_sp,
  1487                                          Register last_java_fp,
  1488                                          address  last_java_pc) {
  1489   // determine java_thread register
  1490   if (!java_thread->is_valid()) {
  1491 #ifndef OPT_THREAD
  1492     java_thread = T2;
  1493     get_thread(java_thread);
  1494 #else
  1495     java_thread = TREG;
  1496 #endif
  1498   // determine last_java_sp register
  1499   if (!last_java_sp->is_valid()) {
  1500     last_java_sp = SP;
  1503   // last_java_fp is optional
  1504   if (last_java_fp->is_valid()) {
  1505     st_ptr(last_java_fp, java_thread, in_bytes(JavaThread::last_Java_fp_offset()));
  1508   // last_java_pc is optional
  1509   if (last_java_pc != NULL) {
  1510     relocate(relocInfo::internal_word_type);
  1511     patchable_set48(AT, (long)last_java_pc);
  1512     st_ptr(AT, java_thread, in_bytes(JavaThread::frame_anchor_offset() + JavaFrameAnchor::last_Java_pc_offset()));
  1514   st_ptr(last_java_sp, java_thread, in_bytes(JavaThread::last_Java_sp_offset()));
  1517 void MacroAssembler::set_last_Java_frame(Register last_java_sp,
  1518                                          Register last_java_fp,
  1519                                          address  last_java_pc) {
  1520   // determine last_java_sp register
  1521   if (!last_java_sp->is_valid()) {
  1522     last_java_sp = SP;
  1525   Register thread = TREG;
  1526 #ifndef OPT_THREAD
  1527   get_thread(thread);
  1528 #endif
  1529   // last_java_fp is optional
  1530   if (last_java_fp->is_valid()) {
  1531     sd(last_java_fp, Address(thread, JavaThread::last_Java_fp_offset()));
  1534   // last_java_pc is optional
  1535   if (last_java_pc != NULL) {
  1536     relocate(relocInfo::internal_word_type);
  1537     patchable_set48(AT, (long)last_java_pc);
  1538     st_ptr(AT, thread, in_bytes(JavaThread::frame_anchor_offset() + JavaFrameAnchor::last_Java_pc_offset()));
  1541   sd(last_java_sp, Address(thread, JavaThread::last_Java_sp_offset()));
  1544 //////////////////////////////////////////////////////////////////////////////////
  1545 #if INCLUDE_ALL_GCS
  1547 void MacroAssembler::g1_write_barrier_pre(Register obj,
  1548                                           Register pre_val,
  1549                                           Register thread,
  1550                                           Register tmp,
  1551                                           bool tosca_live,
  1552                                           bool expand_call) {
  1554   // If expand_call is true then we expand the call_VM_leaf macro
  1555   // directly to skip generating the check by
  1556   // InterpreterMacroAssembler::call_VM_leaf_base that checks _last_sp.
  1558 #ifdef _LP64
  1559   assert(thread == TREG, "must be");
  1560 #endif // _LP64
  1562   Label done;
  1563   Label runtime;
  1565   assert(pre_val != noreg, "check this code");
  1567   if (obj != noreg) {
  1568     assert_different_registers(obj, pre_val, tmp);
  1569     assert(pre_val != V0, "check this code");
  1572   Address in_progress(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
  1573                                        PtrQueue::byte_offset_of_active()));
  1574   Address index(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
  1575                                        PtrQueue::byte_offset_of_index()));
  1576   Address buffer(thread, in_bytes(JavaThread::satb_mark_queue_offset() +
  1577                                        PtrQueue::byte_offset_of_buf()));
  1580   // Is marking active?
  1581   if (in_bytes(PtrQueue::byte_width_of_active()) == 4) {
  1582     lw(AT, in_progress);
  1583   } else {
  1584     assert(in_bytes(PtrQueue::byte_width_of_active()) == 1, "Assumption");
  1585     lb(AT, in_progress);
  1587   beq(AT, R0, done);
  1588   delayed()->nop();
  1590   // Do we need to load the previous value?
  1591   if (obj != noreg) {
  1592     load_heap_oop(pre_val, Address(obj, 0));
  1595   // Is the previous value null?
  1596   beq(pre_val, R0, done);
  1597   delayed()->nop();
  1599   // Can we store original value in the thread's buffer?
  1600   // Is index == 0?
  1601   // (The index field is typed as size_t.)
  1603   ld(tmp, index);
  1604   beq(tmp, R0, runtime);
  1605   delayed()->nop();
  1607   daddiu(tmp, tmp, -1 * wordSize);
  1608   sd(tmp, index);
  1609   ld(AT, buffer);
  1610   daddu(tmp, tmp, AT);
  1612   // Record the previous value
  1613   sd(pre_val, tmp, 0);
  1614   beq(R0, R0, done);
  1615   delayed()->nop();
  1617   bind(runtime);
  1618   // save the live input values
  1619   if (tosca_live) push(V0);
  1621   if (obj != noreg && obj != V0) push(obj);
  1623   if (pre_val != V0) push(pre_val);
  1625   // Calling the runtime using the regular call_VM_leaf mechanism generates
  1626   // code (generated by InterpreterMacroAssember::call_VM_leaf_base)
  1627   // that checks that the *(ebp+frame::interpreter_frame_last_sp) == NULL.
  1628   //
  1629   // If we care generating the pre-barrier without a frame (e.g. in the
  1630   // intrinsified Reference.get() routine) then ebp might be pointing to
  1631   // the caller frame and so this check will most likely fail at runtime.
  1632   //
  1633   // Expanding the call directly bypasses the generation of the check.
  1634   // So when we do not have have a full interpreter frame on the stack
  1635   // expand_call should be passed true.
  1637   NOT_LP64( push(thread); )
  1639   if (expand_call) {
  1640     LP64_ONLY( assert(pre_val != A1, "smashed arg"); )
  1641     if (thread != A1) move(A1, thread);
  1642     if (pre_val != A0) move(A0, pre_val);
  1643     MacroAssembler::call_VM_leaf_base(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_pre), 2);
  1644   } else {
  1645     call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_pre), pre_val, thread);
  1648   NOT_LP64( pop(thread); )
  1650   // save the live input values
  1651   if (pre_val != V0)
  1652     pop(pre_val);
  1654   if (obj != noreg && obj != V0)
  1655     pop(obj);
  1657   if(tosca_live) pop(V0);
  1659   bind(done);
  1662 void MacroAssembler::g1_write_barrier_post(Register store_addr,
  1663                                            Register new_val,
  1664                                            Register thread,
  1665                                            Register tmp,
  1666                                            Register tmp2) {
  1667   assert(tmp  != AT, "must be");
  1668   assert(tmp2 != AT, "must be");
  1669 #ifdef _LP64
  1670   assert(thread == TREG, "must be");
  1671 #endif // _LP64
  1673   Address queue_index(thread, in_bytes(JavaThread::dirty_card_queue_offset() +
  1674                                        PtrQueue::byte_offset_of_index()));
  1675   Address buffer(thread, in_bytes(JavaThread::dirty_card_queue_offset() +
  1676                                        PtrQueue::byte_offset_of_buf()));
  1678   BarrierSet* bs = Universe::heap()->barrier_set();
  1679   CardTableModRefBS* ct = (CardTableModRefBS*)bs;
  1680   assert(sizeof(*ct->byte_map_base) == sizeof(jbyte), "adjust this code");
  1682   Label done;
  1683   Label runtime;
  1685   // Does store cross heap regions?
  1686   xorr(AT, store_addr, new_val);
  1687   dsrl(AT, AT, HeapRegion::LogOfHRGrainBytes);
  1688   beq(AT, R0, done);
  1689   delayed()->nop();
  1692   // crosses regions, storing NULL?
  1693   beq(new_val, R0, done);
  1694   delayed()->nop();
  1696   // storing region crossing non-NULL, is card already dirty?
  1697   const Register card_addr = tmp;
  1698   const Register cardtable = tmp2;
  1700   move(card_addr, store_addr);
  1701   dsrl(card_addr, card_addr, CardTableModRefBS::card_shift);
  1702   // Do not use ExternalAddress to load 'byte_map_base', since 'byte_map_base' is NOT
  1703   // a valid address and therefore is not properly handled by the relocation code.
  1704   set64(cardtable, (intptr_t)ct->byte_map_base);
  1705   daddu(card_addr, card_addr, cardtable);
  1707   lb(AT, card_addr, 0);
  1708   daddiu(AT, AT, -1 * (int)G1SATBCardTableModRefBS::g1_young_card_val());
  1709   beq(AT, R0, done);
  1710   delayed()->nop();
  1712   sync();
  1713   lb(AT, card_addr, 0);
  1714   daddiu(AT, AT, -1 * (int)(int)CardTableModRefBS::dirty_card_val());
  1715   beq(AT, R0, done);
  1716   delayed()->nop();
  1719   // storing a region crossing, non-NULL oop, card is clean.
  1720   // dirty card and log.
  1721   move(AT, (int)CardTableModRefBS::dirty_card_val());
  1722   sb(AT, card_addr, 0);
  1724   lw(AT, queue_index);
  1725   beq(AT, R0, runtime);
  1726   delayed()->nop();
  1727   daddiu(AT, AT, -1 * wordSize);
  1728   sw(AT, queue_index);
  1729   ld(tmp2, buffer);
  1730 #ifdef _LP64
  1731   ld(AT, queue_index);
  1732   daddu(tmp2, tmp2, AT);
  1733   sd(card_addr, tmp2, 0);
  1734 #else
  1735   lw(AT, queue_index);
  1736   addu32(tmp2, tmp2, AT);
  1737   sw(card_addr, tmp2, 0);
  1738 #endif
  1739   beq(R0, R0, done);
  1740   delayed()->nop();
  1742   bind(runtime);
  1743   // save the live input values
  1744   push(store_addr);
  1745   push(new_val);
  1746 #ifdef _LP64
  1747   call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_post), card_addr, TREG);
  1748 #else
  1749   push(thread);
  1750   call_VM_leaf(CAST_FROM_FN_PTR(address, SharedRuntime::g1_wb_post), card_addr, thread);
  1751   pop(thread);
  1752 #endif
  1753   pop(new_val);
  1754   pop(store_addr);
  1756   bind(done);
  1759 #endif // INCLUDE_ALL_GCS
  1760 //////////////////////////////////////////////////////////////////////////////////
  1763 void MacroAssembler::store_check(Register obj) {
  1764   // Does a store check for the oop in register obj. The content of
  1765   // register obj is destroyed afterwards.
  1766   store_check_part_1(obj);
  1767   store_check_part_2(obj);
  1770 void MacroAssembler::store_check(Register obj, Address dst) {
  1771   store_check(obj);
  1775 // split the store check operation so that other instructions can be scheduled inbetween
  1776 void MacroAssembler::store_check_part_1(Register obj) {
  1777   BarrierSet* bs = Universe::heap()->barrier_set();
  1778   assert(bs->kind() == BarrierSet::CardTableModRef, "Wrong barrier set kind");
  1779 #ifdef _LP64
  1780   dsrl(obj, obj, CardTableModRefBS::card_shift);
  1781 #else
  1782   shr(obj, CardTableModRefBS::card_shift);
  1783 #endif
  1786 void MacroAssembler::store_check_part_2(Register obj) {
  1787   BarrierSet* bs = Universe::heap()->barrier_set();
  1788   assert(bs->kind() == BarrierSet::CardTableModRef, "Wrong barrier set kind");
  1789   CardTableModRefBS* ct = (CardTableModRefBS*)bs;
  1790   assert(sizeof(*ct->byte_map_base) == sizeof(jbyte), "adjust this code");
  1792   set64(AT, (long)ct->byte_map_base);
  1793 #ifdef _LP64
  1794   dadd(AT, AT, obj);
  1795 #else
  1796   add(AT, AT, obj);
  1797 #endif
  1798   if (UseConcMarkSweepGC) sync();
  1799   sb(R0, AT, 0);
  1802 // Defines obj, preserves var_size_in_bytes, okay for t2 == var_size_in_bytes.
  1803 void MacroAssembler::tlab_allocate(Register obj, Register var_size_in_bytes, int con_size_in_bytes,
  1804                                    Register t1, Register t2, Label& slow_case) {
  1805   assert_different_registers(obj, var_size_in_bytes, t1, t2, AT);
  1807   Register end = t2;
  1808 #ifndef OPT_THREAD
  1809   Register thread = t1;
  1810   get_thread(thread);
  1811 #else
  1812   Register thread = TREG;
  1813 #endif
  1814   verify_tlab(t1, t2);//blows t1&t2
  1816   ld_ptr(obj, thread, in_bytes(JavaThread::tlab_top_offset()));
  1818   if (var_size_in_bytes == NOREG) {
  1819     // i dont think we need move con_size_in_bytes to a register first.
  1820     assert(is_simm16(con_size_in_bytes), "fixme by moving imm to a register first");
  1821     addi(end, obj, con_size_in_bytes);
  1822   } else {
  1823     add(end, obj, var_size_in_bytes);
  1826   ld_ptr(AT, thread, in_bytes(JavaThread::tlab_end_offset()));
  1827   sltu(AT, AT, end);
  1828   bne_far(AT, R0, slow_case);
  1829   delayed()->nop();
  1832   // update the tlab top pointer
  1833   st_ptr(end, thread, in_bytes(JavaThread::tlab_top_offset()));
  1835   verify_tlab(t1, t2);
  1838 // Defines obj, preserves var_size_in_bytes
  1839 void MacroAssembler::eden_allocate(Register obj, Register var_size_in_bytes, int con_size_in_bytes,
  1840                                    Register t1, Register t2, Label& slow_case) {
  1841   assert_different_registers(obj, var_size_in_bytes, t1, AT);
  1842   if (CMSIncrementalMode || !Universe::heap()->supports_inline_contig_alloc()) {
  1843     // No allocation in the shared eden.
  1844     b_far(slow_case);
  1845     delayed()->nop();
  1846   } else {
  1848 #ifndef _LP64
  1849     Address heap_top(t1, Assembler::split_low((intptr_t)Universe::heap()->top_addr()));
  1850     lui(t1, split_high((intptr_t)Universe::heap()->top_addr()));
  1851 #else
  1852     Address heap_top(t1);
  1853     li(t1, (long)Universe::heap()->top_addr());
  1854 #endif
  1855     ld_ptr(obj, heap_top);
  1857     Register end = t2;
  1858     Label retry;
  1860     bind(retry);
  1861     if (var_size_in_bytes == NOREG) {
  1862     // i dont think we need move con_size_in_bytes to a register first.
  1863       assert(is_simm16(con_size_in_bytes), "fixme by moving imm to a register first");
  1864       addi(end, obj, con_size_in_bytes);
  1865     } else {
  1866       add(end, obj, var_size_in_bytes);
  1868     // if end < obj then we wrapped around => object too long => slow case
  1869     sltu(AT, end, obj);
  1870     bne_far(AT, R0, slow_case);
  1871     delayed()->nop();
  1873     li(AT, (long)Universe::heap()->end_addr());
  1874     ld_ptr(AT, AT, 0);
  1875     sltu(AT, AT, end);
  1876     bne_far(AT, R0, slow_case);
  1877     delayed()->nop();
  1878     // Compare obj with the top addr, and if still equal, store the new top addr in
  1879     // end at the address of the top addr pointer. Sets ZF if was equal, and clears
  1880     // it otherwise. Use lock prefix for atomicity on MPs.
  1881     //if (os::is_MP()) {
  1882     //  sync();
  1883     //}
  1885     // if someone beat us on the allocation, try again, otherwise continue
  1886     cmpxchg(end, heap_top, obj);
  1887     beq_far(AT, R0, retry);
  1888     delayed()->nop();
  1892 // C2 doesn't invoke this one.
  1893 void MacroAssembler::tlab_refill(Label& retry, Label& try_eden, Label& slow_case) {
  1894   Register top = T0;
  1895   Register t1  = T1;
  1896   Register t2  = T9;
  1897   Register t3  = T3;
  1898   Register thread_reg = T8;
  1899   assert_different_registers(top, thread_reg, t1, t2, /* preserve: */ T2, A4);
  1900   Label do_refill, discard_tlab;
  1902   if (CMSIncrementalMode || !Universe::heap()->supports_inline_contig_alloc()) {
  1903     // No allocation in the shared eden.
  1904     b(slow_case);
  1905     delayed()->nop();
  1908   get_thread(thread_reg);
  1910   ld_ptr(top, thread_reg, in_bytes(JavaThread::tlab_top_offset()));
  1911   ld_ptr(t1,  thread_reg, in_bytes(JavaThread::tlab_end_offset()));
  1913   // calculate amount of free space
  1914   sub(t1, t1, top);
  1915   shr(t1, LogHeapWordSize);
  1917   // Retain tlab and allocate object in shared space if
  1918   // the amount free in the tlab is too large to discard.
  1919   ld_ptr(t2, thread_reg, in_bytes(JavaThread::tlab_refill_waste_limit_offset()));
  1920   slt(AT, t2, t1);
  1921   beq(AT, R0, discard_tlab);
  1922   delayed()->nop();
  1924   // Retain
  1925 #ifndef _LP64
  1926   move(AT, ThreadLocalAllocBuffer::refill_waste_limit_increment());
  1927 #else
  1928   li(AT, ThreadLocalAllocBuffer::refill_waste_limit_increment());
  1929 #endif
  1930   add(t2, t2, AT);
  1931   st_ptr(t2, thread_reg, in_bytes(JavaThread::tlab_refill_waste_limit_offset()));
  1933   if (TLABStats) {
  1934     // increment number of slow_allocations
  1935     lw(AT, thread_reg, in_bytes(JavaThread::tlab_slow_allocations_offset()));
  1936     addiu(AT, AT, 1);
  1937     sw(AT, thread_reg, in_bytes(JavaThread::tlab_slow_allocations_offset()));
  1939   b(try_eden);
  1940   delayed()->nop();
  1942   bind(discard_tlab);
  1943   if (TLABStats) {
  1944     // increment number of refills
  1945     lw(AT, thread_reg, in_bytes(JavaThread::tlab_number_of_refills_offset()));
  1946     addi(AT, AT, 1);
  1947     sw(AT, thread_reg, in_bytes(JavaThread::tlab_number_of_refills_offset()));
  1948     // accumulate wastage -- t1 is amount free in tlab
  1949     lw(AT, thread_reg, in_bytes(JavaThread::tlab_fast_refill_waste_offset()));
  1950     add(AT, AT, t1);
  1951     sw(AT, thread_reg, in_bytes(JavaThread::tlab_fast_refill_waste_offset()));
  1954   // if tlab is currently allocated (top or end != null) then
  1955   // fill [top, end + alignment_reserve) with array object
  1956   beq(top, R0, do_refill);
  1957   delayed()->nop();
  1959   // set up the mark word
  1960   li(AT, (long)markOopDesc::prototype()->copy_set_hash(0x2));
  1961   st_ptr(AT, top, oopDesc::mark_offset_in_bytes());
  1963   // set the length to the remaining space
  1964   addi(t1, t1, - typeArrayOopDesc::header_size(T_INT));
  1965   addi(t1, t1, ThreadLocalAllocBuffer::alignment_reserve());
  1966   shl(t1, log2_intptr(HeapWordSize/sizeof(jint)));
  1967   sw(t1, top, arrayOopDesc::length_offset_in_bytes());
  1969   // set klass to intArrayKlass
  1970 #ifndef _LP64
  1971   lui(AT, split_high((intptr_t)Universe::intArrayKlassObj_addr()));
  1972   lw(t1, AT, split_low((intptr_t)Universe::intArrayKlassObj_addr()));
  1973 #else
  1974   li(AT, (intptr_t)Universe::intArrayKlassObj_addr());
  1975   ld_ptr(t1, AT, 0);
  1976 #endif
  1977   //st_ptr(t1, top, oopDesc::klass_offset_in_bytes());
  1978   store_klass(top, t1);
  1980   ld_ptr(t1, thread_reg, in_bytes(JavaThread::tlab_start_offset()));
  1981   subu(t1, top, t1);
  1982   incr_allocated_bytes(thread_reg, t1, 0);
  1984   // refill the tlab with an eden allocation
  1985   bind(do_refill);
  1986   ld_ptr(t1, thread_reg, in_bytes(JavaThread::tlab_size_offset()));
  1987   shl(t1, LogHeapWordSize);
  1988   // add object_size ??
  1989   eden_allocate(top, t1, 0, t2, t3, slow_case);
  1991   // Check that t1 was preserved in eden_allocate.
  1992 #ifdef ASSERT
  1993   if (UseTLAB) {
  1994     Label ok;
  1995     assert_different_registers(thread_reg, t1);
  1996     ld_ptr(AT, thread_reg, in_bytes(JavaThread::tlab_size_offset()));
  1997     shl(AT, LogHeapWordSize);
  1998     beq(AT, t1, ok);
  1999     delayed()->nop();
  2000     stop("assert(t1 != tlab size)");
  2001     should_not_reach_here();
  2003     bind(ok);
  2005 #endif
  2006   st_ptr(top, thread_reg, in_bytes(JavaThread::tlab_start_offset()));
  2007   st_ptr(top, thread_reg, in_bytes(JavaThread::tlab_top_offset()));
  2008   add(top, top, t1);
  2009   addi(top, top, - ThreadLocalAllocBuffer::alignment_reserve_in_bytes());
  2010   st_ptr(top, thread_reg, in_bytes(JavaThread::tlab_end_offset()));
  2011   verify_tlab(t1, t2);
  2012   b(retry);
  2013   delayed()->nop();
  2016 void MacroAssembler::incr_allocated_bytes(Register thread,
  2017                                           Register var_size_in_bytes,
  2018                                           int con_size_in_bytes,
  2019                                           Register t1) {
  2020   if (!thread->is_valid()) {
  2021 #ifndef OPT_THREAD
  2022     assert(t1->is_valid(), "need temp reg");
  2023     thread = t1;
  2024     get_thread(thread);
  2025 #else
  2026     thread = TREG;
  2027 #endif
  2030   ld_ptr(AT, thread, in_bytes(JavaThread::allocated_bytes_offset()));
  2031   if (var_size_in_bytes->is_valid()) {
  2032     addu(AT, AT, var_size_in_bytes);
  2033   } else {
  2034     addiu(AT, AT, con_size_in_bytes);
  2036   st_ptr(AT, thread, in_bytes(JavaThread::allocated_bytes_offset()));
  2039 static const double     pi_4 =  0.7853981633974483;
  2041 // the x86 version is to clumsy, i dont think we need that fuss. maybe i'm wrong, FIXME
  2042 // must get argument(a double) in F12/F13
  2043 //void MacroAssembler::trigfunc(char trig, bool preserve_cpu_regs, int num_fpu_regs_in_use) {
  2044 //We need to preseve the register which maybe modified during the Call
  2045 void MacroAssembler::trigfunc(char trig, int num_fpu_regs_in_use) {
  2046 //save all modified register here
  2047 //FIXME, in the disassembly of tirgfunc, only used V0,V1,T9, SP,RA,so we ony save V0,V1,T9
  2048   pushad();
  2049 //we should preserve the stack space before we call
  2050   addi(SP, SP, -wordSize * 2);
  2051         switch (trig){
  2052     case 's' :
  2053                   call( CAST_FROM_FN_PTR(address, SharedRuntime::dsin), relocInfo::runtime_call_type );
  2054       delayed()->nop();
  2055       break;
  2056     case 'c':
  2057       call( CAST_FROM_FN_PTR(address, SharedRuntime::dcos), relocInfo::runtime_call_type );
  2058       delayed()->nop();
  2059       break;
  2060     case 't':
  2061       call( CAST_FROM_FN_PTR(address, SharedRuntime::dtan), relocInfo::runtime_call_type );
  2062       delayed()->nop();
  2063       break;
  2064     default:assert (false, "bad intrinsic");
  2065     break;
  2069   addi(SP, SP, wordSize * 2);
  2070   popad();
  2073 #ifdef _LP64
  2074 void MacroAssembler::li(Register rd, long imm) {
  2075   if (imm <= max_jint && imm >= min_jint) {
  2076     li32(rd, (int)imm);
  2077   } else if (julong(imm) <= 0xFFFFFFFF) {
  2078     assert_not_delayed();
  2079     // lui sign-extends, so we can't use that.
  2080     ori(rd, R0, julong(imm) >> 16);
  2081     dsll(rd, rd, 16);
  2082     ori(rd, rd, split_low(imm));
  2083   } else if ((imm > 0) && is_simm16(imm >> 32)) {
  2084     /* A 48-bit address */
  2085     li48(rd, imm);
  2086   } else {
  2087     li64(rd, imm);
  2090 #else
  2091 void MacroAssembler::li(Register rd, long imm) {
  2092   li32(rd, (int)imm);
  2094 #endif
  2096 void MacroAssembler::li32(Register reg, int imm) {
  2097   if (is_simm16(imm)) {
  2098     /* for imm < 0, we should use addi instead of addiu.
  2100      *  java.lang.StringCoding$StringDecoder.decode(jobject, jint, jint)
  2102      *  78 move [int:-1|I] [a0|I]
  2103      *    : daddi a0, zero, 0xffffffff  (correct)
  2104      *    : daddiu a0, zero, 0xffffffff (incorrect)
  2105      */
  2106     if (imm >= 0)
  2107       addiu(reg, R0, imm);
  2108     else
  2109       addi(reg, R0, imm);
  2110   } else {
  2111     lui(reg, split_low(imm >> 16));
  2112     if (split_low(imm))
  2113       ori(reg, reg, split_low(imm));
  2117 #ifdef _LP64
  2118 void MacroAssembler::set64(Register d, jlong value) {
  2119   assert_not_delayed();
  2121   int hi = (int)(value >> 32);
  2122   int lo = (int)(value & ~0);
  2124   if (value == lo) {  // 32-bit integer
  2125     if (is_simm16(value)) {
  2126       daddiu(d, R0, value);
  2127     } else {
  2128       lui(d, split_low(value >> 16));
  2129       if (split_low(value)) {
  2130         ori(d, d, split_low(value));
  2133   } else if (hi == 0) {  // hardware zero-extends to upper 32
  2134       ori(d, R0, julong(value) >> 16);
  2135       dsll(d, d, 16);
  2136       if (split_low(value)) {
  2137         ori(d, d, split_low(value));
  2139   } else if ((value> 0) && is_simm16(value >> 32)) {  // li48
  2140     // 4 insts
  2141     li48(d, value);
  2142   } else {  // li64
  2143     // 6 insts
  2144     li64(d, value);
  2149 int MacroAssembler::insts_for_set64(jlong value) {
  2150   int hi = (int)(value >> 32);
  2151   int lo = (int)(value & ~0);
  2153   int count = 0;
  2155   if (value == lo) {  // 32-bit integer
  2156     if (is_simm16(value)) {
  2157       //daddiu(d, R0, value);
  2158       count++;
  2159     } else {
  2160       //lui(d, split_low(value >> 16));
  2161       count++;
  2162       if (split_low(value)) {
  2163         //ori(d, d, split_low(value));
  2164         count++;
  2167   } else if (hi == 0) {  // hardware zero-extends to upper 32
  2168       //ori(d, R0, julong(value) >> 16);
  2169       //dsll(d, d, 16);
  2170       count += 2;
  2171       if (split_low(value)) {
  2172         //ori(d, d, split_low(value));
  2173         count++;
  2175   } else if ((value> 0) && is_simm16(value >> 32)) {  // li48
  2176     // 4 insts
  2177     //li48(d, value);
  2178     count += 4;
  2179   } else {  // li64
  2180     // 6 insts
  2181     //li64(d, value);
  2182     count += 6;
  2185   return count;
  2188 void MacroAssembler::patchable_set48(Register d, jlong value) {
  2189   assert_not_delayed();
  2191   int hi = (int)(value >> 32);
  2192   int lo = (int)(value & ~0);
  2194   int count = 0;
  2196   if (value == lo) {  // 32-bit integer
  2197     if (is_simm16(value)) {
  2198       daddiu(d, R0, value);
  2199       count += 1;
  2200     } else {
  2201       lui(d, split_low(value >> 16));
  2202       count += 1;
  2203       if (split_low(value)) {
  2204         ori(d, d, split_low(value));
  2205         count += 1;
  2208   } else if (hi == 0) {  // hardware zero-extends to upper 32
  2209       ori(d, R0, julong(value) >> 16);
  2210       dsll(d, d, 16);
  2211       count += 2;
  2212       if (split_low(value)) {
  2213         ori(d, d, split_low(value));
  2214         count += 1;
  2216   } else if ((value> 0) && is_simm16(value >> 32)) {  // li48
  2217     // 4 insts
  2218     li48(d, value);
  2219     count += 4;
  2220   } else {  // li64
  2221     tty->print_cr("value = 0x%x", value);
  2222     guarantee(false, "Not supported yet !");
  2225   while (count < 4) {
  2226     nop();
  2227     count++;
  2231 void MacroAssembler::patchable_set32(Register d, jlong value) {
  2232   assert_not_delayed();
  2234   int hi = (int)(value >> 32);
  2235   int lo = (int)(value & ~0);
  2237   int count = 0;
  2239   if (value == lo) {  // 32-bit integer
  2240     if (is_simm16(value)) {
  2241       daddiu(d, R0, value);
  2242       count += 1;
  2243     } else {
  2244       lui(d, split_low(value >> 16));
  2245       count += 1;
  2246       if (split_low(value)) {
  2247         ori(d, d, split_low(value));
  2248         count += 1;
  2251   } else if (hi == 0) {  // hardware zero-extends to upper 32
  2252       ori(d, R0, julong(value) >> 16);
  2253       dsll(d, d, 16);
  2254       count += 2;
  2255       if (split_low(value)) {
  2256         ori(d, d, split_low(value));
  2257         count += 1;
  2259   } else {
  2260     tty->print_cr("value = 0x%x", value);
  2261     guarantee(false, "Not supported yet !");
  2264   while (count < 3) {
  2265     nop();
  2266     count++;
  2270 void MacroAssembler::patchable_call32(Register d, jlong value) {
  2271   assert_not_delayed();
  2273   int hi = (int)(value >> 32);
  2274   int lo = (int)(value & ~0);
  2276   int count = 0;
  2278   if (value == lo) {  // 32-bit integer
  2279     if (is_simm16(value)) {
  2280       daddiu(d, R0, value);
  2281       count += 1;
  2282     } else {
  2283       lui(d, split_low(value >> 16));
  2284       count += 1;
  2285       if (split_low(value)) {
  2286         ori(d, d, split_low(value));
  2287         count += 1;
  2290   } else {
  2291     tty->print_cr("value = 0x%x", value);
  2292     guarantee(false, "Not supported yet !");
  2295   while (count < 2) {
  2296     nop();
  2297     count++;
  2301 void MacroAssembler::set_narrow_klass(Register dst, Klass* k) {
  2302   assert(UseCompressedClassPointers, "should only be used for compressed header");
  2303   assert(oop_recorder() != NULL, "this assembler needs an OopRecorder");
  2305   int klass_index = oop_recorder()->find_index(k);
  2306   RelocationHolder rspec = metadata_Relocation::spec(klass_index);
  2307   long narrowKlass = (long)Klass::encode_klass(k);
  2309   relocate(rspec, Assembler::narrow_oop_operand);
  2310   patchable_set48(dst, narrowKlass);
  2314 void MacroAssembler::set_narrow_oop(Register dst, jobject obj) {
  2315   assert(UseCompressedOops, "should only be used for compressed header");
  2316   assert(oop_recorder() != NULL, "this assembler needs an OopRecorder");
  2318   int oop_index = oop_recorder()->find_index(obj);
  2319   RelocationHolder rspec = oop_Relocation::spec(oop_index);
  2321   relocate(rspec, Assembler::narrow_oop_operand);
  2322   patchable_set48(dst, oop_index);
  2325 void MacroAssembler::li64(Register rd, long imm) {
  2326   assert_not_delayed();
  2327   lui(rd, imm >> 48);
  2328   ori(rd, rd, split_low(imm >> 32));
  2329   dsll(rd, rd, 16);
  2330   ori(rd, rd, split_low(imm >> 16));
  2331   dsll(rd, rd, 16);
  2332   ori(rd, rd, split_low(imm));
  2335 void MacroAssembler::li48(Register rd, long imm) {
  2336   assert_not_delayed();
  2337   assert(is_simm16(imm >> 32), "Not a 48-bit address");
  2338   lui(rd, imm >> 32);
  2339   ori(rd, rd, split_low(imm >> 16));
  2340   dsll(rd, rd, 16);
  2341   ori(rd, rd, split_low(imm));
  2343 #endif
  2344 // NOTE: i dont push eax as i486.
  2345 // the x86 save eax for it use eax as the jump register
  2346 void MacroAssembler::verify_oop(Register reg, const char* s) {
  2347   /*
  2348      if (!VerifyOops) return;
  2350   // Pass register number to verify_oop_subroutine
  2351   char* b = new char[strlen(s) + 50];
  2352   sprintf(b, "verify_oop: %s: %s", reg->name(), s);
  2353   push(rax);                          // save rax,
  2354   push(reg);                          // pass register argument
  2355   ExternalAddress buffer((address) b);
  2356   // avoid using pushptr, as it modifies scratch registers
  2357   // and our contract is not to modify anything
  2358   movptr(rax, buffer.addr());
  2359   push(rax);
  2360   // call indirectly to solve generation ordering problem
  2361   movptr(rax, ExternalAddress(StubRoutines::verify_oop_subroutine_entry_address()));
  2362   call(rax);
  2363    */
  2364   if (!VerifyOops) return;
  2365   const char * b = NULL;
  2366   stringStream ss;
  2367   ss.print("verify_oop: %s: %s", reg->name(), s);
  2368   b = code_string(ss.as_string());
  2369 #ifdef _LP64
  2370   pushad();
  2371   move(A1, reg);
  2372   li(A0, (long)b);
  2373   li(AT, (long)StubRoutines::verify_oop_subroutine_entry_address());
  2374   ld(T9, AT, 0);
  2375   jalr(T9);
  2376   delayed()->nop();
  2377   popad();
  2378 #else
  2379   // Pass register number to verify_oop_subroutine
  2380   sw(T0, SP, - wordSize);
  2381   sw(T1, SP, - 2*wordSize);
  2382   sw(RA, SP, - 3*wordSize);
  2383   sw(A0, SP ,- 4*wordSize);
  2384   sw(A1, SP ,- 5*wordSize);
  2385   sw(AT, SP ,- 6*wordSize);
  2386   sw(T9, SP ,- 7*wordSize);
  2387   addiu(SP, SP, - 7 * wordSize);
  2388   move(A1, reg);
  2389   li(A0, (long)b);
  2390   // call indirectly to solve generation ordering problem
  2391   li(AT, (long)StubRoutines::verify_oop_subroutine_entry_address());
  2392   lw(T9, AT, 0);
  2393   jalr(T9);
  2394   delayed()->nop();
  2395   lw(T0, SP, 6* wordSize);
  2396   lw(T1, SP, 5* wordSize);
  2397   lw(RA, SP, 4* wordSize);
  2398   lw(A0, SP, 3* wordSize);
  2399   lw(A1, SP, 2* wordSize);
  2400   lw(AT, SP, 1* wordSize);
  2401   lw(T9, SP, 0* wordSize);
  2402   addiu(SP, SP, 7 * wordSize);
  2403 #endif
  2407 void MacroAssembler::verify_oop_addr(Address addr, const char* s) {
  2408   if (!VerifyOops) {
  2409     nop();
  2410     return;
  2412   // Pass register number to verify_oop_subroutine
  2413   const char * b = NULL;
  2414   stringStream ss;
  2415   ss.print("verify_oop_addr: %s",  s);
  2416   b = code_string(ss.as_string());
  2418   st_ptr(T0, SP, - wordSize);
  2419   st_ptr(T1, SP, - 2*wordSize);
  2420   st_ptr(RA, SP, - 3*wordSize);
  2421   st_ptr(A0, SP, - 4*wordSize);
  2422   st_ptr(A1, SP, - 5*wordSize);
  2423   st_ptr(AT, SP, - 6*wordSize);
  2424   st_ptr(T9, SP, - 7*wordSize);
  2425   ld_ptr(A1, addr);   // addr may use SP, so load from it before change SP
  2426   addiu(SP, SP, - 7 * wordSize);
  2428   li(A0, (long)b);
  2429   // call indirectly to solve generation ordering problem
  2430   li(AT, (long)StubRoutines::verify_oop_subroutine_entry_address());
  2431   ld_ptr(T9, AT, 0);
  2432   jalr(T9);
  2433   delayed()->nop();
  2434   ld_ptr(T0, SP, 6* wordSize);
  2435   ld_ptr(T1, SP, 5* wordSize);
  2436   ld_ptr(RA, SP, 4* wordSize);
  2437   ld_ptr(A0, SP, 3* wordSize);
  2438   ld_ptr(A1, SP, 2* wordSize);
  2439   ld_ptr(AT, SP, 1* wordSize);
  2440   ld_ptr(T9, SP, 0* wordSize);
  2441   addiu(SP, SP, 7 * wordSize);
  2444 // used registers :  T0, T1
  2445 void MacroAssembler::verify_oop_subroutine() {
  2446   // RA: ra
  2447   // A0: char* error message
  2448   // A1: oop   object to verify
  2450   Label exit, error;
  2451   // increment counter
  2452   li(T0, (long)StubRoutines::verify_oop_count_addr());
  2453   lw(AT, T0, 0);
  2454 #ifdef _LP64
  2455   daddi(AT, AT, 1);
  2456 #else
  2457   addi(AT, AT, 1);
  2458 #endif
  2459   sw(AT, T0, 0);
  2461   // make sure object is 'reasonable'
  2462   beq(A1, R0, exit);         // if obj is NULL it is ok
  2463   delayed()->nop();
  2465   // Check if the oop is in the right area of memory
  2466   //const int oop_mask = Universe::verify_oop_mask();
  2467   //const int oop_bits = Universe::verify_oop_bits();
  2468   const uintptr_t oop_mask = Universe::verify_oop_mask();
  2469   const uintptr_t oop_bits = Universe::verify_oop_bits();
  2470   li(AT, oop_mask);
  2471   andr(T0, A1, AT);
  2472   li(AT, oop_bits);
  2473   bne(T0, AT, error);
  2474   delayed()->nop();
  2476   // make sure klass is 'reasonable'
  2477   //add for compressedoops
  2478   reinit_heapbase();
  2479   //add for compressedoops
  2480   load_klass(T0, A1);
  2481   beq(T0, R0, error);                        // if klass is NULL it is broken
  2482   delayed()->nop();
  2483   #if 0
  2484   //FIXME:wuhui.
  2485   // Check if the klass is in the right area of memory
  2486   //const int klass_mask = Universe::verify_klass_mask();
  2487   //const int klass_bits = Universe::verify_klass_bits();
  2488   const uintptr_t klass_mask = Universe::verify_klass_mask();
  2489   const uintptr_t klass_bits = Universe::verify_klass_bits();
  2491   li(AT, klass_mask);
  2492   andr(T1, T0, AT);
  2493   li(AT, klass_bits);
  2494   bne(T1, AT, error);
  2495   delayed()->nop();
  2496   // make sure klass' klass is 'reasonable'
  2497   //add for compressedoops
  2498   load_klass(T0, T0);
  2499   beq(T0, R0, error);  // if klass' klass is NULL it is broken
  2500   delayed()->nop();
  2502   li(AT, klass_mask);
  2503   andr(T1, T0, AT);
  2504   li(AT, klass_bits);
  2505   bne(T1, AT, error);
  2506   delayed()->nop();     // if klass not in right area of memory it is broken too.
  2507 #endif
  2508   // return if everything seems ok
  2509   bind(exit);
  2511   jr(RA);
  2512   delayed()->nop();
  2514   // handle errors
  2515   bind(error);
  2516   pushad();
  2517 #ifndef _LP64
  2518   addi(SP, SP, (-1) * wordSize);
  2519 #endif
  2520   call(CAST_FROM_FN_PTR(address, MacroAssembler::debug), relocInfo::runtime_call_type);
  2521   delayed()->nop();
  2522 #ifndef _LP64
  2523   addiu(SP, SP, 1 * wordSize);
  2524 #endif
  2525   popad();
  2526   jr(RA);
  2527   delayed()->nop();
  2530 void MacroAssembler::verify_tlab(Register t1, Register t2) {
  2531 #ifdef ASSERT
  2532   assert_different_registers(t1, t2, AT);
  2533   if (UseTLAB && VerifyOops) {
  2534     Label next, ok;
  2536     get_thread(t1);
  2538     ld_ptr(t2, t1, in_bytes(JavaThread::tlab_top_offset()));
  2539     ld_ptr(AT, t1, in_bytes(JavaThread::tlab_start_offset()));
  2540     sltu(AT, t2, AT);
  2541     beq(AT, R0, next);
  2542     delayed()->nop();
  2544     stop("assert(top >= start)");
  2546     bind(next);
  2547     ld_ptr(AT, t1, in_bytes(JavaThread::tlab_end_offset()));
  2548     sltu(AT, AT, t2);
  2549     beq(AT, R0, ok);
  2550     delayed()->nop();
  2552     stop("assert(top <= end)");
  2554     bind(ok);
  2557 #endif
  2559  RegisterOrConstant MacroAssembler::delayed_value_impl(intptr_t* delayed_value_addr,
  2560                                                        Register tmp,
  2561                                                        int offset) {
  2562    intptr_t value = *delayed_value_addr;
  2563    if (value != 0)
  2564    return RegisterOrConstant(value + offset);
  2565    AddressLiteral a(delayed_value_addr);
  2566    // load indirectly to solve generation ordering problem
  2567    //movptr(tmp, ExternalAddress((address) delayed_value_addr));
  2568    //ld(tmp, a);
  2569    if (offset != 0)
  2570      daddi(tmp,tmp, offset);
  2572    return RegisterOrConstant(tmp);
  2575 void MacroAssembler::hswap(Register reg) {
  2576   //short
  2577   //andi(reg, reg, 0xffff);
  2578   srl(AT, reg, 8);
  2579   sll(reg, reg, 24);
  2580   sra(reg, reg, 16);
  2581   orr(reg, reg, AT);
  2584 void MacroAssembler::huswap(Register reg) {
  2585 #ifdef _LP64
  2586   dsrl(AT, reg, 8);
  2587   dsll(reg, reg, 24);
  2588   dsrl(reg, reg, 16);
  2589   orr(reg, reg, AT);
  2590   andi(reg, reg, 0xffff);
  2591 #else
  2592   //andi(reg, reg, 0xffff);
  2593   srl(AT, reg, 8);
  2594   sll(reg, reg, 24);
  2595   srl(reg, reg, 16);
  2596   orr(reg, reg, AT);
  2597 #endif
  2600 // something funny to do this will only one more register AT
  2601 // 32 bits
  2602 void MacroAssembler::swap(Register reg) {
  2603   srl(AT, reg, 8);
  2604   sll(reg, reg, 24);
  2605   orr(reg, reg, AT);
  2606   //reg : 4 1 2 3
  2607   srl(AT, AT, 16);
  2608   xorr(AT, AT, reg);
  2609   andi(AT, AT, 0xff);
  2610   //AT : 0 0 0 1^3);
  2611   xorr(reg, reg, AT);
  2612   //reg : 4 1 2 1
  2613   sll(AT, AT, 16);
  2614   xorr(reg, reg, AT);
  2615   //reg : 4 3 2 1
  2618 #ifdef _LP64
  2620 /* do 32-bit CAS using MIPS64 lld/scd
  2622   cas_int should only compare 32-bits of the memory value.
  2623   However, lld/scd will do 64-bit operation, which violates the intention of cas_int.
  2624   To simulate a 32-bit atomic operation, the value loaded with LLD should be split into
  2625   tow halves, and only the low-32 bits is compared. If equals, the low-32 bits of newval,
  2626   plus the high-32 bits or memory value, are stored togethor with SCD.
  2628 Example:
  2630       double d = 3.1415926;
  2631       System.err.println("hello" + d);
  2633   sun.misc.FloatingDecimal$1.<init>()
  2635    `- java.util.concurrent.atomic.AtomicInteger::compareAndSet()
  2637   38 cas_int [a7a7|J] [a0|I] [a6|I]
  2638 // a0: 0xffffffffe8ea9f63 pc: 0x55647f3354
  2639 // a6: 0x4ab325aa
  2641 again:
  2642    0x00000055647f3c5c: lld at, 0x0(a7)                          ; 64-bit load, "0xe8ea9f63"
  2644    0x00000055647f3c60: sll t9, at, 0                            ; t9: low-32 bits (sign extended)
  2645    0x00000055647f3c64: dsrl32 t8, at, 0                         ; t8: high-32 bits
  2646    0x00000055647f3c68: dsll32 t8, t8, 0
  2647    0x00000055647f3c6c: bne t9, a0, 0x00000055647f3c9c           ; goto nequal
  2648    0x00000055647f3c70: sll zero, zero, 0
  2650    0x00000055647f3c74: ori v1, zero, 0xffffffff                 ; v1: low-32 bits of newval (sign unextended)
  2651    0x00000055647f3c78: dsll v1, v1, 16                          ; v1 = a6 & 0xFFFFFFFF;
  2652    0x00000055647f3c7c: ori v1, v1, 0xffffffff
  2653    0x00000055647f3c80: and v1, a6, v1
  2654    0x00000055647f3c84: or at, t8, v1
  2655    0x00000055647f3c88: scd at, 0x0(a7)
  2656    0x00000055647f3c8c: beq at, zero, 0x00000055647f3c5c         ; goto again
  2657    0x00000055647f3c90: sll zero, zero, 0
  2658    0x00000055647f3c94: beq zero, zero, 0x00000055647f45ac       ; goto done
  2659    0x00000055647f3c98: sll zero, zero, 0
  2660 nequal:
  2661    0x00000055647f45a4: dadd a0, t9, zero
  2662    0x00000055647f45a8: dadd at, zero, zero
  2663 done:
  2664 */
  2666 void MacroAssembler::cmpxchg32(Register x_reg, Address dest, Register c_reg) {
  2667   /* MIPS64 can use ll/sc for 32-bit atomic memory access */
  2668   Label done, again, nequal;
  2670   bind(again);
  2672   if(UseSyncLevel >= 3000 || UseSyncLevel < 2000) sync();
  2673   ll(AT, dest);
  2674   bne(AT, c_reg, nequal);
  2675   delayed()->nop();
  2677   move(AT, x_reg);
  2678   sc(AT, dest);
  2679   beq(AT, R0, again);
  2680   delayed()->nop();
  2681   b(done);
  2682   delayed()->nop();
  2684   // not xchged
  2685   bind(nequal);
  2686   sync();
  2687   move(c_reg, AT);
  2688   move(AT, R0);
  2690   bind(done);
  2692 #endif  // cmpxchg32
  2694 void MacroAssembler::cmpxchg(Register x_reg, Address dest, Register c_reg) {
  2695   Label done, again, nequal;
  2697   bind(again);
  2698   if(UseSyncLevel >= 3000 || UseSyncLevel < 2000) sync();
  2699 #ifdef _LP64
  2700   lld(AT, dest);
  2701 #else
  2702   ll(AT, dest);
  2703 #endif
  2704   bne(AT, c_reg, nequal);
  2705   delayed()->nop();
  2707   move(AT, x_reg);
  2708 #ifdef _LP64
  2709   scd(AT, dest);
  2710 #else
  2711   sc(AT, dest);
  2712 #endif
  2713   beq(AT, R0, again);
  2714   delayed()->nop();
  2715   b(done);
  2716   delayed()->nop();
  2718   // not xchged
  2719   bind(nequal);
  2720   sync();
  2721   move(c_reg, AT);
  2722   move(AT, R0);
  2724   bind(done);
  2727 void MacroAssembler::cmpxchg8(Register x_regLo, Register x_regHi, Address dest, Register c_regLo, Register c_regHi) {
  2728   Label done, again, nequal;
  2730   Register x_reg = x_regLo;
  2731   dsll32(x_regHi, x_regHi, 0);
  2732   dsll32(x_regLo, x_regLo, 0);
  2733   dsrl32(x_regLo, x_regLo, 0);
  2734   orr(x_reg, x_regLo, x_regHi);
  2736   Register c_reg = c_regLo;
  2737   dsll32(c_regHi, c_regHi, 0);
  2738   dsll32(c_regLo, c_regLo, 0);
  2739   dsrl32(c_regLo, c_regLo, 0);
  2740   orr(c_reg, c_regLo, c_regHi);
  2742   bind(again);
  2744   if(UseSyncLevel >= 3000 || UseSyncLevel < 2000) sync();
  2745   lld(AT, dest);
  2746   bne(AT, c_reg, nequal);
  2747   delayed()->nop();
  2749   //move(AT, x_reg);
  2750   dadd(AT, x_reg, R0);
  2751   scd(AT, dest);
  2752   beq(AT, R0, again);
  2753   delayed()->nop();
  2754   b(done);
  2755   delayed()->nop();
  2757   // not xchged
  2758   bind(nequal);
  2759   sync();
  2760   //move(c_reg, AT);
  2761   //move(AT, R0);
  2762   dadd(c_reg, AT, R0);
  2763   dadd(AT, R0, R0);
  2764   bind(done);
  2767 // be sure the three register is different
  2768 void MacroAssembler::rem_s(FloatRegister fd, FloatRegister fs, FloatRegister ft, FloatRegister tmp) {
  2769   assert_different_registers(tmp, fs, ft);
  2770   div_s(tmp, fs, ft);
  2771   trunc_l_s(tmp, tmp);
  2772   cvt_s_l(tmp, tmp);
  2773   mul_s(tmp, tmp, ft);
  2774   sub_s(fd, fs, tmp);
  2777 // be sure the three register is different
  2778 void MacroAssembler::rem_d(FloatRegister fd, FloatRegister fs, FloatRegister ft, FloatRegister tmp) {
  2779   assert_different_registers(tmp, fs, ft);
  2780   div_d(tmp, fs, ft);
  2781   trunc_l_d(tmp, tmp);
  2782   cvt_d_l(tmp, tmp);
  2783   mul_d(tmp, tmp, ft);
  2784   sub_d(fd, fs, tmp);
  2787 // Fast_Lock and Fast_Unlock used by C2
  2789 // Because the transitions from emitted code to the runtime
  2790 // monitorenter/exit helper stubs are so slow it's critical that
  2791 // we inline both the stack-locking fast-path and the inflated fast path.
  2792 //
  2793 // See also: cmpFastLock and cmpFastUnlock.
  2794 //
  2795 // What follows is a specialized inline transliteration of the code
  2796 // in slow_enter() and slow_exit().  If we're concerned about I$ bloat
  2797 // another option would be to emit TrySlowEnter and TrySlowExit methods
  2798 // at startup-time.  These methods would accept arguments as
  2799 // (rax,=Obj, rbx=Self, rcx=box, rdx=Scratch) and return success-failure
  2800 // indications in the icc.ZFlag.  Fast_Lock and Fast_Unlock would simply
  2801 // marshal the arguments and emit calls to TrySlowEnter and TrySlowExit.
  2802 // In practice, however, the # of lock sites is bounded and is usually small.
  2803 // Besides the call overhead, TrySlowEnter and TrySlowExit might suffer
  2804 // if the processor uses simple bimodal branch predictors keyed by EIP
  2805 // Since the helper routines would be called from multiple synchronization
  2806 // sites.
  2807 //
  2808 // An even better approach would be write "MonitorEnter()" and "MonitorExit()"
  2809 // in java - using j.u.c and unsafe - and just bind the lock and unlock sites
  2810 // to those specialized methods.  That'd give us a mostly platform-independent
  2811 // implementation that the JITs could optimize and inline at their pleasure.
  2812 // Done correctly, the only time we'd need to cross to native could would be
  2813 // to park() or unpark() threads.  We'd also need a few more unsafe operators
  2814 // to (a) prevent compiler-JIT reordering of non-volatile accesses, and
  2815 // (b) explicit barriers or fence operations.
  2816 //
  2817 // TODO:
  2818 //
  2819 // *  Arrange for C2 to pass "Self" into Fast_Lock and Fast_Unlock in one of the registers (scr).
  2820 //    This avoids manifesting the Self pointer in the Fast_Lock and Fast_Unlock terminals.
  2821 //    Given TLAB allocation, Self is usually manifested in a register, so passing it into
  2822 //    the lock operators would typically be faster than reifying Self.
  2823 //
  2824 // *  Ideally I'd define the primitives as:
  2825 //       fast_lock   (nax Obj, nax box, EAX tmp, nax scr) where box, tmp and scr are KILLED.
  2826 //       fast_unlock (nax Obj, EAX box, nax tmp) where box and tmp are KILLED
  2827 //    Unfortunately ADLC bugs prevent us from expressing the ideal form.
  2828 //    Instead, we're stuck with a rather awkward and brittle register assignments below.
  2829 //    Furthermore the register assignments are overconstrained, possibly resulting in
  2830 //    sub-optimal code near the synchronization site.
  2831 //
  2832 // *  Eliminate the sp-proximity tests and just use "== Self" tests instead.
  2833 //    Alternately, use a better sp-proximity test.
  2834 //
  2835 // *  Currently ObjectMonitor._Owner can hold either an sp value or a (THREAD *) value.
  2836 //    Either one is sufficient to uniquely identify a thread.
  2837 //    TODO: eliminate use of sp in _owner and use get_thread(tr) instead.
  2838 //
  2839 // *  Intrinsify notify() and notifyAll() for the common cases where the
  2840 //    object is locked by the calling thread but the waitlist is empty.
  2841 //    avoid the expensive JNI call to JVM_Notify() and JVM_NotifyAll().
  2842 //
  2843 // *  use jccb and jmpb instead of jcc and jmp to improve code density.
  2844 //    But beware of excessive branch density on AMD Opterons.
  2845 //
  2846 // *  Both Fast_Lock and Fast_Unlock set the ICC.ZF to indicate success
  2847 //    or failure of the fast-path.  If the fast-path fails then we pass
  2848 //    control to the slow-path, typically in C.  In Fast_Lock and
  2849 //    Fast_Unlock we often branch to DONE_LABEL, just to find that C2
  2850 //    will emit a conditional branch immediately after the node.
  2851 //    So we have branches to branches and lots of ICC.ZF games.
  2852 //    Instead, it might be better to have C2 pass a "FailureLabel"
  2853 //    into Fast_Lock and Fast_Unlock.  In the case of success, control
  2854 //    will drop through the node.  ICC.ZF is undefined at exit.
  2855 //    In the case of failure, the node will branch directly to the
  2856 //    FailureLabel
  2859 // obj: object to lock
  2860 // box: on-stack box address (displaced header location) - KILLED
  2861 // rax,: tmp -- KILLED
  2862 // scr: tmp -- KILLED
  2863 void MacroAssembler::fast_lock(Register objReg, Register boxReg, Register tmpReg, Register scrReg) {
  2865   // Ensure the register assignents are disjoint
  2866   guarantee (objReg != boxReg, "") ;
  2867   guarantee (objReg != tmpReg, "") ;
  2868   guarantee (objReg != scrReg, "") ;
  2869   guarantee (boxReg != tmpReg, "") ;
  2870   guarantee (boxReg != scrReg, "") ;
  2873   block_comment("FastLock");
  2874   /*
  2875      move(AT, 0x0);
  2876      return;
  2877      */
  2878   if (PrintBiasedLockingStatistics) {
  2879     push(tmpReg);
  2880     atomic_inc32((address)BiasedLocking::total_entry_count_addr(), 1, AT, tmpReg);
  2881     pop(tmpReg);
  2884   if (EmitSync & 1) {
  2885     move(AT, 0x0);
  2886     return;
  2887   } else
  2888     if (EmitSync & 2) {
  2889       Label DONE_LABEL ;
  2890       if (UseBiasedLocking) {
  2891         // Note: tmpReg maps to the swap_reg argument and scrReg to the tmp_reg argument.
  2892         biased_locking_enter(boxReg, objReg, tmpReg, scrReg, false, DONE_LABEL, NULL);
  2895       ld(tmpReg, Address(objReg, 0)) ;          // fetch markword
  2896       ori(tmpReg, tmpReg, 0x1);
  2897       sd(tmpReg, Address(boxReg, 0));           // Anticipate successful CAS
  2899       cmpxchg(boxReg, Address(objReg, 0), tmpReg);          // Updates tmpReg
  2900       bne(AT, R0, DONE_LABEL);
  2901       delayed()->nop();
  2903       // Recursive locking
  2904       dsubu(tmpReg, tmpReg, SP);
  2905       li(AT, (7 - os::vm_page_size() ));
  2906       andr(tmpReg, tmpReg, AT);
  2907       sd(tmpReg, Address(boxReg, 0));
  2908       bind(DONE_LABEL) ;
  2909     } else {
  2910       // Possible cases that we'll encounter in fast_lock
  2911       // ------------------------------------------------
  2912       // * Inflated
  2913       //    -- unlocked
  2914       //    -- Locked
  2915       //       = by self
  2916       //       = by other
  2917       // * biased
  2918       //    -- by Self
  2919       //    -- by other
  2920       // * neutral
  2921       // * stack-locked
  2922       //    -- by self
  2923       //       = sp-proximity test hits
  2924       //       = sp-proximity test generates false-negative
  2925       //    -- by other
  2926       //
  2928       Label IsInflated, DONE_LABEL, PopDone ;
  2930       // TODO: optimize away redundant LDs of obj->mark and improve the markword triage
  2931       // order to reduce the number of conditional branches in the most common cases.
  2932       // Beware -- there's a subtle invariant that fetch of the markword
  2933       // at [FETCH], below, will never observe a biased encoding (*101b).
  2934       // If this invariant is not held we risk exclusion (safety) failure.
  2935       if (UseBiasedLocking && !UseOptoBiasInlining) {
  2936         biased_locking_enter(boxReg, objReg, tmpReg, scrReg, false, DONE_LABEL, NULL);
  2939       ld(tmpReg, Address(objReg, 0)) ;         //Fetch the markword of the object.
  2940       andi(AT, tmpReg, markOopDesc::monitor_value);
  2941       bne(AT, R0, IsInflated);                      // inflated vs stack-locked|neutral|bias
  2942       delayed()->nop();
  2944       // Attempt stack-locking ...
  2945       ori (tmpReg, tmpReg, markOopDesc::unlocked_value);
  2946       sd(tmpReg, Address(boxReg, 0));          // Anticipate successful CAS
  2947       //if (os::is_MP()) {
  2948       //  sync();
  2949       //}
  2951       cmpxchg(boxReg, Address(objReg, 0), tmpReg);           // Updates tmpReg
  2952       //AT == 1: unlocked
  2954       if (PrintBiasedLockingStatistics) {
  2955         Label L;
  2956         beq(AT, R0, L);
  2957         delayed()->nop();
  2958         push(T0);
  2959         push(T1);
  2960         atomic_inc32((address)BiasedLocking::fast_path_entry_count_addr(), 1, T0, T1);
  2961         pop(T1);
  2962         pop(T0);
  2963         bind(L);
  2965       bne(AT, R0, DONE_LABEL);
  2966       delayed()->nop();
  2968       // Recursive locking
  2969       // The object is stack-locked: markword contains stack pointer to BasicLock.
  2970       // Locked by current thread if difference with current SP is less than one page.
  2971       dsubu(tmpReg, tmpReg, SP);
  2972       li(AT, 7 - os::vm_page_size() );
  2973       andr(tmpReg, tmpReg, AT);
  2974       sd(tmpReg, Address(boxReg, 0));
  2975       if (PrintBiasedLockingStatistics) {
  2976         Label L;
  2977         // tmpReg == 0 => BiasedLocking::_fast_path_entry_count++
  2978         bne(tmpReg, R0, L);
  2979         delayed()->nop();
  2980         push(T0);
  2981         push(T1);
  2982         atomic_inc32((address)BiasedLocking::fast_path_entry_count_addr(), 1, T0, T1);
  2983         pop(T1);
  2984         pop(T0);
  2985         bind(L);
  2987       sltiu(AT, tmpReg, 1); /* AT = (tmpReg == 0) ? 1 : 0 */
  2989       b(DONE_LABEL) ;
  2990       delayed()->nop();
  2992       bind(IsInflated) ;
  2993       // The object's monitor m is unlocked iff m->owner == NULL,
  2994       // otherwise m->owner may contain a thread or a stack address.
  2996       // TODO: someday avoid the ST-before-CAS penalty by
  2997       // relocating (deferring) the following ST.
  2998       // We should also think about trying a CAS without having
  2999       // fetched _owner.  If the CAS is successful we may
  3000       // avoid an RTO->RTS upgrade on the $line.
  3001       // Without cast to int32_t a movptr will destroy r10 which is typically obj
  3002       li(AT, (int32_t)intptr_t(markOopDesc::unused_mark()));
  3003       sd(AT, Address(boxReg, 0));
  3005       move(boxReg, tmpReg) ;
  3006       ld(tmpReg, Address(tmpReg, ObjectMonitor::owner_offset_in_bytes()-2)) ;
  3007       // if (m->owner != 0) => AT = 0, goto slow path.
  3008       move(AT, R0);
  3009       bne(tmpReg, R0, DONE_LABEL);
  3010       delayed()->nop();
  3012 #ifndef OPT_THREAD
  3013       get_thread (TREG) ;
  3014 #endif
  3015       // It's inflated and appears unlocked
  3016       //if (os::is_MP()) {
  3017       //  sync();
  3018       //}
  3019       cmpxchg(TREG, Address(boxReg, ObjectMonitor::owner_offset_in_bytes()-2), tmpReg) ;
  3020       // Intentional fall-through into DONE_LABEL ...
  3023       // DONE_LABEL is a hot target - we'd really like to place it at the
  3024       // start of cache line by padding with NOPs.
  3025       // See the AMD and Intel software optimization manuals for the
  3026       // most efficient "long" NOP encodings.
  3027       // Unfortunately none of our alignment mechanisms suffice.
  3028       bind(DONE_LABEL);
  3030       // At DONE_LABEL the AT is set as follows ...
  3031       // Fast_Unlock uses the same protocol.
  3032       // AT == 1 -> Success
  3033       // AT == 0 -> Failure - force control through the slow-path
  3035       // Avoid branch-to-branch on AMD processors
  3036       // This appears to be superstition.
  3037       if (EmitSync & 32) nop() ;
  3042 // obj: object to unlock
  3043 // box: box address (displaced header location), killed.  Must be EAX.
  3044 // rbx,: killed tmp; cannot be obj nor box.
  3045 //
  3046 // Some commentary on balanced locking:
  3047 //
  3048 // Fast_Lock and Fast_Unlock are emitted only for provably balanced lock sites.
  3049 // Methods that don't have provably balanced locking are forced to run in the
  3050 // interpreter - such methods won't be compiled to use fast_lock and fast_unlock.
  3051 // The interpreter provides two properties:
  3052 // I1:  At return-time the interpreter automatically and quietly unlocks any
  3053 //      objects acquired the current activation (frame).  Recall that the
  3054 //      interpreter maintains an on-stack list of locks currently held by
  3055 //      a frame.
  3056 // I2:  If a method attempts to unlock an object that is not held by the
  3057 //      the frame the interpreter throws IMSX.
  3058 //
  3059 // Lets say A(), which has provably balanced locking, acquires O and then calls B().
  3060 // B() doesn't have provably balanced locking so it runs in the interpreter.
  3061 // Control returns to A() and A() unlocks O.  By I1 and I2, above, we know that O
  3062 // is still locked by A().
  3063 //
  3064 // The only other source of unbalanced locking would be JNI.  The "Java Native Interface:
  3065 // Programmer's Guide and Specification" claims that an object locked by jni_monitorenter
  3066 // should not be unlocked by "normal" java-level locking and vice-versa.  The specification
  3067 // doesn't specify what will occur if a program engages in such mixed-mode locking, however.
  3069 void MacroAssembler::fast_unlock(Register objReg, Register boxReg, Register tmpReg) {
  3071   guarantee (objReg != boxReg, "") ;
  3072   guarantee (objReg != tmpReg, "") ;
  3073   guarantee (boxReg != tmpReg, "") ;
  3077   block_comment("FastUnlock");
  3080   if (EmitSync & 4) {
  3081     // Disable - inhibit all inlining.  Force control through the slow-path
  3082     move(AT, 0x0);
  3083     return;
  3084   } else
  3085     if (EmitSync & 8) {
  3086       Label DONE_LABEL ;
  3087       if (UseBiasedLocking) {
  3088         biased_locking_exit(objReg, tmpReg, DONE_LABEL);
  3090       // classic stack-locking code ...
  3091       ld(tmpReg, Address(boxReg, 0)) ;
  3092       beq(tmpReg, R0, DONE_LABEL) ;
  3093       move(AT, 0x1);  // delay slot
  3095       cmpxchg(tmpReg, Address(objReg, 0), boxReg);          // Uses EAX which is box
  3096       bind(DONE_LABEL);
  3097     } else {
  3098       Label DONE_LABEL, Stacked, CheckSucc, Inflated ;
  3100       // Critically, the biased locking test must have precedence over
  3101       // and appear before the (box->dhw == 0) recursive stack-lock test.
  3102       if (UseBiasedLocking && !UseOptoBiasInlining) {
  3103         biased_locking_exit(objReg, tmpReg, DONE_LABEL);
  3106       ld(AT, Address(boxReg, 0)) ;            // Examine the displaced header
  3107       beq(AT, R0, DONE_LABEL) ;      // 0 indicates recursive stack-lock
  3108       delayed()->daddiu(AT, R0, 0x1);
  3110       ld(tmpReg, Address(objReg, 0)) ;       // Examine the object's markword
  3111       andi(AT, tmpReg, markOopDesc::monitor_value) ;                     // Inflated?
  3112       beq(AT, R0, Stacked) ;                     // Inflated?
  3113       delayed()->nop();
  3115       bind(Inflated) ;
  3116       // It's inflated.
  3117       // Despite our balanced locking property we still check that m->_owner == Self
  3118       // as java routines or native JNI code called by this thread might
  3119       // have released the lock.
  3120       // Refer to the comments in synchronizer.cpp for how we might encode extra
  3121       // state in _succ so we can avoid fetching EntryList|cxq.
  3122       //
  3123       // I'd like to add more cases in fast_lock() and fast_unlock() --
  3124       // such as recursive enter and exit -- but we have to be wary of
  3125       // I$ bloat, T$ effects and BP$ effects.
  3126       //
  3127       // If there's no contention try a 1-0 exit.  That is, exit without
  3128       // a costly MEMBAR or CAS.  See synchronizer.cpp for details on how
  3129       // we detect and recover from the race that the 1-0 exit admits.
  3130       //
  3131       // Conceptually Fast_Unlock() must execute a STST|LDST "release" barrier
  3132       // before it STs null into _owner, releasing the lock.  Updates
  3133       // to data protected by the critical section must be visible before
  3134       // we drop the lock (and thus before any other thread could acquire
  3135       // the lock and observe the fields protected by the lock).
  3136       // IA32's memory-model is SPO, so STs are ordered with respect to
  3137       // each other and there's no need for an explicit barrier (fence).
  3138       // See also http://gee.cs.oswego.edu/dl/jmm/cookbook.html.
  3139 #ifndef OPT_THREAD
  3140       get_thread (TREG) ;
  3141 #endif
  3143       // It's inflated
  3144       ld(boxReg, Address (tmpReg, ObjectMonitor::owner_offset_in_bytes()-2)) ;
  3145       xorr(boxReg, boxReg, TREG);
  3147       ld(AT, Address (tmpReg, ObjectMonitor::recursions_offset_in_bytes()-2)) ;
  3148       orr(boxReg, boxReg, AT);
  3150       move(AT, R0);
  3151       bne(boxReg, R0, DONE_LABEL);
  3152       delayed()->nop();
  3154       ld(boxReg, Address (tmpReg, ObjectMonitor::cxq_offset_in_bytes()-2)) ;
  3155       ld(AT, Address (tmpReg, ObjectMonitor::EntryList_offset_in_bytes()-2)) ;
  3156       orr(boxReg, boxReg, AT);
  3158       move(AT, R0);
  3159       bne(boxReg, R0, DONE_LABEL);
  3160       delayed()->nop();
  3162       sync();
  3163       sd(R0, Address (tmpReg, ObjectMonitor::owner_offset_in_bytes()-2)) ;
  3164       move(AT, 0x1);
  3165       b(DONE_LABEL);
  3166       delayed()->nop();
  3168       bind  (Stacked);
  3169       ld(tmpReg, Address(boxReg, 0)) ;
  3170       //if (os::is_MP()) { sync(); }
  3171       cmpxchg(tmpReg, Address(objReg, 0), boxReg);
  3173       if (EmitSync & 65536) {
  3174         bind (CheckSucc);
  3177       bind(DONE_LABEL);
  3179       // Avoid branch to branch on AMD processors
  3180       if (EmitSync & 32768) { nop() ; }
  3184 void MacroAssembler::align(int modulus) {
  3185   while (offset() % modulus != 0) nop();
  3189 void MacroAssembler::verify_FPU(int stack_depth, const char* s) {
  3190   //Unimplemented();
  3193 #ifdef _LP64
  3194 Register caller_saved_registers[] = {AT, V0, V1, A0, A1, A2, A3, A4, A5, A6, A7, T0, T1, T2, T3, T8, T9, GP, RA, FP};
  3195 Register caller_saved_registers_except_v0[] = {AT, V1, A0, A1, A2, A3, A4, A5, A6, A7, T0, T1, T2, T3, T8, T9, GP, RA, FP};
  3197 //In MIPS64, F0~23 are all caller-saved registers
  3198 FloatRegister caller_saved_fpu_registers[] = {F0, F12, F13};
  3199 #else
  3200 Register caller_saved_registers[] = {AT, V0, V1, A0, A1, A2, A3, T4, T5, T6, T7, T0, T1, T2, T3, T8, T9, GP, RA, FP};
  3201 Register caller_saved_registers_except_v0[] = {AT, V1, A0, A1, A2, A3, T4, T5, T6, T7, T0, T1, T2, T3, T8, T9, GP, RA, FP};
  3203 Register caller_saved_fpu_registers[] = {};
  3204 #endif
  3206 //We preserve all caller-saved register
  3207 void  MacroAssembler::pushad(){
  3208   int i;
  3210   /* Fixed-point registers */
  3211   int len = sizeof(caller_saved_registers) / sizeof(caller_saved_registers[0]);
  3212   daddi(SP, SP, -1 * len * wordSize);
  3213   for (i = 0; i < len; i++)
  3215 #ifdef _LP64
  3216     sd(caller_saved_registers[i], SP, (len - i - 1) * wordSize);
  3217 #else
  3218     sw(caller_saved_registers[i], SP, (len - i - 1) * wordSize);
  3219 #endif
  3222   /* Floating-point registers */
  3223   len = sizeof(caller_saved_fpu_registers) / sizeof(caller_saved_fpu_registers[0]);
  3224   daddi(SP, SP, -1 * len * wordSize);
  3225   for (i = 0; i < len; i++)
  3227 #ifdef _LP64
  3228     sdc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
  3229 #else
  3230     swc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
  3231 #endif
  3233 };
  3235 void  MacroAssembler::popad(){
  3236   int i;
  3238   /* Floating-point registers */
  3239   int len = sizeof(caller_saved_fpu_registers) / sizeof(caller_saved_fpu_registers[0]);
  3240   for (i = 0; i < len; i++)
  3242 #ifdef _LP64
  3243     ldc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
  3244 #else
  3245     lwc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
  3246 #endif
  3248   daddi(SP, SP, len * wordSize);
  3250   /* Fixed-point registers */
  3251   len = sizeof(caller_saved_registers) / sizeof(caller_saved_registers[0]);
  3252   for (i = 0; i < len; i++)
  3254 #ifdef _LP64
  3255     ld(caller_saved_registers[i], SP, (len - i - 1) * wordSize);
  3256 #else
  3257     lw(caller_saved_registers[i], SP, (len - i - 1) * wordSize);
  3258 #endif
  3260   daddi(SP, SP, len * wordSize);
  3261 };
  3263 // We preserve all caller-saved register except V0
  3264 void MacroAssembler::pushad_except_v0() {
  3265   int i;
  3267   /* Fixed-point registers */
  3268   int len = sizeof(caller_saved_registers_except_v0) / sizeof(caller_saved_registers_except_v0[0]);
  3269   daddi(SP, SP, -1 * len * wordSize);
  3270   for (i = 0; i < len; i++) {
  3271 #ifdef _LP64
  3272     sd(caller_saved_registers_except_v0[i], SP, (len - i - 1) * wordSize);
  3273 #else
  3274     sw(caller_saved_registers_except_v0[i], SP, (len - i - 1) * wordSize);
  3275 #endif
  3278   /* Floating-point registers */
  3279   len = sizeof(caller_saved_fpu_registers) / sizeof(caller_saved_fpu_registers[0]);
  3280   daddi(SP, SP, -1 * len * wordSize);
  3281   for (i = 0; i < len; i++) {
  3282 #ifdef _LP64
  3283     sdc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
  3284 #else
  3285     swc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
  3286 #endif
  3290 void MacroAssembler::popad_except_v0() {
  3291   int i;
  3293   /* Floating-point registers */
  3294   int len = sizeof(caller_saved_fpu_registers) / sizeof(caller_saved_fpu_registers[0]);
  3295   for (i = 0; i < len; i++) {
  3296 #ifdef _LP64
  3297     ldc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
  3298 #else
  3299     lwc1(caller_saved_fpu_registers[i], SP, (len - i - 1) * wordSize);
  3300 #endif
  3302   daddi(SP, SP, len * wordSize);
  3304   /* Fixed-point registers */
  3305   len = sizeof(caller_saved_registers_except_v0) / sizeof(caller_saved_registers_except_v0[0]);
  3306   for (i = 0; i < len; i++) {
  3307 #ifdef _LP64
  3308     ld(caller_saved_registers_except_v0[i], SP, (len - i - 1) * wordSize);
  3309 #else
  3310     lw(caller_saved_registers_except_v0[i], SP, (len - i - 1) * wordSize);
  3311 #endif
  3313   daddi(SP, SP, len * wordSize);
  3316 void MacroAssembler::push2(Register reg1, Register reg2) {
  3317 #ifdef _LP64
  3318   daddi(SP, SP, -16);
  3319   sd(reg2, SP, 0);
  3320   sd(reg1, SP, 8);
  3321 #else
  3322   addi(SP, SP, -8);
  3323   sw(reg2, SP, 0);
  3324   sw(reg1, SP, 4);
  3325 #endif
  3328 void MacroAssembler::pop2(Register reg1, Register reg2) {
  3329 #ifdef _LP64
  3330   ld(reg1, SP, 0);
  3331   ld(reg2, SP, 8);
  3332   daddi(SP, SP, 16);
  3333 #else
  3334   lw(reg1, SP, 0);
  3335   lw(reg2, SP, 4);
  3336   addi(SP, SP, 8);
  3337 #endif
  3340 //for UseCompressedOops Option
  3341 void MacroAssembler::load_klass(Register dst, Register src) {
  3342 #ifdef _LP64
  3343   if(UseCompressedClassPointers){
  3344     lwu(dst, Address(src, oopDesc::klass_offset_in_bytes()));
  3345     decode_klass_not_null(dst);
  3346   } else
  3347 #endif
  3348   ld(dst, src, oopDesc::klass_offset_in_bytes());
  3351 void MacroAssembler::store_klass(Register dst, Register src) {
  3352 #ifdef _LP64
  3353   if(UseCompressedClassPointers){
  3354     encode_klass_not_null(src);
  3355     sw(src, dst, oopDesc::klass_offset_in_bytes());
  3356   } else {
  3357 #endif
  3358     sd(src, dst, oopDesc::klass_offset_in_bytes());
  3362 void MacroAssembler::load_prototype_header(Register dst, Register src) {
  3363   load_klass(dst, src);
  3364   ld(dst, Address(dst, Klass::prototype_header_offset()));
  3367 #ifdef _LP64
  3368 void MacroAssembler::store_klass_gap(Register dst, Register src) {
  3369   if (UseCompressedClassPointers) {
  3370     sw(src, dst, oopDesc::klass_gap_offset_in_bytes());
  3374 void MacroAssembler::load_heap_oop(Register dst, Address src) {
  3375   if(UseCompressedOops){
  3376     lwu(dst, src);
  3377     decode_heap_oop(dst);
  3378   } else {
  3379     ld(dst, src);
  3383 void MacroAssembler::store_heap_oop(Address dst, Register src){
  3384   if(UseCompressedOops){
  3385     assert(!dst.uses(src), "not enough registers");
  3386     encode_heap_oop(src);
  3387     sw(src, dst);
  3388   } else {
  3389     sd(src, dst);
  3393 void MacroAssembler::store_heap_oop_null(Address dst){
  3394   if(UseCompressedOops){
  3395     sw(R0, dst);
  3396   } else {
  3397     sd(R0, dst);
  3401 #ifdef ASSERT
  3402 void MacroAssembler::verify_heapbase(const char* msg) {
  3403   assert (UseCompressedOops || UseCompressedClassPointers, "should be compressed");
  3404   assert (Universe::heap() != NULL, "java heap should be initialized");
  3406 #endif
  3409 // Algorithm must match oop.inline.hpp encode_heap_oop.
  3410 void MacroAssembler::encode_heap_oop(Register r) {
  3411 #ifdef ASSERT
  3412   verify_heapbase("MacroAssembler::encode_heap_oop:heap base corrupted?");
  3413 #endif
  3414   verify_oop(r, "broken oop in encode_heap_oop");
  3415   if (Universe::narrow_oop_base() == NULL) {
  3416     if (Universe::narrow_oop_shift() != 0) {
  3417       assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3418       shr(r, LogMinObjAlignmentInBytes);
  3420     return;
  3423   movz(r, S5_heapbase, r);
  3424   dsub(r, r, S5_heapbase);
  3425   if (Universe::narrow_oop_shift() != 0) {
  3426     assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3427     shr(r, LogMinObjAlignmentInBytes);
  3431 void MacroAssembler::encode_heap_oop(Register dst, Register src) {
  3432 #ifdef ASSERT
  3433   verify_heapbase("MacroAssembler::encode_heap_oop:heap base corrupted?");
  3434 #endif
  3435   verify_oop(src, "broken oop in encode_heap_oop");
  3436   if (Universe::narrow_oop_base() == NULL) {
  3437     if (Universe::narrow_oop_shift() != 0) {
  3438       assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3439       dsrl(dst, src, LogMinObjAlignmentInBytes);
  3440     } else {
  3441       if (dst != src) move(dst, src);
  3443   } else {
  3444     if (dst == src) {
  3445       movz(dst, S5_heapbase, dst);
  3446       dsub(dst, dst, S5_heapbase);
  3447       if (Universe::narrow_oop_shift() != 0) {
  3448         assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3449         shr(dst, LogMinObjAlignmentInBytes);
  3451     } else {
  3452       dsub(dst, src, S5_heapbase);
  3453       if (Universe::narrow_oop_shift() != 0) {
  3454         assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3455         shr(dst, LogMinObjAlignmentInBytes);
  3457       movz(dst, R0, src);
  3462 void MacroAssembler::encode_heap_oop_not_null(Register r) {
  3463   assert (UseCompressedOops, "should be compressed");
  3464 #ifdef ASSERT
  3465   if (CheckCompressedOops) {
  3466     Label ok;
  3467     bne(r, R0, ok);
  3468     delayed()->nop();
  3469     stop("null oop passed to encode_heap_oop_not_null");
  3470     bind(ok);
  3472 #endif
  3473   verify_oop(r, "broken oop in encode_heap_oop_not_null");
  3474   if (Universe::narrow_oop_base() != NULL) {
  3475     dsub(r, r, S5_heapbase);
  3477   if (Universe::narrow_oop_shift() != 0) {
  3478     assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3479     shr(r, LogMinObjAlignmentInBytes);
  3484 void MacroAssembler::encode_heap_oop_not_null(Register dst, Register src) {
  3485   assert (UseCompressedOops, "should be compressed");
  3486 #ifdef ASSERT
  3487   if (CheckCompressedOops) {
  3488     Label ok;
  3489     bne(src, R0, ok);
  3490     delayed()->nop();
  3491     stop("null oop passed to encode_heap_oop_not_null2");
  3492     bind(ok);
  3494 #endif
  3495   verify_oop(src, "broken oop in encode_heap_oop_not_null2");
  3497   if (Universe::narrow_oop_base() != NULL) {
  3498     dsub(dst, src, S5_heapbase);
  3499     if (Universe::narrow_oop_shift() != 0) {
  3500       assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3501       shr(dst, LogMinObjAlignmentInBytes);
  3503   } else {
  3504     if (Universe::narrow_oop_shift() != 0) {
  3505       assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3506       dsrl(dst, src, LogMinObjAlignmentInBytes);
  3507     } else {
  3508       if (dst != src) move(dst, src);
  3513 void  MacroAssembler::decode_heap_oop(Register r) {
  3514 #ifdef ASSERT
  3515   verify_heapbase("MacroAssembler::decode_heap_oop corrupted?");
  3516 #endif
  3517   if (Universe::narrow_oop_base() == NULL) {
  3518     if (Universe::narrow_oop_shift() != 0) {
  3519       assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3520       shl(r, LogMinObjAlignmentInBytes);
  3522   } else {
  3523     move(AT, r);
  3524     if (Universe::narrow_oop_shift() != 0) {
  3525       assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3526       shl(r, LogMinObjAlignmentInBytes);
  3528     dadd(r, r, S5_heapbase);
  3529     movz(r, R0, AT);
  3531   verify_oop(r, "broken oop in decode_heap_oop");
  3534 void  MacroAssembler::decode_heap_oop(Register dst, Register src) {
  3535 #ifdef ASSERT
  3536   verify_heapbase("MacroAssembler::decode_heap_oop corrupted?");
  3537 #endif
  3538   if (Universe::narrow_oop_base() == NULL) {
  3539     if (Universe::narrow_oop_shift() != 0) {
  3540       assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3541       if (dst != src) nop(); // DON'T DELETE THIS GUY.
  3542       dsll(dst, src, LogMinObjAlignmentInBytes);
  3543     } else {
  3544       if (dst != src) move(dst, src);
  3546   } else {
  3547     if (dst == src) {
  3548       move(AT, dst);
  3549       if (Universe::narrow_oop_shift() != 0) {
  3550         assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3551         shl(dst, LogMinObjAlignmentInBytes);
  3553       dadd(dst, dst, S5_heapbase);
  3554       movz(dst, R0, AT);
  3555     } else {
  3556       if (Universe::narrow_oop_shift() != 0) {
  3557         assert (LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3558         dsll(dst, src, LogMinObjAlignmentInBytes);
  3559         daddu(dst, dst, S5_heapbase);
  3560       } else {
  3561         daddu(dst, src, S5_heapbase);
  3563       movz(dst, R0, src);
  3566   verify_oop(dst, "broken oop in decode_heap_oop");
  3569 void  MacroAssembler::decode_heap_oop_not_null(Register r) {
  3570   // Note: it will change flags
  3571   assert (UseCompressedOops, "should only be used for compressed headers");
  3572   assert (Universe::heap() != NULL, "java heap should be initialized");
  3573   // Cannot assert, unverified entry point counts instructions (see .ad file)
  3574   // vtableStubs also counts instructions in pd_code_size_limit.
  3575   // Also do not verify_oop as this is called by verify_oop.
  3576   if (Universe::narrow_oop_shift() != 0) {
  3577     assert(LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3578     shl(r, LogMinObjAlignmentInBytes);
  3579     if (Universe::narrow_oop_base() != NULL) {
  3580       daddu(r, r, S5_heapbase);
  3582   } else {
  3583     assert (Universe::narrow_oop_base() == NULL, "sanity");
  3587 void  MacroAssembler::decode_heap_oop_not_null(Register dst, Register src) {
  3588   assert (UseCompressedOops, "should only be used for compressed headers");
  3589   assert (Universe::heap() != NULL, "java heap should be initialized");
  3591   // Cannot assert, unverified entry point counts instructions (see .ad file)
  3592   // vtableStubs also counts instructions in pd_code_size_limit.
  3593   // Also do not verify_oop as this is called by verify_oop.
  3594   //lea(dst, Address(S5_heapbase, src, Address::times_8, 0));
  3595   if (Universe::narrow_oop_shift() != 0) {
  3596     assert(LogMinObjAlignmentInBytes == Universe::narrow_oop_shift(), "decode alg wrong");
  3597     if (LogMinObjAlignmentInBytes == Address::times_8) {
  3598       dsll(dst, src, LogMinObjAlignmentInBytes);
  3599       daddu(dst, dst, S5_heapbase);
  3600     } else {
  3601       dsll(dst, src, LogMinObjAlignmentInBytes);
  3602       if (Universe::narrow_oop_base() != NULL) {
  3603         daddu(dst, dst, S5_heapbase);
  3606   } else {
  3607     assert (Universe::narrow_oop_base() == NULL, "sanity");
  3608     if (dst != src) {
  3609       move(dst, src);
  3614 void MacroAssembler::encode_klass_not_null(Register r) {
  3615   if (Universe::narrow_klass_base() != NULL) {
  3616     assert(r != AT, "Encoding a klass in AT");
  3617     set64(AT, (int64_t)Universe::narrow_klass_base());
  3618     dsub(r, r, AT);
  3620   if (Universe::narrow_klass_shift() != 0) {
  3621     assert (LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
  3622     shr(r, LogKlassAlignmentInBytes);
  3626 void MacroAssembler::encode_klass_not_null(Register dst, Register src) {
  3627   if (dst == src) {
  3628     encode_klass_not_null(src);
  3629   } else {
  3630     if (Universe::narrow_klass_base() != NULL) {
  3631       set64(dst, (int64_t)Universe::narrow_klass_base());
  3632       dsub(dst, src, dst);
  3633       if (Universe::narrow_klass_shift() != 0) {
  3634         assert (LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
  3635         shr(dst, LogKlassAlignmentInBytes);
  3637     } else {
  3638       if (Universe::narrow_klass_shift() != 0) {
  3639         assert (LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
  3640         dsrl(dst, src, LogKlassAlignmentInBytes);
  3641       } else {
  3642         move(dst, src);
  3648 // Function instr_size_for_decode_klass_not_null() counts the instructions
  3649 // generated by decode_klass_not_null(register r) and reinit_heapbase(),
  3650 // when (Universe::heap() != NULL).  Hence, if the instructions they
  3651 // generate change, then this method needs to be updated.
  3652 int MacroAssembler::instr_size_for_decode_klass_not_null() {
  3653   assert (UseCompressedClassPointers, "only for compressed klass ptrs");
  3654   if (Universe::narrow_klass_base() != NULL) {
  3655     // mov64 + addq + shlq? + mov64  (for reinit_heapbase()).
  3656     return (Universe::narrow_klass_shift() == 0 ? 4 * 9 : 4 * 10);
  3657   } else {
  3658     // longest load decode klass function, mov64, leaq
  3659     return (Universe::narrow_klass_shift() == 0 ? 4 * 0 : 4 * 1);
  3663 void  MacroAssembler::decode_klass_not_null(Register r) {
  3664   assert (UseCompressedClassPointers, "should only be used for compressed headers");
  3665   assert(r != AT, "Decoding a klass in AT");
  3666   // Cannot assert, unverified entry point counts instructions (see .ad file)
  3667   // vtableStubs also counts instructions in pd_code_size_limit.
  3668   // Also do not verify_oop as this is called by verify_oop.
  3669   if (Universe::narrow_klass_shift() != 0) {
  3670     assert(LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
  3671     shl(r, LogKlassAlignmentInBytes);
  3673   if (Universe::narrow_klass_base() != NULL) {
  3674     set64(AT, (int64_t)Universe::narrow_klass_base());
  3675     daddu(r, r, AT);
  3676     //Not neccessary for MIPS at all.
  3677     //reinit_heapbase();
  3681 void  MacroAssembler::decode_klass_not_null(Register dst, Register src) {
  3682   assert (UseCompressedClassPointers, "should only be used for compressed headers");
  3684   if (dst == src) {
  3685     decode_klass_not_null(dst);
  3686   } else {
  3687     // Cannot assert, unverified entry point counts instructions (see .ad file)
  3688     // vtableStubs also counts instructions in pd_code_size_limit.
  3689     // Also do not verify_oop as this is called by verify_oop.
  3690     set64(dst, (int64_t)Universe::narrow_klass_base());
  3691     if (Universe::narrow_klass_shift() != 0) {
  3692       assert(LogKlassAlignmentInBytes == Universe::narrow_klass_shift(), "decode alg wrong");
  3693       assert(LogKlassAlignmentInBytes == Address::times_8, "klass not aligned on 64bits?");
  3694       dsll(AT, src, Address::times_8);
  3695       daddu(dst, dst, AT);
  3696     } else {
  3697       daddu(dst, src, dst);
  3702 void MacroAssembler::incrementl(Register reg, int value) {
  3703   if (value == min_jint) {
  3704      move(AT, value);
  3705      LP64_ONLY(addu32(reg, reg, AT)) NOT_LP64(addu(reg, reg, AT));
  3706      return;
  3708   if (value <  0) { decrementl(reg, -value); return; }
  3709   if (value == 0) {                        ; return; }
  3711   if(Assembler::is_simm16(value)) {
  3712      NOT_LP64(addiu(reg, reg, value));
  3713      LP64_ONLY(move(AT, value); addu32(reg, reg, AT));
  3714   } else {
  3715      move(AT, value);
  3716      LP64_ONLY(addu32(reg, reg, AT)) NOT_LP64(addu(reg, reg, AT));
  3720 void MacroAssembler::decrementl(Register reg, int value) {
  3721   if (value == min_jint) {
  3722      move(AT, value);
  3723      LP64_ONLY(subu32(reg, reg, AT)) NOT_LP64(subu(reg, reg, AT));
  3724      return;
  3726   if (value <  0) { incrementl(reg, -value); return; }
  3727   if (value == 0) {                        ; return; }
  3729   if (Assembler::is_simm16(value)) {
  3730      NOT_LP64(addiu(reg, reg, -value));
  3731      LP64_ONLY(move(AT, value); subu32(reg, reg, AT));
  3732   } else {
  3733      move(AT, value);
  3734      LP64_ONLY(subu32(reg, reg, AT)) NOT_LP64(subu(reg, reg, AT));
  3738 void MacroAssembler::reinit_heapbase() {
  3739   if (UseCompressedOops || UseCompressedClassPointers) {
  3740     if (Universe::heap() != NULL) {
  3741       if (Universe::narrow_oop_base() == NULL) {
  3742         move(S5_heapbase, R0);
  3743       } else {
  3744         set64(S5_heapbase, (int64_t)Universe::narrow_ptrs_base());
  3746     } else {
  3747       set64(S5_heapbase, (intptr_t)Universe::narrow_ptrs_base_addr());
  3748       ld(S5_heapbase, S5_heapbase, 0);
  3752 #endif // _LP64
  3754 void MacroAssembler::check_klass_subtype(Register sub_klass,
  3755                            Register super_klass,
  3756                            Register temp_reg,
  3757                            Label& L_success) {
  3758 //implement ind   gen_subtype_check
  3759   Label L_failure;
  3760   check_klass_subtype_fast_path(sub_klass, super_klass, temp_reg,        &L_success, &L_failure, NULL);
  3761   check_klass_subtype_slow_path(sub_klass, super_klass, temp_reg, noreg, &L_success, NULL);
  3762   bind(L_failure);
  3765 SkipIfEqual::SkipIfEqual(
  3766     MacroAssembler* masm, const bool* flag_addr, bool value) {
  3767   _masm = masm;
  3768   _masm->li(AT, (address)flag_addr);
  3769   _masm->lb(AT,AT,0);
  3770   _masm->addi(AT,AT,-value);
  3771   _masm->beq(AT,R0,_label);
  3772   _masm->delayed()->nop();
  3774 void MacroAssembler::check_klass_subtype_fast_path(Register sub_klass,
  3775                                                    Register super_klass,
  3776                                                    Register temp_reg,
  3777                                                    Label* L_success,
  3778                                                    Label* L_failure,
  3779                                                    Label* L_slow_path,
  3780                                         RegisterOrConstant super_check_offset) {
  3781   assert_different_registers(sub_klass, super_klass, temp_reg);
  3782   bool must_load_sco = (super_check_offset.constant_or_zero() == -1);
  3783   if (super_check_offset.is_register()) {
  3784     assert_different_registers(sub_klass, super_klass,
  3785                                super_check_offset.as_register());
  3786   } else if (must_load_sco) {
  3787     assert(temp_reg != noreg, "supply either a temp or a register offset");
  3790   Label L_fallthrough;
  3791   int label_nulls = 0;
  3792   if (L_success == NULL)   { L_success   = &L_fallthrough; label_nulls++; }
  3793   if (L_failure == NULL)   { L_failure   = &L_fallthrough; label_nulls++; }
  3794   if (L_slow_path == NULL) { L_slow_path = &L_fallthrough; label_nulls++; }
  3795   assert(label_nulls <= 1, "at most one NULL in the batch");
  3797   int sc_offset = in_bytes(Klass::secondary_super_cache_offset());
  3798   int sco_offset = in_bytes(Klass::super_check_offset_offset());
  3799   // If the pointers are equal, we are done (e.g., String[] elements).
  3800   // This self-check enables sharing of secondary supertype arrays among
  3801   // non-primary types such as array-of-interface.  Otherwise, each such
  3802   // type would need its own customized SSA.
  3803   // We move this check to the front of the fast path because many
  3804   // type checks are in fact trivially successful in this manner,
  3805   // so we get a nicely predicted branch right at the start of the check.
  3806   beq(sub_klass, super_klass, *L_success);
  3807   delayed()->nop();
  3808   // Check the supertype display:
  3809   if (must_load_sco) {
  3810     // Positive movl does right thing on LP64.
  3811     lwu(temp_reg, super_klass, sco_offset);
  3812     super_check_offset = RegisterOrConstant(temp_reg);
  3814   dsll(AT, super_check_offset.register_or_noreg(), Address::times_1);
  3815   daddu(AT, sub_klass, AT);
  3816   ld(AT, AT, super_check_offset.constant_or_zero()*Address::times_1);
  3818   // This check has worked decisively for primary supers.
  3819   // Secondary supers are sought in the super_cache ('super_cache_addr').
  3820   // (Secondary supers are interfaces and very deeply nested subtypes.)
  3821   // This works in the same check above because of a tricky aliasing
  3822   // between the super_cache and the primary super display elements.
  3823   // (The 'super_check_addr' can address either, as the case requires.)
  3824   // Note that the cache is updated below if it does not help us find
  3825   // what we need immediately.
  3826   // So if it was a primary super, we can just fail immediately.
  3827   // Otherwise, it's the slow path for us (no success at this point).
  3829   if (super_check_offset.is_register()) {
  3830     beq(super_klass, AT, *L_success);
  3831     delayed()->nop();
  3832     addi(AT, super_check_offset.as_register(), -sc_offset);
  3833     if (L_failure == &L_fallthrough) {
  3834       beq(AT, R0, *L_slow_path);
  3835       delayed()->nop();
  3836     } else {
  3837       bne_far(AT, R0, *L_failure);
  3838       delayed()->nop();
  3839       b(*L_slow_path);
  3840       delayed()->nop();
  3842   } else if (super_check_offset.as_constant() == sc_offset) {
  3843     // Need a slow path; fast failure is impossible.
  3844     if (L_slow_path == &L_fallthrough) {
  3845       beq(super_klass, AT, *L_success);
  3846       delayed()->nop();
  3847     } else {
  3848       bne(super_klass, AT, *L_slow_path);
  3849       delayed()->nop();
  3850       b(*L_success);
  3851       delayed()->nop();
  3853   } else {
  3854     // No slow path; it's a fast decision.
  3855     if (L_failure == &L_fallthrough) {
  3856       beq(super_klass, AT, *L_success);
  3857       delayed()->nop();
  3858     } else {
  3859       bne_far(super_klass, AT, *L_failure);
  3860       delayed()->nop();
  3861       b(*L_success);
  3862       delayed()->nop();
  3866   bind(L_fallthrough);
  3871 void MacroAssembler::check_klass_subtype_slow_path(Register sub_klass,
  3872                                                    Register super_klass,
  3873                                                    Register temp_reg,
  3874                                                    Register temp2_reg,
  3875                                                    Label* L_success,
  3876                                                    Label* L_failure,
  3877                                                    bool set_cond_codes) {
  3878   assert_different_registers(sub_klass, super_klass, temp_reg);
  3879   if (temp2_reg != noreg)
  3880     assert_different_registers(sub_klass, super_klass, temp_reg, temp2_reg);
  3881   else
  3882     temp2_reg = T9;
  3883 #define IS_A_TEMP(reg) ((reg) == temp_reg || (reg) == temp2_reg)
  3885   Label L_fallthrough;
  3886   int label_nulls = 0;
  3887   if (L_success == NULL)   { L_success   = &L_fallthrough; label_nulls++; }
  3888   if (L_failure == NULL)   { L_failure   = &L_fallthrough; label_nulls++; }
  3889   assert(label_nulls <= 1, "at most one NULL in the batch");
  3891   // a couple of useful fields in sub_klass:
  3892   int ss_offset = in_bytes(Klass::secondary_supers_offset());
  3893   int sc_offset = in_bytes(Klass::secondary_super_cache_offset());
  3894   Address secondary_supers_addr(sub_klass, ss_offset);
  3895   Address super_cache_addr(     sub_klass, sc_offset);
  3897   // Do a linear scan of the secondary super-klass chain.
  3898   // This code is rarely used, so simplicity is a virtue here.
  3899   // The repne_scan instruction uses fixed registers, which we must spill.
  3900   // Don't worry too much about pre-existing connections with the input regs.
  3902   // Get super_klass value into rax (even if it was in rdi or rcx).
  3903 #ifndef PRODUCT
  3904   int* pst_counter = &SharedRuntime::_partial_subtype_ctr;
  3905   ExternalAddress pst_counter_addr((address) pst_counter);
  3906   NOT_LP64(  incrementl(pst_counter_addr) );
  3907 #endif //PRODUCT
  3909   // We will consult the secondary-super array.
  3910   ld(temp_reg, secondary_supers_addr);
  3911   // Load the array length.  (Positive movl does right thing on LP64.)
  3912   lw(temp2_reg, Address(temp_reg, Array<Klass*>::length_offset_in_bytes()));
  3913   // Skip to start of data.
  3914   daddiu(temp_reg, temp_reg, Array<Klass*>::base_offset_in_bytes());
  3916   // Scan RCX words at [RDI] for an occurrence of RAX.
  3917   // Set NZ/Z based on last compare.
  3918   // Z flag value will not be set by 'repne' if RCX == 0 since 'repne' does
  3919   // not change flags (only scas instruction which is repeated sets flags).
  3920   // Set Z = 0 (not equal) before 'repne' to indicate that class was not found.
  3922   // OpenJDK8 never compresses klass pointers in secondary-super array.
  3923   Label Loop, subtype;
  3924   bind(Loop);
  3925   beq(temp2_reg, R0, *L_failure);
  3926   delayed()->nop();
  3927   ld(AT, temp_reg, 0);
  3928   beq(AT, super_klass, subtype);
  3929   delayed()->daddi(temp_reg, temp_reg, 1 * wordSize);
  3930   b(Loop);
  3931   delayed()->daddi(temp2_reg, temp2_reg, -1);
  3933   bind(subtype);
  3934   sd(super_klass, super_cache_addr);
  3935   if (L_success != &L_fallthrough) {
  3936     b(*L_success);
  3937     delayed()->nop();
  3940   // Success.  Cache the super we found and proceed in triumph.
  3941 #undef IS_A_TEMP
  3943   bind(L_fallthrough);
  3946 void MacroAssembler::get_vm_result(Register oop_result, Register java_thread) {
  3947   ld(oop_result, Address(java_thread, JavaThread::vm_result_offset()));
  3948   sd(R0, Address(java_thread, JavaThread::vm_result_offset()));
  3949   verify_oop(oop_result, "broken oop in call_VM_base");
  3952 void MacroAssembler::get_vm_result_2(Register metadata_result, Register java_thread) {
  3953   ld(metadata_result, Address(java_thread, JavaThread::vm_result_2_offset()));
  3954   sd(R0, Address(java_thread, JavaThread::vm_result_2_offset()));
  3957 Address MacroAssembler::argument_address(RegisterOrConstant arg_slot,
  3958                                          int extra_slot_offset) {
  3959   // cf. TemplateTable::prepare_invoke(), if (load_receiver).
  3960   int stackElementSize = Interpreter::stackElementSize;
  3961   int offset = Interpreter::expr_offset_in_bytes(extra_slot_offset+0);
  3962 #ifdef ASSERT
  3963   int offset1 = Interpreter::expr_offset_in_bytes(extra_slot_offset+1);
  3964   assert(offset1 - offset == stackElementSize, "correct arithmetic");
  3965 #endif
  3966   Register             scale_reg    = NOREG;
  3967   Address::ScaleFactor scale_factor = Address::no_scale;
  3968   if (arg_slot.is_constant()) {
  3969     offset += arg_slot.as_constant() * stackElementSize;
  3970   } else {
  3971     scale_reg    = arg_slot.as_register();
  3972     scale_factor = Address::times_8;
  3974   // We don't push RA on stack in prepare_invoke.
  3975   //  offset += wordSize;           // return PC is on stack
  3976   if(scale_reg==NOREG) return Address(SP, offset);
  3977   else {
  3978   dsll(scale_reg, scale_reg, scale_factor);
  3979   daddu(scale_reg, SP, scale_reg);
  3980   return Address(scale_reg, offset);
  3984 SkipIfEqual::~SkipIfEqual() {
  3985   _masm->bind(_label);
  3988 void MacroAssembler::load_sized_value(Register dst, Address src, size_t size_in_bytes, bool is_signed, Register dst2) {
  3989   switch (size_in_bytes) {
  3990 #ifndef _LP64
  3991   case  8:
  3992     assert(dst2 != noreg, "second dest register required");
  3993     lw(dst,  src);
  3994     lw(dst2, src.plus_disp(BytesPerInt));
  3995     break;
  3996 #else
  3997   case  8:  ld(dst, src); break;
  3998 #endif
  3999   case  4:  lw(dst, src); break;
  4000   case  2:  is_signed ? lh(dst, src) : lhu(dst, src); break;
  4001   case  1:  is_signed ? lb( dst, src) : lbu( dst, src); break;
  4002   default:  ShouldNotReachHere();
  4006 void MacroAssembler::store_sized_value(Address dst, Register src, size_t size_in_bytes, Register src2) {
  4007   switch (size_in_bytes) {
  4008 #ifndef _LP64
  4009   case  8:
  4010     assert(src2 != noreg, "second source register required");
  4011     sw(src, dst);
  4012     sw(src2, dst.plus_disp(BytesPerInt));
  4013     break;
  4014 #else
  4015   case  8:  sd(src, dst); break;
  4016 #endif
  4017   case  4:  sw(src, dst); break;
  4018   case  2:  sh(src, dst); break;
  4019   case  1:  sb(src, dst); break;
  4020   default:  ShouldNotReachHere();
  4024 // Look up the method for a megamorphic invokeinterface call.
  4025 // The target method is determined by <intf_klass, itable_index>.
  4026 // The receiver klass is in recv_klass.
  4027 // On success, the result will be in method_result, and execution falls through.
  4028 // On failure, execution transfers to the given label.
  4029 void MacroAssembler::lookup_interface_method(Register recv_klass,
  4030                                              Register intf_klass,
  4031                                              RegisterOrConstant itable_index,
  4032                                              Register method_result,
  4033                                              Register scan_temp,
  4034                                              Label& L_no_such_interface,
  4035                                              bool return_method) {
  4036   assert_different_registers(recv_klass, intf_klass, scan_temp, AT);
  4037   assert_different_registers(method_result, intf_klass, scan_temp, AT);
  4038   assert(recv_klass != method_result || !return_method,
  4039          "recv_klass can be destroyed when method isn't needed");
  4041   assert(itable_index.is_constant() || itable_index.as_register() == method_result,
  4042          "caller must use same register for non-constant itable index as for method");
  4044   // Compute start of first itableOffsetEntry (which is at the end of the vtable)
  4045   int vtable_base = InstanceKlass::vtable_start_offset() * wordSize;
  4046   int itentry_off = itableMethodEntry::method_offset_in_bytes();
  4047   int scan_step   = itableOffsetEntry::size() * wordSize;
  4048   int vte_size    = vtableEntry::size() * wordSize;
  4049   Address::ScaleFactor times_vte_scale = Address::times_ptr;
  4050   assert(vte_size == wordSize, "else adjust times_vte_scale");
  4052   lw(scan_temp, Address(recv_klass, InstanceKlass::vtable_length_offset() * wordSize));
  4054   // %%% Could store the aligned, prescaled offset in the klassoop.
  4055   dsll(scan_temp, scan_temp, times_vte_scale);
  4056   daddu(scan_temp, recv_klass, scan_temp);
  4057   daddiu(scan_temp, scan_temp, vtable_base);
  4058   if (HeapWordsPerLong > 1) {
  4059     // Round up to align_object_offset boundary
  4060     // see code for InstanceKlass::start_of_itable!
  4061     round_to(scan_temp, BytesPerLong);
  4064   if (return_method) {
  4065     // Adjust recv_klass by scaled itable_index, so we can free itable_index.
  4066     assert(itableMethodEntry::size() * wordSize == wordSize, "adjust the scaling in the code below");
  4067     if (itable_index.is_constant()) {
  4068       set64(AT, (int)itable_index.is_constant());
  4069       dsll(AT, AT, (int)Address::times_ptr);
  4070     } else {
  4071       dsll(AT, itable_index.as_register(), (int)Address::times_ptr);
  4073     daddu(AT, AT, recv_klass);
  4074     daddiu(recv_klass, AT, itentry_off);
  4077   Label search, found_method;
  4079   for (int peel = 1; peel >= 0; peel--) {
  4080     ld(method_result, Address(scan_temp, itableOffsetEntry::interface_offset_in_bytes()));
  4082     if (peel) {
  4083       beq(intf_klass, method_result, found_method);
  4084       delayed()->nop();
  4085     } else {
  4086       bne(intf_klass, method_result, search);
  4087       delayed()->nop();
  4088       // (invert the test to fall through to found_method...)
  4091     if (!peel)  break;
  4093     bind(search);
  4095     // Check that the previous entry is non-null.  A null entry means that
  4096     // the receiver class doesn't implement the interface, and wasn't the
  4097     // same as when the caller was compiled.
  4098     beq(method_result, R0, L_no_such_interface);
  4099     delayed()->nop();
  4100     daddiu(scan_temp, scan_temp, scan_step);
  4103   bind(found_method);
  4105   if (return_method) {
  4106     // Got a hit.
  4107     lw(scan_temp, Address(scan_temp, itableOffsetEntry::offset_offset_in_bytes()));
  4108     if(UseLoongsonISA) {
  4109       gsldx(method_result, recv_klass, scan_temp, 0);
  4110     } else {
  4111       daddu(AT, recv_klass, scan_temp);
  4112       ld(method_result, AT);
  4117 // virtual method calling
  4118 void MacroAssembler::lookup_virtual_method(Register recv_klass,
  4119                                            RegisterOrConstant vtable_index,
  4120                                            Register method_result) {
  4121   Register tmp = GP;
  4122   push(tmp);
  4124   if (vtable_index.is_constant()) {
  4125     assert_different_registers(recv_klass, method_result, tmp);
  4126   } else {
  4127     assert_different_registers(recv_klass, method_result, vtable_index.as_register(), tmp);
  4129   const int base = InstanceKlass::vtable_start_offset() * wordSize;
  4130   assert(vtableEntry::size() * wordSize == wordSize, "else adjust the scaling in the code below");
  4131 /*
  4132   Address vtable_entry_addr(recv_klass,
  4133                             vtable_index, Address::times_ptr,
  4134                             base + vtableEntry::method_offset_in_bytes());
  4135 */
  4136   if (vtable_index.is_constant()) {
  4137     set64(AT, vtable_index.as_constant());
  4138     dsll(AT, AT, (int)Address::times_ptr);
  4139   } else {
  4140     dsll(AT, vtable_index.as_register(), (int)Address::times_ptr);
  4142   set64(tmp, base + vtableEntry::method_offset_in_bytes());
  4143   daddu(tmp, tmp, AT);
  4144   daddu(tmp, tmp, recv_klass);
  4145   ld(method_result, tmp, 0);
  4147   pop(tmp);
  4150 void MacroAssembler::store_for_type_by_register(Register src_reg, Register tmp_reg, int disp, BasicType type, bool wide) {
  4151   switch (type) {
  4152     case T_LONG:
  4153       st_ptr(src_reg, tmp_reg, disp);
  4154       break;
  4155     case T_ARRAY:
  4156     case T_OBJECT:
  4157       if (UseCompressedOops && !wide) {
  4158         sw(src_reg, tmp_reg, disp);
  4159       } else {
  4160         st_ptr(src_reg, tmp_reg, disp);
  4162       break;
  4163     case T_ADDRESS:
  4164       st_ptr(src_reg, tmp_reg, disp);
  4165       break;
  4166     case T_INT:
  4167       sw(src_reg, tmp_reg, disp);
  4168       break;
  4169     case T_CHAR:
  4170     case T_SHORT:
  4171       sh(src_reg, tmp_reg, disp);
  4172       break;
  4173     case T_BYTE:
  4174     case T_BOOLEAN:
  4175       sb(src_reg, tmp_reg, disp);
  4176       break;
  4177     default:
  4178       ShouldNotReachHere();
  4182 void MacroAssembler::store_for_type(Register src_reg, Address addr, BasicType type, bool wide) {
  4183   Register tmp_reg = T9;
  4184   Register index_reg = addr.index();
  4185   if (index_reg == NOREG) {
  4186     tmp_reg = NOREG;
  4189   int scale = addr.scale();
  4190   if (tmp_reg != NOREG && scale >= 0) {
  4191     dsll(tmp_reg, index_reg, scale);
  4194   int disp = addr.disp();
  4195   bool disp_is_simm16 = true;
  4196   if (!Assembler::is_simm16(disp)) {
  4197     disp_is_simm16 = false;
  4200   Register base_reg = addr.base();
  4201   if (tmp_reg != NOREG) {
  4202     assert_different_registers(tmp_reg, base_reg, index_reg);
  4205   if (tmp_reg != NOREG) {
  4206     daddu(tmp_reg, base_reg, tmp_reg);
  4207     if (!disp_is_simm16) {
  4208       move(tmp_reg, disp);
  4209       daddu(tmp_reg, base_reg, tmp_reg);
  4211     store_for_type_by_register(src_reg, tmp_reg, disp_is_simm16 ? disp : 0, type, wide);
  4212   } else {
  4213     if (!disp_is_simm16) {
  4214       tmp_reg = T9;
  4215       assert_different_registers(tmp_reg, base_reg);
  4216       move(tmp_reg, disp);
  4217       daddu(tmp_reg, base_reg, tmp_reg);
  4219     store_for_type_by_register(src_reg, disp_is_simm16 ? base_reg : tmp_reg, disp_is_simm16 ? disp : 0, type, wide);
  4223 void MacroAssembler::store_for_type_by_register(FloatRegister src_reg, Register tmp_reg, int disp, BasicType type) {
  4224   switch (type) {
  4225     case T_DOUBLE:
  4226       sdc1(src_reg, tmp_reg, disp);
  4227       break;
  4228     case T_FLOAT:
  4229       swc1(src_reg, tmp_reg, disp);
  4230       break;
  4231     default:
  4232       ShouldNotReachHere();
  4236 void MacroAssembler::store_for_type(FloatRegister src_reg, Address addr, BasicType type) {
  4237   Register tmp_reg = T9;
  4238   Register index_reg = addr.index();
  4239   if (index_reg == NOREG) {
  4240     tmp_reg = NOREG;
  4243   int scale = addr.scale();
  4244   if (tmp_reg != NOREG && scale >= 0) {
  4245     dsll(tmp_reg, index_reg, scale);
  4248   int disp = addr.disp();
  4249   bool disp_is_simm16 = true;
  4250   if (!Assembler::is_simm16(disp)) {
  4251     disp_is_simm16 = false;
  4254   Register base_reg = addr.base();
  4255   if (tmp_reg != NOREG) {
  4256     assert_different_registers(tmp_reg, base_reg, index_reg);
  4259   if (tmp_reg != NOREG) {
  4260     daddu(tmp_reg, base_reg, tmp_reg);
  4261     if (!disp_is_simm16) {
  4262       move(tmp_reg, disp);
  4263       daddu(tmp_reg, base_reg, tmp_reg);
  4265     store_for_type_by_register(src_reg, tmp_reg, disp_is_simm16 ? disp : 0, type);
  4266   } else {
  4267     if (!disp_is_simm16) {
  4268       tmp_reg = T9;
  4269       assert_different_registers(tmp_reg, base_reg);
  4270       move(tmp_reg, disp);
  4271       daddu(tmp_reg, base_reg, tmp_reg);
  4273     store_for_type_by_register(src_reg, disp_is_simm16 ? base_reg : tmp_reg, disp_is_simm16 ? disp : 0, type);
  4277 void MacroAssembler::load_for_type_by_register(Register dst_reg, Register tmp_reg, int disp, BasicType type, bool wide) {
  4278   switch (type) {
  4279     case T_LONG:
  4280       ld_ptr(dst_reg, tmp_reg, disp);
  4281       break;
  4282     case T_ARRAY:
  4283     case T_OBJECT:
  4284       if (UseCompressedOops && !wide) {
  4285         lwu(dst_reg, tmp_reg, disp);
  4286       } else {
  4287         ld_ptr(dst_reg, tmp_reg, disp);
  4289       break;
  4290     case T_ADDRESS:
  4291       if (UseCompressedClassPointers && disp == oopDesc::klass_offset_in_bytes()) {
  4292         lwu(dst_reg, tmp_reg, disp);
  4293       } else {
  4294         ld_ptr(dst_reg, tmp_reg, disp);
  4296       break;
  4297     case T_INT:
  4298       lw(dst_reg, tmp_reg, disp);
  4299       break;
  4300     case T_CHAR:
  4301       lhu(dst_reg, tmp_reg, disp);
  4302       break;
  4303     case T_SHORT:
  4304       lh(dst_reg, tmp_reg, disp);
  4305       break;
  4306     case T_BYTE:
  4307     case T_BOOLEAN:
  4308       lb(dst_reg, tmp_reg, disp);
  4309       break;
  4310     default:
  4311       ShouldNotReachHere();
  4315 int MacroAssembler::load_for_type(Register dst_reg, Address addr, BasicType type, bool wide) {
  4316   int code_offset = 0;
  4317   Register tmp_reg = T9;
  4318   Register index_reg = addr.index();
  4319   if (index_reg == NOREG) {
  4320     tmp_reg = NOREG;
  4323   int scale = addr.scale();
  4324   if (tmp_reg != NOREG && scale >= 0) {
  4325     dsll(tmp_reg, index_reg, scale);
  4328   int disp = addr.disp();
  4329   bool disp_is_simm16 = true;
  4330   if (!Assembler::is_simm16(disp)) {
  4331     disp_is_simm16 = false;
  4334   Register base_reg = addr.base();
  4335   if (tmp_reg != NOREG) {
  4336     assert_different_registers(tmp_reg, base_reg, index_reg);
  4339   if (tmp_reg != NOREG) {
  4340     daddu(tmp_reg, base_reg, tmp_reg);
  4341     if (!disp_is_simm16) {
  4342       move(tmp_reg, disp);
  4343       daddu(tmp_reg, base_reg, tmp_reg);
  4345     code_offset = offset();
  4346     load_for_type_by_register(dst_reg, tmp_reg, disp_is_simm16 ? disp : 0, type, wide);
  4347   } else {
  4348     if (!disp_is_simm16) {
  4349       tmp_reg = T9;
  4350       assert_different_registers(tmp_reg, base_reg);
  4351       move(tmp_reg, disp);
  4352       daddu(tmp_reg, base_reg, tmp_reg);
  4354     code_offset = offset();
  4355     load_for_type_by_register(dst_reg, disp_is_simm16 ? base_reg : tmp_reg, disp_is_simm16 ? disp : 0, type, wide);
  4358   return code_offset;
  4361 void MacroAssembler::load_for_type_by_register(FloatRegister dst_reg, Register tmp_reg, int disp, BasicType type) {
  4362   switch (type) {
  4363     case T_DOUBLE:
  4364       ldc1(dst_reg, tmp_reg, disp);
  4365       break;
  4366     case T_FLOAT:
  4367       lwc1(dst_reg, tmp_reg, disp);
  4368       break;
  4369     default:
  4370       ShouldNotReachHere();
  4374 int MacroAssembler::load_for_type(FloatRegister dst_reg, Address addr, BasicType type) {
  4375   int code_offset = 0;
  4376   Register tmp_reg = T9;
  4377   Register index_reg = addr.index();
  4378   if (index_reg == NOREG) {
  4379     tmp_reg = NOREG;
  4382   int scale = addr.scale();
  4383   if (tmp_reg != NOREG && scale >= 0) {
  4384     dsll(tmp_reg, index_reg, scale);
  4387   int disp = addr.disp();
  4388   bool disp_is_simm16 = true;
  4389   if (!Assembler::is_simm16(disp)) {
  4390     disp_is_simm16 = false;
  4393   Register base_reg = addr.base();
  4394   if (tmp_reg != NOREG) {
  4395     assert_different_registers(tmp_reg, base_reg, index_reg);
  4398   if (tmp_reg != NOREG) {
  4399     daddu(tmp_reg, base_reg, tmp_reg);
  4400     if (!disp_is_simm16) {
  4401       move(tmp_reg, disp);
  4402       daddu(tmp_reg, base_reg, tmp_reg);
  4404     code_offset = offset();
  4405     load_for_type_by_register(dst_reg, tmp_reg, disp_is_simm16 ? disp : 0, type);
  4406   } else {
  4407     if (!disp_is_simm16) {
  4408       tmp_reg = T9;
  4409       assert_different_registers(tmp_reg, base_reg);
  4410       move(tmp_reg, disp);
  4411       daddu(tmp_reg, base_reg, tmp_reg);
  4413     code_offset = offset();
  4414     load_for_type_by_register(dst_reg, disp_is_simm16 ? base_reg : tmp_reg, disp_is_simm16 ? disp : 0, type);
  4417   return code_offset;

mercurial